ocrdma_hw.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) CNA Adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #include <linux/sched.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/log2.h>
  30. #include <linux/dma-mapping.h>
  31. #include <rdma/ib_verbs.h>
  32. #include <rdma/ib_user_verbs.h>
  33. #include "ocrdma.h"
  34. #include "ocrdma_hw.h"
  35. #include "ocrdma_verbs.h"
  36. #include "ocrdma_ah.h"
  37. enum mbx_status {
  38. OCRDMA_MBX_STATUS_FAILED = 1,
  39. OCRDMA_MBX_STATUS_ILLEGAL_FIELD = 3,
  40. OCRDMA_MBX_STATUS_OOR = 100,
  41. OCRDMA_MBX_STATUS_INVALID_PD = 101,
  42. OCRDMA_MBX_STATUS_PD_INUSE = 102,
  43. OCRDMA_MBX_STATUS_INVALID_CQ = 103,
  44. OCRDMA_MBX_STATUS_INVALID_QP = 104,
  45. OCRDMA_MBX_STATUS_INVALID_LKEY = 105,
  46. OCRDMA_MBX_STATUS_ORD_EXCEEDS = 106,
  47. OCRDMA_MBX_STATUS_IRD_EXCEEDS = 107,
  48. OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS = 108,
  49. OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS = 109,
  50. OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS = 110,
  51. OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS = 111,
  52. OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS = 112,
  53. OCRDMA_MBX_STATUS_INVALID_STATE_CHANGE = 113,
  54. OCRDMA_MBX_STATUS_MW_BOUND = 114,
  55. OCRDMA_MBX_STATUS_INVALID_VA = 115,
  56. OCRDMA_MBX_STATUS_INVALID_LENGTH = 116,
  57. OCRDMA_MBX_STATUS_INVALID_FBO = 117,
  58. OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS = 118,
  59. OCRDMA_MBX_STATUS_INVALID_PBE_SIZE = 119,
  60. OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY = 120,
  61. OCRDMA_MBX_STATUS_INVALID_PBL_SHIFT = 121,
  62. OCRDMA_MBX_STATUS_INVALID_SRQ_ID = 129,
  63. OCRDMA_MBX_STATUS_SRQ_ERROR = 133,
  64. OCRDMA_MBX_STATUS_RQE_EXCEEDS = 134,
  65. OCRDMA_MBX_STATUS_MTU_EXCEEDS = 135,
  66. OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS = 136,
  67. OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS = 137,
  68. OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS = 138,
  69. OCRDMA_MBX_STATUS_QP_BOUND = 130,
  70. OCRDMA_MBX_STATUS_INVALID_CHANGE = 139,
  71. OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP = 140,
  72. OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER = 141,
  73. OCRDMA_MBX_STATUS_MW_STILL_BOUND = 142,
  74. OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID = 143,
  75. OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS = 144
  76. };
  77. enum additional_status {
  78. OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES = 22
  79. };
  80. enum cqe_status {
  81. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES = 1,
  82. OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER = 2,
  83. OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES = 3,
  84. OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING = 4,
  85. OCRDMA_MBX_CQE_STATUS_DMA_FAILED = 5
  86. };
  87. static inline void *ocrdma_get_eqe(struct ocrdma_eq *eq)
  88. {
  89. return eq->q.va + (eq->q.tail * sizeof(struct ocrdma_eqe));
  90. }
  91. static inline void ocrdma_eq_inc_tail(struct ocrdma_eq *eq)
  92. {
  93. eq->q.tail = (eq->q.tail + 1) & (OCRDMA_EQ_LEN - 1);
  94. }
  95. static inline void *ocrdma_get_mcqe(struct ocrdma_dev *dev)
  96. {
  97. struct ocrdma_mcqe *cqe = (struct ocrdma_mcqe *)
  98. (dev->mq.cq.va + (dev->mq.cq.tail * sizeof(struct ocrdma_mcqe)));
  99. if (!(le32_to_cpu(cqe->valid_ae_cmpl_cons) & OCRDMA_MCQE_VALID_MASK))
  100. return NULL;
  101. return cqe;
  102. }
  103. static inline void ocrdma_mcq_inc_tail(struct ocrdma_dev *dev)
  104. {
  105. dev->mq.cq.tail = (dev->mq.cq.tail + 1) & (OCRDMA_MQ_CQ_LEN - 1);
  106. }
  107. static inline struct ocrdma_mqe *ocrdma_get_mqe(struct ocrdma_dev *dev)
  108. {
  109. return dev->mq.sq.va + (dev->mq.sq.head * sizeof(struct ocrdma_mqe));
  110. }
  111. static inline void ocrdma_mq_inc_head(struct ocrdma_dev *dev)
  112. {
  113. dev->mq.sq.head = (dev->mq.sq.head + 1) & (OCRDMA_MQ_LEN - 1);
  114. }
  115. static inline void *ocrdma_get_mqe_rsp(struct ocrdma_dev *dev)
  116. {
  117. return dev->mq.sq.va + (dev->mqe_ctx.tag * sizeof(struct ocrdma_mqe));
  118. }
  119. enum ib_qp_state get_ibqp_state(enum ocrdma_qp_state qps)
  120. {
  121. switch (qps) {
  122. case OCRDMA_QPS_RST:
  123. return IB_QPS_RESET;
  124. case OCRDMA_QPS_INIT:
  125. return IB_QPS_INIT;
  126. case OCRDMA_QPS_RTR:
  127. return IB_QPS_RTR;
  128. case OCRDMA_QPS_RTS:
  129. return IB_QPS_RTS;
  130. case OCRDMA_QPS_SQD:
  131. case OCRDMA_QPS_SQ_DRAINING:
  132. return IB_QPS_SQD;
  133. case OCRDMA_QPS_SQE:
  134. return IB_QPS_SQE;
  135. case OCRDMA_QPS_ERR:
  136. return IB_QPS_ERR;
  137. }
  138. return IB_QPS_ERR;
  139. }
  140. static enum ocrdma_qp_state get_ocrdma_qp_state(enum ib_qp_state qps)
  141. {
  142. switch (qps) {
  143. case IB_QPS_RESET:
  144. return OCRDMA_QPS_RST;
  145. case IB_QPS_INIT:
  146. return OCRDMA_QPS_INIT;
  147. case IB_QPS_RTR:
  148. return OCRDMA_QPS_RTR;
  149. case IB_QPS_RTS:
  150. return OCRDMA_QPS_RTS;
  151. case IB_QPS_SQD:
  152. return OCRDMA_QPS_SQD;
  153. case IB_QPS_SQE:
  154. return OCRDMA_QPS_SQE;
  155. case IB_QPS_ERR:
  156. return OCRDMA_QPS_ERR;
  157. }
  158. return OCRDMA_QPS_ERR;
  159. }
  160. static int ocrdma_get_mbx_errno(u32 status)
  161. {
  162. int err_num;
  163. u8 mbox_status = (status & OCRDMA_MBX_RSP_STATUS_MASK) >>
  164. OCRDMA_MBX_RSP_STATUS_SHIFT;
  165. u8 add_status = (status & OCRDMA_MBX_RSP_ASTATUS_MASK) >>
  166. OCRDMA_MBX_RSP_ASTATUS_SHIFT;
  167. switch (mbox_status) {
  168. case OCRDMA_MBX_STATUS_OOR:
  169. case OCRDMA_MBX_STATUS_MAX_QP_EXCEEDS:
  170. err_num = -EAGAIN;
  171. break;
  172. case OCRDMA_MBX_STATUS_INVALID_PD:
  173. case OCRDMA_MBX_STATUS_INVALID_CQ:
  174. case OCRDMA_MBX_STATUS_INVALID_SRQ_ID:
  175. case OCRDMA_MBX_STATUS_INVALID_QP:
  176. case OCRDMA_MBX_STATUS_INVALID_CHANGE:
  177. case OCRDMA_MBX_STATUS_MTU_EXCEEDS:
  178. case OCRDMA_MBX_STATUS_INVALID_RNR_NAK_TIMER:
  179. case OCRDMA_MBX_STATUS_PKEY_INDEX_INVALID:
  180. case OCRDMA_MBX_STATUS_PKEY_INDEX_EXCEEDS:
  181. case OCRDMA_MBX_STATUS_ILLEGAL_FIELD:
  182. case OCRDMA_MBX_STATUS_INVALID_PBL_ENTRY:
  183. case OCRDMA_MBX_STATUS_INVALID_LKEY:
  184. case OCRDMA_MBX_STATUS_INVALID_VA:
  185. case OCRDMA_MBX_STATUS_INVALID_LENGTH:
  186. case OCRDMA_MBX_STATUS_INVALID_FBO:
  187. case OCRDMA_MBX_STATUS_INVALID_ACC_RIGHTS:
  188. case OCRDMA_MBX_STATUS_INVALID_PBE_SIZE:
  189. case OCRDMA_MBX_STATUS_ATOMIC_OPS_UNSUP:
  190. case OCRDMA_MBX_STATUS_SRQ_ERROR:
  191. case OCRDMA_MBX_STATUS_SRQ_SIZE_UNDERUNS:
  192. err_num = -EINVAL;
  193. break;
  194. case OCRDMA_MBX_STATUS_PD_INUSE:
  195. case OCRDMA_MBX_STATUS_QP_BOUND:
  196. case OCRDMA_MBX_STATUS_MW_STILL_BOUND:
  197. case OCRDMA_MBX_STATUS_MW_BOUND:
  198. err_num = -EBUSY;
  199. break;
  200. case OCRDMA_MBX_STATUS_RECVQ_RQE_EXCEEDS:
  201. case OCRDMA_MBX_STATUS_SGE_RECV_EXCEEDS:
  202. case OCRDMA_MBX_STATUS_RQE_EXCEEDS:
  203. case OCRDMA_MBX_STATUS_SRQ_LIMIT_EXCEEDS:
  204. case OCRDMA_MBX_STATUS_ORD_EXCEEDS:
  205. case OCRDMA_MBX_STATUS_IRD_EXCEEDS:
  206. case OCRDMA_MBX_STATUS_SENDQ_WQE_EXCEEDS:
  207. case OCRDMA_MBX_STATUS_SGE_SEND_EXCEEDS:
  208. case OCRDMA_MBX_STATUS_SGE_WRITE_EXCEEDS:
  209. err_num = -ENOBUFS;
  210. break;
  211. case OCRDMA_MBX_STATUS_FAILED:
  212. switch (add_status) {
  213. case OCRDMA_MBX_ADDI_STATUS_INSUFFICIENT_RESOURCES:
  214. err_num = -EAGAIN;
  215. break;
  216. }
  217. default:
  218. err_num = -EFAULT;
  219. }
  220. return err_num;
  221. }
  222. char *port_speed_string(struct ocrdma_dev *dev)
  223. {
  224. char *str = "";
  225. u16 speeds_supported;
  226. speeds_supported = dev->phy.fixed_speeds_supported |
  227. dev->phy.auto_speeds_supported;
  228. if (speeds_supported & OCRDMA_PHY_SPEED_40GBPS)
  229. str = "40Gbps ";
  230. else if (speeds_supported & OCRDMA_PHY_SPEED_10GBPS)
  231. str = "10Gbps ";
  232. else if (speeds_supported & OCRDMA_PHY_SPEED_1GBPS)
  233. str = "1Gbps ";
  234. return str;
  235. }
  236. static int ocrdma_get_mbx_cqe_errno(u16 cqe_status)
  237. {
  238. int err_num = -EINVAL;
  239. switch (cqe_status) {
  240. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_PRIVILEDGES:
  241. err_num = -EPERM;
  242. break;
  243. case OCRDMA_MBX_CQE_STATUS_INVALID_PARAMETER:
  244. err_num = -EINVAL;
  245. break;
  246. case OCRDMA_MBX_CQE_STATUS_INSUFFICIENT_RESOURCES:
  247. case OCRDMA_MBX_CQE_STATUS_QUEUE_FLUSHING:
  248. err_num = -EINVAL;
  249. break;
  250. case OCRDMA_MBX_CQE_STATUS_DMA_FAILED:
  251. default:
  252. err_num = -EINVAL;
  253. break;
  254. }
  255. return err_num;
  256. }
  257. void ocrdma_ring_cq_db(struct ocrdma_dev *dev, u16 cq_id, bool armed,
  258. bool solicited, u16 cqe_popped)
  259. {
  260. u32 val = cq_id & OCRDMA_DB_CQ_RING_ID_MASK;
  261. val |= ((cq_id & OCRDMA_DB_CQ_RING_ID_EXT_MASK) <<
  262. OCRDMA_DB_CQ_RING_ID_EXT_MASK_SHIFT);
  263. if (armed)
  264. val |= (1 << OCRDMA_DB_CQ_REARM_SHIFT);
  265. if (solicited)
  266. val |= (1 << OCRDMA_DB_CQ_SOLICIT_SHIFT);
  267. val |= (cqe_popped << OCRDMA_DB_CQ_NUM_POPPED_SHIFT);
  268. iowrite32(val, dev->nic_info.db + OCRDMA_DB_CQ_OFFSET);
  269. }
  270. static void ocrdma_ring_mq_db(struct ocrdma_dev *dev)
  271. {
  272. u32 val = 0;
  273. val |= dev->mq.sq.id & OCRDMA_MQ_ID_MASK;
  274. val |= 1 << OCRDMA_MQ_NUM_MQE_SHIFT;
  275. iowrite32(val, dev->nic_info.db + OCRDMA_DB_MQ_OFFSET);
  276. }
  277. static void ocrdma_ring_eq_db(struct ocrdma_dev *dev, u16 eq_id,
  278. bool arm, bool clear_int, u16 num_eqe)
  279. {
  280. u32 val = 0;
  281. val |= eq_id & OCRDMA_EQ_ID_MASK;
  282. val |= ((eq_id & OCRDMA_EQ_ID_EXT_MASK) << OCRDMA_EQ_ID_EXT_MASK_SHIFT);
  283. if (arm)
  284. val |= (1 << OCRDMA_REARM_SHIFT);
  285. if (clear_int)
  286. val |= (1 << OCRDMA_EQ_CLR_SHIFT);
  287. val |= (1 << OCRDMA_EQ_TYPE_SHIFT);
  288. val |= (num_eqe << OCRDMA_NUM_EQE_SHIFT);
  289. iowrite32(val, dev->nic_info.db + OCRDMA_DB_EQ_OFFSET);
  290. }
  291. static void ocrdma_init_mch(struct ocrdma_mbx_hdr *cmd_hdr,
  292. u8 opcode, u8 subsys, u32 cmd_len)
  293. {
  294. cmd_hdr->subsys_op = (opcode | (subsys << OCRDMA_MCH_SUBSYS_SHIFT));
  295. cmd_hdr->timeout = 20; /* seconds */
  296. cmd_hdr->cmd_len = cmd_len - sizeof(struct ocrdma_mbx_hdr);
  297. }
  298. static void *ocrdma_init_emb_mqe(u8 opcode, u32 cmd_len)
  299. {
  300. struct ocrdma_mqe *mqe;
  301. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  302. if (!mqe)
  303. return NULL;
  304. mqe->hdr.spcl_sge_cnt_emb |=
  305. (OCRDMA_MQE_EMBEDDED << OCRDMA_MQE_HDR_EMB_SHIFT) &
  306. OCRDMA_MQE_HDR_EMB_MASK;
  307. mqe->hdr.pyld_len = cmd_len - sizeof(struct ocrdma_mqe_hdr);
  308. ocrdma_init_mch(&mqe->u.emb_req.mch, opcode, OCRDMA_SUBSYS_ROCE,
  309. mqe->hdr.pyld_len);
  310. return mqe;
  311. }
  312. static void ocrdma_free_q(struct ocrdma_dev *dev, struct ocrdma_queue_info *q)
  313. {
  314. dma_free_coherent(&dev->nic_info.pdev->dev, q->size, q->va, q->dma);
  315. }
  316. static int ocrdma_alloc_q(struct ocrdma_dev *dev,
  317. struct ocrdma_queue_info *q, u16 len, u16 entry_size)
  318. {
  319. memset(q, 0, sizeof(*q));
  320. q->len = len;
  321. q->entry_size = entry_size;
  322. q->size = len * entry_size;
  323. q->va = dma_alloc_coherent(&dev->nic_info.pdev->dev, q->size,
  324. &q->dma, GFP_KERNEL);
  325. if (!q->va)
  326. return -ENOMEM;
  327. memset(q->va, 0, q->size);
  328. return 0;
  329. }
  330. static void ocrdma_build_q_pages(struct ocrdma_pa *q_pa, int cnt,
  331. dma_addr_t host_pa, int hw_page_size)
  332. {
  333. int i;
  334. for (i = 0; i < cnt; i++) {
  335. q_pa[i].lo = (u32) (host_pa & 0xffffffff);
  336. q_pa[i].hi = (u32) upper_32_bits(host_pa);
  337. host_pa += hw_page_size;
  338. }
  339. }
  340. static int ocrdma_mbx_delete_q(struct ocrdma_dev *dev,
  341. struct ocrdma_queue_info *q, int queue_type)
  342. {
  343. u8 opcode = 0;
  344. int status;
  345. struct ocrdma_delete_q_req *cmd = dev->mbx_cmd;
  346. switch (queue_type) {
  347. case QTYPE_MCCQ:
  348. opcode = OCRDMA_CMD_DELETE_MQ;
  349. break;
  350. case QTYPE_CQ:
  351. opcode = OCRDMA_CMD_DELETE_CQ;
  352. break;
  353. case QTYPE_EQ:
  354. opcode = OCRDMA_CMD_DELETE_EQ;
  355. break;
  356. default:
  357. BUG();
  358. }
  359. memset(cmd, 0, sizeof(*cmd));
  360. ocrdma_init_mch(&cmd->req, opcode, OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  361. cmd->id = q->id;
  362. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  363. cmd, sizeof(*cmd), NULL, NULL);
  364. if (!status)
  365. q->created = false;
  366. return status;
  367. }
  368. static int ocrdma_mbx_create_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  369. {
  370. int status;
  371. struct ocrdma_create_eq_req *cmd = dev->mbx_cmd;
  372. struct ocrdma_create_eq_rsp *rsp = dev->mbx_cmd;
  373. memset(cmd, 0, sizeof(*cmd));
  374. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_EQ, OCRDMA_SUBSYS_COMMON,
  375. sizeof(*cmd));
  376. cmd->req.rsvd_version = 2;
  377. cmd->num_pages = 4;
  378. cmd->valid = OCRDMA_CREATE_EQ_VALID;
  379. cmd->cnt = 4 << OCRDMA_CREATE_EQ_CNT_SHIFT;
  380. ocrdma_build_q_pages(&cmd->pa[0], cmd->num_pages, eq->q.dma,
  381. PAGE_SIZE_4K);
  382. status = be_roce_mcc_cmd(dev->nic_info.netdev, cmd, sizeof(*cmd), NULL,
  383. NULL);
  384. if (!status) {
  385. eq->q.id = rsp->vector_eqid & 0xffff;
  386. eq->vector = (rsp->vector_eqid >> 16) & 0xffff;
  387. eq->q.created = true;
  388. }
  389. return status;
  390. }
  391. static int ocrdma_create_eq(struct ocrdma_dev *dev,
  392. struct ocrdma_eq *eq, u16 q_len)
  393. {
  394. int status;
  395. status = ocrdma_alloc_q(dev, &eq->q, OCRDMA_EQ_LEN,
  396. sizeof(struct ocrdma_eqe));
  397. if (status)
  398. return status;
  399. status = ocrdma_mbx_create_eq(dev, eq);
  400. if (status)
  401. goto mbx_err;
  402. eq->dev = dev;
  403. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  404. return 0;
  405. mbx_err:
  406. ocrdma_free_q(dev, &eq->q);
  407. return status;
  408. }
  409. int ocrdma_get_irq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  410. {
  411. int irq;
  412. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX)
  413. irq = dev->nic_info.pdev->irq;
  414. else
  415. irq = dev->nic_info.msix.vector_list[eq->vector];
  416. return irq;
  417. }
  418. static void _ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  419. {
  420. if (eq->q.created) {
  421. ocrdma_mbx_delete_q(dev, &eq->q, QTYPE_EQ);
  422. ocrdma_free_q(dev, &eq->q);
  423. }
  424. }
  425. static void ocrdma_destroy_eq(struct ocrdma_dev *dev, struct ocrdma_eq *eq)
  426. {
  427. int irq;
  428. /* disarm EQ so that interrupts are not generated
  429. * during freeing and EQ delete is in progress.
  430. */
  431. ocrdma_ring_eq_db(dev, eq->q.id, false, false, 0);
  432. irq = ocrdma_get_irq(dev, eq);
  433. free_irq(irq, eq);
  434. _ocrdma_destroy_eq(dev, eq);
  435. }
  436. static void ocrdma_destroy_eqs(struct ocrdma_dev *dev)
  437. {
  438. int i;
  439. for (i = 0; i < dev->eq_cnt; i++)
  440. ocrdma_destroy_eq(dev, &dev->eq_tbl[i]);
  441. }
  442. static int ocrdma_mbx_mq_cq_create(struct ocrdma_dev *dev,
  443. struct ocrdma_queue_info *cq,
  444. struct ocrdma_queue_info *eq)
  445. {
  446. struct ocrdma_create_cq_cmd *cmd = dev->mbx_cmd;
  447. struct ocrdma_create_cq_cmd_rsp *rsp = dev->mbx_cmd;
  448. int status;
  449. memset(cmd, 0, sizeof(*cmd));
  450. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_CQ,
  451. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  452. cmd->req.rsvd_version = OCRDMA_CREATE_CQ_VER2;
  453. cmd->pgsz_pgcnt = (cq->size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  454. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  455. cmd->pgsz_pgcnt |= PAGES_4K_SPANNED(cq->va, cq->size);
  456. cmd->ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  457. cmd->eqn = eq->id;
  458. cmd->pdid_cqecnt = cq->size / sizeof(struct ocrdma_mcqe);
  459. ocrdma_build_q_pages(&cmd->pa[0], cq->size / OCRDMA_MIN_Q_PAGE_SIZE,
  460. cq->dma, PAGE_SIZE_4K);
  461. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  462. cmd, sizeof(*cmd), NULL, NULL);
  463. if (!status) {
  464. cq->id = (u16) (rsp->cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  465. cq->created = true;
  466. }
  467. return status;
  468. }
  469. static u32 ocrdma_encoded_q_len(int q_len)
  470. {
  471. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  472. if (len_encoded == 16)
  473. len_encoded = 0;
  474. return len_encoded;
  475. }
  476. static int ocrdma_mbx_create_mq(struct ocrdma_dev *dev,
  477. struct ocrdma_queue_info *mq,
  478. struct ocrdma_queue_info *cq)
  479. {
  480. int num_pages, status;
  481. struct ocrdma_create_mq_req *cmd = dev->mbx_cmd;
  482. struct ocrdma_create_mq_rsp *rsp = dev->mbx_cmd;
  483. struct ocrdma_pa *pa;
  484. memset(cmd, 0, sizeof(*cmd));
  485. num_pages = PAGES_4K_SPANNED(mq->va, mq->size);
  486. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_CREATE_MQ_EXT,
  487. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  488. cmd->req.rsvd_version = 1;
  489. cmd->cqid_pages = num_pages;
  490. cmd->cqid_pages |= (cq->id << OCRDMA_CREATE_MQ_CQ_ID_SHIFT);
  491. cmd->async_cqid_valid = OCRDMA_CREATE_MQ_ASYNC_CQ_VALID;
  492. cmd->async_event_bitmap = BIT(OCRDMA_ASYNC_GRP5_EVE_CODE);
  493. cmd->async_event_bitmap |= BIT(OCRDMA_ASYNC_RDMA_EVE_CODE);
  494. cmd->async_cqid_ringsize = cq->id;
  495. cmd->async_cqid_ringsize |= (ocrdma_encoded_q_len(mq->len) <<
  496. OCRDMA_CREATE_MQ_RING_SIZE_SHIFT);
  497. cmd->valid = OCRDMA_CREATE_MQ_VALID;
  498. pa = &cmd->pa[0];
  499. ocrdma_build_q_pages(pa, num_pages, mq->dma, PAGE_SIZE_4K);
  500. status = be_roce_mcc_cmd(dev->nic_info.netdev,
  501. cmd, sizeof(*cmd), NULL, NULL);
  502. if (!status) {
  503. mq->id = rsp->id;
  504. mq->created = true;
  505. }
  506. return status;
  507. }
  508. static int ocrdma_create_mq(struct ocrdma_dev *dev)
  509. {
  510. int status;
  511. /* Alloc completion queue for Mailbox queue */
  512. status = ocrdma_alloc_q(dev, &dev->mq.cq, OCRDMA_MQ_CQ_LEN,
  513. sizeof(struct ocrdma_mcqe));
  514. if (status)
  515. goto alloc_err;
  516. dev->eq_tbl[0].cq_cnt++;
  517. status = ocrdma_mbx_mq_cq_create(dev, &dev->mq.cq, &dev->eq_tbl[0].q);
  518. if (status)
  519. goto mbx_cq_free;
  520. memset(&dev->mqe_ctx, 0, sizeof(dev->mqe_ctx));
  521. init_waitqueue_head(&dev->mqe_ctx.cmd_wait);
  522. mutex_init(&dev->mqe_ctx.lock);
  523. /* Alloc Mailbox queue */
  524. status = ocrdma_alloc_q(dev, &dev->mq.sq, OCRDMA_MQ_LEN,
  525. sizeof(struct ocrdma_mqe));
  526. if (status)
  527. goto mbx_cq_destroy;
  528. status = ocrdma_mbx_create_mq(dev, &dev->mq.sq, &dev->mq.cq);
  529. if (status)
  530. goto mbx_q_free;
  531. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, 0);
  532. return 0;
  533. mbx_q_free:
  534. ocrdma_free_q(dev, &dev->mq.sq);
  535. mbx_cq_destroy:
  536. ocrdma_mbx_delete_q(dev, &dev->mq.cq, QTYPE_CQ);
  537. mbx_cq_free:
  538. ocrdma_free_q(dev, &dev->mq.cq);
  539. alloc_err:
  540. return status;
  541. }
  542. static void ocrdma_destroy_mq(struct ocrdma_dev *dev)
  543. {
  544. struct ocrdma_queue_info *mbxq, *cq;
  545. /* mqe_ctx lock synchronizes with any other pending cmds. */
  546. mutex_lock(&dev->mqe_ctx.lock);
  547. mbxq = &dev->mq.sq;
  548. if (mbxq->created) {
  549. ocrdma_mbx_delete_q(dev, mbxq, QTYPE_MCCQ);
  550. ocrdma_free_q(dev, mbxq);
  551. }
  552. mutex_unlock(&dev->mqe_ctx.lock);
  553. cq = &dev->mq.cq;
  554. if (cq->created) {
  555. ocrdma_mbx_delete_q(dev, cq, QTYPE_CQ);
  556. ocrdma_free_q(dev, cq);
  557. }
  558. }
  559. static void ocrdma_process_qpcat_error(struct ocrdma_dev *dev,
  560. struct ocrdma_qp *qp)
  561. {
  562. enum ib_qp_state new_ib_qps = IB_QPS_ERR;
  563. enum ib_qp_state old_ib_qps;
  564. if (qp == NULL)
  565. BUG();
  566. ocrdma_qp_state_change(qp, new_ib_qps, &old_ib_qps);
  567. }
  568. static void ocrdma_dispatch_ibevent(struct ocrdma_dev *dev,
  569. struct ocrdma_ae_mcqe *cqe)
  570. {
  571. struct ocrdma_qp *qp = NULL;
  572. struct ocrdma_cq *cq = NULL;
  573. struct ib_event ib_evt;
  574. int cq_event = 0;
  575. int qp_event = 1;
  576. int srq_event = 0;
  577. int dev_event = 0;
  578. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  579. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  580. if (cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPVALID)
  581. qp = dev->qp_tbl[cqe->qpvalid_qpid & OCRDMA_AE_MCQE_QPID_MASK];
  582. if (cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQVALID)
  583. cq = dev->cq_tbl[cqe->cqvalid_cqid & OCRDMA_AE_MCQE_CQID_MASK];
  584. memset(&ib_evt, 0, sizeof(ib_evt));
  585. ib_evt.device = &dev->ibdev;
  586. switch (type) {
  587. case OCRDMA_CQ_ERROR:
  588. ib_evt.element.cq = &cq->ibcq;
  589. ib_evt.event = IB_EVENT_CQ_ERR;
  590. cq_event = 1;
  591. qp_event = 0;
  592. break;
  593. case OCRDMA_CQ_OVERRUN_ERROR:
  594. ib_evt.element.cq = &cq->ibcq;
  595. ib_evt.event = IB_EVENT_CQ_ERR;
  596. cq_event = 1;
  597. qp_event = 0;
  598. break;
  599. case OCRDMA_CQ_QPCAT_ERROR:
  600. ib_evt.element.qp = &qp->ibqp;
  601. ib_evt.event = IB_EVENT_QP_FATAL;
  602. ocrdma_process_qpcat_error(dev, qp);
  603. break;
  604. case OCRDMA_QP_ACCESS_ERROR:
  605. ib_evt.element.qp = &qp->ibqp;
  606. ib_evt.event = IB_EVENT_QP_ACCESS_ERR;
  607. break;
  608. case OCRDMA_QP_COMM_EST_EVENT:
  609. ib_evt.element.qp = &qp->ibqp;
  610. ib_evt.event = IB_EVENT_COMM_EST;
  611. break;
  612. case OCRDMA_SQ_DRAINED_EVENT:
  613. ib_evt.element.qp = &qp->ibqp;
  614. ib_evt.event = IB_EVENT_SQ_DRAINED;
  615. break;
  616. case OCRDMA_DEVICE_FATAL_EVENT:
  617. ib_evt.element.port_num = 1;
  618. ib_evt.event = IB_EVENT_DEVICE_FATAL;
  619. qp_event = 0;
  620. dev_event = 1;
  621. break;
  622. case OCRDMA_SRQCAT_ERROR:
  623. ib_evt.element.srq = &qp->srq->ibsrq;
  624. ib_evt.event = IB_EVENT_SRQ_ERR;
  625. srq_event = 1;
  626. qp_event = 0;
  627. break;
  628. case OCRDMA_SRQ_LIMIT_EVENT:
  629. ib_evt.element.srq = &qp->srq->ibsrq;
  630. ib_evt.event = IB_EVENT_SRQ_LIMIT_REACHED;
  631. srq_event = 1;
  632. qp_event = 0;
  633. break;
  634. case OCRDMA_QP_LAST_WQE_EVENT:
  635. ib_evt.element.qp = &qp->ibqp;
  636. ib_evt.event = IB_EVENT_QP_LAST_WQE_REACHED;
  637. break;
  638. default:
  639. cq_event = 0;
  640. qp_event = 0;
  641. srq_event = 0;
  642. dev_event = 0;
  643. pr_err("%s() unknown type=0x%x\n", __func__, type);
  644. break;
  645. }
  646. if (qp_event) {
  647. if (qp->ibqp.event_handler)
  648. qp->ibqp.event_handler(&ib_evt, qp->ibqp.qp_context);
  649. } else if (cq_event) {
  650. if (cq->ibcq.event_handler)
  651. cq->ibcq.event_handler(&ib_evt, cq->ibcq.cq_context);
  652. } else if (srq_event) {
  653. if (qp->srq->ibsrq.event_handler)
  654. qp->srq->ibsrq.event_handler(&ib_evt,
  655. qp->srq->ibsrq.
  656. srq_context);
  657. } else if (dev_event) {
  658. pr_err("%s: Fatal event received\n", dev->ibdev.name);
  659. ib_dispatch_event(&ib_evt);
  660. }
  661. }
  662. static void ocrdma_process_grp5_aync(struct ocrdma_dev *dev,
  663. struct ocrdma_ae_mcqe *cqe)
  664. {
  665. struct ocrdma_ae_pvid_mcqe *evt;
  666. int type = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_TYPE_MASK) >>
  667. OCRDMA_AE_MCQE_EVENT_TYPE_SHIFT;
  668. switch (type) {
  669. case OCRDMA_ASYNC_EVENT_PVID_STATE:
  670. evt = (struct ocrdma_ae_pvid_mcqe *)cqe;
  671. if ((evt->tag_enabled & OCRDMA_AE_PVID_MCQE_ENABLED_MASK) >>
  672. OCRDMA_AE_PVID_MCQE_ENABLED_SHIFT)
  673. dev->pvid = ((evt->tag_enabled &
  674. OCRDMA_AE_PVID_MCQE_TAG_MASK) >>
  675. OCRDMA_AE_PVID_MCQE_TAG_SHIFT);
  676. break;
  677. case OCRDMA_ASYNC_EVENT_COS_VALUE:
  678. atomic_set(&dev->update_sl, 1);
  679. break;
  680. default:
  681. /* Not interested evts. */
  682. break;
  683. }
  684. }
  685. static void ocrdma_process_acqe(struct ocrdma_dev *dev, void *ae_cqe)
  686. {
  687. /* async CQE processing */
  688. struct ocrdma_ae_mcqe *cqe = ae_cqe;
  689. u32 evt_code = (cqe->valid_ae_event & OCRDMA_AE_MCQE_EVENT_CODE_MASK) >>
  690. OCRDMA_AE_MCQE_EVENT_CODE_SHIFT;
  691. if (evt_code == OCRDMA_ASYNC_RDMA_EVE_CODE)
  692. ocrdma_dispatch_ibevent(dev, cqe);
  693. else if (evt_code == OCRDMA_ASYNC_GRP5_EVE_CODE)
  694. ocrdma_process_grp5_aync(dev, cqe);
  695. else
  696. pr_err("%s(%d) invalid evt code=0x%x\n", __func__,
  697. dev->id, evt_code);
  698. }
  699. static void ocrdma_process_mcqe(struct ocrdma_dev *dev, struct ocrdma_mcqe *cqe)
  700. {
  701. if (dev->mqe_ctx.tag == cqe->tag_lo && dev->mqe_ctx.cmd_done == false) {
  702. dev->mqe_ctx.cqe_status = (cqe->status &
  703. OCRDMA_MCQE_STATUS_MASK) >> OCRDMA_MCQE_STATUS_SHIFT;
  704. dev->mqe_ctx.ext_status =
  705. (cqe->status & OCRDMA_MCQE_ESTATUS_MASK)
  706. >> OCRDMA_MCQE_ESTATUS_SHIFT;
  707. dev->mqe_ctx.cmd_done = true;
  708. wake_up(&dev->mqe_ctx.cmd_wait);
  709. } else
  710. pr_err("%s() cqe for invalid tag0x%x.expected=0x%x\n",
  711. __func__, cqe->tag_lo, dev->mqe_ctx.tag);
  712. }
  713. static int ocrdma_mq_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  714. {
  715. u16 cqe_popped = 0;
  716. struct ocrdma_mcqe *cqe;
  717. while (1) {
  718. cqe = ocrdma_get_mcqe(dev);
  719. if (cqe == NULL)
  720. break;
  721. ocrdma_le32_to_cpu(cqe, sizeof(*cqe));
  722. cqe_popped += 1;
  723. if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_AE_MASK)
  724. ocrdma_process_acqe(dev, cqe);
  725. else if (cqe->valid_ae_cmpl_cons & OCRDMA_MCQE_CMPL_MASK)
  726. ocrdma_process_mcqe(dev, cqe);
  727. memset(cqe, 0, sizeof(struct ocrdma_mcqe));
  728. ocrdma_mcq_inc_tail(dev);
  729. }
  730. ocrdma_ring_cq_db(dev, dev->mq.cq.id, true, false, cqe_popped);
  731. return 0;
  732. }
  733. static void ocrdma_qp_buddy_cq_handler(struct ocrdma_dev *dev,
  734. struct ocrdma_cq *cq)
  735. {
  736. unsigned long flags;
  737. struct ocrdma_qp *qp;
  738. bool buddy_cq_found = false;
  739. /* Go through list of QPs in error state which are using this CQ
  740. * and invoke its callback handler to trigger CQE processing for
  741. * error/flushed CQE. It is rare to find more than few entries in
  742. * this list as most consumers stops after getting error CQE.
  743. * List is traversed only once when a matching buddy cq found for a QP.
  744. */
  745. spin_lock_irqsave(&dev->flush_q_lock, flags);
  746. list_for_each_entry(qp, &cq->sq_head, sq_entry) {
  747. if (qp->srq)
  748. continue;
  749. /* if wq and rq share the same cq, than comp_handler
  750. * is already invoked.
  751. */
  752. if (qp->sq_cq == qp->rq_cq)
  753. continue;
  754. /* if completion came on sq, rq's cq is buddy cq.
  755. * if completion came on rq, sq's cq is buddy cq.
  756. */
  757. if (qp->sq_cq == cq)
  758. cq = qp->rq_cq;
  759. else
  760. cq = qp->sq_cq;
  761. buddy_cq_found = true;
  762. break;
  763. }
  764. spin_unlock_irqrestore(&dev->flush_q_lock, flags);
  765. if (buddy_cq_found == false)
  766. return;
  767. if (cq->ibcq.comp_handler) {
  768. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  769. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  770. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  771. }
  772. }
  773. static void ocrdma_qp_cq_handler(struct ocrdma_dev *dev, u16 cq_idx)
  774. {
  775. unsigned long flags;
  776. struct ocrdma_cq *cq;
  777. if (cq_idx >= OCRDMA_MAX_CQ)
  778. BUG();
  779. cq = dev->cq_tbl[cq_idx];
  780. if (cq == NULL)
  781. return;
  782. if (cq->ibcq.comp_handler) {
  783. spin_lock_irqsave(&cq->comp_handler_lock, flags);
  784. (*cq->ibcq.comp_handler) (&cq->ibcq, cq->ibcq.cq_context);
  785. spin_unlock_irqrestore(&cq->comp_handler_lock, flags);
  786. }
  787. ocrdma_qp_buddy_cq_handler(dev, cq);
  788. }
  789. static void ocrdma_cq_handler(struct ocrdma_dev *dev, u16 cq_id)
  790. {
  791. /* process the MQ-CQE. */
  792. if (cq_id == dev->mq.cq.id)
  793. ocrdma_mq_cq_handler(dev, cq_id);
  794. else
  795. ocrdma_qp_cq_handler(dev, cq_id);
  796. }
  797. static irqreturn_t ocrdma_irq_handler(int irq, void *handle)
  798. {
  799. struct ocrdma_eq *eq = handle;
  800. struct ocrdma_dev *dev = eq->dev;
  801. struct ocrdma_eqe eqe;
  802. struct ocrdma_eqe *ptr;
  803. u16 cq_id;
  804. int budget = eq->cq_cnt;
  805. do {
  806. ptr = ocrdma_get_eqe(eq);
  807. eqe = *ptr;
  808. ocrdma_le32_to_cpu(&eqe, sizeof(eqe));
  809. if ((eqe.id_valid & OCRDMA_EQE_VALID_MASK) == 0)
  810. break;
  811. ptr->id_valid = 0;
  812. /* ring eq doorbell as soon as its consumed. */
  813. ocrdma_ring_eq_db(dev, eq->q.id, false, true, 1);
  814. /* check whether its CQE or not. */
  815. if ((eqe.id_valid & OCRDMA_EQE_FOR_CQE_MASK) == 0) {
  816. cq_id = eqe.id_valid >> OCRDMA_EQE_RESOURCE_ID_SHIFT;
  817. ocrdma_cq_handler(dev, cq_id);
  818. }
  819. ocrdma_eq_inc_tail(eq);
  820. /* There can be a stale EQE after the last bound CQ is
  821. * destroyed. EQE valid and budget == 0 implies this.
  822. */
  823. if (budget)
  824. budget--;
  825. } while (budget);
  826. ocrdma_ring_eq_db(dev, eq->q.id, true, true, 0);
  827. return IRQ_HANDLED;
  828. }
  829. static void ocrdma_post_mqe(struct ocrdma_dev *dev, struct ocrdma_mqe *cmd)
  830. {
  831. struct ocrdma_mqe *mqe;
  832. dev->mqe_ctx.tag = dev->mq.sq.head;
  833. dev->mqe_ctx.cmd_done = false;
  834. mqe = ocrdma_get_mqe(dev);
  835. cmd->hdr.tag_lo = dev->mq.sq.head;
  836. ocrdma_copy_cpu_to_le32(mqe, cmd, sizeof(*mqe));
  837. /* make sure descriptor is written before ringing doorbell */
  838. wmb();
  839. ocrdma_mq_inc_head(dev);
  840. ocrdma_ring_mq_db(dev);
  841. }
  842. static int ocrdma_wait_mqe_cmpl(struct ocrdma_dev *dev)
  843. {
  844. long status;
  845. /* 30 sec timeout */
  846. status = wait_event_timeout(dev->mqe_ctx.cmd_wait,
  847. (dev->mqe_ctx.cmd_done != false),
  848. msecs_to_jiffies(30000));
  849. if (status)
  850. return 0;
  851. else {
  852. dev->mqe_ctx.fw_error_state = true;
  853. pr_err("%s(%d) mailbox timeout: fw not responding\n",
  854. __func__, dev->id);
  855. return -1;
  856. }
  857. }
  858. /* issue a mailbox command on the MQ */
  859. static int ocrdma_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe)
  860. {
  861. int status = 0;
  862. u16 cqe_status, ext_status;
  863. struct ocrdma_mqe *rsp_mqe;
  864. struct ocrdma_mbx_rsp *rsp = NULL;
  865. mutex_lock(&dev->mqe_ctx.lock);
  866. if (dev->mqe_ctx.fw_error_state)
  867. goto mbx_err;
  868. ocrdma_post_mqe(dev, mqe);
  869. status = ocrdma_wait_mqe_cmpl(dev);
  870. if (status)
  871. goto mbx_err;
  872. cqe_status = dev->mqe_ctx.cqe_status;
  873. ext_status = dev->mqe_ctx.ext_status;
  874. rsp_mqe = ocrdma_get_mqe_rsp(dev);
  875. ocrdma_copy_le32_to_cpu(mqe, rsp_mqe, (sizeof(*mqe)));
  876. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  877. OCRDMA_MQE_HDR_EMB_SHIFT)
  878. rsp = &mqe->u.rsp;
  879. if (cqe_status || ext_status) {
  880. pr_err("%s() cqe_status=0x%x, ext_status=0x%x,",
  881. __func__, cqe_status, ext_status);
  882. if (rsp) {
  883. /* This is for embedded cmds. */
  884. pr_err("opcode=0x%x, subsystem=0x%x\n",
  885. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  886. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  887. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  888. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  889. }
  890. status = ocrdma_get_mbx_cqe_errno(cqe_status);
  891. goto mbx_err;
  892. }
  893. /* For non embedded, rsp errors are handled in ocrdma_nonemb_mbx_cmd */
  894. if (rsp && (mqe->u.rsp.status & OCRDMA_MBX_RSP_STATUS_MASK))
  895. status = ocrdma_get_mbx_errno(mqe->u.rsp.status);
  896. mbx_err:
  897. mutex_unlock(&dev->mqe_ctx.lock);
  898. return status;
  899. }
  900. static int ocrdma_nonemb_mbx_cmd(struct ocrdma_dev *dev, struct ocrdma_mqe *mqe,
  901. void *payload_va)
  902. {
  903. int status = 0;
  904. struct ocrdma_mbx_rsp *rsp = payload_va;
  905. if ((mqe->hdr.spcl_sge_cnt_emb & OCRDMA_MQE_HDR_EMB_MASK) >>
  906. OCRDMA_MQE_HDR_EMB_SHIFT)
  907. BUG();
  908. status = ocrdma_mbx_cmd(dev, mqe);
  909. if (!status)
  910. /* For non embedded, only CQE failures are handled in
  911. * ocrdma_mbx_cmd. We need to check for RSP errors.
  912. */
  913. if (rsp->status & OCRDMA_MBX_RSP_STATUS_MASK)
  914. status = ocrdma_get_mbx_errno(rsp->status);
  915. if (status)
  916. pr_err("opcode=0x%x, subsystem=0x%x\n",
  917. (rsp->subsys_op & OCRDMA_MBX_RSP_OPCODE_MASK) >>
  918. OCRDMA_MBX_RSP_OPCODE_SHIFT,
  919. (rsp->subsys_op & OCRDMA_MBX_RSP_SUBSYS_MASK) >>
  920. OCRDMA_MBX_RSP_SUBSYS_SHIFT);
  921. return status;
  922. }
  923. static void ocrdma_get_attr(struct ocrdma_dev *dev,
  924. struct ocrdma_dev_attr *attr,
  925. struct ocrdma_mbx_query_config *rsp)
  926. {
  927. attr->max_pd =
  928. (rsp->max_pd_ca_ack_delay & OCRDMA_MBX_QUERY_CFG_MAX_PD_MASK) >>
  929. OCRDMA_MBX_QUERY_CFG_MAX_PD_SHIFT;
  930. attr->max_qp =
  931. (rsp->qp_srq_cq_ird_ord & OCRDMA_MBX_QUERY_CFG_MAX_QP_MASK) >>
  932. OCRDMA_MBX_QUERY_CFG_MAX_QP_SHIFT;
  933. attr->max_srq =
  934. (rsp->max_srq_rpir_qps & OCRDMA_MBX_QUERY_CFG_MAX_SRQ_MASK) >>
  935. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_OFFSET;
  936. attr->max_send_sge = ((rsp->max_write_send_sge &
  937. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  938. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT);
  939. attr->max_recv_sge = (rsp->max_write_send_sge &
  940. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_MASK) >>
  941. OCRDMA_MBX_QUERY_CFG_MAX_SEND_SGE_SHIFT;
  942. attr->max_srq_sge = (rsp->max_srq_rqe_sge &
  943. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_MASK) >>
  944. OCRDMA_MBX_QUERY_CFG_MAX_SRQ_SGE_OFFSET;
  945. attr->max_rdma_sge = (rsp->max_write_send_sge &
  946. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_MASK) >>
  947. OCRDMA_MBX_QUERY_CFG_MAX_WRITE_SGE_SHIFT;
  948. attr->max_ord_per_qp = (rsp->max_ird_ord_per_qp &
  949. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_MASK) >>
  950. OCRDMA_MBX_QUERY_CFG_MAX_ORD_PER_QP_SHIFT;
  951. attr->max_ird_per_qp = (rsp->max_ird_ord_per_qp &
  952. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_MASK) >>
  953. OCRDMA_MBX_QUERY_CFG_MAX_IRD_PER_QP_SHIFT;
  954. attr->cq_overflow_detect = (rsp->qp_srq_cq_ird_ord &
  955. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_MASK) >>
  956. OCRDMA_MBX_QUERY_CFG_CQ_OVERFLOW_SHIFT;
  957. attr->srq_supported = (rsp->qp_srq_cq_ird_ord &
  958. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_MASK) >>
  959. OCRDMA_MBX_QUERY_CFG_SRQ_SUPPORTED_SHIFT;
  960. attr->local_ca_ack_delay = (rsp->max_pd_ca_ack_delay &
  961. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_MASK) >>
  962. OCRDMA_MBX_QUERY_CFG_CA_ACK_DELAY_SHIFT;
  963. attr->max_mw = rsp->max_mw;
  964. attr->max_mr = rsp->max_mr;
  965. attr->max_mr_size = ((u64)rsp->max_mr_size_hi << 32) |
  966. rsp->max_mr_size_lo;
  967. attr->max_fmr = 0;
  968. attr->max_pages_per_frmr = rsp->max_pages_per_frmr;
  969. attr->max_num_mr_pbl = rsp->max_num_mr_pbl;
  970. attr->max_cqe = rsp->max_cq_cqes_per_cq &
  971. OCRDMA_MBX_QUERY_CFG_MAX_CQES_PER_CQ_MASK;
  972. attr->max_cq = (rsp->max_cq_cqes_per_cq &
  973. OCRDMA_MBX_QUERY_CFG_MAX_CQ_MASK) >>
  974. OCRDMA_MBX_QUERY_CFG_MAX_CQ_OFFSET;
  975. attr->wqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  976. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_MASK) >>
  977. OCRDMA_MBX_QUERY_CFG_MAX_WQE_SIZE_OFFSET) *
  978. OCRDMA_WQE_STRIDE;
  979. attr->rqe_size = ((rsp->wqe_rqe_stride_max_dpp_cqs &
  980. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_MASK) >>
  981. OCRDMA_MBX_QUERY_CFG_MAX_RQE_SIZE_OFFSET) *
  982. OCRDMA_WQE_STRIDE;
  983. attr->max_inline_data =
  984. attr->wqe_size - (sizeof(struct ocrdma_hdr_wqe) +
  985. sizeof(struct ocrdma_sge));
  986. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  987. attr->ird = 1;
  988. attr->ird_page_size = OCRDMA_MIN_Q_PAGE_SIZE;
  989. attr->num_ird_pages = MAX_OCRDMA_IRD_PAGES;
  990. }
  991. dev->attr.max_wqe = rsp->max_wqes_rqes_per_q >>
  992. OCRDMA_MBX_QUERY_CFG_MAX_WQES_PER_WQ_OFFSET;
  993. dev->attr.max_rqe = rsp->max_wqes_rqes_per_q &
  994. OCRDMA_MBX_QUERY_CFG_MAX_RQES_PER_RQ_MASK;
  995. }
  996. static int ocrdma_check_fw_config(struct ocrdma_dev *dev,
  997. struct ocrdma_fw_conf_rsp *conf)
  998. {
  999. u32 fn_mode;
  1000. fn_mode = conf->fn_mode & OCRDMA_FN_MODE_RDMA;
  1001. if (fn_mode != OCRDMA_FN_MODE_RDMA)
  1002. return -EINVAL;
  1003. dev->base_eqid = conf->base_eqid;
  1004. dev->max_eq = conf->max_eq;
  1005. return 0;
  1006. }
  1007. /* can be issued only during init time. */
  1008. static int ocrdma_mbx_query_fw_ver(struct ocrdma_dev *dev)
  1009. {
  1010. int status = -ENOMEM;
  1011. struct ocrdma_mqe *cmd;
  1012. struct ocrdma_fw_ver_rsp *rsp;
  1013. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_VER, sizeof(*cmd));
  1014. if (!cmd)
  1015. return -ENOMEM;
  1016. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1017. OCRDMA_CMD_GET_FW_VER,
  1018. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1019. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1020. if (status)
  1021. goto mbx_err;
  1022. rsp = (struct ocrdma_fw_ver_rsp *)cmd;
  1023. memset(&dev->attr.fw_ver[0], 0, sizeof(dev->attr.fw_ver));
  1024. memcpy(&dev->attr.fw_ver[0], &rsp->running_ver[0],
  1025. sizeof(rsp->running_ver));
  1026. ocrdma_le32_to_cpu(dev->attr.fw_ver, sizeof(rsp->running_ver));
  1027. mbx_err:
  1028. kfree(cmd);
  1029. return status;
  1030. }
  1031. /* can be issued only during init time. */
  1032. static int ocrdma_mbx_query_fw_config(struct ocrdma_dev *dev)
  1033. {
  1034. int status = -ENOMEM;
  1035. struct ocrdma_mqe *cmd;
  1036. struct ocrdma_fw_conf_rsp *rsp;
  1037. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_GET_FW_CONFIG, sizeof(*cmd));
  1038. if (!cmd)
  1039. return -ENOMEM;
  1040. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1041. OCRDMA_CMD_GET_FW_CONFIG,
  1042. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1043. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1044. if (status)
  1045. goto mbx_err;
  1046. rsp = (struct ocrdma_fw_conf_rsp *)cmd;
  1047. status = ocrdma_check_fw_config(dev, rsp);
  1048. mbx_err:
  1049. kfree(cmd);
  1050. return status;
  1051. }
  1052. int ocrdma_mbx_rdma_stats(struct ocrdma_dev *dev, bool reset)
  1053. {
  1054. struct ocrdma_rdma_stats_req *req = dev->stats_mem.va;
  1055. struct ocrdma_mqe *mqe = &dev->stats_mem.mqe;
  1056. struct ocrdma_rdma_stats_resp *old_stats;
  1057. int status;
  1058. old_stats = kmalloc(sizeof(*old_stats), GFP_KERNEL);
  1059. if (old_stats == NULL)
  1060. return -ENOMEM;
  1061. memset(mqe, 0, sizeof(*mqe));
  1062. mqe->hdr.pyld_len = dev->stats_mem.size;
  1063. mqe->hdr.spcl_sge_cnt_emb |=
  1064. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1065. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1066. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dev->stats_mem.pa & 0xffffffff);
  1067. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dev->stats_mem.pa);
  1068. mqe->u.nonemb_req.sge[0].len = dev->stats_mem.size;
  1069. /* Cache the old stats */
  1070. memcpy(old_stats, req, sizeof(struct ocrdma_rdma_stats_resp));
  1071. memset(req, 0, dev->stats_mem.size);
  1072. ocrdma_init_mch((struct ocrdma_mbx_hdr *)req,
  1073. OCRDMA_CMD_GET_RDMA_STATS,
  1074. OCRDMA_SUBSYS_ROCE,
  1075. dev->stats_mem.size);
  1076. if (reset)
  1077. req->reset_stats = reset;
  1078. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dev->stats_mem.va);
  1079. if (status)
  1080. /* Copy from cache, if mbox fails */
  1081. memcpy(req, old_stats, sizeof(struct ocrdma_rdma_stats_resp));
  1082. else
  1083. ocrdma_le32_to_cpu(req, dev->stats_mem.size);
  1084. kfree(old_stats);
  1085. return status;
  1086. }
  1087. static int ocrdma_mbx_get_ctrl_attribs(struct ocrdma_dev *dev)
  1088. {
  1089. int status = -ENOMEM;
  1090. struct ocrdma_dma_mem dma;
  1091. struct ocrdma_mqe *mqe;
  1092. struct ocrdma_get_ctrl_attribs_rsp *ctrl_attr_rsp;
  1093. struct mgmt_hba_attribs *hba_attribs;
  1094. mqe = kzalloc(sizeof(struct ocrdma_mqe), GFP_KERNEL);
  1095. if (!mqe)
  1096. return status;
  1097. dma.size = sizeof(struct ocrdma_get_ctrl_attribs_rsp);
  1098. dma.va = dma_alloc_coherent(&dev->nic_info.pdev->dev,
  1099. dma.size, &dma.pa, GFP_KERNEL);
  1100. if (!dma.va)
  1101. goto free_mqe;
  1102. mqe->hdr.pyld_len = dma.size;
  1103. mqe->hdr.spcl_sge_cnt_emb |=
  1104. (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  1105. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  1106. mqe->u.nonemb_req.sge[0].pa_lo = (u32) (dma.pa & 0xffffffff);
  1107. mqe->u.nonemb_req.sge[0].pa_hi = (u32) upper_32_bits(dma.pa);
  1108. mqe->u.nonemb_req.sge[0].len = dma.size;
  1109. memset(dma.va, 0, dma.size);
  1110. ocrdma_init_mch((struct ocrdma_mbx_hdr *)dma.va,
  1111. OCRDMA_CMD_GET_CTRL_ATTRIBUTES,
  1112. OCRDMA_SUBSYS_COMMON,
  1113. dma.size);
  1114. status = ocrdma_nonemb_mbx_cmd(dev, mqe, dma.va);
  1115. if (!status) {
  1116. ctrl_attr_rsp = (struct ocrdma_get_ctrl_attribs_rsp *)dma.va;
  1117. hba_attribs = &ctrl_attr_rsp->ctrl_attribs.hba_attribs;
  1118. dev->hba_port_num = (hba_attribs->ptpnum_maxdoms_hbast_cv &
  1119. OCRDMA_HBA_ATTRB_PTNUM_MASK)
  1120. >> OCRDMA_HBA_ATTRB_PTNUM_SHIFT;
  1121. strncpy(dev->model_number,
  1122. hba_attribs->controller_model_number, 31);
  1123. }
  1124. dma_free_coherent(&dev->nic_info.pdev->dev, dma.size, dma.va, dma.pa);
  1125. free_mqe:
  1126. kfree(mqe);
  1127. return status;
  1128. }
  1129. static int ocrdma_mbx_query_dev(struct ocrdma_dev *dev)
  1130. {
  1131. int status = -ENOMEM;
  1132. struct ocrdma_mbx_query_config *rsp;
  1133. struct ocrdma_mqe *cmd;
  1134. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_CONFIG, sizeof(*cmd));
  1135. if (!cmd)
  1136. return status;
  1137. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1138. if (status)
  1139. goto mbx_err;
  1140. rsp = (struct ocrdma_mbx_query_config *)cmd;
  1141. ocrdma_get_attr(dev, &dev->attr, rsp);
  1142. mbx_err:
  1143. kfree(cmd);
  1144. return status;
  1145. }
  1146. int ocrdma_mbx_get_link_speed(struct ocrdma_dev *dev, u8 *lnk_speed)
  1147. {
  1148. int status = -ENOMEM;
  1149. struct ocrdma_get_link_speed_rsp *rsp;
  1150. struct ocrdma_mqe *cmd;
  1151. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1152. sizeof(*cmd));
  1153. if (!cmd)
  1154. return status;
  1155. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1156. OCRDMA_CMD_QUERY_NTWK_LINK_CONFIG_V1,
  1157. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1158. ((struct ocrdma_mbx_hdr *)cmd->u.cmd)->rsvd_version = 0x1;
  1159. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1160. if (status)
  1161. goto mbx_err;
  1162. rsp = (struct ocrdma_get_link_speed_rsp *)cmd;
  1163. *lnk_speed = (rsp->pflt_pps_ld_pnum & OCRDMA_PHY_PS_MASK)
  1164. >> OCRDMA_PHY_PS_SHIFT;
  1165. mbx_err:
  1166. kfree(cmd);
  1167. return status;
  1168. }
  1169. static int ocrdma_mbx_get_phy_info(struct ocrdma_dev *dev)
  1170. {
  1171. int status = -ENOMEM;
  1172. struct ocrdma_mqe *cmd;
  1173. struct ocrdma_get_phy_info_rsp *rsp;
  1174. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_PHY_DETAILS, sizeof(*cmd));
  1175. if (!cmd)
  1176. return status;
  1177. ocrdma_init_mch((struct ocrdma_mbx_hdr *)&cmd->u.cmd[0],
  1178. OCRDMA_CMD_PHY_DETAILS, OCRDMA_SUBSYS_COMMON,
  1179. sizeof(*cmd));
  1180. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1181. if (status)
  1182. goto mbx_err;
  1183. rsp = (struct ocrdma_get_phy_info_rsp *)cmd;
  1184. dev->phy.phy_type =
  1185. (rsp->ityp_ptyp & OCRDMA_PHY_TYPE_MASK);
  1186. dev->phy.interface_type =
  1187. (rsp->ityp_ptyp & OCRDMA_IF_TYPE_MASK)
  1188. >> OCRDMA_IF_TYPE_SHIFT;
  1189. dev->phy.auto_speeds_supported =
  1190. (rsp->fspeed_aspeed & OCRDMA_ASPEED_SUPP_MASK);
  1191. dev->phy.fixed_speeds_supported =
  1192. (rsp->fspeed_aspeed & OCRDMA_FSPEED_SUPP_MASK)
  1193. >> OCRDMA_FSPEED_SUPP_SHIFT;
  1194. mbx_err:
  1195. kfree(cmd);
  1196. return status;
  1197. }
  1198. int ocrdma_mbx_alloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1199. {
  1200. int status = -ENOMEM;
  1201. struct ocrdma_alloc_pd *cmd;
  1202. struct ocrdma_alloc_pd_rsp *rsp;
  1203. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_PD, sizeof(*cmd));
  1204. if (!cmd)
  1205. return status;
  1206. if (pd->dpp_enabled)
  1207. cmd->enable_dpp_rsvd |= OCRDMA_ALLOC_PD_ENABLE_DPP;
  1208. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1209. if (status)
  1210. goto mbx_err;
  1211. rsp = (struct ocrdma_alloc_pd_rsp *)cmd;
  1212. pd->id = rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_PDID_MASK;
  1213. if (rsp->dpp_page_pdid & OCRDMA_ALLOC_PD_RSP_DPP) {
  1214. pd->dpp_enabled = true;
  1215. pd->dpp_page = rsp->dpp_page_pdid >>
  1216. OCRDMA_ALLOC_PD_RSP_DPP_PAGE_SHIFT;
  1217. } else {
  1218. pd->dpp_enabled = false;
  1219. pd->num_dpp_qp = 0;
  1220. }
  1221. mbx_err:
  1222. kfree(cmd);
  1223. return status;
  1224. }
  1225. int ocrdma_mbx_dealloc_pd(struct ocrdma_dev *dev, struct ocrdma_pd *pd)
  1226. {
  1227. int status = -ENOMEM;
  1228. struct ocrdma_dealloc_pd *cmd;
  1229. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_PD, sizeof(*cmd));
  1230. if (!cmd)
  1231. return status;
  1232. cmd->id = pd->id;
  1233. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1234. kfree(cmd);
  1235. return status;
  1236. }
  1237. static int ocrdma_build_q_conf(u32 *num_entries, int entry_size,
  1238. int *num_pages, int *page_size)
  1239. {
  1240. int i;
  1241. int mem_size;
  1242. *num_entries = roundup_pow_of_two(*num_entries);
  1243. mem_size = *num_entries * entry_size;
  1244. /* find the possible lowest possible multiplier */
  1245. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1246. if (mem_size <= (OCRDMA_Q_PAGE_BASE_SIZE << i))
  1247. break;
  1248. }
  1249. if (i >= OCRDMA_MAX_Q_PAGE_SIZE_CNT)
  1250. return -EINVAL;
  1251. mem_size = roundup(mem_size,
  1252. ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES));
  1253. *num_pages =
  1254. mem_size / ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1255. *page_size = ((OCRDMA_Q_PAGE_BASE_SIZE << i) / OCRDMA_MAX_Q_PAGES);
  1256. *num_entries = mem_size / entry_size;
  1257. return 0;
  1258. }
  1259. static int ocrdma_mbx_create_ah_tbl(struct ocrdma_dev *dev)
  1260. {
  1261. int i;
  1262. int status = 0;
  1263. int max_ah;
  1264. struct ocrdma_create_ah_tbl *cmd;
  1265. struct ocrdma_create_ah_tbl_rsp *rsp;
  1266. struct pci_dev *pdev = dev->nic_info.pdev;
  1267. dma_addr_t pa;
  1268. struct ocrdma_pbe *pbes;
  1269. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_AH_TBL, sizeof(*cmd));
  1270. if (!cmd)
  1271. return status;
  1272. max_ah = OCRDMA_MAX_AH;
  1273. dev->av_tbl.size = sizeof(struct ocrdma_av) * max_ah;
  1274. /* number of PBEs in PBL */
  1275. cmd->ah_conf = (OCRDMA_AH_TBL_PAGES <<
  1276. OCRDMA_CREATE_AH_NUM_PAGES_SHIFT) &
  1277. OCRDMA_CREATE_AH_NUM_PAGES_MASK;
  1278. /* page size */
  1279. for (i = 0; i < OCRDMA_MAX_Q_PAGE_SIZE_CNT; i++) {
  1280. if (PAGE_SIZE == (OCRDMA_MIN_Q_PAGE_SIZE << i))
  1281. break;
  1282. }
  1283. cmd->ah_conf |= (i << OCRDMA_CREATE_AH_PAGE_SIZE_SHIFT) &
  1284. OCRDMA_CREATE_AH_PAGE_SIZE_MASK;
  1285. /* ah_entry size */
  1286. cmd->ah_conf |= (sizeof(struct ocrdma_av) <<
  1287. OCRDMA_CREATE_AH_ENTRY_SIZE_SHIFT) &
  1288. OCRDMA_CREATE_AH_ENTRY_SIZE_MASK;
  1289. dev->av_tbl.pbl.va = dma_alloc_coherent(&pdev->dev, PAGE_SIZE,
  1290. &dev->av_tbl.pbl.pa,
  1291. GFP_KERNEL);
  1292. if (dev->av_tbl.pbl.va == NULL)
  1293. goto mem_err;
  1294. dev->av_tbl.va = dma_alloc_coherent(&pdev->dev, dev->av_tbl.size,
  1295. &pa, GFP_KERNEL);
  1296. if (dev->av_tbl.va == NULL)
  1297. goto mem_err_ah;
  1298. dev->av_tbl.pa = pa;
  1299. dev->av_tbl.num_ah = max_ah;
  1300. memset(dev->av_tbl.va, 0, dev->av_tbl.size);
  1301. pbes = (struct ocrdma_pbe *)dev->av_tbl.pbl.va;
  1302. for (i = 0; i < dev->av_tbl.size / OCRDMA_MIN_Q_PAGE_SIZE; i++) {
  1303. pbes[i].pa_lo = (u32)cpu_to_le32(pa & 0xffffffff);
  1304. pbes[i].pa_hi = (u32)cpu_to_le32(upper_32_bits(pa));
  1305. pa += PAGE_SIZE;
  1306. }
  1307. cmd->tbl_addr[0].lo = (u32)(dev->av_tbl.pbl.pa & 0xFFFFFFFF);
  1308. cmd->tbl_addr[0].hi = (u32)upper_32_bits(dev->av_tbl.pbl.pa);
  1309. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1310. if (status)
  1311. goto mbx_err;
  1312. rsp = (struct ocrdma_create_ah_tbl_rsp *)cmd;
  1313. dev->av_tbl.ahid = rsp->ahid & 0xFFFF;
  1314. kfree(cmd);
  1315. return 0;
  1316. mbx_err:
  1317. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1318. dev->av_tbl.pa);
  1319. dev->av_tbl.va = NULL;
  1320. mem_err_ah:
  1321. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1322. dev->av_tbl.pbl.pa);
  1323. dev->av_tbl.pbl.va = NULL;
  1324. dev->av_tbl.size = 0;
  1325. mem_err:
  1326. kfree(cmd);
  1327. return status;
  1328. }
  1329. static void ocrdma_mbx_delete_ah_tbl(struct ocrdma_dev *dev)
  1330. {
  1331. struct ocrdma_delete_ah_tbl *cmd;
  1332. struct pci_dev *pdev = dev->nic_info.pdev;
  1333. if (dev->av_tbl.va == NULL)
  1334. return;
  1335. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_AH_TBL, sizeof(*cmd));
  1336. if (!cmd)
  1337. return;
  1338. cmd->ahid = dev->av_tbl.ahid;
  1339. ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1340. dma_free_coherent(&pdev->dev, dev->av_tbl.size, dev->av_tbl.va,
  1341. dev->av_tbl.pa);
  1342. dev->av_tbl.va = NULL;
  1343. dma_free_coherent(&pdev->dev, PAGE_SIZE, dev->av_tbl.pbl.va,
  1344. dev->av_tbl.pbl.pa);
  1345. kfree(cmd);
  1346. }
  1347. /* Multiple CQs uses the EQ. This routine returns least used
  1348. * EQ to associate with CQ. This will distributes the interrupt
  1349. * processing and CPU load to associated EQ, vector and so to that CPU.
  1350. */
  1351. static u16 ocrdma_bind_eq(struct ocrdma_dev *dev)
  1352. {
  1353. int i, selected_eq = 0, cq_cnt = 0;
  1354. u16 eq_id;
  1355. mutex_lock(&dev->dev_lock);
  1356. cq_cnt = dev->eq_tbl[0].cq_cnt;
  1357. eq_id = dev->eq_tbl[0].q.id;
  1358. /* find the EQ which is has the least number of
  1359. * CQs associated with it.
  1360. */
  1361. for (i = 0; i < dev->eq_cnt; i++) {
  1362. if (dev->eq_tbl[i].cq_cnt < cq_cnt) {
  1363. cq_cnt = dev->eq_tbl[i].cq_cnt;
  1364. eq_id = dev->eq_tbl[i].q.id;
  1365. selected_eq = i;
  1366. }
  1367. }
  1368. dev->eq_tbl[selected_eq].cq_cnt += 1;
  1369. mutex_unlock(&dev->dev_lock);
  1370. return eq_id;
  1371. }
  1372. static void ocrdma_unbind_eq(struct ocrdma_dev *dev, u16 eq_id)
  1373. {
  1374. int i;
  1375. mutex_lock(&dev->dev_lock);
  1376. i = ocrdma_get_eq_table_index(dev, eq_id);
  1377. if (i == -EINVAL)
  1378. BUG();
  1379. dev->eq_tbl[i].cq_cnt -= 1;
  1380. mutex_unlock(&dev->dev_lock);
  1381. }
  1382. int ocrdma_mbx_create_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq,
  1383. int entries, int dpp_cq, u16 pd_id)
  1384. {
  1385. int status = -ENOMEM; int max_hw_cqe;
  1386. struct pci_dev *pdev = dev->nic_info.pdev;
  1387. struct ocrdma_create_cq *cmd;
  1388. struct ocrdma_create_cq_rsp *rsp;
  1389. u32 hw_pages, cqe_size, page_size, cqe_count;
  1390. if (entries > dev->attr.max_cqe) {
  1391. pr_err("%s(%d) max_cqe=0x%x, requester_cqe=0x%x\n",
  1392. __func__, dev->id, dev->attr.max_cqe, entries);
  1393. return -EINVAL;
  1394. }
  1395. if (dpp_cq && (ocrdma_get_asic_type(dev) != OCRDMA_ASIC_GEN_SKH_R))
  1396. return -EINVAL;
  1397. if (dpp_cq) {
  1398. cq->max_hw_cqe = 1;
  1399. max_hw_cqe = 1;
  1400. cqe_size = OCRDMA_DPP_CQE_SIZE;
  1401. hw_pages = 1;
  1402. } else {
  1403. cq->max_hw_cqe = dev->attr.max_cqe;
  1404. max_hw_cqe = dev->attr.max_cqe;
  1405. cqe_size = sizeof(struct ocrdma_cqe);
  1406. hw_pages = OCRDMA_CREATE_CQ_MAX_PAGES;
  1407. }
  1408. cq->len = roundup(max_hw_cqe * cqe_size, OCRDMA_MIN_Q_PAGE_SIZE);
  1409. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_CQ, sizeof(*cmd));
  1410. if (!cmd)
  1411. return -ENOMEM;
  1412. ocrdma_init_mch(&cmd->cmd.req, OCRDMA_CMD_CREATE_CQ,
  1413. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1414. cq->va = dma_alloc_coherent(&pdev->dev, cq->len, &cq->pa, GFP_KERNEL);
  1415. if (!cq->va) {
  1416. status = -ENOMEM;
  1417. goto mem_err;
  1418. }
  1419. memset(cq->va, 0, cq->len);
  1420. page_size = cq->len / hw_pages;
  1421. cmd->cmd.pgsz_pgcnt = (page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1422. OCRDMA_CREATE_CQ_PAGE_SIZE_SHIFT;
  1423. cmd->cmd.pgsz_pgcnt |= hw_pages;
  1424. cmd->cmd.ev_cnt_flags = OCRDMA_CREATE_CQ_DEF_FLAGS;
  1425. cq->eqn = ocrdma_bind_eq(dev);
  1426. cmd->cmd.req.rsvd_version = OCRDMA_CREATE_CQ_VER3;
  1427. cqe_count = cq->len / cqe_size;
  1428. cq->cqe_cnt = cqe_count;
  1429. if (cqe_count > 1024) {
  1430. /* Set cnt to 3 to indicate more than 1024 cq entries */
  1431. cmd->cmd.ev_cnt_flags |= (0x3 << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1432. } else {
  1433. u8 count = 0;
  1434. switch (cqe_count) {
  1435. case 256:
  1436. count = 0;
  1437. break;
  1438. case 512:
  1439. count = 1;
  1440. break;
  1441. case 1024:
  1442. count = 2;
  1443. break;
  1444. default:
  1445. goto mbx_err;
  1446. }
  1447. cmd->cmd.ev_cnt_flags |= (count << OCRDMA_CREATE_CQ_CNT_SHIFT);
  1448. }
  1449. /* shared eq between all the consumer cqs. */
  1450. cmd->cmd.eqn = cq->eqn;
  1451. if (ocrdma_get_asic_type(dev) == OCRDMA_ASIC_GEN_SKH_R) {
  1452. if (dpp_cq)
  1453. cmd->cmd.pgsz_pgcnt |= OCRDMA_CREATE_CQ_DPP <<
  1454. OCRDMA_CREATE_CQ_TYPE_SHIFT;
  1455. cq->phase_change = false;
  1456. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size);
  1457. } else {
  1458. cmd->cmd.pdid_cqecnt = (cq->len / cqe_size) - 1;
  1459. cmd->cmd.ev_cnt_flags |= OCRDMA_CREATE_CQ_FLAGS_AUTO_VALID;
  1460. cq->phase_change = true;
  1461. }
  1462. /* pd_id valid only for v3 */
  1463. cmd->cmd.pdid_cqecnt |= (pd_id <<
  1464. OCRDMA_CREATE_CQ_CMD_PDID_SHIFT);
  1465. ocrdma_build_q_pages(&cmd->cmd.pa[0], hw_pages, cq->pa, page_size);
  1466. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1467. if (status)
  1468. goto mbx_err;
  1469. rsp = (struct ocrdma_create_cq_rsp *)cmd;
  1470. cq->id = (u16) (rsp->rsp.cq_id & OCRDMA_CREATE_CQ_RSP_CQ_ID_MASK);
  1471. kfree(cmd);
  1472. return 0;
  1473. mbx_err:
  1474. ocrdma_unbind_eq(dev, cq->eqn);
  1475. dma_free_coherent(&pdev->dev, cq->len, cq->va, cq->pa);
  1476. mem_err:
  1477. kfree(cmd);
  1478. return status;
  1479. }
  1480. int ocrdma_mbx_destroy_cq(struct ocrdma_dev *dev, struct ocrdma_cq *cq)
  1481. {
  1482. int status = -ENOMEM;
  1483. struct ocrdma_destroy_cq *cmd;
  1484. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_CQ, sizeof(*cmd));
  1485. if (!cmd)
  1486. return status;
  1487. ocrdma_init_mch(&cmd->req, OCRDMA_CMD_DELETE_CQ,
  1488. OCRDMA_SUBSYS_COMMON, sizeof(*cmd));
  1489. cmd->bypass_flush_qid |=
  1490. (cq->id << OCRDMA_DESTROY_CQ_QID_SHIFT) &
  1491. OCRDMA_DESTROY_CQ_QID_MASK;
  1492. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1493. ocrdma_unbind_eq(dev, cq->eqn);
  1494. dma_free_coherent(&dev->nic_info.pdev->dev, cq->len, cq->va, cq->pa);
  1495. kfree(cmd);
  1496. return status;
  1497. }
  1498. int ocrdma_mbx_alloc_lkey(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1499. u32 pdid, int addr_check)
  1500. {
  1501. int status = -ENOMEM;
  1502. struct ocrdma_alloc_lkey *cmd;
  1503. struct ocrdma_alloc_lkey_rsp *rsp;
  1504. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_ALLOC_LKEY, sizeof(*cmd));
  1505. if (!cmd)
  1506. return status;
  1507. cmd->pdid = pdid;
  1508. cmd->pbl_sz_flags |= addr_check;
  1509. cmd->pbl_sz_flags |= (hwmr->fr_mr << OCRDMA_ALLOC_LKEY_FMR_SHIFT);
  1510. cmd->pbl_sz_flags |=
  1511. (hwmr->remote_wr << OCRDMA_ALLOC_LKEY_REMOTE_WR_SHIFT);
  1512. cmd->pbl_sz_flags |=
  1513. (hwmr->remote_rd << OCRDMA_ALLOC_LKEY_REMOTE_RD_SHIFT);
  1514. cmd->pbl_sz_flags |=
  1515. (hwmr->local_wr << OCRDMA_ALLOC_LKEY_LOCAL_WR_SHIFT);
  1516. cmd->pbl_sz_flags |=
  1517. (hwmr->remote_atomic << OCRDMA_ALLOC_LKEY_REMOTE_ATOMIC_SHIFT);
  1518. cmd->pbl_sz_flags |=
  1519. (hwmr->num_pbls << OCRDMA_ALLOC_LKEY_PBL_SIZE_SHIFT);
  1520. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1521. if (status)
  1522. goto mbx_err;
  1523. rsp = (struct ocrdma_alloc_lkey_rsp *)cmd;
  1524. hwmr->lkey = rsp->lrkey;
  1525. mbx_err:
  1526. kfree(cmd);
  1527. return status;
  1528. }
  1529. int ocrdma_mbx_dealloc_lkey(struct ocrdma_dev *dev, int fr_mr, u32 lkey)
  1530. {
  1531. int status = -ENOMEM;
  1532. struct ocrdma_dealloc_lkey *cmd;
  1533. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DEALLOC_LKEY, sizeof(*cmd));
  1534. if (!cmd)
  1535. return -ENOMEM;
  1536. cmd->lkey = lkey;
  1537. cmd->rsvd_frmr = fr_mr ? 1 : 0;
  1538. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1539. if (status)
  1540. goto mbx_err;
  1541. mbx_err:
  1542. kfree(cmd);
  1543. return status;
  1544. }
  1545. static int ocrdma_mbx_reg_mr(struct ocrdma_dev *dev, struct ocrdma_hw_mr *hwmr,
  1546. u32 pdid, u32 pbl_cnt, u32 pbe_size, u32 last)
  1547. {
  1548. int status = -ENOMEM;
  1549. int i;
  1550. struct ocrdma_reg_nsmr *cmd;
  1551. struct ocrdma_reg_nsmr_rsp *rsp;
  1552. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR, sizeof(*cmd));
  1553. if (!cmd)
  1554. return -ENOMEM;
  1555. cmd->num_pbl_pdid =
  1556. pdid | (hwmr->num_pbls << OCRDMA_REG_NSMR_NUM_PBL_SHIFT);
  1557. cmd->fr_mr = hwmr->fr_mr;
  1558. cmd->flags_hpage_pbe_sz |= (hwmr->remote_wr <<
  1559. OCRDMA_REG_NSMR_REMOTE_WR_SHIFT);
  1560. cmd->flags_hpage_pbe_sz |= (hwmr->remote_rd <<
  1561. OCRDMA_REG_NSMR_REMOTE_RD_SHIFT);
  1562. cmd->flags_hpage_pbe_sz |= (hwmr->local_wr <<
  1563. OCRDMA_REG_NSMR_LOCAL_WR_SHIFT);
  1564. cmd->flags_hpage_pbe_sz |= (hwmr->remote_atomic <<
  1565. OCRDMA_REG_NSMR_REMOTE_ATOMIC_SHIFT);
  1566. cmd->flags_hpage_pbe_sz |= (hwmr->mw_bind <<
  1567. OCRDMA_REG_NSMR_BIND_MEMWIN_SHIFT);
  1568. cmd->flags_hpage_pbe_sz |= (last << OCRDMA_REG_NSMR_LAST_SHIFT);
  1569. cmd->flags_hpage_pbe_sz |= (hwmr->pbe_size / OCRDMA_MIN_HPAGE_SIZE);
  1570. cmd->flags_hpage_pbe_sz |= (hwmr->pbl_size / OCRDMA_MIN_HPAGE_SIZE) <<
  1571. OCRDMA_REG_NSMR_HPAGE_SIZE_SHIFT;
  1572. cmd->totlen_low = hwmr->len;
  1573. cmd->totlen_high = upper_32_bits(hwmr->len);
  1574. cmd->fbo_low = (u32) (hwmr->fbo & 0xffffffff);
  1575. cmd->fbo_high = (u32) upper_32_bits(hwmr->fbo);
  1576. cmd->va_loaddr = (u32) hwmr->va;
  1577. cmd->va_hiaddr = (u32) upper_32_bits(hwmr->va);
  1578. for (i = 0; i < pbl_cnt; i++) {
  1579. cmd->pbl[i].lo = (u32) (hwmr->pbl_table[i].pa & 0xffffffff);
  1580. cmd->pbl[i].hi = upper_32_bits(hwmr->pbl_table[i].pa);
  1581. }
  1582. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1583. if (status)
  1584. goto mbx_err;
  1585. rsp = (struct ocrdma_reg_nsmr_rsp *)cmd;
  1586. hwmr->lkey = rsp->lrkey;
  1587. mbx_err:
  1588. kfree(cmd);
  1589. return status;
  1590. }
  1591. static int ocrdma_mbx_reg_mr_cont(struct ocrdma_dev *dev,
  1592. struct ocrdma_hw_mr *hwmr, u32 pbl_cnt,
  1593. u32 pbl_offset, u32 last)
  1594. {
  1595. int status = -ENOMEM;
  1596. int i;
  1597. struct ocrdma_reg_nsmr_cont *cmd;
  1598. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_REGISTER_NSMR_CONT, sizeof(*cmd));
  1599. if (!cmd)
  1600. return -ENOMEM;
  1601. cmd->lrkey = hwmr->lkey;
  1602. cmd->num_pbl_offset = (pbl_cnt << OCRDMA_REG_NSMR_CONT_NUM_PBL_SHIFT) |
  1603. (pbl_offset & OCRDMA_REG_NSMR_CONT_PBL_SHIFT_MASK);
  1604. cmd->last = last << OCRDMA_REG_NSMR_CONT_LAST_SHIFT;
  1605. for (i = 0; i < pbl_cnt; i++) {
  1606. cmd->pbl[i].lo =
  1607. (u32) (hwmr->pbl_table[i + pbl_offset].pa & 0xffffffff);
  1608. cmd->pbl[i].hi =
  1609. upper_32_bits(hwmr->pbl_table[i + pbl_offset].pa);
  1610. }
  1611. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1612. if (status)
  1613. goto mbx_err;
  1614. mbx_err:
  1615. kfree(cmd);
  1616. return status;
  1617. }
  1618. int ocrdma_reg_mr(struct ocrdma_dev *dev,
  1619. struct ocrdma_hw_mr *hwmr, u32 pdid, int acc)
  1620. {
  1621. int status;
  1622. u32 last = 0;
  1623. u32 cur_pbl_cnt, pbl_offset;
  1624. u32 pending_pbl_cnt = hwmr->num_pbls;
  1625. pbl_offset = 0;
  1626. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1627. if (cur_pbl_cnt == pending_pbl_cnt)
  1628. last = 1;
  1629. status = ocrdma_mbx_reg_mr(dev, hwmr, pdid,
  1630. cur_pbl_cnt, hwmr->pbe_size, last);
  1631. if (status) {
  1632. pr_err("%s() status=%d\n", __func__, status);
  1633. return status;
  1634. }
  1635. /* if there is no more pbls to register then exit. */
  1636. if (last)
  1637. return 0;
  1638. while (!last) {
  1639. pbl_offset += cur_pbl_cnt;
  1640. pending_pbl_cnt -= cur_pbl_cnt;
  1641. cur_pbl_cnt = min(pending_pbl_cnt, MAX_OCRDMA_NSMR_PBL);
  1642. /* if we reach the end of the pbls, then need to set the last
  1643. * bit, indicating no more pbls to register for this memory key.
  1644. */
  1645. if (cur_pbl_cnt == pending_pbl_cnt)
  1646. last = 1;
  1647. status = ocrdma_mbx_reg_mr_cont(dev, hwmr, cur_pbl_cnt,
  1648. pbl_offset, last);
  1649. if (status)
  1650. break;
  1651. }
  1652. if (status)
  1653. pr_err("%s() err. status=%d\n", __func__, status);
  1654. return status;
  1655. }
  1656. bool ocrdma_is_qp_in_sq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1657. {
  1658. struct ocrdma_qp *tmp;
  1659. bool found = false;
  1660. list_for_each_entry(tmp, &cq->sq_head, sq_entry) {
  1661. if (qp == tmp) {
  1662. found = true;
  1663. break;
  1664. }
  1665. }
  1666. return found;
  1667. }
  1668. bool ocrdma_is_qp_in_rq_flushlist(struct ocrdma_cq *cq, struct ocrdma_qp *qp)
  1669. {
  1670. struct ocrdma_qp *tmp;
  1671. bool found = false;
  1672. list_for_each_entry(tmp, &cq->rq_head, rq_entry) {
  1673. if (qp == tmp) {
  1674. found = true;
  1675. break;
  1676. }
  1677. }
  1678. return found;
  1679. }
  1680. void ocrdma_flush_qp(struct ocrdma_qp *qp)
  1681. {
  1682. bool found;
  1683. unsigned long flags;
  1684. spin_lock_irqsave(&qp->dev->flush_q_lock, flags);
  1685. found = ocrdma_is_qp_in_sq_flushlist(qp->sq_cq, qp);
  1686. if (!found)
  1687. list_add_tail(&qp->sq_entry, &qp->sq_cq->sq_head);
  1688. if (!qp->srq) {
  1689. found = ocrdma_is_qp_in_rq_flushlist(qp->rq_cq, qp);
  1690. if (!found)
  1691. list_add_tail(&qp->rq_entry, &qp->rq_cq->rq_head);
  1692. }
  1693. spin_unlock_irqrestore(&qp->dev->flush_q_lock, flags);
  1694. }
  1695. static void ocrdma_init_hwq_ptr(struct ocrdma_qp *qp)
  1696. {
  1697. qp->sq.head = 0;
  1698. qp->sq.tail = 0;
  1699. qp->rq.head = 0;
  1700. qp->rq.tail = 0;
  1701. }
  1702. int ocrdma_qp_state_change(struct ocrdma_qp *qp, enum ib_qp_state new_ib_state,
  1703. enum ib_qp_state *old_ib_state)
  1704. {
  1705. unsigned long flags;
  1706. int status = 0;
  1707. enum ocrdma_qp_state new_state;
  1708. new_state = get_ocrdma_qp_state(new_ib_state);
  1709. /* sync with wqe and rqe posting */
  1710. spin_lock_irqsave(&qp->q_lock, flags);
  1711. if (old_ib_state)
  1712. *old_ib_state = get_ibqp_state(qp->state);
  1713. if (new_state == qp->state) {
  1714. spin_unlock_irqrestore(&qp->q_lock, flags);
  1715. return 1;
  1716. }
  1717. if (new_state == OCRDMA_QPS_INIT) {
  1718. ocrdma_init_hwq_ptr(qp);
  1719. ocrdma_del_flush_qp(qp);
  1720. } else if (new_state == OCRDMA_QPS_ERR) {
  1721. ocrdma_flush_qp(qp);
  1722. }
  1723. qp->state = new_state;
  1724. spin_unlock_irqrestore(&qp->q_lock, flags);
  1725. return status;
  1726. }
  1727. static u32 ocrdma_set_create_qp_mbx_access_flags(struct ocrdma_qp *qp)
  1728. {
  1729. u32 flags = 0;
  1730. if (qp->cap_flags & OCRDMA_QP_INB_RD)
  1731. flags |= OCRDMA_CREATE_QP_REQ_INB_RDEN_MASK;
  1732. if (qp->cap_flags & OCRDMA_QP_INB_WR)
  1733. flags |= OCRDMA_CREATE_QP_REQ_INB_WREN_MASK;
  1734. if (qp->cap_flags & OCRDMA_QP_MW_BIND)
  1735. flags |= OCRDMA_CREATE_QP_REQ_BIND_MEMWIN_MASK;
  1736. if (qp->cap_flags & OCRDMA_QP_LKEY0)
  1737. flags |= OCRDMA_CREATE_QP_REQ_ZERO_LKEYEN_MASK;
  1738. if (qp->cap_flags & OCRDMA_QP_FAST_REG)
  1739. flags |= OCRDMA_CREATE_QP_REQ_FMR_EN_MASK;
  1740. return flags;
  1741. }
  1742. static int ocrdma_set_create_qp_sq_cmd(struct ocrdma_create_qp_req *cmd,
  1743. struct ib_qp_init_attr *attrs,
  1744. struct ocrdma_qp *qp)
  1745. {
  1746. int status;
  1747. u32 len, hw_pages, hw_page_size;
  1748. dma_addr_t pa;
  1749. struct ocrdma_dev *dev = qp->dev;
  1750. struct pci_dev *pdev = dev->nic_info.pdev;
  1751. u32 max_wqe_allocated;
  1752. u32 max_sges = attrs->cap.max_send_sge;
  1753. /* QP1 may exceed 127 */
  1754. max_wqe_allocated = min_t(u32, attrs->cap.max_send_wr + 1,
  1755. dev->attr.max_wqe);
  1756. status = ocrdma_build_q_conf(&max_wqe_allocated,
  1757. dev->attr.wqe_size, &hw_pages, &hw_page_size);
  1758. if (status) {
  1759. pr_err("%s() req. max_send_wr=0x%x\n", __func__,
  1760. max_wqe_allocated);
  1761. return -EINVAL;
  1762. }
  1763. qp->sq.max_cnt = max_wqe_allocated;
  1764. len = (hw_pages * hw_page_size);
  1765. qp->sq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1766. if (!qp->sq.va)
  1767. return -EINVAL;
  1768. memset(qp->sq.va, 0, len);
  1769. qp->sq.len = len;
  1770. qp->sq.pa = pa;
  1771. qp->sq.entry_size = dev->attr.wqe_size;
  1772. ocrdma_build_q_pages(&cmd->wq_addr[0], hw_pages, pa, hw_page_size);
  1773. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  1774. << OCRDMA_CREATE_QP_REQ_SQ_PAGE_SIZE_SHIFT);
  1775. cmd->num_wq_rq_pages |= (hw_pages <<
  1776. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_SHIFT) &
  1777. OCRDMA_CREATE_QP_REQ_NUM_WQ_PAGES_MASK;
  1778. cmd->max_sge_send_write |= (max_sges <<
  1779. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_SHIFT) &
  1780. OCRDMA_CREATE_QP_REQ_MAX_SGE_SEND_MASK;
  1781. cmd->max_sge_send_write |= (max_sges <<
  1782. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_SHIFT) &
  1783. OCRDMA_CREATE_QP_REQ_MAX_SGE_WRITE_MASK;
  1784. cmd->max_wqe_rqe |= (ilog2(qp->sq.max_cnt) <<
  1785. OCRDMA_CREATE_QP_REQ_MAX_WQE_SHIFT) &
  1786. OCRDMA_CREATE_QP_REQ_MAX_WQE_MASK;
  1787. cmd->wqe_rqe_size |= (dev->attr.wqe_size <<
  1788. OCRDMA_CREATE_QP_REQ_WQE_SIZE_SHIFT) &
  1789. OCRDMA_CREATE_QP_REQ_WQE_SIZE_MASK;
  1790. return 0;
  1791. }
  1792. static int ocrdma_set_create_qp_rq_cmd(struct ocrdma_create_qp_req *cmd,
  1793. struct ib_qp_init_attr *attrs,
  1794. struct ocrdma_qp *qp)
  1795. {
  1796. int status;
  1797. u32 len, hw_pages, hw_page_size;
  1798. dma_addr_t pa = 0;
  1799. struct ocrdma_dev *dev = qp->dev;
  1800. struct pci_dev *pdev = dev->nic_info.pdev;
  1801. u32 max_rqe_allocated = attrs->cap.max_recv_wr + 1;
  1802. status = ocrdma_build_q_conf(&max_rqe_allocated, dev->attr.rqe_size,
  1803. &hw_pages, &hw_page_size);
  1804. if (status) {
  1805. pr_err("%s() req. max_recv_wr=0x%x\n", __func__,
  1806. attrs->cap.max_recv_wr + 1);
  1807. return status;
  1808. }
  1809. qp->rq.max_cnt = max_rqe_allocated;
  1810. len = (hw_pages * hw_page_size);
  1811. qp->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  1812. if (!qp->rq.va)
  1813. return -ENOMEM;
  1814. memset(qp->rq.va, 0, len);
  1815. qp->rq.pa = pa;
  1816. qp->rq.len = len;
  1817. qp->rq.entry_size = dev->attr.rqe_size;
  1818. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  1819. cmd->type_pgsz_pdn |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE) <<
  1820. OCRDMA_CREATE_QP_REQ_RQ_PAGE_SIZE_SHIFT);
  1821. cmd->num_wq_rq_pages |=
  1822. (hw_pages << OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_SHIFT) &
  1823. OCRDMA_CREATE_QP_REQ_NUM_RQ_PAGES_MASK;
  1824. cmd->max_sge_recv_flags |= (attrs->cap.max_recv_sge <<
  1825. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_SHIFT) &
  1826. OCRDMA_CREATE_QP_REQ_MAX_SGE_RECV_MASK;
  1827. cmd->max_wqe_rqe |= (ilog2(qp->rq.max_cnt) <<
  1828. OCRDMA_CREATE_QP_REQ_MAX_RQE_SHIFT) &
  1829. OCRDMA_CREATE_QP_REQ_MAX_RQE_MASK;
  1830. cmd->wqe_rqe_size |= (dev->attr.rqe_size <<
  1831. OCRDMA_CREATE_QP_REQ_RQE_SIZE_SHIFT) &
  1832. OCRDMA_CREATE_QP_REQ_RQE_SIZE_MASK;
  1833. return 0;
  1834. }
  1835. static void ocrdma_set_create_qp_dpp_cmd(struct ocrdma_create_qp_req *cmd,
  1836. struct ocrdma_pd *pd,
  1837. struct ocrdma_qp *qp,
  1838. u8 enable_dpp_cq, u16 dpp_cq_id)
  1839. {
  1840. pd->num_dpp_qp--;
  1841. qp->dpp_enabled = true;
  1842. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1843. if (!enable_dpp_cq)
  1844. return;
  1845. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_ENABLE_DPP_MASK;
  1846. cmd->dpp_credits_cqid = dpp_cq_id;
  1847. cmd->dpp_credits_cqid |= OCRDMA_CREATE_QP_REQ_DPP_CREDIT_LIMIT <<
  1848. OCRDMA_CREATE_QP_REQ_DPP_CREDIT_SHIFT;
  1849. }
  1850. static int ocrdma_set_create_qp_ird_cmd(struct ocrdma_create_qp_req *cmd,
  1851. struct ocrdma_qp *qp)
  1852. {
  1853. struct ocrdma_dev *dev = qp->dev;
  1854. struct pci_dev *pdev = dev->nic_info.pdev;
  1855. dma_addr_t pa = 0;
  1856. int ird_page_size = dev->attr.ird_page_size;
  1857. int ird_q_len = dev->attr.num_ird_pages * ird_page_size;
  1858. struct ocrdma_hdr_wqe *rqe;
  1859. int i = 0;
  1860. if (dev->attr.ird == 0)
  1861. return 0;
  1862. qp->ird_q_va = dma_alloc_coherent(&pdev->dev, ird_q_len,
  1863. &pa, GFP_KERNEL);
  1864. if (!qp->ird_q_va)
  1865. return -ENOMEM;
  1866. memset(qp->ird_q_va, 0, ird_q_len);
  1867. ocrdma_build_q_pages(&cmd->ird_addr[0], dev->attr.num_ird_pages,
  1868. pa, ird_page_size);
  1869. for (; i < ird_q_len / dev->attr.rqe_size; i++) {
  1870. rqe = (struct ocrdma_hdr_wqe *)(qp->ird_q_va +
  1871. (i * dev->attr.rqe_size));
  1872. rqe->cw = 0;
  1873. rqe->cw |= 2;
  1874. rqe->cw |= (OCRDMA_TYPE_LKEY << OCRDMA_WQE_TYPE_SHIFT);
  1875. rqe->cw |= (8 << OCRDMA_WQE_SIZE_SHIFT);
  1876. rqe->cw |= (8 << OCRDMA_WQE_NXT_WQE_SIZE_SHIFT);
  1877. }
  1878. return 0;
  1879. }
  1880. static void ocrdma_get_create_qp_rsp(struct ocrdma_create_qp_rsp *rsp,
  1881. struct ocrdma_qp *qp,
  1882. struct ib_qp_init_attr *attrs,
  1883. u16 *dpp_offset, u16 *dpp_credit_lmt)
  1884. {
  1885. u32 max_wqe_allocated, max_rqe_allocated;
  1886. qp->id = rsp->qp_id & OCRDMA_CREATE_QP_RSP_QP_ID_MASK;
  1887. qp->rq.dbid = rsp->sq_rq_id & OCRDMA_CREATE_QP_RSP_RQ_ID_MASK;
  1888. qp->sq.dbid = rsp->sq_rq_id >> OCRDMA_CREATE_QP_RSP_SQ_ID_SHIFT;
  1889. qp->max_ird = rsp->max_ord_ird & OCRDMA_CREATE_QP_RSP_MAX_IRD_MASK;
  1890. qp->max_ord = (rsp->max_ord_ird >> OCRDMA_CREATE_QP_RSP_MAX_ORD_SHIFT);
  1891. qp->dpp_enabled = false;
  1892. if (rsp->dpp_response & OCRDMA_CREATE_QP_RSP_DPP_ENABLED_MASK) {
  1893. qp->dpp_enabled = true;
  1894. *dpp_credit_lmt = (rsp->dpp_response &
  1895. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_MASK) >>
  1896. OCRDMA_CREATE_QP_RSP_DPP_CREDITS_SHIFT;
  1897. *dpp_offset = (rsp->dpp_response &
  1898. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_MASK) >>
  1899. OCRDMA_CREATE_QP_RSP_DPP_PAGE_OFFSET_SHIFT;
  1900. }
  1901. max_wqe_allocated =
  1902. rsp->max_wqe_rqe >> OCRDMA_CREATE_QP_RSP_MAX_WQE_SHIFT;
  1903. max_wqe_allocated = 1 << max_wqe_allocated;
  1904. max_rqe_allocated = 1 << ((u16)rsp->max_wqe_rqe);
  1905. qp->sq.max_cnt = max_wqe_allocated;
  1906. qp->sq.max_wqe_idx = max_wqe_allocated - 1;
  1907. if (!attrs->srq) {
  1908. qp->rq.max_cnt = max_rqe_allocated;
  1909. qp->rq.max_wqe_idx = max_rqe_allocated - 1;
  1910. }
  1911. }
  1912. int ocrdma_mbx_create_qp(struct ocrdma_qp *qp, struct ib_qp_init_attr *attrs,
  1913. u8 enable_dpp_cq, u16 dpp_cq_id, u16 *dpp_offset,
  1914. u16 *dpp_credit_lmt)
  1915. {
  1916. int status = -ENOMEM;
  1917. u32 flags = 0;
  1918. struct ocrdma_dev *dev = qp->dev;
  1919. struct ocrdma_pd *pd = qp->pd;
  1920. struct pci_dev *pdev = dev->nic_info.pdev;
  1921. struct ocrdma_cq *cq;
  1922. struct ocrdma_create_qp_req *cmd;
  1923. struct ocrdma_create_qp_rsp *rsp;
  1924. int qptype;
  1925. switch (attrs->qp_type) {
  1926. case IB_QPT_GSI:
  1927. qptype = OCRDMA_QPT_GSI;
  1928. break;
  1929. case IB_QPT_RC:
  1930. qptype = OCRDMA_QPT_RC;
  1931. break;
  1932. case IB_QPT_UD:
  1933. qptype = OCRDMA_QPT_UD;
  1934. break;
  1935. default:
  1936. return -EINVAL;
  1937. }
  1938. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_QP, sizeof(*cmd));
  1939. if (!cmd)
  1940. return status;
  1941. cmd->type_pgsz_pdn |= (qptype << OCRDMA_CREATE_QP_REQ_QPT_SHIFT) &
  1942. OCRDMA_CREATE_QP_REQ_QPT_MASK;
  1943. status = ocrdma_set_create_qp_sq_cmd(cmd, attrs, qp);
  1944. if (status)
  1945. goto sq_err;
  1946. if (attrs->srq) {
  1947. struct ocrdma_srq *srq = get_ocrdma_srq(attrs->srq);
  1948. cmd->max_sge_recv_flags |= OCRDMA_CREATE_QP_REQ_USE_SRQ_MASK;
  1949. cmd->rq_addr[0].lo = srq->id;
  1950. qp->srq = srq;
  1951. } else {
  1952. status = ocrdma_set_create_qp_rq_cmd(cmd, attrs, qp);
  1953. if (status)
  1954. goto rq_err;
  1955. }
  1956. status = ocrdma_set_create_qp_ird_cmd(cmd, qp);
  1957. if (status)
  1958. goto mbx_err;
  1959. cmd->type_pgsz_pdn |= (pd->id << OCRDMA_CREATE_QP_REQ_PD_ID_SHIFT) &
  1960. OCRDMA_CREATE_QP_REQ_PD_ID_MASK;
  1961. flags = ocrdma_set_create_qp_mbx_access_flags(qp);
  1962. cmd->max_sge_recv_flags |= flags;
  1963. cmd->max_ord_ird |= (dev->attr.max_ord_per_qp <<
  1964. OCRDMA_CREATE_QP_REQ_MAX_ORD_SHIFT) &
  1965. OCRDMA_CREATE_QP_REQ_MAX_ORD_MASK;
  1966. cmd->max_ord_ird |= (dev->attr.max_ird_per_qp <<
  1967. OCRDMA_CREATE_QP_REQ_MAX_IRD_SHIFT) &
  1968. OCRDMA_CREATE_QP_REQ_MAX_IRD_MASK;
  1969. cq = get_ocrdma_cq(attrs->send_cq);
  1970. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_WQ_CQID_SHIFT) &
  1971. OCRDMA_CREATE_QP_REQ_WQ_CQID_MASK;
  1972. qp->sq_cq = cq;
  1973. cq = get_ocrdma_cq(attrs->recv_cq);
  1974. cmd->wq_rq_cqid |= (cq->id << OCRDMA_CREATE_QP_REQ_RQ_CQID_SHIFT) &
  1975. OCRDMA_CREATE_QP_REQ_RQ_CQID_MASK;
  1976. qp->rq_cq = cq;
  1977. if (pd->dpp_enabled && attrs->cap.max_inline_data && pd->num_dpp_qp &&
  1978. (attrs->cap.max_inline_data <= dev->attr.max_inline_data)) {
  1979. ocrdma_set_create_qp_dpp_cmd(cmd, pd, qp, enable_dpp_cq,
  1980. dpp_cq_id);
  1981. }
  1982. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  1983. if (status)
  1984. goto mbx_err;
  1985. rsp = (struct ocrdma_create_qp_rsp *)cmd;
  1986. ocrdma_get_create_qp_rsp(rsp, qp, attrs, dpp_offset, dpp_credit_lmt);
  1987. qp->state = OCRDMA_QPS_RST;
  1988. kfree(cmd);
  1989. return 0;
  1990. mbx_err:
  1991. if (qp->rq.va)
  1992. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  1993. rq_err:
  1994. pr_err("%s(%d) rq_err\n", __func__, dev->id);
  1995. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  1996. sq_err:
  1997. pr_err("%s(%d) sq_err\n", __func__, dev->id);
  1998. kfree(cmd);
  1999. return status;
  2000. }
  2001. int ocrdma_mbx_query_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2002. struct ocrdma_qp_params *param)
  2003. {
  2004. int status = -ENOMEM;
  2005. struct ocrdma_query_qp *cmd;
  2006. struct ocrdma_query_qp_rsp *rsp;
  2007. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_QP, sizeof(*cmd));
  2008. if (!cmd)
  2009. return status;
  2010. cmd->qp_id = qp->id;
  2011. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2012. if (status)
  2013. goto mbx_err;
  2014. rsp = (struct ocrdma_query_qp_rsp *)cmd;
  2015. memcpy(param, &rsp->params, sizeof(struct ocrdma_qp_params));
  2016. mbx_err:
  2017. kfree(cmd);
  2018. return status;
  2019. }
  2020. static int ocrdma_set_av_params(struct ocrdma_qp *qp,
  2021. struct ocrdma_modify_qp *cmd,
  2022. struct ib_qp_attr *attrs,
  2023. int attr_mask)
  2024. {
  2025. int status;
  2026. struct ib_ah_attr *ah_attr = &attrs->ah_attr;
  2027. union ib_gid sgid, zgid;
  2028. u32 vlan_id;
  2029. u8 mac_addr[6];
  2030. if ((ah_attr->ah_flags & IB_AH_GRH) == 0)
  2031. return -EINVAL;
  2032. if (atomic_cmpxchg(&qp->dev->update_sl, 1, 0))
  2033. ocrdma_init_service_level(qp->dev);
  2034. cmd->params.tclass_sq_psn |=
  2035. (ah_attr->grh.traffic_class << OCRDMA_QP_PARAMS_TCLASS_SHIFT);
  2036. cmd->params.rnt_rc_sl_fl |=
  2037. (ah_attr->grh.flow_label & OCRDMA_QP_PARAMS_FLOW_LABEL_MASK);
  2038. cmd->params.rnt_rc_sl_fl |= (ah_attr->sl << OCRDMA_QP_PARAMS_SL_SHIFT);
  2039. cmd->params.hop_lmt_rq_psn |=
  2040. (ah_attr->grh.hop_limit << OCRDMA_QP_PARAMS_HOP_LMT_SHIFT);
  2041. cmd->flags |= OCRDMA_QP_PARA_FLOW_LBL_VALID;
  2042. memcpy(&cmd->params.dgid[0], &ah_attr->grh.dgid.raw[0],
  2043. sizeof(cmd->params.dgid));
  2044. status = ocrdma_query_gid(&qp->dev->ibdev, 1,
  2045. ah_attr->grh.sgid_index, &sgid);
  2046. if (status)
  2047. return status;
  2048. memset(&zgid, 0, sizeof(zgid));
  2049. if (!memcmp(&sgid, &zgid, sizeof(zgid)))
  2050. return -EINVAL;
  2051. qp->sgid_idx = ah_attr->grh.sgid_index;
  2052. memcpy(&cmd->params.sgid[0], &sgid.raw[0], sizeof(cmd->params.sgid));
  2053. ocrdma_resolve_dmac(qp->dev, ah_attr, &mac_addr[0]);
  2054. cmd->params.dmac_b0_to_b3 = mac_addr[0] | (mac_addr[1] << 8) |
  2055. (mac_addr[2] << 16) | (mac_addr[3] << 24);
  2056. /* convert them to LE format. */
  2057. ocrdma_cpu_to_le32(&cmd->params.dgid[0], sizeof(cmd->params.dgid));
  2058. ocrdma_cpu_to_le32(&cmd->params.sgid[0], sizeof(cmd->params.sgid));
  2059. cmd->params.vlan_dmac_b4_to_b5 = mac_addr[4] | (mac_addr[5] << 8);
  2060. if (attr_mask & IB_QP_VID) {
  2061. vlan_id = attrs->vlan_id;
  2062. cmd->params.vlan_dmac_b4_to_b5 |=
  2063. vlan_id << OCRDMA_QP_PARAMS_VLAN_SHIFT;
  2064. cmd->flags |= OCRDMA_QP_PARA_VLAN_EN_VALID;
  2065. cmd->params.rnt_rc_sl_fl |=
  2066. (qp->dev->sl & 0x07) << OCRDMA_QP_PARAMS_SL_SHIFT;
  2067. }
  2068. return 0;
  2069. }
  2070. static int ocrdma_set_qp_params(struct ocrdma_qp *qp,
  2071. struct ocrdma_modify_qp *cmd,
  2072. struct ib_qp_attr *attrs, int attr_mask)
  2073. {
  2074. int status = 0;
  2075. if (attr_mask & IB_QP_PKEY_INDEX) {
  2076. cmd->params.path_mtu_pkey_indx |= (attrs->pkey_index &
  2077. OCRDMA_QP_PARAMS_PKEY_INDEX_MASK);
  2078. cmd->flags |= OCRDMA_QP_PARA_PKEY_VALID;
  2079. }
  2080. if (attr_mask & IB_QP_QKEY) {
  2081. qp->qkey = attrs->qkey;
  2082. cmd->params.qkey = attrs->qkey;
  2083. cmd->flags |= OCRDMA_QP_PARA_QKEY_VALID;
  2084. }
  2085. if (attr_mask & IB_QP_AV) {
  2086. status = ocrdma_set_av_params(qp, cmd, attrs, attr_mask);
  2087. if (status)
  2088. return status;
  2089. } else if (qp->qp_type == IB_QPT_GSI || qp->qp_type == IB_QPT_UD) {
  2090. /* set the default mac address for UD, GSI QPs */
  2091. cmd->params.dmac_b0_to_b3 = qp->dev->nic_info.mac_addr[0] |
  2092. (qp->dev->nic_info.mac_addr[1] << 8) |
  2093. (qp->dev->nic_info.mac_addr[2] << 16) |
  2094. (qp->dev->nic_info.mac_addr[3] << 24);
  2095. cmd->params.vlan_dmac_b4_to_b5 = qp->dev->nic_info.mac_addr[4] |
  2096. (qp->dev->nic_info.mac_addr[5] << 8);
  2097. }
  2098. if ((attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY) &&
  2099. attrs->en_sqd_async_notify) {
  2100. cmd->params.max_sge_recv_flags |=
  2101. OCRDMA_QP_PARAMS_FLAGS_SQD_ASYNC;
  2102. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2103. }
  2104. if (attr_mask & IB_QP_DEST_QPN) {
  2105. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->dest_qp_num &
  2106. OCRDMA_QP_PARAMS_DEST_QPN_MASK);
  2107. cmd->flags |= OCRDMA_QP_PARA_DST_QPN_VALID;
  2108. }
  2109. if (attr_mask & IB_QP_PATH_MTU) {
  2110. if (attrs->path_mtu < IB_MTU_256 ||
  2111. attrs->path_mtu > IB_MTU_4096) {
  2112. status = -EINVAL;
  2113. goto pmtu_err;
  2114. }
  2115. cmd->params.path_mtu_pkey_indx |=
  2116. (ib_mtu_enum_to_int(attrs->path_mtu) <<
  2117. OCRDMA_QP_PARAMS_PATH_MTU_SHIFT) &
  2118. OCRDMA_QP_PARAMS_PATH_MTU_MASK;
  2119. cmd->flags |= OCRDMA_QP_PARA_PMTU_VALID;
  2120. }
  2121. if (attr_mask & IB_QP_TIMEOUT) {
  2122. cmd->params.ack_to_rnr_rtc_dest_qpn |= attrs->timeout <<
  2123. OCRDMA_QP_PARAMS_ACK_TIMEOUT_SHIFT;
  2124. cmd->flags |= OCRDMA_QP_PARA_ACK_TO_VALID;
  2125. }
  2126. if (attr_mask & IB_QP_RETRY_CNT) {
  2127. cmd->params.rnt_rc_sl_fl |= (attrs->retry_cnt <<
  2128. OCRDMA_QP_PARAMS_RETRY_CNT_SHIFT) &
  2129. OCRDMA_QP_PARAMS_RETRY_CNT_MASK;
  2130. cmd->flags |= OCRDMA_QP_PARA_RETRY_CNT_VALID;
  2131. }
  2132. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  2133. cmd->params.rnt_rc_sl_fl |= (attrs->min_rnr_timer <<
  2134. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_SHIFT) &
  2135. OCRDMA_QP_PARAMS_RNR_NAK_TIMER_MASK;
  2136. cmd->flags |= OCRDMA_QP_PARA_RNT_VALID;
  2137. }
  2138. if (attr_mask & IB_QP_RNR_RETRY) {
  2139. cmd->params.ack_to_rnr_rtc_dest_qpn |= (attrs->rnr_retry <<
  2140. OCRDMA_QP_PARAMS_RNR_RETRY_CNT_SHIFT)
  2141. & OCRDMA_QP_PARAMS_RNR_RETRY_CNT_MASK;
  2142. cmd->flags |= OCRDMA_QP_PARA_RRC_VALID;
  2143. }
  2144. if (attr_mask & IB_QP_SQ_PSN) {
  2145. cmd->params.tclass_sq_psn |= (attrs->sq_psn & 0x00ffffff);
  2146. cmd->flags |= OCRDMA_QP_PARA_SQPSN_VALID;
  2147. }
  2148. if (attr_mask & IB_QP_RQ_PSN) {
  2149. cmd->params.hop_lmt_rq_psn |= (attrs->rq_psn & 0x00ffffff);
  2150. cmd->flags |= OCRDMA_QP_PARA_RQPSN_VALID;
  2151. }
  2152. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  2153. if (attrs->max_rd_atomic > qp->dev->attr.max_ord_per_qp) {
  2154. status = -EINVAL;
  2155. goto pmtu_err;
  2156. }
  2157. qp->max_ord = attrs->max_rd_atomic;
  2158. cmd->flags |= OCRDMA_QP_PARA_MAX_ORD_VALID;
  2159. }
  2160. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  2161. if (attrs->max_dest_rd_atomic > qp->dev->attr.max_ird_per_qp) {
  2162. status = -EINVAL;
  2163. goto pmtu_err;
  2164. }
  2165. qp->max_ird = attrs->max_dest_rd_atomic;
  2166. cmd->flags |= OCRDMA_QP_PARA_MAX_IRD_VALID;
  2167. }
  2168. cmd->params.max_ord_ird = (qp->max_ord <<
  2169. OCRDMA_QP_PARAMS_MAX_ORD_SHIFT) |
  2170. (qp->max_ird & OCRDMA_QP_PARAMS_MAX_IRD_MASK);
  2171. pmtu_err:
  2172. return status;
  2173. }
  2174. int ocrdma_mbx_modify_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp,
  2175. struct ib_qp_attr *attrs, int attr_mask)
  2176. {
  2177. int status = -ENOMEM;
  2178. struct ocrdma_modify_qp *cmd;
  2179. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_QP, sizeof(*cmd));
  2180. if (!cmd)
  2181. return status;
  2182. cmd->params.id = qp->id;
  2183. cmd->flags = 0;
  2184. if (attr_mask & IB_QP_STATE) {
  2185. cmd->params.max_sge_recv_flags |=
  2186. (get_ocrdma_qp_state(attrs->qp_state) <<
  2187. OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2188. OCRDMA_QP_PARAMS_STATE_MASK;
  2189. cmd->flags |= OCRDMA_QP_PARA_QPS_VALID;
  2190. } else {
  2191. cmd->params.max_sge_recv_flags |=
  2192. (qp->state << OCRDMA_QP_PARAMS_STATE_SHIFT) &
  2193. OCRDMA_QP_PARAMS_STATE_MASK;
  2194. }
  2195. status = ocrdma_set_qp_params(qp, cmd, attrs, attr_mask);
  2196. if (status)
  2197. goto mbx_err;
  2198. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2199. if (status)
  2200. goto mbx_err;
  2201. mbx_err:
  2202. kfree(cmd);
  2203. return status;
  2204. }
  2205. int ocrdma_mbx_destroy_qp(struct ocrdma_dev *dev, struct ocrdma_qp *qp)
  2206. {
  2207. int status = -ENOMEM;
  2208. struct ocrdma_destroy_qp *cmd;
  2209. struct pci_dev *pdev = dev->nic_info.pdev;
  2210. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_QP, sizeof(*cmd));
  2211. if (!cmd)
  2212. return status;
  2213. cmd->qp_id = qp->id;
  2214. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2215. if (status)
  2216. goto mbx_err;
  2217. mbx_err:
  2218. kfree(cmd);
  2219. if (qp->sq.va)
  2220. dma_free_coherent(&pdev->dev, qp->sq.len, qp->sq.va, qp->sq.pa);
  2221. if (!qp->srq && qp->rq.va)
  2222. dma_free_coherent(&pdev->dev, qp->rq.len, qp->rq.va, qp->rq.pa);
  2223. if (qp->dpp_enabled)
  2224. qp->pd->num_dpp_qp++;
  2225. return status;
  2226. }
  2227. int ocrdma_mbx_create_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq,
  2228. struct ib_srq_init_attr *srq_attr,
  2229. struct ocrdma_pd *pd)
  2230. {
  2231. int status = -ENOMEM;
  2232. int hw_pages, hw_page_size;
  2233. int len;
  2234. struct ocrdma_create_srq_rsp *rsp;
  2235. struct ocrdma_create_srq *cmd;
  2236. dma_addr_t pa;
  2237. struct pci_dev *pdev = dev->nic_info.pdev;
  2238. u32 max_rqe_allocated;
  2239. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_CREATE_SRQ, sizeof(*cmd));
  2240. if (!cmd)
  2241. return status;
  2242. cmd->pgsz_pdid = pd->id & OCRDMA_CREATE_SRQ_PD_ID_MASK;
  2243. max_rqe_allocated = srq_attr->attr.max_wr + 1;
  2244. status = ocrdma_build_q_conf(&max_rqe_allocated,
  2245. dev->attr.rqe_size,
  2246. &hw_pages, &hw_page_size);
  2247. if (status) {
  2248. pr_err("%s() req. max_wr=0x%x\n", __func__,
  2249. srq_attr->attr.max_wr);
  2250. status = -EINVAL;
  2251. goto ret;
  2252. }
  2253. len = hw_pages * hw_page_size;
  2254. srq->rq.va = dma_alloc_coherent(&pdev->dev, len, &pa, GFP_KERNEL);
  2255. if (!srq->rq.va) {
  2256. status = -ENOMEM;
  2257. goto ret;
  2258. }
  2259. ocrdma_build_q_pages(&cmd->rq_addr[0], hw_pages, pa, hw_page_size);
  2260. srq->rq.entry_size = dev->attr.rqe_size;
  2261. srq->rq.pa = pa;
  2262. srq->rq.len = len;
  2263. srq->rq.max_cnt = max_rqe_allocated;
  2264. cmd->max_sge_rqe = ilog2(max_rqe_allocated);
  2265. cmd->max_sge_rqe |= srq_attr->attr.max_sge <<
  2266. OCRDMA_CREATE_SRQ_MAX_SGE_RECV_SHIFT;
  2267. cmd->pgsz_pdid |= (ilog2(hw_page_size / OCRDMA_MIN_Q_PAGE_SIZE)
  2268. << OCRDMA_CREATE_SRQ_PG_SZ_SHIFT);
  2269. cmd->pages_rqe_sz |= (dev->attr.rqe_size
  2270. << OCRDMA_CREATE_SRQ_RQE_SIZE_SHIFT)
  2271. & OCRDMA_CREATE_SRQ_RQE_SIZE_MASK;
  2272. cmd->pages_rqe_sz |= hw_pages << OCRDMA_CREATE_SRQ_NUM_RQ_PAGES_SHIFT;
  2273. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2274. if (status)
  2275. goto mbx_err;
  2276. rsp = (struct ocrdma_create_srq_rsp *)cmd;
  2277. srq->id = rsp->id;
  2278. srq->rq.dbid = rsp->id;
  2279. max_rqe_allocated = ((rsp->max_sge_rqe_allocated &
  2280. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_MASK) >>
  2281. OCRDMA_CREATE_SRQ_RSP_MAX_RQE_ALLOCATED_SHIFT);
  2282. max_rqe_allocated = (1 << max_rqe_allocated);
  2283. srq->rq.max_cnt = max_rqe_allocated;
  2284. srq->rq.max_wqe_idx = max_rqe_allocated - 1;
  2285. srq->rq.max_sges = (rsp->max_sge_rqe_allocated &
  2286. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_MASK) >>
  2287. OCRDMA_CREATE_SRQ_RSP_MAX_SGE_RECV_ALLOCATED_SHIFT;
  2288. goto ret;
  2289. mbx_err:
  2290. dma_free_coherent(&pdev->dev, srq->rq.len, srq->rq.va, pa);
  2291. ret:
  2292. kfree(cmd);
  2293. return status;
  2294. }
  2295. int ocrdma_mbx_modify_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2296. {
  2297. int status = -ENOMEM;
  2298. struct ocrdma_modify_srq *cmd;
  2299. struct ocrdma_pd *pd = srq->pd;
  2300. struct ocrdma_dev *dev = get_ocrdma_dev(pd->ibpd.device);
  2301. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_MODIFY_SRQ, sizeof(*cmd));
  2302. if (!cmd)
  2303. return status;
  2304. cmd->id = srq->id;
  2305. cmd->limit_max_rqe |= srq_attr->srq_limit <<
  2306. OCRDMA_MODIFY_SRQ_LIMIT_SHIFT;
  2307. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2308. kfree(cmd);
  2309. return status;
  2310. }
  2311. int ocrdma_mbx_query_srq(struct ocrdma_srq *srq, struct ib_srq_attr *srq_attr)
  2312. {
  2313. int status = -ENOMEM;
  2314. struct ocrdma_query_srq *cmd;
  2315. struct ocrdma_dev *dev = get_ocrdma_dev(srq->ibsrq.device);
  2316. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_QUERY_SRQ, sizeof(*cmd));
  2317. if (!cmd)
  2318. return status;
  2319. cmd->id = srq->rq.dbid;
  2320. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2321. if (status == 0) {
  2322. struct ocrdma_query_srq_rsp *rsp =
  2323. (struct ocrdma_query_srq_rsp *)cmd;
  2324. srq_attr->max_sge =
  2325. rsp->srq_lmt_max_sge &
  2326. OCRDMA_QUERY_SRQ_RSP_MAX_SGE_RECV_MASK;
  2327. srq_attr->max_wr =
  2328. rsp->max_rqe_pdid >> OCRDMA_QUERY_SRQ_RSP_MAX_RQE_SHIFT;
  2329. srq_attr->srq_limit = rsp->srq_lmt_max_sge >>
  2330. OCRDMA_QUERY_SRQ_RSP_SRQ_LIMIT_SHIFT;
  2331. }
  2332. kfree(cmd);
  2333. return status;
  2334. }
  2335. int ocrdma_mbx_destroy_srq(struct ocrdma_dev *dev, struct ocrdma_srq *srq)
  2336. {
  2337. int status = -ENOMEM;
  2338. struct ocrdma_destroy_srq *cmd;
  2339. struct pci_dev *pdev = dev->nic_info.pdev;
  2340. cmd = ocrdma_init_emb_mqe(OCRDMA_CMD_DELETE_SRQ, sizeof(*cmd));
  2341. if (!cmd)
  2342. return status;
  2343. cmd->id = srq->id;
  2344. status = ocrdma_mbx_cmd(dev, (struct ocrdma_mqe *)cmd);
  2345. if (srq->rq.va)
  2346. dma_free_coherent(&pdev->dev, srq->rq.len,
  2347. srq->rq.va, srq->rq.pa);
  2348. kfree(cmd);
  2349. return status;
  2350. }
  2351. static int ocrdma_mbx_get_dcbx_config(struct ocrdma_dev *dev, u32 ptype,
  2352. struct ocrdma_dcbx_cfg *dcbxcfg)
  2353. {
  2354. int status = 0;
  2355. dma_addr_t pa;
  2356. struct ocrdma_mqe cmd;
  2357. struct ocrdma_get_dcbx_cfg_req *req = NULL;
  2358. struct ocrdma_get_dcbx_cfg_rsp *rsp = NULL;
  2359. struct pci_dev *pdev = dev->nic_info.pdev;
  2360. struct ocrdma_mqe_sge *mqe_sge = cmd.u.nonemb_req.sge;
  2361. memset(&cmd, 0, sizeof(struct ocrdma_mqe));
  2362. cmd.hdr.pyld_len = max_t (u32, sizeof(struct ocrdma_get_dcbx_cfg_rsp),
  2363. sizeof(struct ocrdma_get_dcbx_cfg_req));
  2364. req = dma_alloc_coherent(&pdev->dev, cmd.hdr.pyld_len, &pa, GFP_KERNEL);
  2365. if (!req) {
  2366. status = -ENOMEM;
  2367. goto mem_err;
  2368. }
  2369. cmd.hdr.spcl_sge_cnt_emb |= (1 << OCRDMA_MQE_HDR_SGE_CNT_SHIFT) &
  2370. OCRDMA_MQE_HDR_SGE_CNT_MASK;
  2371. mqe_sge->pa_lo = (u32) (pa & 0xFFFFFFFFUL);
  2372. mqe_sge->pa_hi = (u32) upper_32_bits(pa);
  2373. mqe_sge->len = cmd.hdr.pyld_len;
  2374. memset(req, 0, sizeof(struct ocrdma_get_dcbx_cfg_req));
  2375. ocrdma_init_mch(&req->hdr, OCRDMA_CMD_GET_DCBX_CONFIG,
  2376. OCRDMA_SUBSYS_DCBX, cmd.hdr.pyld_len);
  2377. req->param_type = ptype;
  2378. status = ocrdma_mbx_cmd(dev, &cmd);
  2379. if (status)
  2380. goto mbx_err;
  2381. rsp = (struct ocrdma_get_dcbx_cfg_rsp *)req;
  2382. ocrdma_le32_to_cpu(rsp, sizeof(struct ocrdma_get_dcbx_cfg_rsp));
  2383. memcpy(dcbxcfg, &rsp->cfg, sizeof(struct ocrdma_dcbx_cfg));
  2384. mbx_err:
  2385. dma_free_coherent(&pdev->dev, cmd.hdr.pyld_len, req, pa);
  2386. mem_err:
  2387. return status;
  2388. }
  2389. #define OCRDMA_MAX_SERVICE_LEVEL_INDEX 0x08
  2390. #define OCRDMA_DEFAULT_SERVICE_LEVEL 0x05
  2391. static int ocrdma_parse_dcbxcfg_rsp(struct ocrdma_dev *dev, int ptype,
  2392. struct ocrdma_dcbx_cfg *dcbxcfg,
  2393. u8 *srvc_lvl)
  2394. {
  2395. int status = -EINVAL, indx, slindx;
  2396. int ventry_cnt;
  2397. struct ocrdma_app_parameter *app_param;
  2398. u8 valid, proto_sel;
  2399. u8 app_prio, pfc_prio;
  2400. u16 proto;
  2401. if (!(dcbxcfg->tcv_aev_opv_st & OCRDMA_DCBX_STATE_MASK)) {
  2402. pr_info("%s ocrdma%d DCBX is disabled\n",
  2403. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2404. goto out;
  2405. }
  2406. if (!ocrdma_is_enabled_and_synced(dcbxcfg->pfc_state)) {
  2407. pr_info("%s ocrdma%d priority flow control(%s) is %s%s\n",
  2408. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2409. (ptype > 0 ? "operational" : "admin"),
  2410. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_ENABLED) ?
  2411. "enabled" : "disabled",
  2412. (dcbxcfg->pfc_state & OCRDMA_STATE_FLAG_SYNC) ?
  2413. "" : ", not sync'ed");
  2414. goto out;
  2415. } else {
  2416. pr_info("%s ocrdma%d priority flow control is enabled and sync'ed\n",
  2417. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2418. }
  2419. ventry_cnt = (dcbxcfg->tcv_aev_opv_st >>
  2420. OCRDMA_DCBX_APP_ENTRY_SHIFT)
  2421. & OCRDMA_DCBX_STATE_MASK;
  2422. for (indx = 0; indx < ventry_cnt; indx++) {
  2423. app_param = &dcbxcfg->app_param[indx];
  2424. valid = (app_param->valid_proto_app >>
  2425. OCRDMA_APP_PARAM_VALID_SHIFT)
  2426. & OCRDMA_APP_PARAM_VALID_MASK;
  2427. proto_sel = (app_param->valid_proto_app
  2428. >> OCRDMA_APP_PARAM_PROTO_SEL_SHIFT)
  2429. & OCRDMA_APP_PARAM_PROTO_SEL_MASK;
  2430. proto = app_param->valid_proto_app &
  2431. OCRDMA_APP_PARAM_APP_PROTO_MASK;
  2432. if (
  2433. valid && proto == OCRDMA_APP_PROTO_ROCE &&
  2434. proto_sel == OCRDMA_PROTO_SELECT_L2) {
  2435. for (slindx = 0; slindx <
  2436. OCRDMA_MAX_SERVICE_LEVEL_INDEX; slindx++) {
  2437. app_prio = ocrdma_get_app_prio(
  2438. (u8 *)app_param->app_prio,
  2439. slindx);
  2440. pfc_prio = ocrdma_get_pfc_prio(
  2441. (u8 *)dcbxcfg->pfc_prio,
  2442. slindx);
  2443. if (app_prio && pfc_prio) {
  2444. *srvc_lvl = slindx;
  2445. status = 0;
  2446. goto out;
  2447. }
  2448. }
  2449. if (slindx == OCRDMA_MAX_SERVICE_LEVEL_INDEX) {
  2450. pr_info("%s ocrdma%d application priority not set for 0x%x protocol\n",
  2451. dev_name(&dev->nic_info.pdev->dev),
  2452. dev->id, proto);
  2453. }
  2454. }
  2455. }
  2456. out:
  2457. return status;
  2458. }
  2459. void ocrdma_init_service_level(struct ocrdma_dev *dev)
  2460. {
  2461. int status = 0, indx;
  2462. struct ocrdma_dcbx_cfg dcbxcfg;
  2463. u8 srvc_lvl = OCRDMA_DEFAULT_SERVICE_LEVEL;
  2464. int ptype = OCRDMA_PARAMETER_TYPE_OPER;
  2465. for (indx = 0; indx < 2; indx++) {
  2466. status = ocrdma_mbx_get_dcbx_config(dev, ptype, &dcbxcfg);
  2467. if (status) {
  2468. pr_err("%s(): status=%d\n", __func__, status);
  2469. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2470. continue;
  2471. }
  2472. status = ocrdma_parse_dcbxcfg_rsp(dev, ptype,
  2473. &dcbxcfg, &srvc_lvl);
  2474. if (status) {
  2475. ptype = OCRDMA_PARAMETER_TYPE_ADMIN;
  2476. continue;
  2477. }
  2478. break;
  2479. }
  2480. if (status)
  2481. pr_info("%s ocrdma%d service level default\n",
  2482. dev_name(&dev->nic_info.pdev->dev), dev->id);
  2483. else
  2484. pr_info("%s ocrdma%d service level %d\n",
  2485. dev_name(&dev->nic_info.pdev->dev), dev->id,
  2486. srvc_lvl);
  2487. dev->pfc_state = ocrdma_is_enabled_and_synced(dcbxcfg.pfc_state);
  2488. dev->sl = srvc_lvl;
  2489. }
  2490. int ocrdma_alloc_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2491. {
  2492. int i;
  2493. int status = -EINVAL;
  2494. struct ocrdma_av *av;
  2495. unsigned long flags;
  2496. av = dev->av_tbl.va;
  2497. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2498. for (i = 0; i < dev->av_tbl.num_ah; i++) {
  2499. if (av->valid == 0) {
  2500. av->valid = OCRDMA_AV_VALID;
  2501. ah->av = av;
  2502. ah->id = i;
  2503. status = 0;
  2504. break;
  2505. }
  2506. av++;
  2507. }
  2508. if (i == dev->av_tbl.num_ah)
  2509. status = -EAGAIN;
  2510. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2511. return status;
  2512. }
  2513. int ocrdma_free_av(struct ocrdma_dev *dev, struct ocrdma_ah *ah)
  2514. {
  2515. unsigned long flags;
  2516. spin_lock_irqsave(&dev->av_tbl.lock, flags);
  2517. ah->av->valid = 0;
  2518. spin_unlock_irqrestore(&dev->av_tbl.lock, flags);
  2519. return 0;
  2520. }
  2521. static int ocrdma_create_eqs(struct ocrdma_dev *dev)
  2522. {
  2523. int num_eq, i, status = 0;
  2524. int irq;
  2525. unsigned long flags = 0;
  2526. num_eq = dev->nic_info.msix.num_vectors -
  2527. dev->nic_info.msix.start_vector;
  2528. if (dev->nic_info.intr_mode == BE_INTERRUPT_MODE_INTX) {
  2529. num_eq = 1;
  2530. flags = IRQF_SHARED;
  2531. } else {
  2532. num_eq = min_t(u32, num_eq, num_online_cpus());
  2533. }
  2534. if (!num_eq)
  2535. return -EINVAL;
  2536. dev->eq_tbl = kzalloc(sizeof(struct ocrdma_eq) * num_eq, GFP_KERNEL);
  2537. if (!dev->eq_tbl)
  2538. return -ENOMEM;
  2539. for (i = 0; i < num_eq; i++) {
  2540. status = ocrdma_create_eq(dev, &dev->eq_tbl[i],
  2541. OCRDMA_EQ_LEN);
  2542. if (status) {
  2543. status = -EINVAL;
  2544. break;
  2545. }
  2546. sprintf(dev->eq_tbl[i].irq_name, "ocrdma%d-%d",
  2547. dev->id, i);
  2548. irq = ocrdma_get_irq(dev, &dev->eq_tbl[i]);
  2549. status = request_irq(irq, ocrdma_irq_handler, flags,
  2550. dev->eq_tbl[i].irq_name,
  2551. &dev->eq_tbl[i]);
  2552. if (status)
  2553. goto done;
  2554. dev->eq_cnt += 1;
  2555. }
  2556. /* one eq is sufficient for data path to work */
  2557. return 0;
  2558. done:
  2559. ocrdma_destroy_eqs(dev);
  2560. return status;
  2561. }
  2562. int ocrdma_init_hw(struct ocrdma_dev *dev)
  2563. {
  2564. int status;
  2565. /* create the eqs */
  2566. status = ocrdma_create_eqs(dev);
  2567. if (status)
  2568. goto qpeq_err;
  2569. status = ocrdma_create_mq(dev);
  2570. if (status)
  2571. goto mq_err;
  2572. status = ocrdma_mbx_query_fw_config(dev);
  2573. if (status)
  2574. goto conf_err;
  2575. status = ocrdma_mbx_query_dev(dev);
  2576. if (status)
  2577. goto conf_err;
  2578. status = ocrdma_mbx_query_fw_ver(dev);
  2579. if (status)
  2580. goto conf_err;
  2581. status = ocrdma_mbx_create_ah_tbl(dev);
  2582. if (status)
  2583. goto conf_err;
  2584. status = ocrdma_mbx_get_phy_info(dev);
  2585. if (status)
  2586. goto info_attrb_err;
  2587. status = ocrdma_mbx_get_ctrl_attribs(dev);
  2588. if (status)
  2589. goto info_attrb_err;
  2590. return 0;
  2591. info_attrb_err:
  2592. ocrdma_mbx_delete_ah_tbl(dev);
  2593. conf_err:
  2594. ocrdma_destroy_mq(dev);
  2595. mq_err:
  2596. ocrdma_destroy_eqs(dev);
  2597. qpeq_err:
  2598. pr_err("%s() status=%d\n", __func__, status);
  2599. return status;
  2600. }
  2601. void ocrdma_cleanup_hw(struct ocrdma_dev *dev)
  2602. {
  2603. ocrdma_mbx_delete_ah_tbl(dev);
  2604. /* cleanup the eqs */
  2605. ocrdma_destroy_eqs(dev);
  2606. /* cleanup the control path */
  2607. ocrdma_destroy_mq(dev);
  2608. }