ocrdma.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. /*******************************************************************
  2. * This file is part of the Emulex RoCE Device Driver for *
  3. * RoCE (RDMA over Converged Ethernet) adapters. *
  4. * Copyright (C) 2008-2012 Emulex. All rights reserved. *
  5. * EMULEX and SLI are trademarks of Emulex. *
  6. * www.emulex.com *
  7. * *
  8. * This program is free software; you can redistribute it and/or *
  9. * modify it under the terms of version 2 of the GNU General *
  10. * Public License as published by the Free Software Foundation. *
  11. * This program is distributed in the hope that it will be useful. *
  12. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  13. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  14. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  15. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  16. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  17. * more details, a copy of which can be found in the file COPYING *
  18. * included with this package. *
  19. *
  20. * Contact Information:
  21. * linux-drivers@emulex.com
  22. *
  23. * Emulex
  24. * 3333 Susan Street
  25. * Costa Mesa, CA 92626
  26. *******************************************************************/
  27. #ifndef __OCRDMA_H__
  28. #define __OCRDMA_H__
  29. #include <linux/mutex.h>
  30. #include <linux/list.h>
  31. #include <linux/spinlock.h>
  32. #include <linux/pci.h>
  33. #include <rdma/ib_verbs.h>
  34. #include <rdma/ib_user_verbs.h>
  35. #include <rdma/ib_addr.h>
  36. #include <be_roce.h>
  37. #include "ocrdma_sli.h"
  38. #define OCRDMA_ROCE_DRV_VERSION "10.2.287.0u"
  39. #define OCRDMA_ROCE_DRV_DESC "Emulex OneConnect RoCE Driver"
  40. #define OCRDMA_NODE_DESC "Emulex OneConnect RoCE HCA"
  41. #define OC_NAME_SH OCRDMA_NODE_DESC "(Skyhawk)"
  42. #define OC_NAME_UNKNOWN OCRDMA_NODE_DESC "(Unknown)"
  43. #define OC_SKH_DEVICE_PF 0x720
  44. #define OC_SKH_DEVICE_VF 0x728
  45. #define OCRDMA_MAX_AH 512
  46. #define OCRDMA_UVERBS(CMD_NAME) (1ull << IB_USER_VERBS_CMD_##CMD_NAME)
  47. #define convert_to_64bit(lo, hi) ((u64)hi << 32 | (u64)lo)
  48. struct ocrdma_dev_attr {
  49. u8 fw_ver[32];
  50. u32 vendor_id;
  51. u32 device_id;
  52. u16 max_pd;
  53. u16 max_cq;
  54. u16 max_cqe;
  55. u16 max_qp;
  56. u16 max_wqe;
  57. u16 max_rqe;
  58. u16 max_srq;
  59. u32 max_inline_data;
  60. int max_send_sge;
  61. int max_recv_sge;
  62. int max_srq_sge;
  63. int max_rdma_sge;
  64. int max_mr;
  65. u64 max_mr_size;
  66. u32 max_num_mr_pbl;
  67. int max_mw;
  68. int max_fmr;
  69. int max_map_per_fmr;
  70. int max_pages_per_frmr;
  71. u16 max_ord_per_qp;
  72. u16 max_ird_per_qp;
  73. int device_cap_flags;
  74. u8 cq_overflow_detect;
  75. u8 srq_supported;
  76. u32 wqe_size;
  77. u32 rqe_size;
  78. u32 ird_page_size;
  79. u8 local_ca_ack_delay;
  80. u8 ird;
  81. u8 num_ird_pages;
  82. };
  83. struct ocrdma_dma_mem {
  84. void *va;
  85. dma_addr_t pa;
  86. u32 size;
  87. };
  88. struct ocrdma_pbl {
  89. void *va;
  90. dma_addr_t pa;
  91. };
  92. struct ocrdma_queue_info {
  93. void *va;
  94. dma_addr_t dma;
  95. u32 size;
  96. u16 len;
  97. u16 entry_size; /* Size of an element in the queue */
  98. u16 id; /* qid, where to ring the doorbell. */
  99. u16 head, tail;
  100. bool created;
  101. };
  102. struct ocrdma_eq {
  103. struct ocrdma_queue_info q;
  104. u32 vector;
  105. int cq_cnt;
  106. struct ocrdma_dev *dev;
  107. char irq_name[32];
  108. };
  109. struct ocrdma_mq {
  110. struct ocrdma_queue_info sq;
  111. struct ocrdma_queue_info cq;
  112. bool rearm_cq;
  113. };
  114. struct mqe_ctx {
  115. struct mutex lock; /* for serializing mailbox commands on MQ */
  116. wait_queue_head_t cmd_wait;
  117. u32 tag;
  118. u16 cqe_status;
  119. u16 ext_status;
  120. bool cmd_done;
  121. bool fw_error_state;
  122. };
  123. struct ocrdma_hw_mr {
  124. u32 lkey;
  125. u8 fr_mr;
  126. u8 remote_atomic;
  127. u8 remote_rd;
  128. u8 remote_wr;
  129. u8 local_rd;
  130. u8 local_wr;
  131. u8 mw_bind;
  132. u8 rsvd;
  133. u64 len;
  134. struct ocrdma_pbl *pbl_table;
  135. u32 num_pbls;
  136. u32 num_pbes;
  137. u32 pbl_size;
  138. u32 pbe_size;
  139. u64 fbo;
  140. u64 va;
  141. };
  142. struct ocrdma_mr {
  143. struct ib_mr ibmr;
  144. struct ib_umem *umem;
  145. struct ocrdma_hw_mr hwmr;
  146. };
  147. struct ocrdma_stats {
  148. u8 type;
  149. struct ocrdma_dev *dev;
  150. };
  151. struct stats_mem {
  152. struct ocrdma_mqe mqe;
  153. void *va;
  154. dma_addr_t pa;
  155. u32 size;
  156. char *debugfs_mem;
  157. };
  158. struct phy_info {
  159. u16 auto_speeds_supported;
  160. u16 fixed_speeds_supported;
  161. u16 phy_type;
  162. u16 interface_type;
  163. };
  164. struct ocrdma_dev {
  165. struct ib_device ibdev;
  166. struct ocrdma_dev_attr attr;
  167. struct mutex dev_lock; /* provides syncronise access to device data */
  168. spinlock_t flush_q_lock ____cacheline_aligned;
  169. struct ocrdma_cq **cq_tbl;
  170. struct ocrdma_qp **qp_tbl;
  171. struct ocrdma_eq *eq_tbl;
  172. int eq_cnt;
  173. u16 base_eqid;
  174. u16 max_eq;
  175. union ib_gid *sgid_tbl;
  176. /* provided synchronization to sgid table for
  177. * updating gid entries triggered by notifier.
  178. */
  179. spinlock_t sgid_lock;
  180. int gsi_qp_created;
  181. struct ocrdma_cq *gsi_sqcq;
  182. struct ocrdma_cq *gsi_rqcq;
  183. struct {
  184. struct ocrdma_av *va;
  185. dma_addr_t pa;
  186. u32 size;
  187. u32 num_ah;
  188. /* provide synchronization for av
  189. * entry allocations.
  190. */
  191. spinlock_t lock;
  192. u32 ahid;
  193. struct ocrdma_pbl pbl;
  194. } av_tbl;
  195. void *mbx_cmd;
  196. struct ocrdma_mq mq;
  197. struct mqe_ctx mqe_ctx;
  198. struct be_dev_info nic_info;
  199. struct phy_info phy;
  200. char model_number[32];
  201. u32 hba_port_num;
  202. struct list_head entry;
  203. struct rcu_head rcu;
  204. int id;
  205. u64 *stag_arr;
  206. u8 sl; /* service level */
  207. bool pfc_state;
  208. atomic_t update_sl;
  209. u16 pvid;
  210. u32 asic_id;
  211. ulong last_stats_time;
  212. struct mutex stats_lock; /* provide synch for debugfs operations */
  213. struct stats_mem stats_mem;
  214. struct ocrdma_stats rsrc_stats;
  215. struct ocrdma_stats rx_stats;
  216. struct ocrdma_stats wqe_stats;
  217. struct ocrdma_stats tx_stats;
  218. struct ocrdma_stats db_err_stats;
  219. struct ocrdma_stats tx_qp_err_stats;
  220. struct ocrdma_stats rx_qp_err_stats;
  221. struct ocrdma_stats tx_dbg_stats;
  222. struct ocrdma_stats rx_dbg_stats;
  223. struct dentry *dir;
  224. };
  225. struct ocrdma_cq {
  226. struct ib_cq ibcq;
  227. struct ocrdma_cqe *va;
  228. u32 phase;
  229. u32 getp; /* pointer to pending wrs to
  230. * return to stack, wrap arounds
  231. * at max_hw_cqe
  232. */
  233. u32 max_hw_cqe;
  234. bool phase_change;
  235. bool deferred_arm, deferred_sol;
  236. bool first_arm;
  237. spinlock_t cq_lock ____cacheline_aligned; /* provide synchronization
  238. * to cq polling
  239. */
  240. /* syncronizes cq completion handler invoked from multiple context */
  241. spinlock_t comp_handler_lock ____cacheline_aligned;
  242. u16 id;
  243. u16 eqn;
  244. struct ocrdma_ucontext *ucontext;
  245. dma_addr_t pa;
  246. u32 len;
  247. u32 cqe_cnt;
  248. /* head of all qp's sq and rq for which cqes need to be flushed
  249. * by the software.
  250. */
  251. struct list_head sq_head, rq_head;
  252. };
  253. struct ocrdma_pd {
  254. struct ib_pd ibpd;
  255. struct ocrdma_ucontext *uctx;
  256. u32 id;
  257. int num_dpp_qp;
  258. u32 dpp_page;
  259. bool dpp_enabled;
  260. };
  261. struct ocrdma_ah {
  262. struct ib_ah ibah;
  263. struct ocrdma_av *av;
  264. u16 sgid_index;
  265. u32 id;
  266. };
  267. struct ocrdma_qp_hwq_info {
  268. u8 *va; /* virtual address */
  269. u32 max_sges;
  270. u32 head, tail;
  271. u32 entry_size;
  272. u32 max_cnt;
  273. u32 max_wqe_idx;
  274. u16 dbid; /* qid, where to ring the doorbell. */
  275. u32 len;
  276. dma_addr_t pa;
  277. };
  278. struct ocrdma_srq {
  279. struct ib_srq ibsrq;
  280. u8 __iomem *db;
  281. struct ocrdma_qp_hwq_info rq;
  282. u64 *rqe_wr_id_tbl;
  283. u32 *idx_bit_fields;
  284. u32 bit_fields_len;
  285. /* provide synchronization to multiple context(s) posting rqe */
  286. spinlock_t q_lock ____cacheline_aligned;
  287. struct ocrdma_pd *pd;
  288. u32 id;
  289. };
  290. struct ocrdma_qp {
  291. struct ib_qp ibqp;
  292. struct ocrdma_dev *dev;
  293. u8 __iomem *sq_db;
  294. struct ocrdma_qp_hwq_info sq;
  295. struct {
  296. uint64_t wrid;
  297. uint16_t dpp_wqe_idx;
  298. uint16_t dpp_wqe;
  299. uint8_t signaled;
  300. uint8_t rsvd[3];
  301. } *wqe_wr_id_tbl;
  302. u32 max_inline_data;
  303. /* provide synchronization to multiple context(s) posting wqe, rqe */
  304. spinlock_t q_lock ____cacheline_aligned;
  305. struct ocrdma_cq *sq_cq;
  306. /* list maintained per CQ to flush SQ errors */
  307. struct list_head sq_entry;
  308. u8 __iomem *rq_db;
  309. struct ocrdma_qp_hwq_info rq;
  310. u64 *rqe_wr_id_tbl;
  311. struct ocrdma_cq *rq_cq;
  312. struct ocrdma_srq *srq;
  313. /* list maintained per CQ to flush RQ errors */
  314. struct list_head rq_entry;
  315. enum ocrdma_qp_state state; /* QP state */
  316. int cap_flags;
  317. u32 max_ord, max_ird;
  318. u32 id;
  319. struct ocrdma_pd *pd;
  320. enum ib_qp_type qp_type;
  321. int sgid_idx;
  322. u32 qkey;
  323. bool dpp_enabled;
  324. u8 *ird_q_va;
  325. bool signaled;
  326. };
  327. struct ocrdma_ucontext {
  328. struct ib_ucontext ibucontext;
  329. struct list_head mm_head;
  330. struct mutex mm_list_lock; /* protects list entries of mm type */
  331. struct ocrdma_pd *cntxt_pd;
  332. int pd_in_use;
  333. struct {
  334. u32 *va;
  335. dma_addr_t pa;
  336. u32 len;
  337. } ah_tbl;
  338. };
  339. struct ocrdma_mm {
  340. struct {
  341. u64 phy_addr;
  342. unsigned long len;
  343. } key;
  344. struct list_head entry;
  345. };
  346. static inline struct ocrdma_dev *get_ocrdma_dev(struct ib_device *ibdev)
  347. {
  348. return container_of(ibdev, struct ocrdma_dev, ibdev);
  349. }
  350. static inline struct ocrdma_ucontext *get_ocrdma_ucontext(struct ib_ucontext
  351. *ibucontext)
  352. {
  353. return container_of(ibucontext, struct ocrdma_ucontext, ibucontext);
  354. }
  355. static inline struct ocrdma_pd *get_ocrdma_pd(struct ib_pd *ibpd)
  356. {
  357. return container_of(ibpd, struct ocrdma_pd, ibpd);
  358. }
  359. static inline struct ocrdma_cq *get_ocrdma_cq(struct ib_cq *ibcq)
  360. {
  361. return container_of(ibcq, struct ocrdma_cq, ibcq);
  362. }
  363. static inline struct ocrdma_qp *get_ocrdma_qp(struct ib_qp *ibqp)
  364. {
  365. return container_of(ibqp, struct ocrdma_qp, ibqp);
  366. }
  367. static inline struct ocrdma_mr *get_ocrdma_mr(struct ib_mr *ibmr)
  368. {
  369. return container_of(ibmr, struct ocrdma_mr, ibmr);
  370. }
  371. static inline struct ocrdma_ah *get_ocrdma_ah(struct ib_ah *ibah)
  372. {
  373. return container_of(ibah, struct ocrdma_ah, ibah);
  374. }
  375. static inline struct ocrdma_srq *get_ocrdma_srq(struct ib_srq *ibsrq)
  376. {
  377. return container_of(ibsrq, struct ocrdma_srq, ibsrq);
  378. }
  379. static inline int is_cqe_valid(struct ocrdma_cq *cq, struct ocrdma_cqe *cqe)
  380. {
  381. int cqe_valid;
  382. cqe_valid = le32_to_cpu(cqe->flags_status_srcqpn) & OCRDMA_CQE_VALID;
  383. return (cqe_valid == cq->phase);
  384. }
  385. static inline int is_cqe_for_sq(struct ocrdma_cqe *cqe)
  386. {
  387. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  388. OCRDMA_CQE_QTYPE) ? 0 : 1;
  389. }
  390. static inline int is_cqe_invalidated(struct ocrdma_cqe *cqe)
  391. {
  392. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  393. OCRDMA_CQE_INVALIDATE) ? 1 : 0;
  394. }
  395. static inline int is_cqe_imm(struct ocrdma_cqe *cqe)
  396. {
  397. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  398. OCRDMA_CQE_IMM) ? 1 : 0;
  399. }
  400. static inline int is_cqe_wr_imm(struct ocrdma_cqe *cqe)
  401. {
  402. return (le32_to_cpu(cqe->flags_status_srcqpn) &
  403. OCRDMA_CQE_WRITE_IMM) ? 1 : 0;
  404. }
  405. static inline int ocrdma_resolve_dmac(struct ocrdma_dev *dev,
  406. struct ib_ah_attr *ah_attr, u8 *mac_addr)
  407. {
  408. struct in6_addr in6;
  409. memcpy(&in6, ah_attr->grh.dgid.raw, sizeof(in6));
  410. if (rdma_is_multicast_addr(&in6))
  411. rdma_get_mcast_mac(&in6, mac_addr);
  412. else
  413. memcpy(mac_addr, ah_attr->dmac, ETH_ALEN);
  414. return 0;
  415. }
  416. static inline char *hca_name(struct ocrdma_dev *dev)
  417. {
  418. switch (dev->nic_info.pdev->device) {
  419. case OC_SKH_DEVICE_PF:
  420. case OC_SKH_DEVICE_VF:
  421. return OC_NAME_SH;
  422. default:
  423. return OC_NAME_UNKNOWN;
  424. }
  425. }
  426. static inline int ocrdma_get_eq_table_index(struct ocrdma_dev *dev,
  427. int eqid)
  428. {
  429. int indx;
  430. for (indx = 0; indx < dev->eq_cnt; indx++) {
  431. if (dev->eq_tbl[indx].q.id == eqid)
  432. return indx;
  433. }
  434. return -EINVAL;
  435. }
  436. static inline u8 ocrdma_get_asic_type(struct ocrdma_dev *dev)
  437. {
  438. if (dev->nic_info.dev_family == 0xF && !dev->asic_id) {
  439. pci_read_config_dword(
  440. dev->nic_info.pdev,
  441. OCRDMA_SLI_ASIC_ID_OFFSET, &dev->asic_id);
  442. }
  443. return (dev->asic_id & OCRDMA_SLI_ASIC_GEN_NUM_MASK) >>
  444. OCRDMA_SLI_ASIC_GEN_NUM_SHIFT;
  445. }
  446. static inline u8 ocrdma_get_pfc_prio(u8 *pfc, u8 prio)
  447. {
  448. return *(pfc + prio);
  449. }
  450. static inline u8 ocrdma_get_app_prio(u8 *app_prio, u8 prio)
  451. {
  452. return *(app_prio + prio);
  453. }
  454. static inline u8 ocrdma_is_enabled_and_synced(u32 state)
  455. { /* May also be used to interpret TC-state, QCN-state
  456. * Appl-state and Logical-link-state in future.
  457. */
  458. return (state & OCRDMA_STATE_FLAG_ENABLED) &&
  459. (state & OCRDMA_STATE_FLAG_SYNC);
  460. }
  461. #endif