qp.c 79 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039
  1. /*
  2. * Copyright (c) 2013, Mellanox Technologies inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_umem.h>
  34. #include "mlx5_ib.h"
  35. #include "user.h"
  36. /* not supported currently */
  37. static int wq_signature;
  38. enum {
  39. MLX5_IB_ACK_REQ_FREQ = 8,
  40. };
  41. enum {
  42. MLX5_IB_DEFAULT_SCHED_QUEUE = 0x83,
  43. MLX5_IB_DEFAULT_QP0_SCHED_QUEUE = 0x3f,
  44. MLX5_IB_LINK_TYPE_IB = 0,
  45. MLX5_IB_LINK_TYPE_ETH = 1
  46. };
  47. enum {
  48. MLX5_IB_SQ_STRIDE = 6,
  49. MLX5_IB_CACHE_LINE_SIZE = 64,
  50. };
  51. static const u32 mlx5_ib_opcode[] = {
  52. [IB_WR_SEND] = MLX5_OPCODE_SEND,
  53. [IB_WR_SEND_WITH_IMM] = MLX5_OPCODE_SEND_IMM,
  54. [IB_WR_RDMA_WRITE] = MLX5_OPCODE_RDMA_WRITE,
  55. [IB_WR_RDMA_WRITE_WITH_IMM] = MLX5_OPCODE_RDMA_WRITE_IMM,
  56. [IB_WR_RDMA_READ] = MLX5_OPCODE_RDMA_READ,
  57. [IB_WR_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_CS,
  58. [IB_WR_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_FA,
  59. [IB_WR_SEND_WITH_INV] = MLX5_OPCODE_SEND_INVAL,
  60. [IB_WR_LOCAL_INV] = MLX5_OPCODE_UMR,
  61. [IB_WR_FAST_REG_MR] = MLX5_OPCODE_UMR,
  62. [IB_WR_MASKED_ATOMIC_CMP_AND_SWP] = MLX5_OPCODE_ATOMIC_MASKED_CS,
  63. [IB_WR_MASKED_ATOMIC_FETCH_AND_ADD] = MLX5_OPCODE_ATOMIC_MASKED_FA,
  64. [MLX5_IB_WR_UMR] = MLX5_OPCODE_UMR,
  65. };
  66. struct umr_wr {
  67. u64 virt_addr;
  68. struct ib_pd *pd;
  69. unsigned int page_shift;
  70. unsigned int npages;
  71. u32 length;
  72. int access_flags;
  73. u32 mkey;
  74. };
  75. static int is_qp0(enum ib_qp_type qp_type)
  76. {
  77. return qp_type == IB_QPT_SMI;
  78. }
  79. static int is_qp1(enum ib_qp_type qp_type)
  80. {
  81. return qp_type == IB_QPT_GSI;
  82. }
  83. static int is_sqp(enum ib_qp_type qp_type)
  84. {
  85. return is_qp0(qp_type) || is_qp1(qp_type);
  86. }
  87. static void *get_wqe(struct mlx5_ib_qp *qp, int offset)
  88. {
  89. return mlx5_buf_offset(&qp->buf, offset);
  90. }
  91. static void *get_recv_wqe(struct mlx5_ib_qp *qp, int n)
  92. {
  93. return get_wqe(qp, qp->rq.offset + (n << qp->rq.wqe_shift));
  94. }
  95. void *mlx5_get_send_wqe(struct mlx5_ib_qp *qp, int n)
  96. {
  97. return get_wqe(qp, qp->sq.offset + (n << MLX5_IB_SQ_STRIDE));
  98. }
  99. static void mlx5_ib_qp_event(struct mlx5_core_qp *qp, int type)
  100. {
  101. struct ib_qp *ibqp = &to_mibqp(qp)->ibqp;
  102. struct ib_event event;
  103. if (type == MLX5_EVENT_TYPE_PATH_MIG)
  104. to_mibqp(qp)->port = to_mibqp(qp)->alt_port;
  105. if (ibqp->event_handler) {
  106. event.device = ibqp->device;
  107. event.element.qp = ibqp;
  108. switch (type) {
  109. case MLX5_EVENT_TYPE_PATH_MIG:
  110. event.event = IB_EVENT_PATH_MIG;
  111. break;
  112. case MLX5_EVENT_TYPE_COMM_EST:
  113. event.event = IB_EVENT_COMM_EST;
  114. break;
  115. case MLX5_EVENT_TYPE_SQ_DRAINED:
  116. event.event = IB_EVENT_SQ_DRAINED;
  117. break;
  118. case MLX5_EVENT_TYPE_SRQ_LAST_WQE:
  119. event.event = IB_EVENT_QP_LAST_WQE_REACHED;
  120. break;
  121. case MLX5_EVENT_TYPE_WQ_CATAS_ERROR:
  122. event.event = IB_EVENT_QP_FATAL;
  123. break;
  124. case MLX5_EVENT_TYPE_PATH_MIG_FAILED:
  125. event.event = IB_EVENT_PATH_MIG_ERR;
  126. break;
  127. case MLX5_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  128. event.event = IB_EVENT_QP_REQ_ERR;
  129. break;
  130. case MLX5_EVENT_TYPE_WQ_ACCESS_ERROR:
  131. event.event = IB_EVENT_QP_ACCESS_ERR;
  132. break;
  133. default:
  134. pr_warn("mlx5_ib: Unexpected event type %d on QP %06x\n", type, qp->qpn);
  135. return;
  136. }
  137. ibqp->event_handler(&event, ibqp->qp_context);
  138. }
  139. }
  140. static int set_rq_size(struct mlx5_ib_dev *dev, struct ib_qp_cap *cap,
  141. int has_rq, struct mlx5_ib_qp *qp, struct mlx5_ib_create_qp *ucmd)
  142. {
  143. struct mlx5_general_caps *gen;
  144. int wqe_size;
  145. int wq_size;
  146. gen = &dev->mdev->caps.gen;
  147. /* Sanity check RQ size before proceeding */
  148. if (cap->max_recv_wr > gen->max_wqes)
  149. return -EINVAL;
  150. if (!has_rq) {
  151. qp->rq.max_gs = 0;
  152. qp->rq.wqe_cnt = 0;
  153. qp->rq.wqe_shift = 0;
  154. } else {
  155. if (ucmd) {
  156. qp->rq.wqe_cnt = ucmd->rq_wqe_count;
  157. qp->rq.wqe_shift = ucmd->rq_wqe_shift;
  158. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  159. qp->rq.max_post = qp->rq.wqe_cnt;
  160. } else {
  161. wqe_size = qp->wq_sig ? sizeof(struct mlx5_wqe_signature_seg) : 0;
  162. wqe_size += cap->max_recv_sge * sizeof(struct mlx5_wqe_data_seg);
  163. wqe_size = roundup_pow_of_two(wqe_size);
  164. wq_size = roundup_pow_of_two(cap->max_recv_wr) * wqe_size;
  165. wq_size = max_t(int, wq_size, MLX5_SEND_WQE_BB);
  166. qp->rq.wqe_cnt = wq_size / wqe_size;
  167. if (wqe_size > gen->max_rq_desc_sz) {
  168. mlx5_ib_dbg(dev, "wqe_size %d, max %d\n",
  169. wqe_size,
  170. gen->max_rq_desc_sz);
  171. return -EINVAL;
  172. }
  173. qp->rq.wqe_shift = ilog2(wqe_size);
  174. qp->rq.max_gs = (1 << qp->rq.wqe_shift) / sizeof(struct mlx5_wqe_data_seg) - qp->wq_sig;
  175. qp->rq.max_post = qp->rq.wqe_cnt;
  176. }
  177. }
  178. return 0;
  179. }
  180. static int sq_overhead(enum ib_qp_type qp_type)
  181. {
  182. int size = 0;
  183. switch (qp_type) {
  184. case IB_QPT_XRC_INI:
  185. size += sizeof(struct mlx5_wqe_xrc_seg);
  186. /* fall through */
  187. case IB_QPT_RC:
  188. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  189. sizeof(struct mlx5_wqe_atomic_seg) +
  190. sizeof(struct mlx5_wqe_raddr_seg);
  191. break;
  192. case IB_QPT_XRC_TGT:
  193. return 0;
  194. case IB_QPT_UC:
  195. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  196. sizeof(struct mlx5_wqe_raddr_seg) +
  197. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  198. sizeof(struct mlx5_mkey_seg);
  199. break;
  200. case IB_QPT_UD:
  201. case IB_QPT_SMI:
  202. case IB_QPT_GSI:
  203. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  204. sizeof(struct mlx5_wqe_datagram_seg);
  205. break;
  206. case MLX5_IB_QPT_REG_UMR:
  207. size += sizeof(struct mlx5_wqe_ctrl_seg) +
  208. sizeof(struct mlx5_wqe_umr_ctrl_seg) +
  209. sizeof(struct mlx5_mkey_seg);
  210. break;
  211. default:
  212. return -EINVAL;
  213. }
  214. return size;
  215. }
  216. static int calc_send_wqe(struct ib_qp_init_attr *attr)
  217. {
  218. int inl_size = 0;
  219. int size;
  220. size = sq_overhead(attr->qp_type);
  221. if (size < 0)
  222. return size;
  223. if (attr->cap.max_inline_data) {
  224. inl_size = size + sizeof(struct mlx5_wqe_inline_seg) +
  225. attr->cap.max_inline_data;
  226. }
  227. size += attr->cap.max_send_sge * sizeof(struct mlx5_wqe_data_seg);
  228. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN &&
  229. ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB) < MLX5_SIG_WQE_SIZE)
  230. return MLX5_SIG_WQE_SIZE;
  231. else
  232. return ALIGN(max_t(int, inl_size, size), MLX5_SEND_WQE_BB);
  233. }
  234. static int calc_sq_size(struct mlx5_ib_dev *dev, struct ib_qp_init_attr *attr,
  235. struct mlx5_ib_qp *qp)
  236. {
  237. struct mlx5_general_caps *gen;
  238. int wqe_size;
  239. int wq_size;
  240. gen = &dev->mdev->caps.gen;
  241. if (!attr->cap.max_send_wr)
  242. return 0;
  243. wqe_size = calc_send_wqe(attr);
  244. mlx5_ib_dbg(dev, "wqe_size %d\n", wqe_size);
  245. if (wqe_size < 0)
  246. return wqe_size;
  247. if (wqe_size > gen->max_sq_desc_sz) {
  248. mlx5_ib_dbg(dev, "wqe_size(%d) > max_sq_desc_sz(%d)\n",
  249. wqe_size, gen->max_sq_desc_sz);
  250. return -EINVAL;
  251. }
  252. qp->max_inline_data = wqe_size - sq_overhead(attr->qp_type) -
  253. sizeof(struct mlx5_wqe_inline_seg);
  254. attr->cap.max_inline_data = qp->max_inline_data;
  255. if (attr->create_flags & IB_QP_CREATE_SIGNATURE_EN)
  256. qp->signature_en = true;
  257. wq_size = roundup_pow_of_two(attr->cap.max_send_wr * wqe_size);
  258. qp->sq.wqe_cnt = wq_size / MLX5_SEND_WQE_BB;
  259. if (qp->sq.wqe_cnt > gen->max_wqes) {
  260. mlx5_ib_dbg(dev, "wqe count(%d) exceeds limits(%d)\n",
  261. qp->sq.wqe_cnt, gen->max_wqes);
  262. return -ENOMEM;
  263. }
  264. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  265. qp->sq.max_gs = attr->cap.max_send_sge;
  266. qp->sq.max_post = wq_size / wqe_size;
  267. attr->cap.max_send_wr = qp->sq.max_post;
  268. return wq_size;
  269. }
  270. static int set_user_buf_size(struct mlx5_ib_dev *dev,
  271. struct mlx5_ib_qp *qp,
  272. struct mlx5_ib_create_qp *ucmd)
  273. {
  274. struct mlx5_general_caps *gen;
  275. int desc_sz = 1 << qp->sq.wqe_shift;
  276. gen = &dev->mdev->caps.gen;
  277. if (desc_sz > gen->max_sq_desc_sz) {
  278. mlx5_ib_warn(dev, "desc_sz %d, max_sq_desc_sz %d\n",
  279. desc_sz, gen->max_sq_desc_sz);
  280. return -EINVAL;
  281. }
  282. if (ucmd->sq_wqe_count && ((1 << ilog2(ucmd->sq_wqe_count)) != ucmd->sq_wqe_count)) {
  283. mlx5_ib_warn(dev, "sq_wqe_count %d, sq_wqe_count %d\n",
  284. ucmd->sq_wqe_count, ucmd->sq_wqe_count);
  285. return -EINVAL;
  286. }
  287. qp->sq.wqe_cnt = ucmd->sq_wqe_count;
  288. if (qp->sq.wqe_cnt > gen->max_wqes) {
  289. mlx5_ib_warn(dev, "wqe_cnt %d, max_wqes %d\n",
  290. qp->sq.wqe_cnt, gen->max_wqes);
  291. return -EINVAL;
  292. }
  293. qp->buf_size = (qp->rq.wqe_cnt << qp->rq.wqe_shift) +
  294. (qp->sq.wqe_cnt << 6);
  295. return 0;
  296. }
  297. static int qp_has_rq(struct ib_qp_init_attr *attr)
  298. {
  299. if (attr->qp_type == IB_QPT_XRC_INI ||
  300. attr->qp_type == IB_QPT_XRC_TGT || attr->srq ||
  301. attr->qp_type == MLX5_IB_QPT_REG_UMR ||
  302. !attr->cap.max_recv_wr)
  303. return 0;
  304. return 1;
  305. }
  306. static int first_med_uuar(void)
  307. {
  308. return 1;
  309. }
  310. static int next_uuar(int n)
  311. {
  312. n++;
  313. while (((n % 4) & 2))
  314. n++;
  315. return n;
  316. }
  317. static int num_med_uuar(struct mlx5_uuar_info *uuari)
  318. {
  319. int n;
  320. n = uuari->num_uars * MLX5_NON_FP_BF_REGS_PER_PAGE -
  321. uuari->num_low_latency_uuars - 1;
  322. return n >= 0 ? n : 0;
  323. }
  324. static int max_uuari(struct mlx5_uuar_info *uuari)
  325. {
  326. return uuari->num_uars * 4;
  327. }
  328. static int first_hi_uuar(struct mlx5_uuar_info *uuari)
  329. {
  330. int med;
  331. int i;
  332. int t;
  333. med = num_med_uuar(uuari);
  334. for (t = 0, i = first_med_uuar();; i = next_uuar(i)) {
  335. t++;
  336. if (t == med)
  337. return next_uuar(i);
  338. }
  339. return 0;
  340. }
  341. static int alloc_high_class_uuar(struct mlx5_uuar_info *uuari)
  342. {
  343. int i;
  344. for (i = first_hi_uuar(uuari); i < max_uuari(uuari); i = next_uuar(i)) {
  345. if (!test_bit(i, uuari->bitmap)) {
  346. set_bit(i, uuari->bitmap);
  347. uuari->count[i]++;
  348. return i;
  349. }
  350. }
  351. return -ENOMEM;
  352. }
  353. static int alloc_med_class_uuar(struct mlx5_uuar_info *uuari)
  354. {
  355. int minidx = first_med_uuar();
  356. int i;
  357. for (i = first_med_uuar(); i < first_hi_uuar(uuari); i = next_uuar(i)) {
  358. if (uuari->count[i] < uuari->count[minidx])
  359. minidx = i;
  360. }
  361. uuari->count[minidx]++;
  362. return minidx;
  363. }
  364. static int alloc_uuar(struct mlx5_uuar_info *uuari,
  365. enum mlx5_ib_latency_class lat)
  366. {
  367. int uuarn = -EINVAL;
  368. mutex_lock(&uuari->lock);
  369. switch (lat) {
  370. case MLX5_IB_LATENCY_CLASS_LOW:
  371. uuarn = 0;
  372. uuari->count[uuarn]++;
  373. break;
  374. case MLX5_IB_LATENCY_CLASS_MEDIUM:
  375. if (uuari->ver < 2)
  376. uuarn = -ENOMEM;
  377. else
  378. uuarn = alloc_med_class_uuar(uuari);
  379. break;
  380. case MLX5_IB_LATENCY_CLASS_HIGH:
  381. if (uuari->ver < 2)
  382. uuarn = -ENOMEM;
  383. else
  384. uuarn = alloc_high_class_uuar(uuari);
  385. break;
  386. case MLX5_IB_LATENCY_CLASS_FAST_PATH:
  387. uuarn = 2;
  388. break;
  389. }
  390. mutex_unlock(&uuari->lock);
  391. return uuarn;
  392. }
  393. static void free_med_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  394. {
  395. clear_bit(uuarn, uuari->bitmap);
  396. --uuari->count[uuarn];
  397. }
  398. static void free_high_class_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  399. {
  400. clear_bit(uuarn, uuari->bitmap);
  401. --uuari->count[uuarn];
  402. }
  403. static void free_uuar(struct mlx5_uuar_info *uuari, int uuarn)
  404. {
  405. int nuuars = uuari->num_uars * MLX5_BF_REGS_PER_PAGE;
  406. int high_uuar = nuuars - uuari->num_low_latency_uuars;
  407. mutex_lock(&uuari->lock);
  408. if (uuarn == 0) {
  409. --uuari->count[uuarn];
  410. goto out;
  411. }
  412. if (uuarn < high_uuar) {
  413. free_med_class_uuar(uuari, uuarn);
  414. goto out;
  415. }
  416. free_high_class_uuar(uuari, uuarn);
  417. out:
  418. mutex_unlock(&uuari->lock);
  419. }
  420. static enum mlx5_qp_state to_mlx5_state(enum ib_qp_state state)
  421. {
  422. switch (state) {
  423. case IB_QPS_RESET: return MLX5_QP_STATE_RST;
  424. case IB_QPS_INIT: return MLX5_QP_STATE_INIT;
  425. case IB_QPS_RTR: return MLX5_QP_STATE_RTR;
  426. case IB_QPS_RTS: return MLX5_QP_STATE_RTS;
  427. case IB_QPS_SQD: return MLX5_QP_STATE_SQD;
  428. case IB_QPS_SQE: return MLX5_QP_STATE_SQER;
  429. case IB_QPS_ERR: return MLX5_QP_STATE_ERR;
  430. default: return -1;
  431. }
  432. }
  433. static int to_mlx5_st(enum ib_qp_type type)
  434. {
  435. switch (type) {
  436. case IB_QPT_RC: return MLX5_QP_ST_RC;
  437. case IB_QPT_UC: return MLX5_QP_ST_UC;
  438. case IB_QPT_UD: return MLX5_QP_ST_UD;
  439. case MLX5_IB_QPT_REG_UMR: return MLX5_QP_ST_REG_UMR;
  440. case IB_QPT_XRC_INI:
  441. case IB_QPT_XRC_TGT: return MLX5_QP_ST_XRC;
  442. case IB_QPT_SMI: return MLX5_QP_ST_QP0;
  443. case IB_QPT_GSI: return MLX5_QP_ST_QP1;
  444. case IB_QPT_RAW_IPV6: return MLX5_QP_ST_RAW_IPV6;
  445. case IB_QPT_RAW_ETHERTYPE: return MLX5_QP_ST_RAW_ETHERTYPE;
  446. case IB_QPT_RAW_PACKET:
  447. case IB_QPT_MAX:
  448. default: return -EINVAL;
  449. }
  450. }
  451. static int uuarn_to_uar_index(struct mlx5_uuar_info *uuari, int uuarn)
  452. {
  453. return uuari->uars[uuarn / MLX5_BF_REGS_PER_PAGE].index;
  454. }
  455. static int create_user_qp(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  456. struct mlx5_ib_qp *qp, struct ib_udata *udata,
  457. struct mlx5_create_qp_mbox_in **in,
  458. struct mlx5_ib_create_qp_resp *resp, int *inlen)
  459. {
  460. struct mlx5_ib_ucontext *context;
  461. struct mlx5_ib_create_qp ucmd;
  462. int page_shift = 0;
  463. int uar_index;
  464. int npages;
  465. u32 offset = 0;
  466. int uuarn;
  467. int ncont = 0;
  468. int err;
  469. err = ib_copy_from_udata(&ucmd, udata, sizeof(ucmd));
  470. if (err) {
  471. mlx5_ib_dbg(dev, "copy failed\n");
  472. return err;
  473. }
  474. context = to_mucontext(pd->uobject->context);
  475. /*
  476. * TBD: should come from the verbs when we have the API
  477. */
  478. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_HIGH);
  479. if (uuarn < 0) {
  480. mlx5_ib_dbg(dev, "failed to allocate low latency UUAR\n");
  481. mlx5_ib_dbg(dev, "reverting to medium latency\n");
  482. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_MEDIUM);
  483. if (uuarn < 0) {
  484. mlx5_ib_dbg(dev, "failed to allocate medium latency UUAR\n");
  485. mlx5_ib_dbg(dev, "reverting to high latency\n");
  486. uuarn = alloc_uuar(&context->uuari, MLX5_IB_LATENCY_CLASS_LOW);
  487. if (uuarn < 0) {
  488. mlx5_ib_warn(dev, "uuar allocation failed\n");
  489. return uuarn;
  490. }
  491. }
  492. }
  493. uar_index = uuarn_to_uar_index(&context->uuari, uuarn);
  494. mlx5_ib_dbg(dev, "uuarn 0x%x, uar_index 0x%x\n", uuarn, uar_index);
  495. qp->rq.offset = 0;
  496. qp->sq.wqe_shift = ilog2(MLX5_SEND_WQE_BB);
  497. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  498. err = set_user_buf_size(dev, qp, &ucmd);
  499. if (err)
  500. goto err_uuar;
  501. if (ucmd.buf_addr && qp->buf_size) {
  502. qp->umem = ib_umem_get(pd->uobject->context, ucmd.buf_addr,
  503. qp->buf_size, 0, 0);
  504. if (IS_ERR(qp->umem)) {
  505. mlx5_ib_dbg(dev, "umem_get failed\n");
  506. err = PTR_ERR(qp->umem);
  507. goto err_uuar;
  508. }
  509. } else {
  510. qp->umem = NULL;
  511. }
  512. if (qp->umem) {
  513. mlx5_ib_cont_pages(qp->umem, ucmd.buf_addr, &npages, &page_shift,
  514. &ncont, NULL);
  515. err = mlx5_ib_get_buf_offset(ucmd.buf_addr, page_shift, &offset);
  516. if (err) {
  517. mlx5_ib_warn(dev, "bad offset\n");
  518. goto err_umem;
  519. }
  520. mlx5_ib_dbg(dev, "addr 0x%llx, size %d, npages %d, page_shift %d, ncont %d, offset %d\n",
  521. ucmd.buf_addr, qp->buf_size, npages, page_shift, ncont, offset);
  522. }
  523. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * ncont;
  524. *in = mlx5_vzalloc(*inlen);
  525. if (!*in) {
  526. err = -ENOMEM;
  527. goto err_umem;
  528. }
  529. if (qp->umem)
  530. mlx5_ib_populate_pas(dev, qp->umem, page_shift, (*in)->pas, 0);
  531. (*in)->ctx.log_pg_sz_remote_qpn =
  532. cpu_to_be32((page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  533. (*in)->ctx.params2 = cpu_to_be32(offset << 6);
  534. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  535. resp->uuar_index = uuarn;
  536. qp->uuarn = uuarn;
  537. err = mlx5_ib_db_map_user(context, ucmd.db_addr, &qp->db);
  538. if (err) {
  539. mlx5_ib_dbg(dev, "map failed\n");
  540. goto err_free;
  541. }
  542. err = ib_copy_to_udata(udata, resp, sizeof(*resp));
  543. if (err) {
  544. mlx5_ib_dbg(dev, "copy failed\n");
  545. goto err_unmap;
  546. }
  547. qp->create_type = MLX5_QP_USER;
  548. return 0;
  549. err_unmap:
  550. mlx5_ib_db_unmap_user(context, &qp->db);
  551. err_free:
  552. mlx5_vfree(*in);
  553. err_umem:
  554. if (qp->umem)
  555. ib_umem_release(qp->umem);
  556. err_uuar:
  557. free_uuar(&context->uuari, uuarn);
  558. return err;
  559. }
  560. static void destroy_qp_user(struct ib_pd *pd, struct mlx5_ib_qp *qp)
  561. {
  562. struct mlx5_ib_ucontext *context;
  563. context = to_mucontext(pd->uobject->context);
  564. mlx5_ib_db_unmap_user(context, &qp->db);
  565. if (qp->umem)
  566. ib_umem_release(qp->umem);
  567. free_uuar(&context->uuari, qp->uuarn);
  568. }
  569. static int create_kernel_qp(struct mlx5_ib_dev *dev,
  570. struct ib_qp_init_attr *init_attr,
  571. struct mlx5_ib_qp *qp,
  572. struct mlx5_create_qp_mbox_in **in, int *inlen)
  573. {
  574. enum mlx5_ib_latency_class lc = MLX5_IB_LATENCY_CLASS_LOW;
  575. struct mlx5_uuar_info *uuari;
  576. int uar_index;
  577. int uuarn;
  578. int err;
  579. uuari = &dev->mdev->priv.uuari;
  580. if (init_attr->create_flags & ~(IB_QP_CREATE_SIGNATURE_EN | IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK))
  581. return -EINVAL;
  582. if (init_attr->qp_type == MLX5_IB_QPT_REG_UMR)
  583. lc = MLX5_IB_LATENCY_CLASS_FAST_PATH;
  584. uuarn = alloc_uuar(uuari, lc);
  585. if (uuarn < 0) {
  586. mlx5_ib_dbg(dev, "\n");
  587. return -ENOMEM;
  588. }
  589. qp->bf = &uuari->bfs[uuarn];
  590. uar_index = qp->bf->uar->index;
  591. err = calc_sq_size(dev, init_attr, qp);
  592. if (err < 0) {
  593. mlx5_ib_dbg(dev, "err %d\n", err);
  594. goto err_uuar;
  595. }
  596. qp->rq.offset = 0;
  597. qp->sq.offset = qp->rq.wqe_cnt << qp->rq.wqe_shift;
  598. qp->buf_size = err + (qp->rq.wqe_cnt << qp->rq.wqe_shift);
  599. err = mlx5_buf_alloc(dev->mdev, qp->buf_size, PAGE_SIZE * 2, &qp->buf);
  600. if (err) {
  601. mlx5_ib_dbg(dev, "err %d\n", err);
  602. goto err_uuar;
  603. }
  604. qp->sq.qend = mlx5_get_send_wqe(qp, qp->sq.wqe_cnt);
  605. *inlen = sizeof(**in) + sizeof(*(*in)->pas) * qp->buf.npages;
  606. *in = mlx5_vzalloc(*inlen);
  607. if (!*in) {
  608. err = -ENOMEM;
  609. goto err_buf;
  610. }
  611. (*in)->ctx.qp_counter_set_usr_page = cpu_to_be32(uar_index);
  612. (*in)->ctx.log_pg_sz_remote_qpn =
  613. cpu_to_be32((qp->buf.page_shift - MLX5_ADAPTER_PAGE_SHIFT) << 24);
  614. /* Set "fast registration enabled" for all kernel QPs */
  615. (*in)->ctx.params1 |= cpu_to_be32(1 << 11);
  616. (*in)->ctx.sq_crq_size |= cpu_to_be16(1 << 4);
  617. mlx5_fill_page_array(&qp->buf, (*in)->pas);
  618. err = mlx5_db_alloc(dev->mdev, &qp->db);
  619. if (err) {
  620. mlx5_ib_dbg(dev, "err %d\n", err);
  621. goto err_free;
  622. }
  623. qp->db.db[0] = 0;
  624. qp->db.db[1] = 0;
  625. qp->sq.wrid = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wrid), GFP_KERNEL);
  626. qp->sq.wr_data = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wr_data), GFP_KERNEL);
  627. qp->rq.wrid = kmalloc(qp->rq.wqe_cnt * sizeof(*qp->rq.wrid), GFP_KERNEL);
  628. qp->sq.w_list = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.w_list), GFP_KERNEL);
  629. qp->sq.wqe_head = kmalloc(qp->sq.wqe_cnt * sizeof(*qp->sq.wqe_head), GFP_KERNEL);
  630. if (!qp->sq.wrid || !qp->sq.wr_data || !qp->rq.wrid ||
  631. !qp->sq.w_list || !qp->sq.wqe_head) {
  632. err = -ENOMEM;
  633. goto err_wrid;
  634. }
  635. qp->create_type = MLX5_QP_KERNEL;
  636. return 0;
  637. err_wrid:
  638. mlx5_db_free(dev->mdev, &qp->db);
  639. kfree(qp->sq.wqe_head);
  640. kfree(qp->sq.w_list);
  641. kfree(qp->sq.wrid);
  642. kfree(qp->sq.wr_data);
  643. kfree(qp->rq.wrid);
  644. err_free:
  645. mlx5_vfree(*in);
  646. err_buf:
  647. mlx5_buf_free(dev->mdev, &qp->buf);
  648. err_uuar:
  649. free_uuar(&dev->mdev->priv.uuari, uuarn);
  650. return err;
  651. }
  652. static void destroy_qp_kernel(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  653. {
  654. mlx5_db_free(dev->mdev, &qp->db);
  655. kfree(qp->sq.wqe_head);
  656. kfree(qp->sq.w_list);
  657. kfree(qp->sq.wrid);
  658. kfree(qp->sq.wr_data);
  659. kfree(qp->rq.wrid);
  660. mlx5_buf_free(dev->mdev, &qp->buf);
  661. free_uuar(&dev->mdev->priv.uuari, qp->bf->uuarn);
  662. }
  663. static __be32 get_rx_type(struct mlx5_ib_qp *qp, struct ib_qp_init_attr *attr)
  664. {
  665. if (attr->srq || (attr->qp_type == IB_QPT_XRC_TGT) ||
  666. (attr->qp_type == IB_QPT_XRC_INI))
  667. return cpu_to_be32(MLX5_SRQ_RQ);
  668. else if (!qp->has_rq)
  669. return cpu_to_be32(MLX5_ZERO_LEN_RQ);
  670. else
  671. return cpu_to_be32(MLX5_NON_ZERO_RQ);
  672. }
  673. static int is_connected(enum ib_qp_type qp_type)
  674. {
  675. if (qp_type == IB_QPT_RC || qp_type == IB_QPT_UC)
  676. return 1;
  677. return 0;
  678. }
  679. static int create_qp_common(struct mlx5_ib_dev *dev, struct ib_pd *pd,
  680. struct ib_qp_init_attr *init_attr,
  681. struct ib_udata *udata, struct mlx5_ib_qp *qp)
  682. {
  683. struct mlx5_ib_resources *devr = &dev->devr;
  684. struct mlx5_ib_create_qp_resp resp;
  685. struct mlx5_create_qp_mbox_in *in;
  686. struct mlx5_general_caps *gen;
  687. struct mlx5_ib_create_qp ucmd;
  688. int inlen = sizeof(*in);
  689. int err;
  690. gen = &dev->mdev->caps.gen;
  691. mutex_init(&qp->mutex);
  692. spin_lock_init(&qp->sq.lock);
  693. spin_lock_init(&qp->rq.lock);
  694. if (init_attr->create_flags & IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK) {
  695. if (!(gen->flags & MLX5_DEV_CAP_FLAG_BLOCK_MCAST)) {
  696. mlx5_ib_dbg(dev, "block multicast loopback isn't supported\n");
  697. return -EINVAL;
  698. } else {
  699. qp->flags |= MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK;
  700. }
  701. }
  702. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR)
  703. qp->sq_signal_bits = MLX5_WQE_CTRL_CQ_UPDATE;
  704. if (pd && pd->uobject) {
  705. if (ib_copy_from_udata(&ucmd, udata, sizeof(ucmd))) {
  706. mlx5_ib_dbg(dev, "copy failed\n");
  707. return -EFAULT;
  708. }
  709. qp->wq_sig = !!(ucmd.flags & MLX5_QP_FLAG_SIGNATURE);
  710. qp->scat_cqe = !!(ucmd.flags & MLX5_QP_FLAG_SCATTER_CQE);
  711. } else {
  712. qp->wq_sig = !!wq_signature;
  713. }
  714. qp->has_rq = qp_has_rq(init_attr);
  715. err = set_rq_size(dev, &init_attr->cap, qp->has_rq,
  716. qp, (pd && pd->uobject) ? &ucmd : NULL);
  717. if (err) {
  718. mlx5_ib_dbg(dev, "err %d\n", err);
  719. return err;
  720. }
  721. if (pd) {
  722. if (pd->uobject) {
  723. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d)\n", ucmd.sq_wqe_count);
  724. if (ucmd.rq_wqe_shift != qp->rq.wqe_shift ||
  725. ucmd.rq_wqe_count != qp->rq.wqe_cnt) {
  726. mlx5_ib_dbg(dev, "invalid rq params\n");
  727. return -EINVAL;
  728. }
  729. if (ucmd.sq_wqe_count > gen->max_wqes) {
  730. mlx5_ib_dbg(dev, "requested sq_wqe_count (%d) > max allowed (%d)\n",
  731. ucmd.sq_wqe_count, gen->max_wqes);
  732. return -EINVAL;
  733. }
  734. err = create_user_qp(dev, pd, qp, udata, &in, &resp, &inlen);
  735. if (err)
  736. mlx5_ib_dbg(dev, "err %d\n", err);
  737. } else {
  738. err = create_kernel_qp(dev, init_attr, qp, &in, &inlen);
  739. if (err)
  740. mlx5_ib_dbg(dev, "err %d\n", err);
  741. else
  742. qp->pa_lkey = to_mpd(pd)->pa_lkey;
  743. }
  744. if (err)
  745. return err;
  746. } else {
  747. in = mlx5_vzalloc(sizeof(*in));
  748. if (!in)
  749. return -ENOMEM;
  750. qp->create_type = MLX5_QP_EMPTY;
  751. }
  752. if (is_sqp(init_attr->qp_type))
  753. qp->port = init_attr->port_num;
  754. in->ctx.flags = cpu_to_be32(to_mlx5_st(init_attr->qp_type) << 16 |
  755. MLX5_QP_PM_MIGRATED << 11);
  756. if (init_attr->qp_type != MLX5_IB_QPT_REG_UMR)
  757. in->ctx.flags_pd = cpu_to_be32(to_mpd(pd ? pd : devr->p0)->pdn);
  758. else
  759. in->ctx.flags_pd = cpu_to_be32(MLX5_QP_LAT_SENSITIVE);
  760. if (qp->wq_sig)
  761. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_ENABLE_SIG);
  762. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  763. in->ctx.flags_pd |= cpu_to_be32(MLX5_QP_BLOCK_MCAST);
  764. if (qp->scat_cqe && is_connected(init_attr->qp_type)) {
  765. int rcqe_sz;
  766. int scqe_sz;
  767. rcqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->recv_cq);
  768. scqe_sz = mlx5_ib_get_cqe_size(dev, init_attr->send_cq);
  769. if (rcqe_sz == 128)
  770. in->ctx.cs_res = MLX5_RES_SCAT_DATA64_CQE;
  771. else
  772. in->ctx.cs_res = MLX5_RES_SCAT_DATA32_CQE;
  773. if (init_attr->sq_sig_type == IB_SIGNAL_ALL_WR) {
  774. if (scqe_sz == 128)
  775. in->ctx.cs_req = MLX5_REQ_SCAT_DATA64_CQE;
  776. else
  777. in->ctx.cs_req = MLX5_REQ_SCAT_DATA32_CQE;
  778. }
  779. }
  780. if (qp->rq.wqe_cnt) {
  781. in->ctx.rq_size_stride = (qp->rq.wqe_shift - 4);
  782. in->ctx.rq_size_stride |= ilog2(qp->rq.wqe_cnt) << 3;
  783. }
  784. in->ctx.rq_type_srqn = get_rx_type(qp, init_attr);
  785. if (qp->sq.wqe_cnt)
  786. in->ctx.sq_crq_size |= cpu_to_be16(ilog2(qp->sq.wqe_cnt) << 11);
  787. else
  788. in->ctx.sq_crq_size |= cpu_to_be16(0x8000);
  789. /* Set default resources */
  790. switch (init_attr->qp_type) {
  791. case IB_QPT_XRC_TGT:
  792. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  793. in->ctx.cqn_send = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  794. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  795. in->ctx.xrcd = cpu_to_be32(to_mxrcd(init_attr->xrcd)->xrcdn);
  796. break;
  797. case IB_QPT_XRC_INI:
  798. in->ctx.cqn_recv = cpu_to_be32(to_mcq(devr->c0)->mcq.cqn);
  799. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  800. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  801. break;
  802. default:
  803. if (init_attr->srq) {
  804. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x0)->xrcdn);
  805. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(init_attr->srq)->msrq.srqn);
  806. } else {
  807. in->ctx.xrcd = cpu_to_be32(to_mxrcd(devr->x1)->xrcdn);
  808. in->ctx.rq_type_srqn |= cpu_to_be32(to_msrq(devr->s0)->msrq.srqn);
  809. }
  810. }
  811. if (init_attr->send_cq)
  812. in->ctx.cqn_send = cpu_to_be32(to_mcq(init_attr->send_cq)->mcq.cqn);
  813. if (init_attr->recv_cq)
  814. in->ctx.cqn_recv = cpu_to_be32(to_mcq(init_attr->recv_cq)->mcq.cqn);
  815. in->ctx.db_rec_addr = cpu_to_be64(qp->db.dma);
  816. err = mlx5_core_create_qp(dev->mdev, &qp->mqp, in, inlen);
  817. if (err) {
  818. mlx5_ib_dbg(dev, "create qp failed\n");
  819. goto err_create;
  820. }
  821. mlx5_vfree(in);
  822. /* Hardware wants QPN written in big-endian order (after
  823. * shifting) for send doorbell. Precompute this value to save
  824. * a little bit when posting sends.
  825. */
  826. qp->doorbell_qpn = swab32(qp->mqp.qpn << 8);
  827. qp->mqp.event = mlx5_ib_qp_event;
  828. return 0;
  829. err_create:
  830. if (qp->create_type == MLX5_QP_USER)
  831. destroy_qp_user(pd, qp);
  832. else if (qp->create_type == MLX5_QP_KERNEL)
  833. destroy_qp_kernel(dev, qp);
  834. mlx5_vfree(in);
  835. return err;
  836. }
  837. static void mlx5_ib_lock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  838. __acquires(&send_cq->lock) __acquires(&recv_cq->lock)
  839. {
  840. if (send_cq) {
  841. if (recv_cq) {
  842. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  843. spin_lock_irq(&send_cq->lock);
  844. spin_lock_nested(&recv_cq->lock,
  845. SINGLE_DEPTH_NESTING);
  846. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  847. spin_lock_irq(&send_cq->lock);
  848. __acquire(&recv_cq->lock);
  849. } else {
  850. spin_lock_irq(&recv_cq->lock);
  851. spin_lock_nested(&send_cq->lock,
  852. SINGLE_DEPTH_NESTING);
  853. }
  854. } else {
  855. spin_lock_irq(&send_cq->lock);
  856. }
  857. } else if (recv_cq) {
  858. spin_lock_irq(&recv_cq->lock);
  859. }
  860. }
  861. static void mlx5_ib_unlock_cqs(struct mlx5_ib_cq *send_cq, struct mlx5_ib_cq *recv_cq)
  862. __releases(&send_cq->lock) __releases(&recv_cq->lock)
  863. {
  864. if (send_cq) {
  865. if (recv_cq) {
  866. if (send_cq->mcq.cqn < recv_cq->mcq.cqn) {
  867. spin_unlock(&recv_cq->lock);
  868. spin_unlock_irq(&send_cq->lock);
  869. } else if (send_cq->mcq.cqn == recv_cq->mcq.cqn) {
  870. __release(&recv_cq->lock);
  871. spin_unlock_irq(&send_cq->lock);
  872. } else {
  873. spin_unlock(&send_cq->lock);
  874. spin_unlock_irq(&recv_cq->lock);
  875. }
  876. } else {
  877. spin_unlock_irq(&send_cq->lock);
  878. }
  879. } else if (recv_cq) {
  880. spin_unlock_irq(&recv_cq->lock);
  881. }
  882. }
  883. static struct mlx5_ib_pd *get_pd(struct mlx5_ib_qp *qp)
  884. {
  885. return to_mpd(qp->ibqp.pd);
  886. }
  887. static void get_cqs(struct mlx5_ib_qp *qp,
  888. struct mlx5_ib_cq **send_cq, struct mlx5_ib_cq **recv_cq)
  889. {
  890. switch (qp->ibqp.qp_type) {
  891. case IB_QPT_XRC_TGT:
  892. *send_cq = NULL;
  893. *recv_cq = NULL;
  894. break;
  895. case MLX5_IB_QPT_REG_UMR:
  896. case IB_QPT_XRC_INI:
  897. *send_cq = to_mcq(qp->ibqp.send_cq);
  898. *recv_cq = NULL;
  899. break;
  900. case IB_QPT_SMI:
  901. case IB_QPT_GSI:
  902. case IB_QPT_RC:
  903. case IB_QPT_UC:
  904. case IB_QPT_UD:
  905. case IB_QPT_RAW_IPV6:
  906. case IB_QPT_RAW_ETHERTYPE:
  907. *send_cq = to_mcq(qp->ibqp.send_cq);
  908. *recv_cq = to_mcq(qp->ibqp.recv_cq);
  909. break;
  910. case IB_QPT_RAW_PACKET:
  911. case IB_QPT_MAX:
  912. default:
  913. *send_cq = NULL;
  914. *recv_cq = NULL;
  915. break;
  916. }
  917. }
  918. static void destroy_qp_common(struct mlx5_ib_dev *dev, struct mlx5_ib_qp *qp)
  919. {
  920. struct mlx5_ib_cq *send_cq, *recv_cq;
  921. struct mlx5_modify_qp_mbox_in *in;
  922. int err;
  923. in = kzalloc(sizeof(*in), GFP_KERNEL);
  924. if (!in)
  925. return;
  926. if (qp->state != IB_QPS_RESET)
  927. if (mlx5_core_qp_modify(dev->mdev, to_mlx5_state(qp->state),
  928. MLX5_QP_STATE_RST, in, sizeof(*in), &qp->mqp))
  929. mlx5_ib_warn(dev, "mlx5_ib: modify QP %06x to RESET failed\n",
  930. qp->mqp.qpn);
  931. get_cqs(qp, &send_cq, &recv_cq);
  932. if (qp->create_type == MLX5_QP_KERNEL) {
  933. mlx5_ib_lock_cqs(send_cq, recv_cq);
  934. __mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  935. qp->ibqp.srq ? to_msrq(qp->ibqp.srq) : NULL);
  936. if (send_cq != recv_cq)
  937. __mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  938. mlx5_ib_unlock_cqs(send_cq, recv_cq);
  939. }
  940. err = mlx5_core_destroy_qp(dev->mdev, &qp->mqp);
  941. if (err)
  942. mlx5_ib_warn(dev, "failed to destroy QP 0x%x\n", qp->mqp.qpn);
  943. kfree(in);
  944. if (qp->create_type == MLX5_QP_KERNEL)
  945. destroy_qp_kernel(dev, qp);
  946. else if (qp->create_type == MLX5_QP_USER)
  947. destroy_qp_user(&get_pd(qp)->ibpd, qp);
  948. }
  949. static const char *ib_qp_type_str(enum ib_qp_type type)
  950. {
  951. switch (type) {
  952. case IB_QPT_SMI:
  953. return "IB_QPT_SMI";
  954. case IB_QPT_GSI:
  955. return "IB_QPT_GSI";
  956. case IB_QPT_RC:
  957. return "IB_QPT_RC";
  958. case IB_QPT_UC:
  959. return "IB_QPT_UC";
  960. case IB_QPT_UD:
  961. return "IB_QPT_UD";
  962. case IB_QPT_RAW_IPV6:
  963. return "IB_QPT_RAW_IPV6";
  964. case IB_QPT_RAW_ETHERTYPE:
  965. return "IB_QPT_RAW_ETHERTYPE";
  966. case IB_QPT_XRC_INI:
  967. return "IB_QPT_XRC_INI";
  968. case IB_QPT_XRC_TGT:
  969. return "IB_QPT_XRC_TGT";
  970. case IB_QPT_RAW_PACKET:
  971. return "IB_QPT_RAW_PACKET";
  972. case MLX5_IB_QPT_REG_UMR:
  973. return "MLX5_IB_QPT_REG_UMR";
  974. case IB_QPT_MAX:
  975. default:
  976. return "Invalid QP type";
  977. }
  978. }
  979. struct ib_qp *mlx5_ib_create_qp(struct ib_pd *pd,
  980. struct ib_qp_init_attr *init_attr,
  981. struct ib_udata *udata)
  982. {
  983. struct mlx5_general_caps *gen;
  984. struct mlx5_ib_dev *dev;
  985. struct mlx5_ib_qp *qp;
  986. u16 xrcdn = 0;
  987. int err;
  988. if (pd) {
  989. dev = to_mdev(pd->device);
  990. } else {
  991. /* being cautious here */
  992. if (init_attr->qp_type != IB_QPT_XRC_TGT &&
  993. init_attr->qp_type != MLX5_IB_QPT_REG_UMR) {
  994. pr_warn("%s: no PD for transport %s\n", __func__,
  995. ib_qp_type_str(init_attr->qp_type));
  996. return ERR_PTR(-EINVAL);
  997. }
  998. dev = to_mdev(to_mxrcd(init_attr->xrcd)->ibxrcd.device);
  999. }
  1000. gen = &dev->mdev->caps.gen;
  1001. switch (init_attr->qp_type) {
  1002. case IB_QPT_XRC_TGT:
  1003. case IB_QPT_XRC_INI:
  1004. if (!(gen->flags & MLX5_DEV_CAP_FLAG_XRC)) {
  1005. mlx5_ib_dbg(dev, "XRC not supported\n");
  1006. return ERR_PTR(-ENOSYS);
  1007. }
  1008. init_attr->recv_cq = NULL;
  1009. if (init_attr->qp_type == IB_QPT_XRC_TGT) {
  1010. xrcdn = to_mxrcd(init_attr->xrcd)->xrcdn;
  1011. init_attr->send_cq = NULL;
  1012. }
  1013. /* fall through */
  1014. case IB_QPT_RC:
  1015. case IB_QPT_UC:
  1016. case IB_QPT_UD:
  1017. case IB_QPT_SMI:
  1018. case IB_QPT_GSI:
  1019. case MLX5_IB_QPT_REG_UMR:
  1020. qp = kzalloc(sizeof(*qp), GFP_KERNEL);
  1021. if (!qp)
  1022. return ERR_PTR(-ENOMEM);
  1023. err = create_qp_common(dev, pd, init_attr, udata, qp);
  1024. if (err) {
  1025. mlx5_ib_dbg(dev, "create_qp_common failed\n");
  1026. kfree(qp);
  1027. return ERR_PTR(err);
  1028. }
  1029. if (is_qp0(init_attr->qp_type))
  1030. qp->ibqp.qp_num = 0;
  1031. else if (is_qp1(init_attr->qp_type))
  1032. qp->ibqp.qp_num = 1;
  1033. else
  1034. qp->ibqp.qp_num = qp->mqp.qpn;
  1035. mlx5_ib_dbg(dev, "ib qpnum 0x%x, mlx qpn 0x%x, rcqn 0x%x, scqn 0x%x\n",
  1036. qp->ibqp.qp_num, qp->mqp.qpn, to_mcq(init_attr->recv_cq)->mcq.cqn,
  1037. to_mcq(init_attr->send_cq)->mcq.cqn);
  1038. qp->xrcdn = xrcdn;
  1039. break;
  1040. case IB_QPT_RAW_IPV6:
  1041. case IB_QPT_RAW_ETHERTYPE:
  1042. case IB_QPT_RAW_PACKET:
  1043. case IB_QPT_MAX:
  1044. default:
  1045. mlx5_ib_dbg(dev, "unsupported qp type %d\n",
  1046. init_attr->qp_type);
  1047. /* Don't support raw QPs */
  1048. return ERR_PTR(-EINVAL);
  1049. }
  1050. return &qp->ibqp;
  1051. }
  1052. int mlx5_ib_destroy_qp(struct ib_qp *qp)
  1053. {
  1054. struct mlx5_ib_dev *dev = to_mdev(qp->device);
  1055. struct mlx5_ib_qp *mqp = to_mqp(qp);
  1056. destroy_qp_common(dev, mqp);
  1057. kfree(mqp);
  1058. return 0;
  1059. }
  1060. static __be32 to_mlx5_access_flags(struct mlx5_ib_qp *qp, const struct ib_qp_attr *attr,
  1061. int attr_mask)
  1062. {
  1063. u32 hw_access_flags = 0;
  1064. u8 dest_rd_atomic;
  1065. u32 access_flags;
  1066. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1067. dest_rd_atomic = attr->max_dest_rd_atomic;
  1068. else
  1069. dest_rd_atomic = qp->resp_depth;
  1070. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1071. access_flags = attr->qp_access_flags;
  1072. else
  1073. access_flags = qp->atomic_rd_en;
  1074. if (!dest_rd_atomic)
  1075. access_flags &= IB_ACCESS_REMOTE_WRITE;
  1076. if (access_flags & IB_ACCESS_REMOTE_READ)
  1077. hw_access_flags |= MLX5_QP_BIT_RRE;
  1078. if (access_flags & IB_ACCESS_REMOTE_ATOMIC)
  1079. hw_access_flags |= (MLX5_QP_BIT_RAE | MLX5_ATOMIC_MODE_CX);
  1080. if (access_flags & IB_ACCESS_REMOTE_WRITE)
  1081. hw_access_flags |= MLX5_QP_BIT_RWE;
  1082. return cpu_to_be32(hw_access_flags);
  1083. }
  1084. enum {
  1085. MLX5_PATH_FLAG_FL = 1 << 0,
  1086. MLX5_PATH_FLAG_FREE_AR = 1 << 1,
  1087. MLX5_PATH_FLAG_COUNTER = 1 << 2,
  1088. };
  1089. static int ib_rate_to_mlx5(struct mlx5_ib_dev *dev, u8 rate)
  1090. {
  1091. struct mlx5_general_caps *gen;
  1092. gen = &dev->mdev->caps.gen;
  1093. if (rate == IB_RATE_PORT_CURRENT) {
  1094. return 0;
  1095. } else if (rate < IB_RATE_2_5_GBPS || rate > IB_RATE_300_GBPS) {
  1096. return -EINVAL;
  1097. } else {
  1098. while (rate != IB_RATE_2_5_GBPS &&
  1099. !(1 << (rate + MLX5_STAT_RATE_OFFSET) &
  1100. gen->stat_rate_support))
  1101. --rate;
  1102. }
  1103. return rate + MLX5_STAT_RATE_OFFSET;
  1104. }
  1105. static int mlx5_set_path(struct mlx5_ib_dev *dev, const struct ib_ah_attr *ah,
  1106. struct mlx5_qp_path *path, u8 port, int attr_mask,
  1107. u32 path_flags, const struct ib_qp_attr *attr)
  1108. {
  1109. struct mlx5_general_caps *gen;
  1110. int err;
  1111. gen = &dev->mdev->caps.gen;
  1112. path->fl = (path_flags & MLX5_PATH_FLAG_FL) ? 0x80 : 0;
  1113. path->free_ar = (path_flags & MLX5_PATH_FLAG_FREE_AR) ? 0x80 : 0;
  1114. if (attr_mask & IB_QP_PKEY_INDEX)
  1115. path->pkey_index = attr->pkey_index;
  1116. path->grh_mlid = ah->src_path_bits & 0x7f;
  1117. path->rlid = cpu_to_be16(ah->dlid);
  1118. if (ah->ah_flags & IB_AH_GRH) {
  1119. if (ah->grh.sgid_index >= gen->port[port - 1].gid_table_len) {
  1120. pr_err(KERN_ERR "sgid_index (%u) too large. max is %d\n",
  1121. ah->grh.sgid_index, gen->port[port - 1].gid_table_len);
  1122. return -EINVAL;
  1123. }
  1124. path->grh_mlid |= 1 << 7;
  1125. path->mgid_index = ah->grh.sgid_index;
  1126. path->hop_limit = ah->grh.hop_limit;
  1127. path->tclass_flowlabel =
  1128. cpu_to_be32((ah->grh.traffic_class << 20) |
  1129. (ah->grh.flow_label));
  1130. memcpy(path->rgid, ah->grh.dgid.raw, 16);
  1131. }
  1132. err = ib_rate_to_mlx5(dev, ah->static_rate);
  1133. if (err < 0)
  1134. return err;
  1135. path->static_rate = err;
  1136. path->port = port;
  1137. if (attr_mask & IB_QP_TIMEOUT)
  1138. path->ackto_lt = attr->timeout << 3;
  1139. path->sl = ah->sl & 0xf;
  1140. return 0;
  1141. }
  1142. static enum mlx5_qp_optpar opt_mask[MLX5_QP_NUM_STATE][MLX5_QP_NUM_STATE][MLX5_QP_ST_MAX] = {
  1143. [MLX5_QP_STATE_INIT] = {
  1144. [MLX5_QP_STATE_INIT] = {
  1145. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1146. MLX5_QP_OPTPAR_RAE |
  1147. MLX5_QP_OPTPAR_RWE |
  1148. MLX5_QP_OPTPAR_PKEY_INDEX |
  1149. MLX5_QP_OPTPAR_PRI_PORT,
  1150. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1151. MLX5_QP_OPTPAR_PKEY_INDEX |
  1152. MLX5_QP_OPTPAR_PRI_PORT,
  1153. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1154. MLX5_QP_OPTPAR_Q_KEY |
  1155. MLX5_QP_OPTPAR_PRI_PORT,
  1156. },
  1157. [MLX5_QP_STATE_RTR] = {
  1158. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1159. MLX5_QP_OPTPAR_RRE |
  1160. MLX5_QP_OPTPAR_RAE |
  1161. MLX5_QP_OPTPAR_RWE |
  1162. MLX5_QP_OPTPAR_PKEY_INDEX,
  1163. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1164. MLX5_QP_OPTPAR_RWE |
  1165. MLX5_QP_OPTPAR_PKEY_INDEX,
  1166. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1167. MLX5_QP_OPTPAR_Q_KEY,
  1168. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_PKEY_INDEX |
  1169. MLX5_QP_OPTPAR_Q_KEY,
  1170. [MLX5_QP_ST_XRC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1171. MLX5_QP_OPTPAR_RRE |
  1172. MLX5_QP_OPTPAR_RAE |
  1173. MLX5_QP_OPTPAR_RWE |
  1174. MLX5_QP_OPTPAR_PKEY_INDEX,
  1175. },
  1176. },
  1177. [MLX5_QP_STATE_RTR] = {
  1178. [MLX5_QP_STATE_RTS] = {
  1179. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1180. MLX5_QP_OPTPAR_RRE |
  1181. MLX5_QP_OPTPAR_RAE |
  1182. MLX5_QP_OPTPAR_RWE |
  1183. MLX5_QP_OPTPAR_PM_STATE |
  1184. MLX5_QP_OPTPAR_RNR_TIMEOUT,
  1185. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_ALT_ADDR_PATH |
  1186. MLX5_QP_OPTPAR_RWE |
  1187. MLX5_QP_OPTPAR_PM_STATE,
  1188. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1189. },
  1190. },
  1191. [MLX5_QP_STATE_RTS] = {
  1192. [MLX5_QP_STATE_RTS] = {
  1193. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RRE |
  1194. MLX5_QP_OPTPAR_RAE |
  1195. MLX5_QP_OPTPAR_RWE |
  1196. MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1197. MLX5_QP_OPTPAR_PM_STATE |
  1198. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1199. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE |
  1200. MLX5_QP_OPTPAR_PM_STATE |
  1201. MLX5_QP_OPTPAR_ALT_ADDR_PATH,
  1202. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY |
  1203. MLX5_QP_OPTPAR_SRQN |
  1204. MLX5_QP_OPTPAR_CQN_RCV,
  1205. },
  1206. },
  1207. [MLX5_QP_STATE_SQER] = {
  1208. [MLX5_QP_STATE_RTS] = {
  1209. [MLX5_QP_ST_UD] = MLX5_QP_OPTPAR_Q_KEY,
  1210. [MLX5_QP_ST_MLX] = MLX5_QP_OPTPAR_Q_KEY,
  1211. [MLX5_QP_ST_UC] = MLX5_QP_OPTPAR_RWE,
  1212. [MLX5_QP_ST_RC] = MLX5_QP_OPTPAR_RNR_TIMEOUT |
  1213. MLX5_QP_OPTPAR_RWE |
  1214. MLX5_QP_OPTPAR_RAE |
  1215. MLX5_QP_OPTPAR_RRE,
  1216. },
  1217. },
  1218. };
  1219. static int ib_nr_to_mlx5_nr(int ib_mask)
  1220. {
  1221. switch (ib_mask) {
  1222. case IB_QP_STATE:
  1223. return 0;
  1224. case IB_QP_CUR_STATE:
  1225. return 0;
  1226. case IB_QP_EN_SQD_ASYNC_NOTIFY:
  1227. return 0;
  1228. case IB_QP_ACCESS_FLAGS:
  1229. return MLX5_QP_OPTPAR_RWE | MLX5_QP_OPTPAR_RRE |
  1230. MLX5_QP_OPTPAR_RAE;
  1231. case IB_QP_PKEY_INDEX:
  1232. return MLX5_QP_OPTPAR_PKEY_INDEX;
  1233. case IB_QP_PORT:
  1234. return MLX5_QP_OPTPAR_PRI_PORT;
  1235. case IB_QP_QKEY:
  1236. return MLX5_QP_OPTPAR_Q_KEY;
  1237. case IB_QP_AV:
  1238. return MLX5_QP_OPTPAR_PRIMARY_ADDR_PATH |
  1239. MLX5_QP_OPTPAR_PRI_PORT;
  1240. case IB_QP_PATH_MTU:
  1241. return 0;
  1242. case IB_QP_TIMEOUT:
  1243. return MLX5_QP_OPTPAR_ACK_TIMEOUT;
  1244. case IB_QP_RETRY_CNT:
  1245. return MLX5_QP_OPTPAR_RETRY_COUNT;
  1246. case IB_QP_RNR_RETRY:
  1247. return MLX5_QP_OPTPAR_RNR_RETRY;
  1248. case IB_QP_RQ_PSN:
  1249. return 0;
  1250. case IB_QP_MAX_QP_RD_ATOMIC:
  1251. return MLX5_QP_OPTPAR_SRA_MAX;
  1252. case IB_QP_ALT_PATH:
  1253. return MLX5_QP_OPTPAR_ALT_ADDR_PATH;
  1254. case IB_QP_MIN_RNR_TIMER:
  1255. return MLX5_QP_OPTPAR_RNR_TIMEOUT;
  1256. case IB_QP_SQ_PSN:
  1257. return 0;
  1258. case IB_QP_MAX_DEST_RD_ATOMIC:
  1259. return MLX5_QP_OPTPAR_RRA_MAX | MLX5_QP_OPTPAR_RWE |
  1260. MLX5_QP_OPTPAR_RRE | MLX5_QP_OPTPAR_RAE;
  1261. case IB_QP_PATH_MIG_STATE:
  1262. return MLX5_QP_OPTPAR_PM_STATE;
  1263. case IB_QP_CAP:
  1264. return 0;
  1265. case IB_QP_DEST_QPN:
  1266. return 0;
  1267. }
  1268. return 0;
  1269. }
  1270. static int ib_mask_to_mlx5_opt(int ib_mask)
  1271. {
  1272. int result = 0;
  1273. int i;
  1274. for (i = 0; i < 8 * sizeof(int); i++) {
  1275. if ((1 << i) & ib_mask)
  1276. result |= ib_nr_to_mlx5_nr(1 << i);
  1277. }
  1278. return result;
  1279. }
  1280. static int __mlx5_ib_modify_qp(struct ib_qp *ibqp,
  1281. const struct ib_qp_attr *attr, int attr_mask,
  1282. enum ib_qp_state cur_state, enum ib_qp_state new_state)
  1283. {
  1284. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1285. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1286. struct mlx5_ib_cq *send_cq, *recv_cq;
  1287. struct mlx5_qp_context *context;
  1288. struct mlx5_general_caps *gen;
  1289. struct mlx5_modify_qp_mbox_in *in;
  1290. struct mlx5_ib_pd *pd;
  1291. enum mlx5_qp_state mlx5_cur, mlx5_new;
  1292. enum mlx5_qp_optpar optpar;
  1293. int sqd_event;
  1294. int mlx5_st;
  1295. int err;
  1296. gen = &dev->mdev->caps.gen;
  1297. in = kzalloc(sizeof(*in), GFP_KERNEL);
  1298. if (!in)
  1299. return -ENOMEM;
  1300. context = &in->ctx;
  1301. err = to_mlx5_st(ibqp->qp_type);
  1302. if (err < 0)
  1303. goto out;
  1304. context->flags = cpu_to_be32(err << 16);
  1305. if (!(attr_mask & IB_QP_PATH_MIG_STATE)) {
  1306. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1307. } else {
  1308. switch (attr->path_mig_state) {
  1309. case IB_MIG_MIGRATED:
  1310. context->flags |= cpu_to_be32(MLX5_QP_PM_MIGRATED << 11);
  1311. break;
  1312. case IB_MIG_REARM:
  1313. context->flags |= cpu_to_be32(MLX5_QP_PM_REARM << 11);
  1314. break;
  1315. case IB_MIG_ARMED:
  1316. context->flags |= cpu_to_be32(MLX5_QP_PM_ARMED << 11);
  1317. break;
  1318. }
  1319. }
  1320. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1321. context->mtu_msgmax = (IB_MTU_256 << 5) | 8;
  1322. } else if (ibqp->qp_type == IB_QPT_UD ||
  1323. ibqp->qp_type == MLX5_IB_QPT_REG_UMR) {
  1324. context->mtu_msgmax = (IB_MTU_4096 << 5) | 12;
  1325. } else if (attr_mask & IB_QP_PATH_MTU) {
  1326. if (attr->path_mtu < IB_MTU_256 ||
  1327. attr->path_mtu > IB_MTU_4096) {
  1328. mlx5_ib_warn(dev, "invalid mtu %d\n", attr->path_mtu);
  1329. err = -EINVAL;
  1330. goto out;
  1331. }
  1332. context->mtu_msgmax = (attr->path_mtu << 5) | gen->log_max_msg;
  1333. }
  1334. if (attr_mask & IB_QP_DEST_QPN)
  1335. context->log_pg_sz_remote_qpn = cpu_to_be32(attr->dest_qp_num);
  1336. if (attr_mask & IB_QP_PKEY_INDEX)
  1337. context->pri_path.pkey_index = attr->pkey_index;
  1338. /* todo implement counter_index functionality */
  1339. if (is_sqp(ibqp->qp_type))
  1340. context->pri_path.port = qp->port;
  1341. if (attr_mask & IB_QP_PORT)
  1342. context->pri_path.port = attr->port_num;
  1343. if (attr_mask & IB_QP_AV) {
  1344. err = mlx5_set_path(dev, &attr->ah_attr, &context->pri_path,
  1345. attr_mask & IB_QP_PORT ? attr->port_num : qp->port,
  1346. attr_mask, 0, attr);
  1347. if (err)
  1348. goto out;
  1349. }
  1350. if (attr_mask & IB_QP_TIMEOUT)
  1351. context->pri_path.ackto_lt |= attr->timeout << 3;
  1352. if (attr_mask & IB_QP_ALT_PATH) {
  1353. err = mlx5_set_path(dev, &attr->alt_ah_attr, &context->alt_path,
  1354. attr->alt_port_num, attr_mask, 0, attr);
  1355. if (err)
  1356. goto out;
  1357. }
  1358. pd = get_pd(qp);
  1359. get_cqs(qp, &send_cq, &recv_cq);
  1360. context->flags_pd = cpu_to_be32(pd ? pd->pdn : to_mpd(dev->devr.p0)->pdn);
  1361. context->cqn_send = send_cq ? cpu_to_be32(send_cq->mcq.cqn) : 0;
  1362. context->cqn_recv = recv_cq ? cpu_to_be32(recv_cq->mcq.cqn) : 0;
  1363. context->params1 = cpu_to_be32(MLX5_IB_ACK_REQ_FREQ << 28);
  1364. if (attr_mask & IB_QP_RNR_RETRY)
  1365. context->params1 |= cpu_to_be32(attr->rnr_retry << 13);
  1366. if (attr_mask & IB_QP_RETRY_CNT)
  1367. context->params1 |= cpu_to_be32(attr->retry_cnt << 16);
  1368. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1369. if (attr->max_rd_atomic)
  1370. context->params1 |=
  1371. cpu_to_be32(fls(attr->max_rd_atomic - 1) << 21);
  1372. }
  1373. if (attr_mask & IB_QP_SQ_PSN)
  1374. context->next_send_psn = cpu_to_be32(attr->sq_psn);
  1375. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1376. if (attr->max_dest_rd_atomic)
  1377. context->params2 |=
  1378. cpu_to_be32(fls(attr->max_dest_rd_atomic - 1) << 21);
  1379. }
  1380. if (attr_mask & (IB_QP_ACCESS_FLAGS | IB_QP_MAX_DEST_RD_ATOMIC))
  1381. context->params2 |= to_mlx5_access_flags(qp, attr, attr_mask);
  1382. if (attr_mask & IB_QP_MIN_RNR_TIMER)
  1383. context->rnr_nextrecvpsn |= cpu_to_be32(attr->min_rnr_timer << 24);
  1384. if (attr_mask & IB_QP_RQ_PSN)
  1385. context->rnr_nextrecvpsn |= cpu_to_be32(attr->rq_psn);
  1386. if (attr_mask & IB_QP_QKEY)
  1387. context->qkey = cpu_to_be32(attr->qkey);
  1388. if (qp->rq.wqe_cnt && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1389. context->db_rec_addr = cpu_to_be64(qp->db.dma);
  1390. if (cur_state == IB_QPS_RTS && new_state == IB_QPS_SQD &&
  1391. attr_mask & IB_QP_EN_SQD_ASYNC_NOTIFY && attr->en_sqd_async_notify)
  1392. sqd_event = 1;
  1393. else
  1394. sqd_event = 0;
  1395. if (!ibqp->uobject && cur_state == IB_QPS_RESET && new_state == IB_QPS_INIT)
  1396. context->sq_crq_size |= cpu_to_be16(1 << 4);
  1397. mlx5_cur = to_mlx5_state(cur_state);
  1398. mlx5_new = to_mlx5_state(new_state);
  1399. mlx5_st = to_mlx5_st(ibqp->qp_type);
  1400. if (mlx5_st < 0)
  1401. goto out;
  1402. optpar = ib_mask_to_mlx5_opt(attr_mask);
  1403. optpar &= opt_mask[mlx5_cur][mlx5_new][mlx5_st];
  1404. in->optparam = cpu_to_be32(optpar);
  1405. err = mlx5_core_qp_modify(dev->mdev, to_mlx5_state(cur_state),
  1406. to_mlx5_state(new_state), in, sqd_event,
  1407. &qp->mqp);
  1408. if (err)
  1409. goto out;
  1410. qp->state = new_state;
  1411. if (attr_mask & IB_QP_ACCESS_FLAGS)
  1412. qp->atomic_rd_en = attr->qp_access_flags;
  1413. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)
  1414. qp->resp_depth = attr->max_dest_rd_atomic;
  1415. if (attr_mask & IB_QP_PORT)
  1416. qp->port = attr->port_num;
  1417. if (attr_mask & IB_QP_ALT_PATH)
  1418. qp->alt_port = attr->alt_port_num;
  1419. /*
  1420. * If we moved a kernel QP to RESET, clean up all old CQ
  1421. * entries and reinitialize the QP.
  1422. */
  1423. if (new_state == IB_QPS_RESET && !ibqp->uobject) {
  1424. mlx5_ib_cq_clean(recv_cq, qp->mqp.qpn,
  1425. ibqp->srq ? to_msrq(ibqp->srq) : NULL);
  1426. if (send_cq != recv_cq)
  1427. mlx5_ib_cq_clean(send_cq, qp->mqp.qpn, NULL);
  1428. qp->rq.head = 0;
  1429. qp->rq.tail = 0;
  1430. qp->sq.head = 0;
  1431. qp->sq.tail = 0;
  1432. qp->sq.cur_post = 0;
  1433. qp->sq.last_poll = 0;
  1434. qp->db.db[MLX5_RCV_DBR] = 0;
  1435. qp->db.db[MLX5_SND_DBR] = 0;
  1436. }
  1437. out:
  1438. kfree(in);
  1439. return err;
  1440. }
  1441. int mlx5_ib_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr,
  1442. int attr_mask, struct ib_udata *udata)
  1443. {
  1444. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  1445. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  1446. enum ib_qp_state cur_state, new_state;
  1447. struct mlx5_general_caps *gen;
  1448. int err = -EINVAL;
  1449. int port;
  1450. gen = &dev->mdev->caps.gen;
  1451. mutex_lock(&qp->mutex);
  1452. cur_state = attr_mask & IB_QP_CUR_STATE ? attr->cur_qp_state : qp->state;
  1453. new_state = attr_mask & IB_QP_STATE ? attr->qp_state : cur_state;
  1454. if (ibqp->qp_type != MLX5_IB_QPT_REG_UMR &&
  1455. !ib_modify_qp_is_ok(cur_state, new_state, ibqp->qp_type, attr_mask,
  1456. IB_LINK_LAYER_UNSPECIFIED))
  1457. goto out;
  1458. if ((attr_mask & IB_QP_PORT) &&
  1459. (attr->port_num == 0 || attr->port_num > gen->num_ports))
  1460. goto out;
  1461. if (attr_mask & IB_QP_PKEY_INDEX) {
  1462. port = attr_mask & IB_QP_PORT ? attr->port_num : qp->port;
  1463. if (attr->pkey_index >= gen->port[port - 1].pkey_table_len)
  1464. goto out;
  1465. }
  1466. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC &&
  1467. attr->max_rd_atomic > (1 << gen->log_max_ra_res_qp))
  1468. goto out;
  1469. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC &&
  1470. attr->max_dest_rd_atomic > (1 << gen->log_max_ra_req_qp))
  1471. goto out;
  1472. if (cur_state == new_state && cur_state == IB_QPS_RESET) {
  1473. err = 0;
  1474. goto out;
  1475. }
  1476. err = __mlx5_ib_modify_qp(ibqp, attr, attr_mask, cur_state, new_state);
  1477. out:
  1478. mutex_unlock(&qp->mutex);
  1479. return err;
  1480. }
  1481. static int mlx5_wq_overflow(struct mlx5_ib_wq *wq, int nreq, struct ib_cq *ib_cq)
  1482. {
  1483. struct mlx5_ib_cq *cq;
  1484. unsigned cur;
  1485. cur = wq->head - wq->tail;
  1486. if (likely(cur + nreq < wq->max_post))
  1487. return 0;
  1488. cq = to_mcq(ib_cq);
  1489. spin_lock(&cq->lock);
  1490. cur = wq->head - wq->tail;
  1491. spin_unlock(&cq->lock);
  1492. return cur + nreq >= wq->max_post;
  1493. }
  1494. static __always_inline void set_raddr_seg(struct mlx5_wqe_raddr_seg *rseg,
  1495. u64 remote_addr, u32 rkey)
  1496. {
  1497. rseg->raddr = cpu_to_be64(remote_addr);
  1498. rseg->rkey = cpu_to_be32(rkey);
  1499. rseg->reserved = 0;
  1500. }
  1501. static void set_datagram_seg(struct mlx5_wqe_datagram_seg *dseg,
  1502. struct ib_send_wr *wr)
  1503. {
  1504. memcpy(&dseg->av, &to_mah(wr->wr.ud.ah)->av, sizeof(struct mlx5_av));
  1505. dseg->av.dqp_dct = cpu_to_be32(wr->wr.ud.remote_qpn | MLX5_EXTENDED_UD_AV);
  1506. dseg->av.key.qkey.qkey = cpu_to_be32(wr->wr.ud.remote_qkey);
  1507. }
  1508. static void set_data_ptr_seg(struct mlx5_wqe_data_seg *dseg, struct ib_sge *sg)
  1509. {
  1510. dseg->byte_count = cpu_to_be32(sg->length);
  1511. dseg->lkey = cpu_to_be32(sg->lkey);
  1512. dseg->addr = cpu_to_be64(sg->addr);
  1513. }
  1514. static __be16 get_klm_octo(int npages)
  1515. {
  1516. return cpu_to_be16(ALIGN(npages, 8) / 2);
  1517. }
  1518. static __be64 frwr_mkey_mask(void)
  1519. {
  1520. u64 result;
  1521. result = MLX5_MKEY_MASK_LEN |
  1522. MLX5_MKEY_MASK_PAGE_SIZE |
  1523. MLX5_MKEY_MASK_START_ADDR |
  1524. MLX5_MKEY_MASK_EN_RINVAL |
  1525. MLX5_MKEY_MASK_KEY |
  1526. MLX5_MKEY_MASK_LR |
  1527. MLX5_MKEY_MASK_LW |
  1528. MLX5_MKEY_MASK_RR |
  1529. MLX5_MKEY_MASK_RW |
  1530. MLX5_MKEY_MASK_A |
  1531. MLX5_MKEY_MASK_SMALL_FENCE |
  1532. MLX5_MKEY_MASK_FREE;
  1533. return cpu_to_be64(result);
  1534. }
  1535. static __be64 sig_mkey_mask(void)
  1536. {
  1537. u64 result;
  1538. result = MLX5_MKEY_MASK_LEN |
  1539. MLX5_MKEY_MASK_PAGE_SIZE |
  1540. MLX5_MKEY_MASK_START_ADDR |
  1541. MLX5_MKEY_MASK_EN_SIGERR |
  1542. MLX5_MKEY_MASK_EN_RINVAL |
  1543. MLX5_MKEY_MASK_KEY |
  1544. MLX5_MKEY_MASK_LR |
  1545. MLX5_MKEY_MASK_LW |
  1546. MLX5_MKEY_MASK_RR |
  1547. MLX5_MKEY_MASK_RW |
  1548. MLX5_MKEY_MASK_SMALL_FENCE |
  1549. MLX5_MKEY_MASK_FREE |
  1550. MLX5_MKEY_MASK_BSF_EN;
  1551. return cpu_to_be64(result);
  1552. }
  1553. static void set_frwr_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1554. struct ib_send_wr *wr, int li)
  1555. {
  1556. memset(umr, 0, sizeof(*umr));
  1557. if (li) {
  1558. umr->mkey_mask = cpu_to_be64(MLX5_MKEY_MASK_FREE);
  1559. umr->flags = 1 << 7;
  1560. return;
  1561. }
  1562. umr->flags = (1 << 5); /* fail if not free */
  1563. umr->klm_octowords = get_klm_octo(wr->wr.fast_reg.page_list_len);
  1564. umr->mkey_mask = frwr_mkey_mask();
  1565. }
  1566. static void set_reg_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1567. struct ib_send_wr *wr)
  1568. {
  1569. struct umr_wr *umrwr = (struct umr_wr *)&wr->wr.fast_reg;
  1570. u64 mask;
  1571. memset(umr, 0, sizeof(*umr));
  1572. if (!(wr->send_flags & MLX5_IB_SEND_UMR_UNREG)) {
  1573. umr->flags = 1 << 5; /* fail if not free */
  1574. umr->klm_octowords = get_klm_octo(umrwr->npages);
  1575. mask = MLX5_MKEY_MASK_LEN |
  1576. MLX5_MKEY_MASK_PAGE_SIZE |
  1577. MLX5_MKEY_MASK_START_ADDR |
  1578. MLX5_MKEY_MASK_PD |
  1579. MLX5_MKEY_MASK_LR |
  1580. MLX5_MKEY_MASK_LW |
  1581. MLX5_MKEY_MASK_KEY |
  1582. MLX5_MKEY_MASK_RR |
  1583. MLX5_MKEY_MASK_RW |
  1584. MLX5_MKEY_MASK_A |
  1585. MLX5_MKEY_MASK_FREE;
  1586. umr->mkey_mask = cpu_to_be64(mask);
  1587. } else {
  1588. umr->flags = 2 << 5; /* fail if free */
  1589. mask = MLX5_MKEY_MASK_FREE;
  1590. umr->mkey_mask = cpu_to_be64(mask);
  1591. }
  1592. if (!wr->num_sge)
  1593. umr->flags |= (1 << 7); /* inline */
  1594. }
  1595. static u8 get_umr_flags(int acc)
  1596. {
  1597. return (acc & IB_ACCESS_REMOTE_ATOMIC ? MLX5_PERM_ATOMIC : 0) |
  1598. (acc & IB_ACCESS_REMOTE_WRITE ? MLX5_PERM_REMOTE_WRITE : 0) |
  1599. (acc & IB_ACCESS_REMOTE_READ ? MLX5_PERM_REMOTE_READ : 0) |
  1600. (acc & IB_ACCESS_LOCAL_WRITE ? MLX5_PERM_LOCAL_WRITE : 0) |
  1601. MLX5_PERM_LOCAL_READ | MLX5_PERM_UMR_EN;
  1602. }
  1603. static void set_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr,
  1604. int li, int *writ)
  1605. {
  1606. memset(seg, 0, sizeof(*seg));
  1607. if (li) {
  1608. seg->status = 1 << 6;
  1609. return;
  1610. }
  1611. seg->flags = get_umr_flags(wr->wr.fast_reg.access_flags) |
  1612. MLX5_ACCESS_MODE_MTT;
  1613. *writ = seg->flags & (MLX5_PERM_LOCAL_WRITE | IB_ACCESS_REMOTE_WRITE);
  1614. seg->qpn_mkey7_0 = cpu_to_be32((wr->wr.fast_reg.rkey & 0xff) | 0xffffff00);
  1615. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL);
  1616. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1617. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1618. seg->xlt_oct_size = cpu_to_be32((wr->wr.fast_reg.page_list_len + 1) / 2);
  1619. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1620. }
  1621. static void set_reg_mkey_segment(struct mlx5_mkey_seg *seg, struct ib_send_wr *wr)
  1622. {
  1623. memset(seg, 0, sizeof(*seg));
  1624. if (wr->send_flags & MLX5_IB_SEND_UMR_UNREG) {
  1625. seg->status = 1 << 6;
  1626. return;
  1627. }
  1628. seg->flags = convert_access(wr->wr.fast_reg.access_flags);
  1629. seg->flags_pd = cpu_to_be32(to_mpd((struct ib_pd *)wr->wr.fast_reg.page_list)->pdn);
  1630. seg->start_addr = cpu_to_be64(wr->wr.fast_reg.iova_start);
  1631. seg->len = cpu_to_be64(wr->wr.fast_reg.length);
  1632. seg->log2_page_size = wr->wr.fast_reg.page_shift;
  1633. seg->qpn_mkey7_0 = cpu_to_be32(0xffffff00 |
  1634. mlx5_mkey_variant(wr->wr.fast_reg.rkey));
  1635. }
  1636. static void set_frwr_pages(struct mlx5_wqe_data_seg *dseg,
  1637. struct ib_send_wr *wr,
  1638. struct mlx5_core_dev *mdev,
  1639. struct mlx5_ib_pd *pd,
  1640. int writ)
  1641. {
  1642. struct mlx5_ib_fast_reg_page_list *mfrpl = to_mfrpl(wr->wr.fast_reg.page_list);
  1643. u64 *page_list = wr->wr.fast_reg.page_list->page_list;
  1644. u64 perm = MLX5_EN_RD | (writ ? MLX5_EN_WR : 0);
  1645. int i;
  1646. for (i = 0; i < wr->wr.fast_reg.page_list_len; i++)
  1647. mfrpl->mapped_page_list[i] = cpu_to_be64(page_list[i] | perm);
  1648. dseg->addr = cpu_to_be64(mfrpl->map);
  1649. dseg->byte_count = cpu_to_be32(ALIGN(sizeof(u64) * wr->wr.fast_reg.page_list_len, 64));
  1650. dseg->lkey = cpu_to_be32(pd->pa_lkey);
  1651. }
  1652. static __be32 send_ieth(struct ib_send_wr *wr)
  1653. {
  1654. switch (wr->opcode) {
  1655. case IB_WR_SEND_WITH_IMM:
  1656. case IB_WR_RDMA_WRITE_WITH_IMM:
  1657. return wr->ex.imm_data;
  1658. case IB_WR_SEND_WITH_INV:
  1659. return cpu_to_be32(wr->ex.invalidate_rkey);
  1660. default:
  1661. return 0;
  1662. }
  1663. }
  1664. static u8 calc_sig(void *wqe, int size)
  1665. {
  1666. u8 *p = wqe;
  1667. u8 res = 0;
  1668. int i;
  1669. for (i = 0; i < size; i++)
  1670. res ^= p[i];
  1671. return ~res;
  1672. }
  1673. static u8 wq_sig(void *wqe)
  1674. {
  1675. return calc_sig(wqe, (*((u8 *)wqe + 8) & 0x3f) << 4);
  1676. }
  1677. static int set_data_inl_seg(struct mlx5_ib_qp *qp, struct ib_send_wr *wr,
  1678. void *wqe, int *sz)
  1679. {
  1680. struct mlx5_wqe_inline_seg *seg;
  1681. void *qend = qp->sq.qend;
  1682. void *addr;
  1683. int inl = 0;
  1684. int copy;
  1685. int len;
  1686. int i;
  1687. seg = wqe;
  1688. wqe += sizeof(*seg);
  1689. for (i = 0; i < wr->num_sge; i++) {
  1690. addr = (void *)(unsigned long)(wr->sg_list[i].addr);
  1691. len = wr->sg_list[i].length;
  1692. inl += len;
  1693. if (unlikely(inl > qp->max_inline_data))
  1694. return -ENOMEM;
  1695. if (unlikely(wqe + len > qend)) {
  1696. copy = qend - wqe;
  1697. memcpy(wqe, addr, copy);
  1698. addr += copy;
  1699. len -= copy;
  1700. wqe = mlx5_get_send_wqe(qp, 0);
  1701. }
  1702. memcpy(wqe, addr, len);
  1703. wqe += len;
  1704. }
  1705. seg->byte_count = cpu_to_be32(inl | MLX5_INLINE_SEG);
  1706. *sz = ALIGN(inl + sizeof(seg->byte_count), 16) / 16;
  1707. return 0;
  1708. }
  1709. static u16 prot_field_size(enum ib_signature_type type)
  1710. {
  1711. switch (type) {
  1712. case IB_SIG_TYPE_T10_DIF:
  1713. return MLX5_DIF_SIZE;
  1714. default:
  1715. return 0;
  1716. }
  1717. }
  1718. static u8 bs_selector(int block_size)
  1719. {
  1720. switch (block_size) {
  1721. case 512: return 0x1;
  1722. case 520: return 0x2;
  1723. case 4096: return 0x3;
  1724. case 4160: return 0x4;
  1725. case 1073741824: return 0x5;
  1726. default: return 0;
  1727. }
  1728. }
  1729. static void mlx5_fill_inl_bsf(struct ib_sig_domain *domain,
  1730. struct mlx5_bsf_inl *inl)
  1731. {
  1732. /* Valid inline section and allow BSF refresh */
  1733. inl->vld_refresh = cpu_to_be16(MLX5_BSF_INL_VALID |
  1734. MLX5_BSF_REFRESH_DIF);
  1735. inl->dif_apptag = cpu_to_be16(domain->sig.dif.app_tag);
  1736. inl->dif_reftag = cpu_to_be32(domain->sig.dif.ref_tag);
  1737. /* repeating block */
  1738. inl->rp_inv_seed = MLX5_BSF_REPEAT_BLOCK;
  1739. inl->sig_type = domain->sig.dif.bg_type == IB_T10DIF_CRC ?
  1740. MLX5_DIF_CRC : MLX5_DIF_IPCS;
  1741. if (domain->sig.dif.ref_remap)
  1742. inl->dif_inc_ref_guard_check |= MLX5_BSF_INC_REFTAG;
  1743. if (domain->sig.dif.app_escape) {
  1744. if (domain->sig.dif.ref_escape)
  1745. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPREF_ESCAPE;
  1746. else
  1747. inl->dif_inc_ref_guard_check |= MLX5_BSF_APPTAG_ESCAPE;
  1748. }
  1749. inl->dif_app_bitmask_check =
  1750. cpu_to_be16(domain->sig.dif.apptag_check_mask);
  1751. }
  1752. static int mlx5_set_bsf(struct ib_mr *sig_mr,
  1753. struct ib_sig_attrs *sig_attrs,
  1754. struct mlx5_bsf *bsf, u32 data_size)
  1755. {
  1756. struct mlx5_core_sig_ctx *msig = to_mmr(sig_mr)->sig;
  1757. struct mlx5_bsf_basic *basic = &bsf->basic;
  1758. struct ib_sig_domain *mem = &sig_attrs->mem;
  1759. struct ib_sig_domain *wire = &sig_attrs->wire;
  1760. memset(bsf, 0, sizeof(*bsf));
  1761. /* Basic + Extended + Inline */
  1762. basic->bsf_size_sbs = 1 << 7;
  1763. /* Input domain check byte mask */
  1764. basic->check_byte_mask = sig_attrs->check_mask;
  1765. basic->raw_data_size = cpu_to_be32(data_size);
  1766. /* Memory domain */
  1767. switch (sig_attrs->mem.sig_type) {
  1768. case IB_SIG_TYPE_NONE:
  1769. break;
  1770. case IB_SIG_TYPE_T10_DIF:
  1771. basic->mem.bs_selector = bs_selector(mem->sig.dif.pi_interval);
  1772. basic->m_bfs_psv = cpu_to_be32(msig->psv_memory.psv_idx);
  1773. mlx5_fill_inl_bsf(mem, &bsf->m_inl);
  1774. break;
  1775. default:
  1776. return -EINVAL;
  1777. }
  1778. /* Wire domain */
  1779. switch (sig_attrs->wire.sig_type) {
  1780. case IB_SIG_TYPE_NONE:
  1781. break;
  1782. case IB_SIG_TYPE_T10_DIF:
  1783. if (mem->sig.dif.pi_interval == wire->sig.dif.pi_interval &&
  1784. mem->sig_type == wire->sig_type) {
  1785. /* Same block structure */
  1786. basic->bsf_size_sbs |= 1 << 4;
  1787. if (mem->sig.dif.bg_type == wire->sig.dif.bg_type)
  1788. basic->wire.copy_byte_mask |= MLX5_CPY_GRD_MASK;
  1789. if (mem->sig.dif.app_tag == wire->sig.dif.app_tag)
  1790. basic->wire.copy_byte_mask |= MLX5_CPY_APP_MASK;
  1791. if (mem->sig.dif.ref_tag == wire->sig.dif.ref_tag)
  1792. basic->wire.copy_byte_mask |= MLX5_CPY_REF_MASK;
  1793. } else
  1794. basic->wire.bs_selector = bs_selector(wire->sig.dif.pi_interval);
  1795. basic->w_bfs_psv = cpu_to_be32(msig->psv_wire.psv_idx);
  1796. mlx5_fill_inl_bsf(wire, &bsf->w_inl);
  1797. break;
  1798. default:
  1799. return -EINVAL;
  1800. }
  1801. return 0;
  1802. }
  1803. static int set_sig_data_segment(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1804. void **seg, int *size)
  1805. {
  1806. struct ib_sig_attrs *sig_attrs = wr->wr.sig_handover.sig_attrs;
  1807. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1808. struct mlx5_bsf *bsf;
  1809. u32 data_len = wr->sg_list->length;
  1810. u32 data_key = wr->sg_list->lkey;
  1811. u64 data_va = wr->sg_list->addr;
  1812. int ret;
  1813. int wqe_size;
  1814. if (!wr->wr.sig_handover.prot ||
  1815. (data_key == wr->wr.sig_handover.prot->lkey &&
  1816. data_va == wr->wr.sig_handover.prot->addr &&
  1817. data_len == wr->wr.sig_handover.prot->length)) {
  1818. /**
  1819. * Source domain doesn't contain signature information
  1820. * or data and protection are interleaved in memory.
  1821. * So need construct:
  1822. * ------------------
  1823. * | data_klm |
  1824. * ------------------
  1825. * | BSF |
  1826. * ------------------
  1827. **/
  1828. struct mlx5_klm *data_klm = *seg;
  1829. data_klm->bcount = cpu_to_be32(data_len);
  1830. data_klm->key = cpu_to_be32(data_key);
  1831. data_klm->va = cpu_to_be64(data_va);
  1832. wqe_size = ALIGN(sizeof(*data_klm), 64);
  1833. } else {
  1834. /**
  1835. * Source domain contains signature information
  1836. * So need construct a strided block format:
  1837. * ---------------------------
  1838. * | stride_block_ctrl |
  1839. * ---------------------------
  1840. * | data_klm |
  1841. * ---------------------------
  1842. * | prot_klm |
  1843. * ---------------------------
  1844. * | BSF |
  1845. * ---------------------------
  1846. **/
  1847. struct mlx5_stride_block_ctrl_seg *sblock_ctrl;
  1848. struct mlx5_stride_block_entry *data_sentry;
  1849. struct mlx5_stride_block_entry *prot_sentry;
  1850. u32 prot_key = wr->wr.sig_handover.prot->lkey;
  1851. u64 prot_va = wr->wr.sig_handover.prot->addr;
  1852. u16 block_size = sig_attrs->mem.sig.dif.pi_interval;
  1853. int prot_size;
  1854. sblock_ctrl = *seg;
  1855. data_sentry = (void *)sblock_ctrl + sizeof(*sblock_ctrl);
  1856. prot_sentry = (void *)data_sentry + sizeof(*data_sentry);
  1857. prot_size = prot_field_size(sig_attrs->mem.sig_type);
  1858. if (!prot_size) {
  1859. pr_err("Bad block size given: %u\n", block_size);
  1860. return -EINVAL;
  1861. }
  1862. sblock_ctrl->bcount_per_cycle = cpu_to_be32(block_size +
  1863. prot_size);
  1864. sblock_ctrl->op = cpu_to_be32(MLX5_STRIDE_BLOCK_OP);
  1865. sblock_ctrl->repeat_count = cpu_to_be32(data_len / block_size);
  1866. sblock_ctrl->num_entries = cpu_to_be16(2);
  1867. data_sentry->bcount = cpu_to_be16(block_size);
  1868. data_sentry->key = cpu_to_be32(data_key);
  1869. data_sentry->va = cpu_to_be64(data_va);
  1870. data_sentry->stride = cpu_to_be16(block_size);
  1871. prot_sentry->bcount = cpu_to_be16(prot_size);
  1872. prot_sentry->key = cpu_to_be32(prot_key);
  1873. prot_sentry->va = cpu_to_be64(prot_va);
  1874. prot_sentry->stride = cpu_to_be16(prot_size);
  1875. wqe_size = ALIGN(sizeof(*sblock_ctrl) + sizeof(*data_sentry) +
  1876. sizeof(*prot_sentry), 64);
  1877. }
  1878. *seg += wqe_size;
  1879. *size += wqe_size / 16;
  1880. if (unlikely((*seg == qp->sq.qend)))
  1881. *seg = mlx5_get_send_wqe(qp, 0);
  1882. bsf = *seg;
  1883. ret = mlx5_set_bsf(sig_mr, sig_attrs, bsf, data_len);
  1884. if (ret)
  1885. return -EINVAL;
  1886. *seg += sizeof(*bsf);
  1887. *size += sizeof(*bsf) / 16;
  1888. if (unlikely((*seg == qp->sq.qend)))
  1889. *seg = mlx5_get_send_wqe(qp, 0);
  1890. return 0;
  1891. }
  1892. static void set_sig_mkey_segment(struct mlx5_mkey_seg *seg,
  1893. struct ib_send_wr *wr, u32 nelements,
  1894. u32 length, u32 pdn)
  1895. {
  1896. struct ib_mr *sig_mr = wr->wr.sig_handover.sig_mr;
  1897. u32 sig_key = sig_mr->rkey;
  1898. u8 sigerr = to_mmr(sig_mr)->sig->sigerr_count & 1;
  1899. memset(seg, 0, sizeof(*seg));
  1900. seg->flags = get_umr_flags(wr->wr.sig_handover.access_flags) |
  1901. MLX5_ACCESS_MODE_KLM;
  1902. seg->qpn_mkey7_0 = cpu_to_be32((sig_key & 0xff) | 0xffffff00);
  1903. seg->flags_pd = cpu_to_be32(MLX5_MKEY_REMOTE_INVAL | sigerr << 26 |
  1904. MLX5_MKEY_BSF_EN | pdn);
  1905. seg->len = cpu_to_be64(length);
  1906. seg->xlt_oct_size = cpu_to_be32(be16_to_cpu(get_klm_octo(nelements)));
  1907. seg->bsfs_octo_size = cpu_to_be32(MLX5_MKEY_BSF_OCTO_SIZE);
  1908. }
  1909. static void set_sig_umr_segment(struct mlx5_wqe_umr_ctrl_seg *umr,
  1910. struct ib_send_wr *wr, u32 nelements)
  1911. {
  1912. memset(umr, 0, sizeof(*umr));
  1913. umr->flags = MLX5_FLAGS_INLINE | MLX5_FLAGS_CHECK_FREE;
  1914. umr->klm_octowords = get_klm_octo(nelements);
  1915. umr->bsf_octowords = cpu_to_be16(MLX5_MKEY_BSF_OCTO_SIZE);
  1916. umr->mkey_mask = sig_mkey_mask();
  1917. }
  1918. static int set_sig_umr_wr(struct ib_send_wr *wr, struct mlx5_ib_qp *qp,
  1919. void **seg, int *size)
  1920. {
  1921. struct mlx5_ib_mr *sig_mr = to_mmr(wr->wr.sig_handover.sig_mr);
  1922. u32 pdn = get_pd(qp)->pdn;
  1923. u32 klm_oct_size;
  1924. int region_len, ret;
  1925. if (unlikely(wr->num_sge != 1) ||
  1926. unlikely(wr->wr.sig_handover.access_flags &
  1927. IB_ACCESS_REMOTE_ATOMIC) ||
  1928. unlikely(!sig_mr->sig) || unlikely(!qp->signature_en) ||
  1929. unlikely(!sig_mr->sig->sig_status_checked))
  1930. return -EINVAL;
  1931. /* length of the protected region, data + protection */
  1932. region_len = wr->sg_list->length;
  1933. if (wr->wr.sig_handover.prot &&
  1934. (wr->wr.sig_handover.prot->lkey != wr->sg_list->lkey ||
  1935. wr->wr.sig_handover.prot->addr != wr->sg_list->addr ||
  1936. wr->wr.sig_handover.prot->length != wr->sg_list->length))
  1937. region_len += wr->wr.sig_handover.prot->length;
  1938. /**
  1939. * KLM octoword size - if protection was provided
  1940. * then we use strided block format (3 octowords),
  1941. * else we use single KLM (1 octoword)
  1942. **/
  1943. klm_oct_size = wr->wr.sig_handover.prot ? 3 : 1;
  1944. set_sig_umr_segment(*seg, wr, klm_oct_size);
  1945. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1946. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1947. if (unlikely((*seg == qp->sq.qend)))
  1948. *seg = mlx5_get_send_wqe(qp, 0);
  1949. set_sig_mkey_segment(*seg, wr, klm_oct_size, region_len, pdn);
  1950. *seg += sizeof(struct mlx5_mkey_seg);
  1951. *size += sizeof(struct mlx5_mkey_seg) / 16;
  1952. if (unlikely((*seg == qp->sq.qend)))
  1953. *seg = mlx5_get_send_wqe(qp, 0);
  1954. ret = set_sig_data_segment(wr, qp, seg, size);
  1955. if (ret)
  1956. return ret;
  1957. sig_mr->sig->sig_status_checked = false;
  1958. return 0;
  1959. }
  1960. static int set_psv_wr(struct ib_sig_domain *domain,
  1961. u32 psv_idx, void **seg, int *size)
  1962. {
  1963. struct mlx5_seg_set_psv *psv_seg = *seg;
  1964. memset(psv_seg, 0, sizeof(*psv_seg));
  1965. psv_seg->psv_num = cpu_to_be32(psv_idx);
  1966. switch (domain->sig_type) {
  1967. case IB_SIG_TYPE_NONE:
  1968. break;
  1969. case IB_SIG_TYPE_T10_DIF:
  1970. psv_seg->transient_sig = cpu_to_be32(domain->sig.dif.bg << 16 |
  1971. domain->sig.dif.app_tag);
  1972. psv_seg->ref_tag = cpu_to_be32(domain->sig.dif.ref_tag);
  1973. break;
  1974. default:
  1975. pr_err("Bad signature type given.\n");
  1976. return 1;
  1977. }
  1978. *seg += sizeof(*psv_seg);
  1979. *size += sizeof(*psv_seg) / 16;
  1980. return 0;
  1981. }
  1982. static int set_frwr_li_wr(void **seg, struct ib_send_wr *wr, int *size,
  1983. struct mlx5_core_dev *mdev, struct mlx5_ib_pd *pd, struct mlx5_ib_qp *qp)
  1984. {
  1985. int writ = 0;
  1986. int li;
  1987. li = wr->opcode == IB_WR_LOCAL_INV ? 1 : 0;
  1988. if (unlikely(wr->send_flags & IB_SEND_INLINE))
  1989. return -EINVAL;
  1990. set_frwr_umr_segment(*seg, wr, li);
  1991. *seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  1992. *size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  1993. if (unlikely((*seg == qp->sq.qend)))
  1994. *seg = mlx5_get_send_wqe(qp, 0);
  1995. set_mkey_segment(*seg, wr, li, &writ);
  1996. *seg += sizeof(struct mlx5_mkey_seg);
  1997. *size += sizeof(struct mlx5_mkey_seg) / 16;
  1998. if (unlikely((*seg == qp->sq.qend)))
  1999. *seg = mlx5_get_send_wqe(qp, 0);
  2000. if (!li) {
  2001. if (unlikely(wr->wr.fast_reg.page_list_len >
  2002. wr->wr.fast_reg.page_list->max_page_list_len))
  2003. return -ENOMEM;
  2004. set_frwr_pages(*seg, wr, mdev, pd, writ);
  2005. *seg += sizeof(struct mlx5_wqe_data_seg);
  2006. *size += (sizeof(struct mlx5_wqe_data_seg) / 16);
  2007. }
  2008. return 0;
  2009. }
  2010. static void dump_wqe(struct mlx5_ib_qp *qp, int idx, int size_16)
  2011. {
  2012. __be32 *p = NULL;
  2013. int tidx = idx;
  2014. int i, j;
  2015. pr_debug("dump wqe at %p\n", mlx5_get_send_wqe(qp, tidx));
  2016. for (i = 0, j = 0; i < size_16 * 4; i += 4, j += 4) {
  2017. if ((i & 0xf) == 0) {
  2018. void *buf = mlx5_get_send_wqe(qp, tidx);
  2019. tidx = (tidx + 1) & (qp->sq.wqe_cnt - 1);
  2020. p = buf;
  2021. j = 0;
  2022. }
  2023. pr_debug("%08x %08x %08x %08x\n", be32_to_cpu(p[j]),
  2024. be32_to_cpu(p[j + 1]), be32_to_cpu(p[j + 2]),
  2025. be32_to_cpu(p[j + 3]));
  2026. }
  2027. }
  2028. static void mlx5_bf_copy(u64 __iomem *dst, u64 *src,
  2029. unsigned bytecnt, struct mlx5_ib_qp *qp)
  2030. {
  2031. while (bytecnt > 0) {
  2032. __iowrite64_copy(dst++, src++, 8);
  2033. __iowrite64_copy(dst++, src++, 8);
  2034. __iowrite64_copy(dst++, src++, 8);
  2035. __iowrite64_copy(dst++, src++, 8);
  2036. __iowrite64_copy(dst++, src++, 8);
  2037. __iowrite64_copy(dst++, src++, 8);
  2038. __iowrite64_copy(dst++, src++, 8);
  2039. __iowrite64_copy(dst++, src++, 8);
  2040. bytecnt -= 64;
  2041. if (unlikely(src == qp->sq.qend))
  2042. src = mlx5_get_send_wqe(qp, 0);
  2043. }
  2044. }
  2045. static u8 get_fence(u8 fence, struct ib_send_wr *wr)
  2046. {
  2047. if (unlikely(wr->opcode == IB_WR_LOCAL_INV &&
  2048. wr->send_flags & IB_SEND_FENCE))
  2049. return MLX5_FENCE_MODE_STRONG_ORDERING;
  2050. if (unlikely(fence)) {
  2051. if (wr->send_flags & IB_SEND_FENCE)
  2052. return MLX5_FENCE_MODE_SMALL_AND_FENCE;
  2053. else
  2054. return fence;
  2055. } else {
  2056. return 0;
  2057. }
  2058. }
  2059. static int begin_wqe(struct mlx5_ib_qp *qp, void **seg,
  2060. struct mlx5_wqe_ctrl_seg **ctrl,
  2061. struct ib_send_wr *wr, int *idx,
  2062. int *size, int nreq)
  2063. {
  2064. int err = 0;
  2065. if (unlikely(mlx5_wq_overflow(&qp->sq, nreq, qp->ibqp.send_cq))) {
  2066. err = -ENOMEM;
  2067. return err;
  2068. }
  2069. *idx = qp->sq.cur_post & (qp->sq.wqe_cnt - 1);
  2070. *seg = mlx5_get_send_wqe(qp, *idx);
  2071. *ctrl = *seg;
  2072. *(uint32_t *)(*seg + 8) = 0;
  2073. (*ctrl)->imm = send_ieth(wr);
  2074. (*ctrl)->fm_ce_se = qp->sq_signal_bits |
  2075. (wr->send_flags & IB_SEND_SIGNALED ?
  2076. MLX5_WQE_CTRL_CQ_UPDATE : 0) |
  2077. (wr->send_flags & IB_SEND_SOLICITED ?
  2078. MLX5_WQE_CTRL_SOLICITED : 0);
  2079. *seg += sizeof(**ctrl);
  2080. *size = sizeof(**ctrl) / 16;
  2081. return err;
  2082. }
  2083. static void finish_wqe(struct mlx5_ib_qp *qp,
  2084. struct mlx5_wqe_ctrl_seg *ctrl,
  2085. u8 size, unsigned idx, u64 wr_id,
  2086. int nreq, u8 fence, u8 next_fence,
  2087. u32 mlx5_opcode)
  2088. {
  2089. u8 opmod = 0;
  2090. ctrl->opmod_idx_opcode = cpu_to_be32(((u32)(qp->sq.cur_post) << 8) |
  2091. mlx5_opcode | ((u32)opmod << 24));
  2092. ctrl->qpn_ds = cpu_to_be32(size | (qp->mqp.qpn << 8));
  2093. ctrl->fm_ce_se |= fence;
  2094. qp->fm_cache = next_fence;
  2095. if (unlikely(qp->wq_sig))
  2096. ctrl->signature = wq_sig(ctrl);
  2097. qp->sq.wrid[idx] = wr_id;
  2098. qp->sq.w_list[idx].opcode = mlx5_opcode;
  2099. qp->sq.wqe_head[idx] = qp->sq.head + nreq;
  2100. qp->sq.cur_post += DIV_ROUND_UP(size * 16, MLX5_SEND_WQE_BB);
  2101. qp->sq.w_list[idx].next = qp->sq.cur_post;
  2102. }
  2103. int mlx5_ib_post_send(struct ib_qp *ibqp, struct ib_send_wr *wr,
  2104. struct ib_send_wr **bad_wr)
  2105. {
  2106. struct mlx5_wqe_ctrl_seg *ctrl = NULL; /* compiler warning */
  2107. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2108. struct mlx5_core_dev *mdev = dev->mdev;
  2109. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2110. struct mlx5_ib_mr *mr;
  2111. struct mlx5_wqe_data_seg *dpseg;
  2112. struct mlx5_wqe_xrc_seg *xrc;
  2113. struct mlx5_bf *bf = qp->bf;
  2114. int uninitialized_var(size);
  2115. void *qend = qp->sq.qend;
  2116. unsigned long flags;
  2117. unsigned idx;
  2118. int err = 0;
  2119. int inl = 0;
  2120. int num_sge;
  2121. void *seg;
  2122. int nreq;
  2123. int i;
  2124. u8 next_fence = 0;
  2125. u8 fence;
  2126. spin_lock_irqsave(&qp->sq.lock, flags);
  2127. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2128. if (unlikely(wr->opcode >= ARRAY_SIZE(mlx5_ib_opcode))) {
  2129. mlx5_ib_warn(dev, "\n");
  2130. err = -EINVAL;
  2131. *bad_wr = wr;
  2132. goto out;
  2133. }
  2134. fence = qp->fm_cache;
  2135. num_sge = wr->num_sge;
  2136. if (unlikely(num_sge > qp->sq.max_gs)) {
  2137. mlx5_ib_warn(dev, "\n");
  2138. err = -ENOMEM;
  2139. *bad_wr = wr;
  2140. goto out;
  2141. }
  2142. err = begin_wqe(qp, &seg, &ctrl, wr, &idx, &size, nreq);
  2143. if (err) {
  2144. mlx5_ib_warn(dev, "\n");
  2145. err = -ENOMEM;
  2146. *bad_wr = wr;
  2147. goto out;
  2148. }
  2149. switch (ibqp->qp_type) {
  2150. case IB_QPT_XRC_INI:
  2151. xrc = seg;
  2152. xrc->xrc_srqn = htonl(wr->xrc_remote_srq_num);
  2153. seg += sizeof(*xrc);
  2154. size += sizeof(*xrc) / 16;
  2155. /* fall through */
  2156. case IB_QPT_RC:
  2157. switch (wr->opcode) {
  2158. case IB_WR_RDMA_READ:
  2159. case IB_WR_RDMA_WRITE:
  2160. case IB_WR_RDMA_WRITE_WITH_IMM:
  2161. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2162. wr->wr.rdma.rkey);
  2163. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2164. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2165. break;
  2166. case IB_WR_ATOMIC_CMP_AND_SWP:
  2167. case IB_WR_ATOMIC_FETCH_AND_ADD:
  2168. case IB_WR_MASKED_ATOMIC_CMP_AND_SWP:
  2169. mlx5_ib_warn(dev, "Atomic operations are not supported yet\n");
  2170. err = -ENOSYS;
  2171. *bad_wr = wr;
  2172. goto out;
  2173. case IB_WR_LOCAL_INV:
  2174. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2175. qp->sq.wr_data[idx] = IB_WR_LOCAL_INV;
  2176. ctrl->imm = cpu_to_be32(wr->ex.invalidate_rkey);
  2177. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2178. if (err) {
  2179. mlx5_ib_warn(dev, "\n");
  2180. *bad_wr = wr;
  2181. goto out;
  2182. }
  2183. num_sge = 0;
  2184. break;
  2185. case IB_WR_FAST_REG_MR:
  2186. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2187. qp->sq.wr_data[idx] = IB_WR_FAST_REG_MR;
  2188. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2189. err = set_frwr_li_wr(&seg, wr, &size, mdev, to_mpd(ibqp->pd), qp);
  2190. if (err) {
  2191. mlx5_ib_warn(dev, "\n");
  2192. *bad_wr = wr;
  2193. goto out;
  2194. }
  2195. num_sge = 0;
  2196. break;
  2197. case IB_WR_REG_SIG_MR:
  2198. qp->sq.wr_data[idx] = IB_WR_REG_SIG_MR;
  2199. mr = to_mmr(wr->wr.sig_handover.sig_mr);
  2200. ctrl->imm = cpu_to_be32(mr->ibmr.rkey);
  2201. err = set_sig_umr_wr(wr, qp, &seg, &size);
  2202. if (err) {
  2203. mlx5_ib_warn(dev, "\n");
  2204. *bad_wr = wr;
  2205. goto out;
  2206. }
  2207. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2208. nreq, get_fence(fence, wr),
  2209. next_fence, MLX5_OPCODE_UMR);
  2210. /*
  2211. * SET_PSV WQEs are not signaled and solicited
  2212. * on error
  2213. */
  2214. wr->send_flags &= ~IB_SEND_SIGNALED;
  2215. wr->send_flags |= IB_SEND_SOLICITED;
  2216. err = begin_wqe(qp, &seg, &ctrl, wr,
  2217. &idx, &size, nreq);
  2218. if (err) {
  2219. mlx5_ib_warn(dev, "\n");
  2220. err = -ENOMEM;
  2221. *bad_wr = wr;
  2222. goto out;
  2223. }
  2224. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->mem,
  2225. mr->sig->psv_memory.psv_idx, &seg,
  2226. &size);
  2227. if (err) {
  2228. mlx5_ib_warn(dev, "\n");
  2229. *bad_wr = wr;
  2230. goto out;
  2231. }
  2232. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2233. nreq, get_fence(fence, wr),
  2234. next_fence, MLX5_OPCODE_SET_PSV);
  2235. err = begin_wqe(qp, &seg, &ctrl, wr,
  2236. &idx, &size, nreq);
  2237. if (err) {
  2238. mlx5_ib_warn(dev, "\n");
  2239. err = -ENOMEM;
  2240. *bad_wr = wr;
  2241. goto out;
  2242. }
  2243. next_fence = MLX5_FENCE_MODE_INITIATOR_SMALL;
  2244. err = set_psv_wr(&wr->wr.sig_handover.sig_attrs->wire,
  2245. mr->sig->psv_wire.psv_idx, &seg,
  2246. &size);
  2247. if (err) {
  2248. mlx5_ib_warn(dev, "\n");
  2249. *bad_wr = wr;
  2250. goto out;
  2251. }
  2252. finish_wqe(qp, ctrl, size, idx, wr->wr_id,
  2253. nreq, get_fence(fence, wr),
  2254. next_fence, MLX5_OPCODE_SET_PSV);
  2255. num_sge = 0;
  2256. goto skip_psv;
  2257. default:
  2258. break;
  2259. }
  2260. break;
  2261. case IB_QPT_UC:
  2262. switch (wr->opcode) {
  2263. case IB_WR_RDMA_WRITE:
  2264. case IB_WR_RDMA_WRITE_WITH_IMM:
  2265. set_raddr_seg(seg, wr->wr.rdma.remote_addr,
  2266. wr->wr.rdma.rkey);
  2267. seg += sizeof(struct mlx5_wqe_raddr_seg);
  2268. size += sizeof(struct mlx5_wqe_raddr_seg) / 16;
  2269. break;
  2270. default:
  2271. break;
  2272. }
  2273. break;
  2274. case IB_QPT_UD:
  2275. case IB_QPT_SMI:
  2276. case IB_QPT_GSI:
  2277. set_datagram_seg(seg, wr);
  2278. seg += sizeof(struct mlx5_wqe_datagram_seg);
  2279. size += sizeof(struct mlx5_wqe_datagram_seg) / 16;
  2280. if (unlikely((seg == qend)))
  2281. seg = mlx5_get_send_wqe(qp, 0);
  2282. break;
  2283. case MLX5_IB_QPT_REG_UMR:
  2284. if (wr->opcode != MLX5_IB_WR_UMR) {
  2285. err = -EINVAL;
  2286. mlx5_ib_warn(dev, "bad opcode\n");
  2287. goto out;
  2288. }
  2289. qp->sq.wr_data[idx] = MLX5_IB_WR_UMR;
  2290. ctrl->imm = cpu_to_be32(wr->wr.fast_reg.rkey);
  2291. set_reg_umr_segment(seg, wr);
  2292. seg += sizeof(struct mlx5_wqe_umr_ctrl_seg);
  2293. size += sizeof(struct mlx5_wqe_umr_ctrl_seg) / 16;
  2294. if (unlikely((seg == qend)))
  2295. seg = mlx5_get_send_wqe(qp, 0);
  2296. set_reg_mkey_segment(seg, wr);
  2297. seg += sizeof(struct mlx5_mkey_seg);
  2298. size += sizeof(struct mlx5_mkey_seg) / 16;
  2299. if (unlikely((seg == qend)))
  2300. seg = mlx5_get_send_wqe(qp, 0);
  2301. break;
  2302. default:
  2303. break;
  2304. }
  2305. if (wr->send_flags & IB_SEND_INLINE && num_sge) {
  2306. int uninitialized_var(sz);
  2307. err = set_data_inl_seg(qp, wr, seg, &sz);
  2308. if (unlikely(err)) {
  2309. mlx5_ib_warn(dev, "\n");
  2310. *bad_wr = wr;
  2311. goto out;
  2312. }
  2313. inl = 1;
  2314. size += sz;
  2315. } else {
  2316. dpseg = seg;
  2317. for (i = 0; i < num_sge; i++) {
  2318. if (unlikely(dpseg == qend)) {
  2319. seg = mlx5_get_send_wqe(qp, 0);
  2320. dpseg = seg;
  2321. }
  2322. if (likely(wr->sg_list[i].length)) {
  2323. set_data_ptr_seg(dpseg, wr->sg_list + i);
  2324. size += sizeof(struct mlx5_wqe_data_seg) / 16;
  2325. dpseg++;
  2326. }
  2327. }
  2328. }
  2329. finish_wqe(qp, ctrl, size, idx, wr->wr_id, nreq,
  2330. get_fence(fence, wr), next_fence,
  2331. mlx5_ib_opcode[wr->opcode]);
  2332. skip_psv:
  2333. if (0)
  2334. dump_wqe(qp, idx, size);
  2335. }
  2336. out:
  2337. if (likely(nreq)) {
  2338. qp->sq.head += nreq;
  2339. /* Make sure that descriptors are written before
  2340. * updating doorbell record and ringing the doorbell
  2341. */
  2342. wmb();
  2343. qp->db.db[MLX5_SND_DBR] = cpu_to_be32(qp->sq.cur_post);
  2344. /* Make sure doorbell record is visible to the HCA before
  2345. * we hit doorbell */
  2346. wmb();
  2347. if (bf->need_lock)
  2348. spin_lock(&bf->lock);
  2349. /* TBD enable WC */
  2350. if (0 && nreq == 1 && bf->uuarn && inl && size > 1 && size <= bf->buf_size / 16) {
  2351. mlx5_bf_copy(bf->reg + bf->offset, (u64 *)ctrl, ALIGN(size * 16, 64), qp);
  2352. /* wc_wmb(); */
  2353. } else {
  2354. mlx5_write64((__be32 *)ctrl, bf->regreg + bf->offset,
  2355. MLX5_GET_DOORBELL_LOCK(&bf->lock32));
  2356. /* Make sure doorbells don't leak out of SQ spinlock
  2357. * and reach the HCA out of order.
  2358. */
  2359. mmiowb();
  2360. }
  2361. bf->offset ^= bf->buf_size;
  2362. if (bf->need_lock)
  2363. spin_unlock(&bf->lock);
  2364. }
  2365. spin_unlock_irqrestore(&qp->sq.lock, flags);
  2366. return err;
  2367. }
  2368. static void set_sig_seg(struct mlx5_rwqe_sig *sig, int size)
  2369. {
  2370. sig->signature = calc_sig(sig, size);
  2371. }
  2372. int mlx5_ib_post_recv(struct ib_qp *ibqp, struct ib_recv_wr *wr,
  2373. struct ib_recv_wr **bad_wr)
  2374. {
  2375. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2376. struct mlx5_wqe_data_seg *scat;
  2377. struct mlx5_rwqe_sig *sig;
  2378. unsigned long flags;
  2379. int err = 0;
  2380. int nreq;
  2381. int ind;
  2382. int i;
  2383. spin_lock_irqsave(&qp->rq.lock, flags);
  2384. ind = qp->rq.head & (qp->rq.wqe_cnt - 1);
  2385. for (nreq = 0; wr; nreq++, wr = wr->next) {
  2386. if (mlx5_wq_overflow(&qp->rq, nreq, qp->ibqp.recv_cq)) {
  2387. err = -ENOMEM;
  2388. *bad_wr = wr;
  2389. goto out;
  2390. }
  2391. if (unlikely(wr->num_sge > qp->rq.max_gs)) {
  2392. err = -EINVAL;
  2393. *bad_wr = wr;
  2394. goto out;
  2395. }
  2396. scat = get_recv_wqe(qp, ind);
  2397. if (qp->wq_sig)
  2398. scat++;
  2399. for (i = 0; i < wr->num_sge; i++)
  2400. set_data_ptr_seg(scat + i, wr->sg_list + i);
  2401. if (i < qp->rq.max_gs) {
  2402. scat[i].byte_count = 0;
  2403. scat[i].lkey = cpu_to_be32(MLX5_INVALID_LKEY);
  2404. scat[i].addr = 0;
  2405. }
  2406. if (qp->wq_sig) {
  2407. sig = (struct mlx5_rwqe_sig *)scat;
  2408. set_sig_seg(sig, (qp->rq.max_gs + 1) << 2);
  2409. }
  2410. qp->rq.wrid[ind] = wr->wr_id;
  2411. ind = (ind + 1) & (qp->rq.wqe_cnt - 1);
  2412. }
  2413. out:
  2414. if (likely(nreq)) {
  2415. qp->rq.head += nreq;
  2416. /* Make sure that descriptors are written before
  2417. * doorbell record.
  2418. */
  2419. wmb();
  2420. *qp->db.db = cpu_to_be32(qp->rq.head & 0xffff);
  2421. }
  2422. spin_unlock_irqrestore(&qp->rq.lock, flags);
  2423. return err;
  2424. }
  2425. static inline enum ib_qp_state to_ib_qp_state(enum mlx5_qp_state mlx5_state)
  2426. {
  2427. switch (mlx5_state) {
  2428. case MLX5_QP_STATE_RST: return IB_QPS_RESET;
  2429. case MLX5_QP_STATE_INIT: return IB_QPS_INIT;
  2430. case MLX5_QP_STATE_RTR: return IB_QPS_RTR;
  2431. case MLX5_QP_STATE_RTS: return IB_QPS_RTS;
  2432. case MLX5_QP_STATE_SQ_DRAINING:
  2433. case MLX5_QP_STATE_SQD: return IB_QPS_SQD;
  2434. case MLX5_QP_STATE_SQER: return IB_QPS_SQE;
  2435. case MLX5_QP_STATE_ERR: return IB_QPS_ERR;
  2436. default: return -1;
  2437. }
  2438. }
  2439. static inline enum ib_mig_state to_ib_mig_state(int mlx5_mig_state)
  2440. {
  2441. switch (mlx5_mig_state) {
  2442. case MLX5_QP_PM_ARMED: return IB_MIG_ARMED;
  2443. case MLX5_QP_PM_REARM: return IB_MIG_REARM;
  2444. case MLX5_QP_PM_MIGRATED: return IB_MIG_MIGRATED;
  2445. default: return -1;
  2446. }
  2447. }
  2448. static int to_ib_qp_access_flags(int mlx5_flags)
  2449. {
  2450. int ib_flags = 0;
  2451. if (mlx5_flags & MLX5_QP_BIT_RRE)
  2452. ib_flags |= IB_ACCESS_REMOTE_READ;
  2453. if (mlx5_flags & MLX5_QP_BIT_RWE)
  2454. ib_flags |= IB_ACCESS_REMOTE_WRITE;
  2455. if (mlx5_flags & MLX5_QP_BIT_RAE)
  2456. ib_flags |= IB_ACCESS_REMOTE_ATOMIC;
  2457. return ib_flags;
  2458. }
  2459. static void to_ib_ah_attr(struct mlx5_ib_dev *ibdev, struct ib_ah_attr *ib_ah_attr,
  2460. struct mlx5_qp_path *path)
  2461. {
  2462. struct mlx5_core_dev *dev = ibdev->mdev;
  2463. memset(ib_ah_attr, 0, sizeof(*ib_ah_attr));
  2464. ib_ah_attr->port_num = path->port;
  2465. if (ib_ah_attr->port_num == 0 ||
  2466. ib_ah_attr->port_num > dev->caps.gen.num_ports)
  2467. return;
  2468. ib_ah_attr->sl = path->sl & 0xf;
  2469. ib_ah_attr->dlid = be16_to_cpu(path->rlid);
  2470. ib_ah_attr->src_path_bits = path->grh_mlid & 0x7f;
  2471. ib_ah_attr->static_rate = path->static_rate ? path->static_rate - 5 : 0;
  2472. ib_ah_attr->ah_flags = (path->grh_mlid & (1 << 7)) ? IB_AH_GRH : 0;
  2473. if (ib_ah_attr->ah_flags) {
  2474. ib_ah_attr->grh.sgid_index = path->mgid_index;
  2475. ib_ah_attr->grh.hop_limit = path->hop_limit;
  2476. ib_ah_attr->grh.traffic_class =
  2477. (be32_to_cpu(path->tclass_flowlabel) >> 20) & 0xff;
  2478. ib_ah_attr->grh.flow_label =
  2479. be32_to_cpu(path->tclass_flowlabel) & 0xfffff;
  2480. memcpy(ib_ah_attr->grh.dgid.raw,
  2481. path->rgid, sizeof(ib_ah_attr->grh.dgid.raw));
  2482. }
  2483. }
  2484. int mlx5_ib_query_qp(struct ib_qp *ibqp, struct ib_qp_attr *qp_attr, int qp_attr_mask,
  2485. struct ib_qp_init_attr *qp_init_attr)
  2486. {
  2487. struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
  2488. struct mlx5_ib_qp *qp = to_mqp(ibqp);
  2489. struct mlx5_query_qp_mbox_out *outb;
  2490. struct mlx5_qp_context *context;
  2491. int mlx5_state;
  2492. int err = 0;
  2493. mutex_lock(&qp->mutex);
  2494. outb = kzalloc(sizeof(*outb), GFP_KERNEL);
  2495. if (!outb) {
  2496. err = -ENOMEM;
  2497. goto out;
  2498. }
  2499. context = &outb->ctx;
  2500. err = mlx5_core_qp_query(dev->mdev, &qp->mqp, outb, sizeof(*outb));
  2501. if (err)
  2502. goto out_free;
  2503. mlx5_state = be32_to_cpu(context->flags) >> 28;
  2504. qp->state = to_ib_qp_state(mlx5_state);
  2505. qp_attr->qp_state = qp->state;
  2506. qp_attr->path_mtu = context->mtu_msgmax >> 5;
  2507. qp_attr->path_mig_state =
  2508. to_ib_mig_state((be32_to_cpu(context->flags) >> 11) & 0x3);
  2509. qp_attr->qkey = be32_to_cpu(context->qkey);
  2510. qp_attr->rq_psn = be32_to_cpu(context->rnr_nextrecvpsn) & 0xffffff;
  2511. qp_attr->sq_psn = be32_to_cpu(context->next_send_psn) & 0xffffff;
  2512. qp_attr->dest_qp_num = be32_to_cpu(context->log_pg_sz_remote_qpn) & 0xffffff;
  2513. qp_attr->qp_access_flags =
  2514. to_ib_qp_access_flags(be32_to_cpu(context->params2));
  2515. if (qp->ibqp.qp_type == IB_QPT_RC || qp->ibqp.qp_type == IB_QPT_UC) {
  2516. to_ib_ah_attr(dev, &qp_attr->ah_attr, &context->pri_path);
  2517. to_ib_ah_attr(dev, &qp_attr->alt_ah_attr, &context->alt_path);
  2518. qp_attr->alt_pkey_index = context->alt_path.pkey_index & 0x7f;
  2519. qp_attr->alt_port_num = qp_attr->alt_ah_attr.port_num;
  2520. }
  2521. qp_attr->pkey_index = context->pri_path.pkey_index & 0x7f;
  2522. qp_attr->port_num = context->pri_path.port;
  2523. /* qp_attr->en_sqd_async_notify is only applicable in modify qp */
  2524. qp_attr->sq_draining = mlx5_state == MLX5_QP_STATE_SQ_DRAINING;
  2525. qp_attr->max_rd_atomic = 1 << ((be32_to_cpu(context->params1) >> 21) & 0x7);
  2526. qp_attr->max_dest_rd_atomic =
  2527. 1 << ((be32_to_cpu(context->params2) >> 21) & 0x7);
  2528. qp_attr->min_rnr_timer =
  2529. (be32_to_cpu(context->rnr_nextrecvpsn) >> 24) & 0x1f;
  2530. qp_attr->timeout = context->pri_path.ackto_lt >> 3;
  2531. qp_attr->retry_cnt = (be32_to_cpu(context->params1) >> 16) & 0x7;
  2532. qp_attr->rnr_retry = (be32_to_cpu(context->params1) >> 13) & 0x7;
  2533. qp_attr->alt_timeout = context->alt_path.ackto_lt >> 3;
  2534. qp_attr->cur_qp_state = qp_attr->qp_state;
  2535. qp_attr->cap.max_recv_wr = qp->rq.wqe_cnt;
  2536. qp_attr->cap.max_recv_sge = qp->rq.max_gs;
  2537. if (!ibqp->uobject) {
  2538. qp_attr->cap.max_send_wr = qp->sq.wqe_cnt;
  2539. qp_attr->cap.max_send_sge = qp->sq.max_gs;
  2540. } else {
  2541. qp_attr->cap.max_send_wr = 0;
  2542. qp_attr->cap.max_send_sge = 0;
  2543. }
  2544. /* We don't support inline sends for kernel QPs (yet), and we
  2545. * don't know what userspace's value should be.
  2546. */
  2547. qp_attr->cap.max_inline_data = 0;
  2548. qp_init_attr->cap = qp_attr->cap;
  2549. qp_init_attr->create_flags = 0;
  2550. if (qp->flags & MLX5_IB_QP_BLOCK_MULTICAST_LOOPBACK)
  2551. qp_init_attr->create_flags |= IB_QP_CREATE_BLOCK_MULTICAST_LOOPBACK;
  2552. qp_init_attr->sq_sig_type = qp->sq_signal_bits & MLX5_WQE_CTRL_CQ_UPDATE ?
  2553. IB_SIGNAL_ALL_WR : IB_SIGNAL_REQ_WR;
  2554. out_free:
  2555. kfree(outb);
  2556. out:
  2557. mutex_unlock(&qp->mutex);
  2558. return err;
  2559. }
  2560. struct ib_xrcd *mlx5_ib_alloc_xrcd(struct ib_device *ibdev,
  2561. struct ib_ucontext *context,
  2562. struct ib_udata *udata)
  2563. {
  2564. struct mlx5_ib_dev *dev = to_mdev(ibdev);
  2565. struct mlx5_general_caps *gen;
  2566. struct mlx5_ib_xrcd *xrcd;
  2567. int err;
  2568. gen = &dev->mdev->caps.gen;
  2569. if (!(gen->flags & MLX5_DEV_CAP_FLAG_XRC))
  2570. return ERR_PTR(-ENOSYS);
  2571. xrcd = kmalloc(sizeof(*xrcd), GFP_KERNEL);
  2572. if (!xrcd)
  2573. return ERR_PTR(-ENOMEM);
  2574. err = mlx5_core_xrcd_alloc(dev->mdev, &xrcd->xrcdn);
  2575. if (err) {
  2576. kfree(xrcd);
  2577. return ERR_PTR(-ENOMEM);
  2578. }
  2579. return &xrcd->ibxrcd;
  2580. }
  2581. int mlx5_ib_dealloc_xrcd(struct ib_xrcd *xrcd)
  2582. {
  2583. struct mlx5_ib_dev *dev = to_mdev(xrcd->device);
  2584. u32 xrcdn = to_mxrcd(xrcd)->xrcdn;
  2585. int err;
  2586. err = mlx5_core_xrcd_dealloc(dev->mdev, xrcdn);
  2587. if (err) {
  2588. mlx5_ib_warn(dev, "failed to dealloc xrcdn 0x%x\n", xrcdn);
  2589. return err;
  2590. }
  2591. kfree(xrcd);
  2592. return 0;
  2593. }