class.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567
  1. #ifndef __NVIF_CLASS_H__
  2. #define __NVIF_CLASS_H__
  3. /*******************************************************************************
  4. * class identifiers
  5. ******************************************************************************/
  6. /* the below match nvidia-assigned (either in hw, or sw) class numbers */
  7. #define NV_DEVICE 0x00000080
  8. #define NV_DMA_FROM_MEMORY 0x00000002
  9. #define NV_DMA_TO_MEMORY 0x00000003
  10. #define NV_DMA_IN_MEMORY 0x0000003d
  11. #define NV04_DISP 0x00000046
  12. #define NV03_CHANNEL_DMA 0x0000006b
  13. #define NV10_CHANNEL_DMA 0x0000006e
  14. #define NV17_CHANNEL_DMA 0x0000176e
  15. #define NV40_CHANNEL_DMA 0x0000406e
  16. #define NV50_CHANNEL_DMA 0x0000506e
  17. #define G82_CHANNEL_DMA 0x0000826e
  18. #define NV50_CHANNEL_GPFIFO 0x0000506f
  19. #define G82_CHANNEL_GPFIFO 0x0000826f
  20. #define FERMI_CHANNEL_GPFIFO 0x0000906f
  21. #define KEPLER_CHANNEL_GPFIFO_A 0x0000a06f
  22. #define NV50_DISP 0x00005070
  23. #define G82_DISP 0x00008270
  24. #define GT200_DISP 0x00008370
  25. #define GT214_DISP 0x00008570
  26. #define GT206_DISP 0x00008870
  27. #define GF110_DISP 0x00009070
  28. #define GK104_DISP 0x00009170
  29. #define GK110_DISP 0x00009270
  30. #define GM107_DISP 0x00009470
  31. #define NV50_DISP_CURSOR 0x0000507a
  32. #define G82_DISP_CURSOR 0x0000827a
  33. #define GT214_DISP_CURSOR 0x0000857a
  34. #define GF110_DISP_CURSOR 0x0000907a
  35. #define GK104_DISP_CURSOR 0x0000917a
  36. #define NV50_DISP_OVERLAY 0x0000507b
  37. #define G82_DISP_OVERLAY 0x0000827b
  38. #define GT214_DISP_OVERLAY 0x0000857b
  39. #define GF110_DISP_OVERLAY 0x0000907b
  40. #define GK104_DISP_OVERLAY 0x0000917b
  41. #define NV50_DISP_BASE_CHANNEL_DMA 0x0000507c
  42. #define G82_DISP_BASE_CHANNEL_DMA 0x0000827c
  43. #define GT200_DISP_BASE_CHANNEL_DMA 0x0000837c
  44. #define GT214_DISP_BASE_CHANNEL_DMA 0x0000857c
  45. #define GF110_DISP_BASE_CHANNEL_DMA 0x0000907c
  46. #define GK104_DISP_BASE_CHANNEL_DMA 0x0000917c
  47. #define GK110_DISP_BASE_CHANNEL_DMA 0x0000927c
  48. #define NV50_DISP_CORE_CHANNEL_DMA 0x0000507d
  49. #define G82_DISP_CORE_CHANNEL_DMA 0x0000827d
  50. #define GT200_DISP_CORE_CHANNEL_DMA 0x0000837d
  51. #define GT214_DISP_CORE_CHANNEL_DMA 0x0000857d
  52. #define GT206_DISP_CORE_CHANNEL_DMA 0x0000887d
  53. #define GF110_DISP_CORE_CHANNEL_DMA 0x0000907d
  54. #define GK104_DISP_CORE_CHANNEL_DMA 0x0000917d
  55. #define GK110_DISP_CORE_CHANNEL_DMA 0x0000927d
  56. #define GM107_DISP_CORE_CHANNEL_DMA 0x0000947d
  57. #define NV50_DISP_OVERLAY_CHANNEL_DMA 0x0000507e
  58. #define G82_DISP_OVERLAY_CHANNEL_DMA 0x0000827e
  59. #define GT200_DISP_OVERLAY_CHANNEL_DMA 0x0000837e
  60. #define GT214_DISP_OVERLAY_CHANNEL_DMA 0x0000857e
  61. #define GF110_DISP_OVERLAY_CONTROL_DMA 0x0000907e
  62. #define GK104_DISP_OVERLAY_CONTROL_DMA 0x0000917e
  63. #define FERMI_A 0x00009097
  64. #define FERMI_B 0x00009197
  65. #define FERMI_C 0x00009297
  66. #define KEPLER_A 0x0000a097
  67. #define KEPLER_B 0x0000a197
  68. #define KEPLER_C 0x0000a297
  69. #define MAXWELL_A 0x0000b097
  70. #define FERMI_COMPUTE_A 0x000090c0
  71. #define FERMI_COMPUTE_B 0x000091c0
  72. #define KEPLER_COMPUTE_A 0x0000a0c0
  73. #define KEPLER_COMPUTE_B 0x0000a1c0
  74. #define MAXWELL_COMPUTE_A 0x0000b0c0
  75. /*******************************************************************************
  76. * client
  77. ******************************************************************************/
  78. #define NV_CLIENT_DEVLIST 0x00
  79. struct nv_client_devlist_v0 {
  80. __u8 version;
  81. __u8 count;
  82. __u8 pad02[6];
  83. __u64 device[];
  84. };
  85. /*******************************************************************************
  86. * device
  87. ******************************************************************************/
  88. struct nv_device_v0 {
  89. __u8 version;
  90. __u8 pad01[7];
  91. __u64 device; /* device identifier, ~0 for client default */
  92. #define NV_DEVICE_V0_DISABLE_IDENTIFY 0x0000000000000001ULL
  93. #define NV_DEVICE_V0_DISABLE_MMIO 0x0000000000000002ULL
  94. #define NV_DEVICE_V0_DISABLE_VBIOS 0x0000000000000004ULL
  95. #define NV_DEVICE_V0_DISABLE_CORE 0x0000000000000008ULL
  96. #define NV_DEVICE_V0_DISABLE_DISP 0x0000000000010000ULL
  97. #define NV_DEVICE_V0_DISABLE_FIFO 0x0000000000020000ULL
  98. #define NV_DEVICE_V0_DISABLE_GRAPH 0x0000000100000000ULL
  99. #define NV_DEVICE_V0_DISABLE_MPEG 0x0000000200000000ULL
  100. #define NV_DEVICE_V0_DISABLE_ME 0x0000000400000000ULL
  101. #define NV_DEVICE_V0_DISABLE_VP 0x0000000800000000ULL
  102. #define NV_DEVICE_V0_DISABLE_CRYPT 0x0000001000000000ULL
  103. #define NV_DEVICE_V0_DISABLE_BSP 0x0000002000000000ULL
  104. #define NV_DEVICE_V0_DISABLE_PPP 0x0000004000000000ULL
  105. #define NV_DEVICE_V0_DISABLE_COPY0 0x0000008000000000ULL
  106. #define NV_DEVICE_V0_DISABLE_COPY1 0x0000010000000000ULL
  107. #define NV_DEVICE_V0_DISABLE_VIC 0x0000020000000000ULL
  108. #define NV_DEVICE_V0_DISABLE_VENC 0x0000040000000000ULL
  109. __u64 disable; /* disable particular subsystems */
  110. __u64 debug0; /* as above, but *internal* ids, and *NOT* ABI */
  111. };
  112. #define NV_DEVICE_V0_INFO 0x00
  113. struct nv_device_info_v0 {
  114. __u8 version;
  115. #define NV_DEVICE_INFO_V0_IGP 0x00
  116. #define NV_DEVICE_INFO_V0_PCI 0x01
  117. #define NV_DEVICE_INFO_V0_AGP 0x02
  118. #define NV_DEVICE_INFO_V0_PCIE 0x03
  119. #define NV_DEVICE_INFO_V0_SOC 0x04
  120. __u8 platform;
  121. __u16 chipset; /* from NV_PMC_BOOT_0 */
  122. __u8 revision; /* from NV_PMC_BOOT_0 */
  123. #define NV_DEVICE_INFO_V0_TNT 0x01
  124. #define NV_DEVICE_INFO_V0_CELSIUS 0x02
  125. #define NV_DEVICE_INFO_V0_KELVIN 0x03
  126. #define NV_DEVICE_INFO_V0_RANKINE 0x04
  127. #define NV_DEVICE_INFO_V0_CURIE 0x05
  128. #define NV_DEVICE_INFO_V0_TESLA 0x06
  129. #define NV_DEVICE_INFO_V0_FERMI 0x07
  130. #define NV_DEVICE_INFO_V0_KEPLER 0x08
  131. #define NV_DEVICE_INFO_V0_MAXWELL 0x09
  132. __u8 family;
  133. __u8 pad06[2];
  134. __u64 ram_size;
  135. __u64 ram_user;
  136. };
  137. /*******************************************************************************
  138. * context dma
  139. ******************************************************************************/
  140. struct nv_dma_v0 {
  141. __u8 version;
  142. #define NV_DMA_V0_TARGET_VM 0x00
  143. #define NV_DMA_V0_TARGET_VRAM 0x01
  144. #define NV_DMA_V0_TARGET_PCI 0x02
  145. #define NV_DMA_V0_TARGET_PCI_US 0x03
  146. #define NV_DMA_V0_TARGET_AGP 0x04
  147. __u8 target;
  148. #define NV_DMA_V0_ACCESS_VM 0x00
  149. #define NV_DMA_V0_ACCESS_RD 0x01
  150. #define NV_DMA_V0_ACCESS_WR 0x02
  151. #define NV_DMA_V0_ACCESS_RDWR (NV_DMA_V0_ACCESS_RD | NV_DMA_V0_ACCESS_WR)
  152. __u8 access;
  153. __u8 pad03[5];
  154. __u64 start;
  155. __u64 limit;
  156. /* ... chipset-specific class data */
  157. };
  158. struct nv50_dma_v0 {
  159. __u8 version;
  160. #define NV50_DMA_V0_PRIV_VM 0x00
  161. #define NV50_DMA_V0_PRIV_US 0x01
  162. #define NV50_DMA_V0_PRIV__S 0x02
  163. __u8 priv;
  164. #define NV50_DMA_V0_PART_VM 0x00
  165. #define NV50_DMA_V0_PART_256 0x01
  166. #define NV50_DMA_V0_PART_1KB 0x02
  167. __u8 part;
  168. #define NV50_DMA_V0_COMP_NONE 0x00
  169. #define NV50_DMA_V0_COMP_1 0x01
  170. #define NV50_DMA_V0_COMP_2 0x02
  171. #define NV50_DMA_V0_COMP_VM 0x03
  172. __u8 comp;
  173. #define NV50_DMA_V0_KIND_PITCH 0x00
  174. #define NV50_DMA_V0_KIND_VM 0x7f
  175. __u8 kind;
  176. __u8 pad05[3];
  177. };
  178. struct gf100_dma_v0 {
  179. __u8 version;
  180. #define GF100_DMA_V0_PRIV_VM 0x00
  181. #define GF100_DMA_V0_PRIV_US 0x01
  182. #define GF100_DMA_V0_PRIV__S 0x02
  183. __u8 priv;
  184. #define GF100_DMA_V0_KIND_PITCH 0x00
  185. #define GF100_DMA_V0_KIND_VM 0xff
  186. __u8 kind;
  187. __u8 pad03[5];
  188. };
  189. struct gf110_dma_v0 {
  190. __u8 version;
  191. #define GF110_DMA_V0_PAGE_LP 0x00
  192. #define GF110_DMA_V0_PAGE_SP 0x01
  193. __u8 page;
  194. #define GF110_DMA_V0_KIND_PITCH 0x00
  195. #define GF110_DMA_V0_KIND_VM 0xff
  196. __u8 kind;
  197. __u8 pad03[5];
  198. };
  199. /*******************************************************************************
  200. * perfmon
  201. ******************************************************************************/
  202. struct nvif_perfctr_v0 {
  203. __u8 version;
  204. __u8 pad01[1];
  205. __u16 logic_op;
  206. __u8 pad04[4];
  207. char name[4][64];
  208. };
  209. #define NVIF_PERFCTR_V0_QUERY 0x00
  210. #define NVIF_PERFCTR_V0_SAMPLE 0x01
  211. #define NVIF_PERFCTR_V0_READ 0x02
  212. struct nvif_perfctr_query_v0 {
  213. __u8 version;
  214. __u8 pad01[3];
  215. __u32 iter;
  216. char name[64];
  217. };
  218. struct nvif_perfctr_sample {
  219. };
  220. struct nvif_perfctr_read_v0 {
  221. __u8 version;
  222. __u8 pad01[7];
  223. __u32 ctr;
  224. __u32 clk;
  225. };
  226. /*******************************************************************************
  227. * device control
  228. ******************************************************************************/
  229. #define NVIF_CONTROL_PSTATE_INFO 0x00
  230. #define NVIF_CONTROL_PSTATE_ATTR 0x01
  231. #define NVIF_CONTROL_PSTATE_USER 0x02
  232. struct nvif_control_pstate_info_v0 {
  233. __u8 version;
  234. __u8 count; /* out: number of power states */
  235. #define NVIF_CONTROL_PSTATE_INFO_V0_USTATE_DISABLE (-1)
  236. #define NVIF_CONTROL_PSTATE_INFO_V0_USTATE_PERFMON (-2)
  237. __s8 ustate_ac; /* out: target pstate index */
  238. __s8 ustate_dc; /* out: target pstate index */
  239. __s8 pwrsrc; /* out: current power source */
  240. #define NVIF_CONTROL_PSTATE_INFO_V0_PSTATE_UNKNOWN (-1)
  241. #define NVIF_CONTROL_PSTATE_INFO_V0_PSTATE_PERFMON (-2)
  242. __s8 pstate; /* out: current pstate index */
  243. __u8 pad06[2];
  244. };
  245. struct nvif_control_pstate_attr_v0 {
  246. __u8 version;
  247. #define NVIF_CONTROL_PSTATE_ATTR_V0_STATE_CURRENT (-1)
  248. __s8 state; /* in: index of pstate to query
  249. * out: pstate identifier
  250. */
  251. __u8 index; /* in: index of attribute to query
  252. * out: index of next attribute, or 0 if no more
  253. */
  254. __u8 pad03[5];
  255. __u32 min;
  256. __u32 max;
  257. char name[32];
  258. char unit[16];
  259. };
  260. struct nvif_control_pstate_user_v0 {
  261. __u8 version;
  262. #define NVIF_CONTROL_PSTATE_USER_V0_STATE_UNKNOWN (-1)
  263. #define NVIF_CONTROL_PSTATE_USER_V0_STATE_PERFMON (-2)
  264. __s8 ustate; /* in: pstate identifier */
  265. __s8 pwrsrc; /* in: target power source */
  266. __u8 pad03[5];
  267. };
  268. /*******************************************************************************
  269. * DMA FIFO channels
  270. ******************************************************************************/
  271. struct nv03_channel_dma_v0 {
  272. __u8 version;
  273. __u8 chid;
  274. __u8 pad02[2];
  275. __u32 pushbuf;
  276. __u64 offset;
  277. };
  278. #define G82_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
  279. /*******************************************************************************
  280. * GPFIFO channels
  281. ******************************************************************************/
  282. struct nv50_channel_gpfifo_v0 {
  283. __u8 version;
  284. __u8 chid;
  285. __u8 pad01[6];
  286. __u32 pushbuf;
  287. __u32 ilength;
  288. __u64 ioffset;
  289. };
  290. struct kepler_channel_gpfifo_a_v0 {
  291. __u8 version;
  292. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_GR 0x01
  293. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_VP 0x02
  294. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_PPP 0x04
  295. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_BSP 0x08
  296. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_CE0 0x10
  297. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_CE1 0x20
  298. #define KEPLER_CHANNEL_GPFIFO_A_V0_ENGINE_ENC 0x40
  299. __u8 engine;
  300. __u16 chid;
  301. __u8 pad04[4];
  302. __u32 pushbuf;
  303. __u32 ilength;
  304. __u64 ioffset;
  305. };
  306. /*******************************************************************************
  307. * legacy display
  308. ******************************************************************************/
  309. #define NV04_DISP_NTFY_VBLANK 0x00
  310. #define NV04_DISP_NTFY_CONN 0x01
  311. struct nv04_disp_mthd_v0 {
  312. __u8 version;
  313. #define NV04_DISP_SCANOUTPOS 0x00
  314. __u8 method;
  315. __u8 head;
  316. __u8 pad03[5];
  317. };
  318. struct nv04_disp_scanoutpos_v0 {
  319. __u8 version;
  320. __u8 pad01[7];
  321. __s64 time[2];
  322. __u16 vblanks;
  323. __u16 vblanke;
  324. __u16 vtotal;
  325. __u16 vline;
  326. __u16 hblanks;
  327. __u16 hblanke;
  328. __u16 htotal;
  329. __u16 hline;
  330. };
  331. /*******************************************************************************
  332. * display
  333. ******************************************************************************/
  334. #define NV50_DISP_MTHD 0x00
  335. struct nv50_disp_mthd_v0 {
  336. __u8 version;
  337. #define NV50_DISP_SCANOUTPOS 0x00
  338. __u8 method;
  339. __u8 head;
  340. __u8 pad03[5];
  341. };
  342. struct nv50_disp_mthd_v1 {
  343. __u8 version;
  344. #define NV50_DISP_MTHD_V1_DAC_PWR 0x10
  345. #define NV50_DISP_MTHD_V1_DAC_LOAD 0x11
  346. #define NV50_DISP_MTHD_V1_SOR_PWR 0x20
  347. #define NV50_DISP_MTHD_V1_SOR_HDA_ELD 0x21
  348. #define NV50_DISP_MTHD_V1_SOR_HDMI_PWR 0x22
  349. #define NV50_DISP_MTHD_V1_SOR_LVDS_SCRIPT 0x23
  350. #define NV50_DISP_MTHD_V1_SOR_DP_PWR 0x24
  351. #define NV50_DISP_MTHD_V1_PIOR_PWR 0x30
  352. __u8 method;
  353. __u16 hasht;
  354. __u16 hashm;
  355. __u8 pad06[2];
  356. };
  357. struct nv50_disp_dac_pwr_v0 {
  358. __u8 version;
  359. __u8 state;
  360. __u8 data;
  361. __u8 vsync;
  362. __u8 hsync;
  363. __u8 pad05[3];
  364. };
  365. struct nv50_disp_dac_load_v0 {
  366. __u8 version;
  367. __u8 load;
  368. __u8 pad02[2];
  369. __u32 data;
  370. };
  371. struct nv50_disp_sor_pwr_v0 {
  372. __u8 version;
  373. __u8 state;
  374. __u8 pad02[6];
  375. };
  376. struct nv50_disp_sor_hda_eld_v0 {
  377. __u8 version;
  378. __u8 pad01[7];
  379. __u8 data[];
  380. };
  381. struct nv50_disp_sor_hdmi_pwr_v0 {
  382. __u8 version;
  383. __u8 state;
  384. __u8 max_ac_packet;
  385. __u8 rekey;
  386. __u8 pad04[4];
  387. };
  388. struct nv50_disp_sor_lvds_script_v0 {
  389. __u8 version;
  390. __u8 pad01[1];
  391. __u16 script;
  392. __u8 pad04[4];
  393. };
  394. struct nv50_disp_sor_dp_pwr_v0 {
  395. __u8 version;
  396. __u8 state;
  397. __u8 pad02[6];
  398. };
  399. struct nv50_disp_pior_pwr_v0 {
  400. __u8 version;
  401. __u8 state;
  402. __u8 type;
  403. __u8 pad03[5];
  404. };
  405. /* core */
  406. struct nv50_disp_core_channel_dma_v0 {
  407. __u8 version;
  408. __u8 pad01[3];
  409. __u32 pushbuf;
  410. };
  411. #define NV50_DISP_CORE_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
  412. /* cursor immediate */
  413. struct nv50_disp_cursor_v0 {
  414. __u8 version;
  415. __u8 head;
  416. __u8 pad02[6];
  417. };
  418. #define NV50_DISP_CURSOR_V0_NTFY_UEVENT 0x00
  419. /* base */
  420. struct nv50_disp_base_channel_dma_v0 {
  421. __u8 version;
  422. __u8 pad01[2];
  423. __u8 head;
  424. __u32 pushbuf;
  425. };
  426. #define NV50_DISP_BASE_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
  427. /* overlay */
  428. struct nv50_disp_overlay_channel_dma_v0 {
  429. __u8 version;
  430. __u8 pad01[2];
  431. __u8 head;
  432. __u32 pushbuf;
  433. };
  434. #define NV50_DISP_OVERLAY_CHANNEL_DMA_V0_NTFY_UEVENT 0x00
  435. /* overlay immediate */
  436. struct nv50_disp_overlay_v0 {
  437. __u8 version;
  438. __u8 head;
  439. __u8 pad02[6];
  440. };
  441. #define NV50_DISP_OVERLAY_V0_NTFY_UEVENT 0x00
  442. /*******************************************************************************
  443. * fermi
  444. ******************************************************************************/
  445. #define FERMI_A_ZBC_COLOR 0x00
  446. #define FERMI_A_ZBC_DEPTH 0x01
  447. struct fermi_a_zbc_color_v0 {
  448. __u8 version;
  449. #define FERMI_A_ZBC_COLOR_V0_FMT_ZERO 0x01
  450. #define FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE 0x02
  451. #define FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32 0x04
  452. #define FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16 0x08
  453. #define FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16 0x0c
  454. #define FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16 0x10
  455. #define FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16 0x14
  456. #define FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16 0x16
  457. #define FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8 0x18
  458. #define FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8 0x1c
  459. #define FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10 0x20
  460. #define FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10 0x24
  461. #define FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8 0x28
  462. #define FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8 0x2c
  463. #define FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8 0x30
  464. #define FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8 0x34
  465. #define FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8 0x38
  466. #define FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10 0x3c
  467. #define FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11 0x40
  468. __u8 format;
  469. __u8 index;
  470. __u8 pad03[5];
  471. __u32 ds[4];
  472. __u32 l2[4];
  473. };
  474. struct fermi_a_zbc_depth_v0 {
  475. __u8 version;
  476. #define FERMI_A_ZBC_DEPTH_V0_FMT_FP32 0x01
  477. __u8 format;
  478. __u8 index;
  479. __u8 pad03[5];
  480. __u32 ds;
  481. __u32 l2;
  482. };
  483. #endif