mdp4_kms.h 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __MDP4_KMS_H__
  18. #define __MDP4_KMS_H__
  19. #include "msm_drv.h"
  20. #include "msm_kms.h"
  21. #include "mdp/mdp_kms.h"
  22. #include "mdp4.xml.h"
  23. #include "drm_panel.h"
  24. struct mdp4_kms {
  25. struct mdp_kms base;
  26. struct drm_device *dev;
  27. int rev;
  28. /* Shadow value for MDP4_LAYERMIXER_IN_CFG.. since setup for all
  29. * crtcs/encoders is in one shared register, we need to update it
  30. * via read/modify/write. But to avoid getting confused by power-
  31. * on-default values after resume, use this shadow value instead:
  32. */
  33. uint32_t mixer_cfg;
  34. /* mapper-id used to request GEM buffer mapped for scanout: */
  35. int id;
  36. void __iomem *mmio;
  37. struct regulator *dsi_pll_vdda;
  38. struct regulator *dsi_pll_vddio;
  39. struct regulator *vdd;
  40. struct clk *clk;
  41. struct clk *pclk;
  42. struct clk *lut_clk;
  43. struct clk *axi_clk;
  44. struct mdp_irq error_handler;
  45. /* empty/blank cursor bo to use when cursor is "disabled" */
  46. struct drm_gem_object *blank_cursor_bo;
  47. uint32_t blank_cursor_iova;
  48. };
  49. #define to_mdp4_kms(x) container_of(x, struct mdp4_kms, base)
  50. /* platform config data (ie. from DT, or pdata) */
  51. struct mdp4_platform_config {
  52. struct iommu_domain *iommu;
  53. uint32_t max_clk;
  54. };
  55. static inline void mdp4_write(struct mdp4_kms *mdp4_kms, u32 reg, u32 data)
  56. {
  57. msm_writel(data, mdp4_kms->mmio + reg);
  58. }
  59. static inline u32 mdp4_read(struct mdp4_kms *mdp4_kms, u32 reg)
  60. {
  61. return msm_readl(mdp4_kms->mmio + reg);
  62. }
  63. static inline uint32_t pipe2flush(enum mdp4_pipe pipe)
  64. {
  65. switch (pipe) {
  66. case VG1: return MDP4_OVERLAY_FLUSH_VG1;
  67. case VG2: return MDP4_OVERLAY_FLUSH_VG2;
  68. case RGB1: return MDP4_OVERLAY_FLUSH_RGB1;
  69. case RGB2: return MDP4_OVERLAY_FLUSH_RGB2;
  70. default: return 0;
  71. }
  72. }
  73. static inline uint32_t ovlp2flush(int ovlp)
  74. {
  75. switch (ovlp) {
  76. case 0: return MDP4_OVERLAY_FLUSH_OVLP0;
  77. case 1: return MDP4_OVERLAY_FLUSH_OVLP1;
  78. default: return 0;
  79. }
  80. }
  81. static inline uint32_t dma2irq(enum mdp4_dma dma)
  82. {
  83. switch (dma) {
  84. case DMA_P: return MDP4_IRQ_DMA_P_DONE;
  85. case DMA_S: return MDP4_IRQ_DMA_S_DONE;
  86. case DMA_E: return MDP4_IRQ_DMA_E_DONE;
  87. default: return 0;
  88. }
  89. }
  90. static inline uint32_t dma2err(enum mdp4_dma dma)
  91. {
  92. switch (dma) {
  93. case DMA_P: return MDP4_IRQ_PRIMARY_INTF_UDERRUN;
  94. case DMA_S: return 0; // ???
  95. case DMA_E: return MDP4_IRQ_EXTERNAL_INTF_UDERRUN;
  96. default: return 0;
  97. }
  98. }
  99. static inline uint32_t mixercfg(uint32_t mixer_cfg, int mixer,
  100. enum mdp4_pipe pipe, enum mdp_mixer_stage_id stage)
  101. {
  102. switch (pipe) {
  103. case VG1:
  104. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE0__MASK |
  105. MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  106. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE0(stage) |
  107. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE0_MIXER1);
  108. break;
  109. case VG2:
  110. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE1__MASK |
  111. MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  112. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE1(stage) |
  113. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE1_MIXER1);
  114. break;
  115. case RGB1:
  116. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE2__MASK |
  117. MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  118. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE2(stage) |
  119. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE2_MIXER1);
  120. break;
  121. case RGB2:
  122. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE3__MASK |
  123. MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  124. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE3(stage) |
  125. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE3_MIXER1);
  126. break;
  127. case RGB3:
  128. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE4__MASK |
  129. MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  130. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE4(stage) |
  131. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE4_MIXER1);
  132. break;
  133. case VG3:
  134. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE5__MASK |
  135. MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  136. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE5(stage) |
  137. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE5_MIXER1);
  138. break;
  139. case VG4:
  140. mixer_cfg &= ~(MDP4_LAYERMIXER_IN_CFG_PIPE6__MASK |
  141. MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  142. mixer_cfg |= MDP4_LAYERMIXER_IN_CFG_PIPE6(stage) |
  143. COND(mixer == 1, MDP4_LAYERMIXER_IN_CFG_PIPE6_MIXER1);
  144. break;
  145. default:
  146. WARN_ON("invalid pipe");
  147. break;
  148. }
  149. return mixer_cfg;
  150. }
  151. int mdp4_disable(struct mdp4_kms *mdp4_kms);
  152. int mdp4_enable(struct mdp4_kms *mdp4_kms);
  153. void mdp4_set_irqmask(struct mdp_kms *mdp_kms, uint32_t irqmask);
  154. void mdp4_irq_preinstall(struct msm_kms *kms);
  155. int mdp4_irq_postinstall(struct msm_kms *kms);
  156. void mdp4_irq_uninstall(struct msm_kms *kms);
  157. irqreturn_t mdp4_irq(struct msm_kms *kms);
  158. int mdp4_enable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  159. void mdp4_disable_vblank(struct msm_kms *kms, struct drm_crtc *crtc);
  160. static inline
  161. uint32_t mdp4_get_formats(enum mdp4_pipe pipe_id, uint32_t *pixel_formats,
  162. uint32_t max_formats)
  163. {
  164. /* TODO when we have YUV, we need to filter supported formats
  165. * based on pipe_id..
  166. */
  167. return mdp_get_formats(pixel_formats, max_formats);
  168. }
  169. void mdp4_plane_install_properties(struct drm_plane *plane,
  170. struct drm_mode_object *obj);
  171. void mdp4_plane_set_scanout(struct drm_plane *plane,
  172. struct drm_framebuffer *fb);
  173. int mdp4_plane_mode_set(struct drm_plane *plane,
  174. struct drm_crtc *crtc, struct drm_framebuffer *fb,
  175. int crtc_x, int crtc_y,
  176. unsigned int crtc_w, unsigned int crtc_h,
  177. uint32_t src_x, uint32_t src_y,
  178. uint32_t src_w, uint32_t src_h);
  179. enum mdp4_pipe mdp4_plane_pipe(struct drm_plane *plane);
  180. struct drm_plane *mdp4_plane_init(struct drm_device *dev,
  181. enum mdp4_pipe pipe_id, bool private_plane);
  182. uint32_t mdp4_crtc_vblank(struct drm_crtc *crtc);
  183. void mdp4_crtc_cancel_pending_flip(struct drm_crtc *crtc, struct drm_file *file);
  184. void mdp4_crtc_set_config(struct drm_crtc *crtc, uint32_t config);
  185. void mdp4_crtc_set_intf(struct drm_crtc *crtc, enum mdp4_intf intf, int mixer);
  186. void mdp4_crtc_attach(struct drm_crtc *crtc, struct drm_plane *plane);
  187. void mdp4_crtc_detach(struct drm_crtc *crtc, struct drm_plane *plane);
  188. struct drm_crtc *mdp4_crtc_init(struct drm_device *dev,
  189. struct drm_plane *plane, int id, int ovlp_id,
  190. enum mdp4_dma dma_id);
  191. long mdp4_dtv_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  192. struct drm_encoder *mdp4_dtv_encoder_init(struct drm_device *dev);
  193. long mdp4_lcdc_round_pixclk(struct drm_encoder *encoder, unsigned long rate);
  194. struct drm_encoder *mdp4_lcdc_encoder_init(struct drm_device *dev,
  195. struct drm_panel *panel);
  196. struct drm_connector *mdp4_lvds_connector_init(struct drm_device *dev,
  197. struct drm_panel *panel, struct drm_encoder *encoder);
  198. #ifdef CONFIG_COMMON_CLK
  199. struct clk *mpd4_lvds_pll_init(struct drm_device *dev);
  200. #else
  201. static inline struct clk *mpd4_lvds_pll_init(struct drm_device *dev)
  202. {
  203. return ERR_PTR(-ENODEV);
  204. }
  205. #endif
  206. #ifdef CONFIG_MSM_BUS_SCALING
  207. static inline int match_dev_name(struct device *dev, void *data)
  208. {
  209. return !strcmp(dev_name(dev), data);
  210. }
  211. /* bus scaling data is associated with extra pointless platform devices,
  212. * "dtv", etc.. this is a bit of a hack, but we need a way for encoders
  213. * to find their pdata to make the bus-scaling stuff work.
  214. */
  215. static inline void *mdp4_find_pdata(const char *devname)
  216. {
  217. struct device *dev;
  218. dev = bus_find_device(&platform_bus_type, NULL,
  219. (void *)devname, match_dev_name);
  220. return dev ? dev->platform_data : NULL;
  221. }
  222. #endif
  223. #endif /* __MDP4_KMS_H__ */