adreno_pm4.xml.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497
  1. #ifndef ADRENO_PM4_XML
  2. #define ADRENO_PM4_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 9859 bytes, from 2014-06-02 15:21:30)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 14960 bytes, from 2014-07-27 17:22:13)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 58020 bytes, from 2014-08-01 12:22:48)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 41068 bytes, from 2014-08-01 12:22:48)
  15. Copyright (C) 2013-2014 by the following authors:
  16. - Rob Clark <robdclark@gmail.com> (robclark)
  17. Permission is hereby granted, free of charge, to any person obtaining
  18. a copy of this software and associated documentation files (the
  19. "Software"), to deal in the Software without restriction, including
  20. without limitation the rights to use, copy, modify, merge, publish,
  21. distribute, sublicense, and/or sell copies of the Software, and to
  22. permit persons to whom the Software is furnished to do so, subject to
  23. the following conditions:
  24. The above copyright notice and this permission notice (including the
  25. next paragraph) shall be included in all copies or substantial
  26. portions of the Software.
  27. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  30. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  31. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  32. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  33. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  34. */
  35. enum vgt_event_type {
  36. VS_DEALLOC = 0,
  37. PS_DEALLOC = 1,
  38. VS_DONE_TS = 2,
  39. PS_DONE_TS = 3,
  40. CACHE_FLUSH_TS = 4,
  41. CONTEXT_DONE = 5,
  42. CACHE_FLUSH = 6,
  43. HLSQ_FLUSH = 7,
  44. VIZQUERY_START = 7,
  45. VIZQUERY_END = 8,
  46. SC_WAIT_WC = 9,
  47. RST_PIX_CNT = 13,
  48. RST_VTX_CNT = 14,
  49. TILE_FLUSH = 15,
  50. CACHE_FLUSH_AND_INV_TS_EVENT = 20,
  51. ZPASS_DONE = 21,
  52. CACHE_FLUSH_AND_INV_EVENT = 22,
  53. PERFCOUNTER_START = 23,
  54. PERFCOUNTER_STOP = 24,
  55. VS_FETCH_DONE = 27,
  56. FACENESS_FLUSH = 28,
  57. };
  58. enum pc_di_primtype {
  59. DI_PT_NONE = 0,
  60. DI_PT_POINTLIST_A2XX = 1,
  61. DI_PT_LINELIST = 2,
  62. DI_PT_LINESTRIP = 3,
  63. DI_PT_TRILIST = 4,
  64. DI_PT_TRIFAN = 5,
  65. DI_PT_TRISTRIP = 6,
  66. DI_PT_LINELOOP = 7,
  67. DI_PT_RECTLIST = 8,
  68. DI_PT_POINTLIST_A3XX = 9,
  69. DI_PT_QUADLIST = 13,
  70. DI_PT_QUADSTRIP = 14,
  71. DI_PT_POLYGON = 15,
  72. DI_PT_2D_COPY_RECT_LIST_V0 = 16,
  73. DI_PT_2D_COPY_RECT_LIST_V1 = 17,
  74. DI_PT_2D_COPY_RECT_LIST_V2 = 18,
  75. DI_PT_2D_COPY_RECT_LIST_V3 = 19,
  76. DI_PT_2D_FILL_RECT_LIST = 20,
  77. DI_PT_2D_LINE_STRIP = 21,
  78. DI_PT_2D_TRI_STRIP = 22,
  79. };
  80. enum pc_di_src_sel {
  81. DI_SRC_SEL_DMA = 0,
  82. DI_SRC_SEL_IMMEDIATE = 1,
  83. DI_SRC_SEL_AUTO_INDEX = 2,
  84. DI_SRC_SEL_RESERVED = 3,
  85. };
  86. enum pc_di_index_size {
  87. INDEX_SIZE_IGN = 0,
  88. INDEX_SIZE_16_BIT = 0,
  89. INDEX_SIZE_32_BIT = 1,
  90. INDEX_SIZE_8_BIT = 2,
  91. INDEX_SIZE_INVALID = 0,
  92. };
  93. enum pc_di_vis_cull_mode {
  94. IGNORE_VISIBILITY = 0,
  95. USE_VISIBILITY = 1,
  96. };
  97. enum adreno_pm4_packet_type {
  98. CP_TYPE0_PKT = 0,
  99. CP_TYPE1_PKT = 0x40000000,
  100. CP_TYPE2_PKT = 0x80000000,
  101. CP_TYPE3_PKT = 0xc0000000,
  102. };
  103. enum adreno_pm4_type3_packets {
  104. CP_ME_INIT = 72,
  105. CP_NOP = 16,
  106. CP_INDIRECT_BUFFER = 63,
  107. CP_INDIRECT_BUFFER_PFD = 55,
  108. CP_WAIT_FOR_IDLE = 38,
  109. CP_WAIT_REG_MEM = 60,
  110. CP_WAIT_REG_EQ = 82,
  111. CP_WAIT_REG_GTE = 83,
  112. CP_WAIT_UNTIL_READ = 92,
  113. CP_WAIT_IB_PFD_COMPLETE = 93,
  114. CP_REG_RMW = 33,
  115. CP_SET_BIN_DATA = 47,
  116. CP_REG_TO_MEM = 62,
  117. CP_MEM_WRITE = 61,
  118. CP_MEM_WRITE_CNTR = 79,
  119. CP_COND_EXEC = 68,
  120. CP_COND_WRITE = 69,
  121. CP_EVENT_WRITE = 70,
  122. CP_EVENT_WRITE_SHD = 88,
  123. CP_EVENT_WRITE_CFL = 89,
  124. CP_EVENT_WRITE_ZPD = 91,
  125. CP_RUN_OPENCL = 49,
  126. CP_DRAW_INDX = 34,
  127. CP_DRAW_INDX_2 = 54,
  128. CP_DRAW_INDX_BIN = 52,
  129. CP_DRAW_INDX_2_BIN = 53,
  130. CP_VIZ_QUERY = 35,
  131. CP_SET_STATE = 37,
  132. CP_SET_CONSTANT = 45,
  133. CP_IM_LOAD = 39,
  134. CP_IM_LOAD_IMMEDIATE = 43,
  135. CP_LOAD_CONSTANT_CONTEXT = 46,
  136. CP_INVALIDATE_STATE = 59,
  137. CP_SET_SHADER_BASES = 74,
  138. CP_SET_BIN_MASK = 80,
  139. CP_SET_BIN_SELECT = 81,
  140. CP_CONTEXT_UPDATE = 94,
  141. CP_INTERRUPT = 64,
  142. CP_IM_STORE = 44,
  143. CP_SET_DRAW_INIT_FLAGS = 75,
  144. CP_SET_PROTECTED_MODE = 95,
  145. CP_LOAD_STATE = 48,
  146. CP_COND_INDIRECT_BUFFER_PFE = 58,
  147. CP_COND_INDIRECT_BUFFER_PFD = 50,
  148. CP_INDIRECT_BUFFER_PFE = 63,
  149. CP_SET_BIN = 76,
  150. CP_TEST_TWO_MEMS = 113,
  151. CP_REG_WR_NO_CTXT = 120,
  152. CP_RECORD_PFP_TIMESTAMP = 17,
  153. CP_WAIT_FOR_ME = 19,
  154. CP_SET_DRAW_STATE = 67,
  155. CP_DRAW_INDX_OFFSET = 56,
  156. CP_DRAW_INDIRECT = 40,
  157. CP_DRAW_INDX_INDIRECT = 41,
  158. CP_DRAW_AUTO = 36,
  159. CP_UNKNOWN_1A = 26,
  160. CP_WIDE_REG_WRITE = 116,
  161. IN_IB_PREFETCH_END = 23,
  162. IN_SUBBLK_PREFETCH = 31,
  163. IN_INSTR_PREFETCH = 32,
  164. IN_INSTR_MATCH = 71,
  165. IN_CONST_PREFETCH = 73,
  166. IN_INCR_UPDT_STATE = 85,
  167. IN_INCR_UPDT_CONST = 86,
  168. IN_INCR_UPDT_INSTR = 87,
  169. };
  170. enum adreno_state_block {
  171. SB_VERT_TEX = 0,
  172. SB_VERT_MIPADDR = 1,
  173. SB_FRAG_TEX = 2,
  174. SB_FRAG_MIPADDR = 3,
  175. SB_VERT_SHADER = 4,
  176. SB_FRAG_SHADER = 6,
  177. };
  178. enum adreno_state_type {
  179. ST_SHADER = 0,
  180. ST_CONSTANTS = 1,
  181. };
  182. enum adreno_state_src {
  183. SS_DIRECT = 0,
  184. SS_INDIRECT = 4,
  185. };
  186. #define REG_CP_LOAD_STATE_0 0x00000000
  187. #define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff
  188. #define CP_LOAD_STATE_0_DST_OFF__SHIFT 0
  189. static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
  190. {
  191. return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
  192. }
  193. #define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000
  194. #define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16
  195. static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
  196. {
  197. return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
  198. }
  199. #define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000
  200. #define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19
  201. static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
  202. {
  203. return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
  204. }
  205. #define CP_LOAD_STATE_0_NUM_UNIT__MASK 0x7fc00000
  206. #define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22
  207. static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
  208. {
  209. return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
  210. }
  211. #define REG_CP_LOAD_STATE_1 0x00000001
  212. #define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003
  213. #define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0
  214. static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
  215. {
  216. return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
  217. }
  218. #define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc
  219. #define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2
  220. static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
  221. {
  222. return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
  223. }
  224. #define REG_CP_DRAW_INDX_0 0x00000000
  225. #define CP_DRAW_INDX_0_VIZ_QUERY__MASK 0xffffffff
  226. #define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT 0
  227. static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
  228. {
  229. return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
  230. }
  231. #define REG_CP_DRAW_INDX_1 0x00000001
  232. #define CP_DRAW_INDX_1_PRIM_TYPE__MASK 0x0000003f
  233. #define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT 0
  234. static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
  235. {
  236. return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
  237. }
  238. #define CP_DRAW_INDX_1_SOURCE_SELECT__MASK 0x000000c0
  239. #define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT 6
  240. static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
  241. {
  242. return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
  243. }
  244. #define CP_DRAW_INDX_1_VIS_CULL__MASK 0x00000600
  245. #define CP_DRAW_INDX_1_VIS_CULL__SHIFT 9
  246. static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
  247. {
  248. return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
  249. }
  250. #define CP_DRAW_INDX_1_INDEX_SIZE__MASK 0x00000800
  251. #define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT 11
  252. static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
  253. {
  254. return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
  255. }
  256. #define CP_DRAW_INDX_1_NOT_EOP 0x00001000
  257. #define CP_DRAW_INDX_1_SMALL_INDEX 0x00002000
  258. #define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  259. #define CP_DRAW_INDX_1_NUM_INDICES__MASK 0xffff0000
  260. #define CP_DRAW_INDX_1_NUM_INDICES__SHIFT 16
  261. static inline uint32_t CP_DRAW_INDX_1_NUM_INDICES(uint32_t val)
  262. {
  263. return ((val) << CP_DRAW_INDX_1_NUM_INDICES__SHIFT) & CP_DRAW_INDX_1_NUM_INDICES__MASK;
  264. }
  265. #define REG_CP_DRAW_INDX_2 0x00000002
  266. #define CP_DRAW_INDX_2_NUM_INDICES__MASK 0xffffffff
  267. #define CP_DRAW_INDX_2_NUM_INDICES__SHIFT 0
  268. static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
  269. {
  270. return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
  271. }
  272. #define REG_CP_DRAW_INDX_2 0x00000002
  273. #define CP_DRAW_INDX_2_INDX_BASE__MASK 0xffffffff
  274. #define CP_DRAW_INDX_2_INDX_BASE__SHIFT 0
  275. static inline uint32_t CP_DRAW_INDX_2_INDX_BASE(uint32_t val)
  276. {
  277. return ((val) << CP_DRAW_INDX_2_INDX_BASE__SHIFT) & CP_DRAW_INDX_2_INDX_BASE__MASK;
  278. }
  279. #define REG_CP_DRAW_INDX_2 0x00000002
  280. #define CP_DRAW_INDX_2_INDX_SIZE__MASK 0xffffffff
  281. #define CP_DRAW_INDX_2_INDX_SIZE__SHIFT 0
  282. static inline uint32_t CP_DRAW_INDX_2_INDX_SIZE(uint32_t val)
  283. {
  284. return ((val) << CP_DRAW_INDX_2_INDX_SIZE__SHIFT) & CP_DRAW_INDX_2_INDX_SIZE__MASK;
  285. }
  286. #define REG_CP_DRAW_INDX_2_0 0x00000000
  287. #define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK 0xffffffff
  288. #define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT 0
  289. static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
  290. {
  291. return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
  292. }
  293. #define REG_CP_DRAW_INDX_2_1 0x00000001
  294. #define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK 0x0000003f
  295. #define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT 0
  296. static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
  297. {
  298. return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
  299. }
  300. #define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK 0x000000c0
  301. #define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT 6
  302. static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
  303. {
  304. return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
  305. }
  306. #define CP_DRAW_INDX_2_1_VIS_CULL__MASK 0x00000600
  307. #define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT 9
  308. static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
  309. {
  310. return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
  311. }
  312. #define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK 0x00000800
  313. #define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT 11
  314. static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
  315. {
  316. return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
  317. }
  318. #define CP_DRAW_INDX_2_1_NOT_EOP 0x00001000
  319. #define CP_DRAW_INDX_2_1_SMALL_INDEX 0x00002000
  320. #define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  321. #define CP_DRAW_INDX_2_1_NUM_INDICES__MASK 0xffff0000
  322. #define CP_DRAW_INDX_2_1_NUM_INDICES__SHIFT 16
  323. static inline uint32_t CP_DRAW_INDX_2_1_NUM_INDICES(uint32_t val)
  324. {
  325. return ((val) << CP_DRAW_INDX_2_1_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INDICES__MASK;
  326. }
  327. #define REG_CP_DRAW_INDX_2_2 0x00000002
  328. #define CP_DRAW_INDX_2_2_NUM_INDICES__MASK 0xffffffff
  329. #define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT 0
  330. static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
  331. {
  332. return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
  333. }
  334. #define REG_CP_DRAW_INDX_OFFSET_0 0x00000000
  335. #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK 0x0000003f
  336. #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT 0
  337. static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
  338. {
  339. return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
  340. }
  341. #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK 0x000000c0
  342. #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT 6
  343. static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
  344. {
  345. return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
  346. }
  347. #define CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK 0x00000700
  348. #define CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT 8
  349. static inline uint32_t CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)
  350. {
  351. return ((val) << CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT) & CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK;
  352. }
  353. #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK 0x00000800
  354. #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT 11
  355. static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum pc_di_index_size val)
  356. {
  357. return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
  358. }
  359. #define CP_DRAW_INDX_OFFSET_0_NOT_EOP 0x00001000
  360. #define CP_DRAW_INDX_OFFSET_0_SMALL_INDEX 0x00002000
  361. #define CP_DRAW_INDX_OFFSET_0_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  362. #define CP_DRAW_INDX_OFFSET_0_NUM_INDICES__MASK 0xffff0000
  363. #define CP_DRAW_INDX_OFFSET_0_NUM_INDICES__SHIFT 16
  364. static inline uint32_t CP_DRAW_INDX_OFFSET_0_NUM_INDICES(uint32_t val)
  365. {
  366. return ((val) << CP_DRAW_INDX_OFFSET_0_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_0_NUM_INDICES__MASK;
  367. }
  368. #define REG_CP_DRAW_INDX_OFFSET_1 0x00000001
  369. #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
  370. #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK 0xffffffff
  371. #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT 0
  372. static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
  373. {
  374. return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
  375. }
  376. #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
  377. #define CP_DRAW_INDX_OFFSET_2_INDX_BASE__MASK 0xffffffff
  378. #define CP_DRAW_INDX_OFFSET_2_INDX_BASE__SHIFT 0
  379. static inline uint32_t CP_DRAW_INDX_OFFSET_2_INDX_BASE(uint32_t val)
  380. {
  381. return ((val) << CP_DRAW_INDX_OFFSET_2_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_2_INDX_BASE__MASK;
  382. }
  383. #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
  384. #define CP_DRAW_INDX_OFFSET_2_INDX_SIZE__MASK 0xffffffff
  385. #define CP_DRAW_INDX_OFFSET_2_INDX_SIZE__SHIFT 0
  386. static inline uint32_t CP_DRAW_INDX_OFFSET_2_INDX_SIZE(uint32_t val)
  387. {
  388. return ((val) << CP_DRAW_INDX_OFFSET_2_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_2_INDX_SIZE__MASK;
  389. }
  390. #define REG_CP_SET_DRAW_STATE_0 0x00000000
  391. #define CP_SET_DRAW_STATE_0_COUNT__MASK 0x0000ffff
  392. #define CP_SET_DRAW_STATE_0_COUNT__SHIFT 0
  393. static inline uint32_t CP_SET_DRAW_STATE_0_COUNT(uint32_t val)
  394. {
  395. return ((val) << CP_SET_DRAW_STATE_0_COUNT__SHIFT) & CP_SET_DRAW_STATE_0_COUNT__MASK;
  396. }
  397. #define CP_SET_DRAW_STATE_0_DIRTY 0x00010000
  398. #define CP_SET_DRAW_STATE_0_DISABLE 0x00020000
  399. #define CP_SET_DRAW_STATE_0_DISABLE_ALL_GROUPS 0x00040000
  400. #define CP_SET_DRAW_STATE_0_LOAD_IMMED 0x00080000
  401. #define CP_SET_DRAW_STATE_0_GROUP_ID__MASK 0x1f000000
  402. #define CP_SET_DRAW_STATE_0_GROUP_ID__SHIFT 24
  403. static inline uint32_t CP_SET_DRAW_STATE_0_GROUP_ID(uint32_t val)
  404. {
  405. return ((val) << CP_SET_DRAW_STATE_0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE_0_GROUP_ID__MASK;
  406. }
  407. #define REG_CP_SET_DRAW_STATE_1 0x00000001
  408. #define CP_SET_DRAW_STATE_1_ADDR__MASK 0xffffffff
  409. #define CP_SET_DRAW_STATE_1_ADDR__SHIFT 0
  410. static inline uint32_t CP_SET_DRAW_STATE_1_ADDR(uint32_t val)
  411. {
  412. return ((val) << CP_SET_DRAW_STATE_1_ADDR__SHIFT) & CP_SET_DRAW_STATE_1_ADDR__MASK;
  413. }
  414. #define REG_CP_SET_BIN_0 0x00000000
  415. #define REG_CP_SET_BIN_1 0x00000001
  416. #define CP_SET_BIN_1_X1__MASK 0x0000ffff
  417. #define CP_SET_BIN_1_X1__SHIFT 0
  418. static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
  419. {
  420. return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
  421. }
  422. #define CP_SET_BIN_1_Y1__MASK 0xffff0000
  423. #define CP_SET_BIN_1_Y1__SHIFT 16
  424. static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
  425. {
  426. return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
  427. }
  428. #define REG_CP_SET_BIN_2 0x00000002
  429. #define CP_SET_BIN_2_X2__MASK 0x0000ffff
  430. #define CP_SET_BIN_2_X2__SHIFT 0
  431. static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
  432. {
  433. return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
  434. }
  435. #define CP_SET_BIN_2_Y2__MASK 0xffff0000
  436. #define CP_SET_BIN_2_Y2__SHIFT 16
  437. static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
  438. {
  439. return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
  440. }
  441. #define REG_CP_SET_BIN_DATA_0 0x00000000
  442. #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK 0xffffffff
  443. #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT 0
  444. static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
  445. {
  446. return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
  447. }
  448. #define REG_CP_SET_BIN_DATA_1 0x00000001
  449. #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK 0xffffffff
  450. #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT 0
  451. static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
  452. {
  453. return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
  454. }
  455. #endif /* ADRENO_PM4_XML */