a3xx.xml.h 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453
  1. #ifndef A3XX_XML
  2. #define A3XX_XML
  3. /* Autogenerated file, DO NOT EDIT manually!
  4. This file was generated by the rules-ng-ng headergen tool in this git repository:
  5. http://github.com/freedreno/envytools/
  6. git clone https://github.com/freedreno/envytools.git
  7. The rules-ng-ng source files this header was generated from are:
  8. - /home/robclark/src/freedreno/envytools/rnndb/adreno.xml ( 364 bytes, from 2013-11-30 14:47:15)
  9. - /home/robclark/src/freedreno/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2013-03-31 16:51:27)
  10. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a2xx.xml ( 32901 bytes, from 2014-06-02 15:21:30)
  11. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_common.xml ( 9859 bytes, from 2014-06-02 15:21:30)
  12. - /home/robclark/src/freedreno/envytools/rnndb/adreno/adreno_pm4.xml ( 14960 bytes, from 2014-07-27 17:22:13)
  13. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a3xx.xml ( 58020 bytes, from 2014-08-01 12:22:48)
  14. - /home/robclark/src/freedreno/envytools/rnndb/adreno/a4xx.xml ( 41068 bytes, from 2014-08-01 12:22:48)
  15. Copyright (C) 2013-2014 by the following authors:
  16. - Rob Clark <robdclark@gmail.com> (robclark)
  17. Permission is hereby granted, free of charge, to any person obtaining
  18. a copy of this software and associated documentation files (the
  19. "Software"), to deal in the Software without restriction, including
  20. without limitation the rights to use, copy, modify, merge, publish,
  21. distribute, sublicense, and/or sell copies of the Software, and to
  22. permit persons to whom the Software is furnished to do so, subject to
  23. the following conditions:
  24. The above copyright notice and this permission notice (including the
  25. next paragraph) shall be included in all copies or substantial
  26. portions of the Software.
  27. THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  28. EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  29. MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  30. IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  31. LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  32. OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  33. WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  34. */
  35. enum a3xx_tile_mode {
  36. LINEAR = 0,
  37. TILE_32X32 = 2,
  38. };
  39. enum a3xx_state_block_id {
  40. HLSQ_BLOCK_ID_TP_TEX = 2,
  41. HLSQ_BLOCK_ID_TP_MIPMAP = 3,
  42. HLSQ_BLOCK_ID_SP_VS = 4,
  43. HLSQ_BLOCK_ID_SP_FS = 6,
  44. };
  45. enum a3xx_cache_opcode {
  46. INVALIDATE = 1,
  47. };
  48. enum a3xx_vtx_fmt {
  49. VFMT_FLOAT_32 = 0,
  50. VFMT_FLOAT_32_32 = 1,
  51. VFMT_FLOAT_32_32_32 = 2,
  52. VFMT_FLOAT_32_32_32_32 = 3,
  53. VFMT_FLOAT_16 = 4,
  54. VFMT_FLOAT_16_16 = 5,
  55. VFMT_FLOAT_16_16_16 = 6,
  56. VFMT_FLOAT_16_16_16_16 = 7,
  57. VFMT_FIXED_32 = 8,
  58. VFMT_FIXED_32_32 = 9,
  59. VFMT_FIXED_32_32_32 = 10,
  60. VFMT_FIXED_32_32_32_32 = 11,
  61. VFMT_SHORT_16 = 16,
  62. VFMT_SHORT_16_16 = 17,
  63. VFMT_SHORT_16_16_16 = 18,
  64. VFMT_SHORT_16_16_16_16 = 19,
  65. VFMT_USHORT_16 = 20,
  66. VFMT_USHORT_16_16 = 21,
  67. VFMT_USHORT_16_16_16 = 22,
  68. VFMT_USHORT_16_16_16_16 = 23,
  69. VFMT_NORM_SHORT_16 = 24,
  70. VFMT_NORM_SHORT_16_16 = 25,
  71. VFMT_NORM_SHORT_16_16_16 = 26,
  72. VFMT_NORM_SHORT_16_16_16_16 = 27,
  73. VFMT_NORM_USHORT_16 = 28,
  74. VFMT_NORM_USHORT_16_16 = 29,
  75. VFMT_NORM_USHORT_16_16_16 = 30,
  76. VFMT_NORM_USHORT_16_16_16_16 = 31,
  77. VFMT_UBYTE_8 = 40,
  78. VFMT_UBYTE_8_8 = 41,
  79. VFMT_UBYTE_8_8_8 = 42,
  80. VFMT_UBYTE_8_8_8_8 = 43,
  81. VFMT_NORM_UBYTE_8 = 44,
  82. VFMT_NORM_UBYTE_8_8 = 45,
  83. VFMT_NORM_UBYTE_8_8_8 = 46,
  84. VFMT_NORM_UBYTE_8_8_8_8 = 47,
  85. VFMT_BYTE_8 = 48,
  86. VFMT_BYTE_8_8 = 49,
  87. VFMT_BYTE_8_8_8 = 50,
  88. VFMT_BYTE_8_8_8_8 = 51,
  89. VFMT_NORM_BYTE_8 = 52,
  90. VFMT_NORM_BYTE_8_8 = 53,
  91. VFMT_NORM_BYTE_8_8_8 = 54,
  92. VFMT_NORM_BYTE_8_8_8_8 = 55,
  93. VFMT_UINT_10_10_10_2 = 60,
  94. VFMT_NORM_UINT_10_10_10_2 = 61,
  95. VFMT_INT_10_10_10_2 = 62,
  96. VFMT_NORM_INT_10_10_10_2 = 63,
  97. };
  98. enum a3xx_tex_fmt {
  99. TFMT_NORM_USHORT_565 = 4,
  100. TFMT_NORM_USHORT_5551 = 6,
  101. TFMT_NORM_USHORT_4444 = 7,
  102. TFMT_NORM_UINT_X8Z24 = 10,
  103. TFMT_NORM_UINT_NV12_UV_TILED = 17,
  104. TFMT_NORM_UINT_NV12_Y_TILED = 19,
  105. TFMT_NORM_UINT_NV12_UV = 21,
  106. TFMT_NORM_UINT_NV12_Y = 23,
  107. TFMT_NORM_UINT_I420_Y = 24,
  108. TFMT_NORM_UINT_I420_U = 26,
  109. TFMT_NORM_UINT_I420_V = 27,
  110. TFMT_NORM_UINT_2_10_10_10 = 41,
  111. TFMT_NORM_UINT_A8 = 44,
  112. TFMT_NORM_UINT_L8_A8 = 47,
  113. TFMT_NORM_UINT_8 = 48,
  114. TFMT_NORM_UINT_8_8 = 49,
  115. TFMT_NORM_UINT_8_8_8 = 50,
  116. TFMT_NORM_UINT_8_8_8_8 = 51,
  117. TFMT_FLOAT_16 = 64,
  118. TFMT_FLOAT_16_16 = 65,
  119. TFMT_FLOAT_16_16_16_16 = 67,
  120. TFMT_FLOAT_32 = 84,
  121. TFMT_FLOAT_32_32 = 85,
  122. TFMT_FLOAT_32_32_32_32 = 87,
  123. };
  124. enum a3xx_tex_fetchsize {
  125. TFETCH_DISABLE = 0,
  126. TFETCH_1_BYTE = 1,
  127. TFETCH_2_BYTE = 2,
  128. TFETCH_4_BYTE = 3,
  129. TFETCH_8_BYTE = 4,
  130. TFETCH_16_BYTE = 5,
  131. };
  132. enum a3xx_color_fmt {
  133. RB_R8G8B8_UNORM = 4,
  134. RB_R8G8B8A8_UNORM = 8,
  135. RB_Z16_UNORM = 12,
  136. RB_A8_UNORM = 20,
  137. RB_R16G16B16A16_FLOAT = 27,
  138. RB_R32G32B32A32_FLOAT = 51,
  139. };
  140. enum a3xx_color_swap {
  141. WZYX = 0,
  142. WXYZ = 1,
  143. ZYXW = 2,
  144. XYZW = 3,
  145. };
  146. enum a3xx_sp_perfcounter_select {
  147. SP_FS_CFLOW_INSTRUCTIONS = 12,
  148. SP_FS_FULL_ALU_INSTRUCTIONS = 14,
  149. SP0_ICL1_MISSES = 26,
  150. SP_ALU_ACTIVE_CYCLES = 29,
  151. };
  152. enum a3xx_rop_code {
  153. ROP_CLEAR = 0,
  154. ROP_NOR = 1,
  155. ROP_AND_INVERTED = 2,
  156. ROP_COPY_INVERTED = 3,
  157. ROP_AND_REVERSE = 4,
  158. ROP_INVERT = 5,
  159. ROP_XOR = 6,
  160. ROP_NAND = 7,
  161. ROP_AND = 8,
  162. ROP_EQUIV = 9,
  163. ROP_NOOP = 10,
  164. ROP_OR_INVERTED = 11,
  165. ROP_COPY = 12,
  166. ROP_OR_REVERSE = 13,
  167. ROP_OR = 14,
  168. ROP_SET = 15,
  169. };
  170. enum a3xx_rb_blend_opcode {
  171. BLEND_DST_PLUS_SRC = 0,
  172. BLEND_SRC_MINUS_DST = 1,
  173. BLEND_DST_MINUS_SRC = 2,
  174. BLEND_MIN_DST_SRC = 3,
  175. BLEND_MAX_DST_SRC = 4,
  176. };
  177. enum a3xx_tex_filter {
  178. A3XX_TEX_NEAREST = 0,
  179. A3XX_TEX_LINEAR = 1,
  180. A3XX_TEX_ANISO = 2,
  181. };
  182. enum a3xx_tex_clamp {
  183. A3XX_TEX_REPEAT = 0,
  184. A3XX_TEX_CLAMP_TO_EDGE = 1,
  185. A3XX_TEX_MIRROR_REPEAT = 2,
  186. A3XX_TEX_CLAMP_TO_BORDER = 3,
  187. A3XX_TEX_MIRROR_CLAMP = 4,
  188. };
  189. enum a3xx_tex_swiz {
  190. A3XX_TEX_X = 0,
  191. A3XX_TEX_Y = 1,
  192. A3XX_TEX_Z = 2,
  193. A3XX_TEX_W = 3,
  194. A3XX_TEX_ZERO = 4,
  195. A3XX_TEX_ONE = 5,
  196. };
  197. enum a3xx_tex_type {
  198. A3XX_TEX_1D = 0,
  199. A3XX_TEX_2D = 1,
  200. A3XX_TEX_CUBE = 2,
  201. A3XX_TEX_3D = 3,
  202. };
  203. #define A3XX_INT0_RBBM_GPU_IDLE 0x00000001
  204. #define A3XX_INT0_RBBM_AHB_ERROR 0x00000002
  205. #define A3XX_INT0_RBBM_REG_TIMEOUT 0x00000004
  206. #define A3XX_INT0_RBBM_ME_MS_TIMEOUT 0x00000008
  207. #define A3XX_INT0_RBBM_PFP_MS_TIMEOUT 0x00000010
  208. #define A3XX_INT0_RBBM_ATB_BUS_OVERFLOW 0x00000020
  209. #define A3XX_INT0_VFD_ERROR 0x00000040
  210. #define A3XX_INT0_CP_SW_INT 0x00000080
  211. #define A3XX_INT0_CP_T0_PACKET_IN_IB 0x00000100
  212. #define A3XX_INT0_CP_OPCODE_ERROR 0x00000200
  213. #define A3XX_INT0_CP_RESERVED_BIT_ERROR 0x00000400
  214. #define A3XX_INT0_CP_HW_FAULT 0x00000800
  215. #define A3XX_INT0_CP_DMA 0x00001000
  216. #define A3XX_INT0_CP_IB2_INT 0x00002000
  217. #define A3XX_INT0_CP_IB1_INT 0x00004000
  218. #define A3XX_INT0_CP_RB_INT 0x00008000
  219. #define A3XX_INT0_CP_REG_PROTECT_FAULT 0x00010000
  220. #define A3XX_INT0_CP_RB_DONE_TS 0x00020000
  221. #define A3XX_INT0_CP_VS_DONE_TS 0x00040000
  222. #define A3XX_INT0_CP_PS_DONE_TS 0x00080000
  223. #define A3XX_INT0_CACHE_FLUSH_TS 0x00100000
  224. #define A3XX_INT0_CP_AHB_ERROR_HALT 0x00200000
  225. #define A3XX_INT0_MISC_HANG_DETECT 0x01000000
  226. #define A3XX_INT0_UCHE_OOB_ACCESS 0x02000000
  227. #define REG_A3XX_RBBM_HW_VERSION 0x00000000
  228. #define REG_A3XX_RBBM_HW_RELEASE 0x00000001
  229. #define REG_A3XX_RBBM_HW_CONFIGURATION 0x00000002
  230. #define REG_A3XX_RBBM_CLOCK_CTL 0x00000010
  231. #define REG_A3XX_RBBM_SP_HYST_CNT 0x00000012
  232. #define REG_A3XX_RBBM_SW_RESET_CMD 0x00000018
  233. #define REG_A3XX_RBBM_AHB_CTL0 0x00000020
  234. #define REG_A3XX_RBBM_AHB_CTL1 0x00000021
  235. #define REG_A3XX_RBBM_AHB_CMD 0x00000022
  236. #define REG_A3XX_RBBM_AHB_ERROR_STATUS 0x00000027
  237. #define REG_A3XX_RBBM_GPR0_CTL 0x0000002e
  238. #define REG_A3XX_RBBM_STATUS 0x00000030
  239. #define A3XX_RBBM_STATUS_HI_BUSY 0x00000001
  240. #define A3XX_RBBM_STATUS_CP_ME_BUSY 0x00000002
  241. #define A3XX_RBBM_STATUS_CP_PFP_BUSY 0x00000004
  242. #define A3XX_RBBM_STATUS_CP_NRT_BUSY 0x00004000
  243. #define A3XX_RBBM_STATUS_VBIF_BUSY 0x00008000
  244. #define A3XX_RBBM_STATUS_TSE_BUSY 0x00010000
  245. #define A3XX_RBBM_STATUS_RAS_BUSY 0x00020000
  246. #define A3XX_RBBM_STATUS_RB_BUSY 0x00040000
  247. #define A3XX_RBBM_STATUS_PC_DCALL_BUSY 0x00080000
  248. #define A3XX_RBBM_STATUS_PC_VSD_BUSY 0x00100000
  249. #define A3XX_RBBM_STATUS_VFD_BUSY 0x00200000
  250. #define A3XX_RBBM_STATUS_VPC_BUSY 0x00400000
  251. #define A3XX_RBBM_STATUS_UCHE_BUSY 0x00800000
  252. #define A3XX_RBBM_STATUS_SP_BUSY 0x01000000
  253. #define A3XX_RBBM_STATUS_TPL1_BUSY 0x02000000
  254. #define A3XX_RBBM_STATUS_MARB_BUSY 0x04000000
  255. #define A3XX_RBBM_STATUS_VSC_BUSY 0x08000000
  256. #define A3XX_RBBM_STATUS_ARB_BUSY 0x10000000
  257. #define A3XX_RBBM_STATUS_HLSQ_BUSY 0x20000000
  258. #define A3XX_RBBM_STATUS_GPU_BUSY_NOHC 0x40000000
  259. #define A3XX_RBBM_STATUS_GPU_BUSY 0x80000000
  260. #define REG_A3XX_RBBM_NQWAIT_UNTIL 0x00000040
  261. #define REG_A3XX_RBBM_WAIT_IDLE_CLOCKS_CTL 0x00000033
  262. #define REG_A3XX_RBBM_INTERFACE_HANG_INT_CTL 0x00000050
  263. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL0 0x00000051
  264. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL1 0x00000054
  265. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL2 0x00000057
  266. #define REG_A3XX_RBBM_INTERFACE_HANG_MASK_CTL3 0x0000005a
  267. #define REG_A3XX_RBBM_INT_SET_CMD 0x00000060
  268. #define REG_A3XX_RBBM_INT_CLEAR_CMD 0x00000061
  269. #define REG_A3XX_RBBM_INT_0_MASK 0x00000063
  270. #define REG_A3XX_RBBM_INT_0_STATUS 0x00000064
  271. #define REG_A3XX_RBBM_PERFCTR_CTL 0x00000080
  272. #define A3XX_RBBM_PERFCTR_CTL_ENABLE 0x00000001
  273. #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD0 0x00000081
  274. #define REG_A3XX_RBBM_PERFCTR_LOAD_CMD1 0x00000082
  275. #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_LO 0x00000084
  276. #define REG_A3XX_RBBM_PERFCTR_LOAD_VALUE_HI 0x00000085
  277. #define REG_A3XX_RBBM_PERFCOUNTER0_SELECT 0x00000086
  278. #define REG_A3XX_RBBM_PERFCOUNTER1_SELECT 0x00000087
  279. #define REG_A3XX_RBBM_GPU_BUSY_MASKED 0x00000088
  280. #define REG_A3XX_RBBM_PERFCTR_CP_0_LO 0x00000090
  281. #define REG_A3XX_RBBM_PERFCTR_CP_0_HI 0x00000091
  282. #define REG_A3XX_RBBM_PERFCTR_RBBM_0_LO 0x00000092
  283. #define REG_A3XX_RBBM_PERFCTR_RBBM_0_HI 0x00000093
  284. #define REG_A3XX_RBBM_PERFCTR_RBBM_1_LO 0x00000094
  285. #define REG_A3XX_RBBM_PERFCTR_RBBM_1_HI 0x00000095
  286. #define REG_A3XX_RBBM_PERFCTR_PC_0_LO 0x00000096
  287. #define REG_A3XX_RBBM_PERFCTR_PC_0_HI 0x00000097
  288. #define REG_A3XX_RBBM_PERFCTR_PC_1_LO 0x00000098
  289. #define REG_A3XX_RBBM_PERFCTR_PC_1_HI 0x00000099
  290. #define REG_A3XX_RBBM_PERFCTR_PC_2_LO 0x0000009a
  291. #define REG_A3XX_RBBM_PERFCTR_PC_2_HI 0x0000009b
  292. #define REG_A3XX_RBBM_PERFCTR_PC_3_LO 0x0000009c
  293. #define REG_A3XX_RBBM_PERFCTR_PC_3_HI 0x0000009d
  294. #define REG_A3XX_RBBM_PERFCTR_VFD_0_LO 0x0000009e
  295. #define REG_A3XX_RBBM_PERFCTR_VFD_0_HI 0x0000009f
  296. #define REG_A3XX_RBBM_PERFCTR_VFD_1_LO 0x000000a0
  297. #define REG_A3XX_RBBM_PERFCTR_VFD_1_HI 0x000000a1
  298. #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_LO 0x000000a2
  299. #define REG_A3XX_RBBM_PERFCTR_HLSQ_0_HI 0x000000a3
  300. #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_LO 0x000000a4
  301. #define REG_A3XX_RBBM_PERFCTR_HLSQ_1_HI 0x000000a5
  302. #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_LO 0x000000a6
  303. #define REG_A3XX_RBBM_PERFCTR_HLSQ_2_HI 0x000000a7
  304. #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_LO 0x000000a8
  305. #define REG_A3XX_RBBM_PERFCTR_HLSQ_3_HI 0x000000a9
  306. #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_LO 0x000000aa
  307. #define REG_A3XX_RBBM_PERFCTR_HLSQ_4_HI 0x000000ab
  308. #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_LO 0x000000ac
  309. #define REG_A3XX_RBBM_PERFCTR_HLSQ_5_HI 0x000000ad
  310. #define REG_A3XX_RBBM_PERFCTR_VPC_0_LO 0x000000ae
  311. #define REG_A3XX_RBBM_PERFCTR_VPC_0_HI 0x000000af
  312. #define REG_A3XX_RBBM_PERFCTR_VPC_1_LO 0x000000b0
  313. #define REG_A3XX_RBBM_PERFCTR_VPC_1_HI 0x000000b1
  314. #define REG_A3XX_RBBM_PERFCTR_TSE_0_LO 0x000000b2
  315. #define REG_A3XX_RBBM_PERFCTR_TSE_0_HI 0x000000b3
  316. #define REG_A3XX_RBBM_PERFCTR_TSE_1_LO 0x000000b4
  317. #define REG_A3XX_RBBM_PERFCTR_TSE_1_HI 0x000000b5
  318. #define REG_A3XX_RBBM_PERFCTR_RAS_0_LO 0x000000b6
  319. #define REG_A3XX_RBBM_PERFCTR_RAS_0_HI 0x000000b7
  320. #define REG_A3XX_RBBM_PERFCTR_RAS_1_LO 0x000000b8
  321. #define REG_A3XX_RBBM_PERFCTR_RAS_1_HI 0x000000b9
  322. #define REG_A3XX_RBBM_PERFCTR_UCHE_0_LO 0x000000ba
  323. #define REG_A3XX_RBBM_PERFCTR_UCHE_0_HI 0x000000bb
  324. #define REG_A3XX_RBBM_PERFCTR_UCHE_1_LO 0x000000bc
  325. #define REG_A3XX_RBBM_PERFCTR_UCHE_1_HI 0x000000bd
  326. #define REG_A3XX_RBBM_PERFCTR_UCHE_2_LO 0x000000be
  327. #define REG_A3XX_RBBM_PERFCTR_UCHE_2_HI 0x000000bf
  328. #define REG_A3XX_RBBM_PERFCTR_UCHE_3_LO 0x000000c0
  329. #define REG_A3XX_RBBM_PERFCTR_UCHE_3_HI 0x000000c1
  330. #define REG_A3XX_RBBM_PERFCTR_UCHE_4_LO 0x000000c2
  331. #define REG_A3XX_RBBM_PERFCTR_UCHE_4_HI 0x000000c3
  332. #define REG_A3XX_RBBM_PERFCTR_UCHE_5_LO 0x000000c4
  333. #define REG_A3XX_RBBM_PERFCTR_UCHE_5_HI 0x000000c5
  334. #define REG_A3XX_RBBM_PERFCTR_TP_0_LO 0x000000c6
  335. #define REG_A3XX_RBBM_PERFCTR_TP_0_HI 0x000000c7
  336. #define REG_A3XX_RBBM_PERFCTR_TP_1_LO 0x000000c8
  337. #define REG_A3XX_RBBM_PERFCTR_TP_1_HI 0x000000c9
  338. #define REG_A3XX_RBBM_PERFCTR_TP_2_LO 0x000000ca
  339. #define REG_A3XX_RBBM_PERFCTR_TP_2_HI 0x000000cb
  340. #define REG_A3XX_RBBM_PERFCTR_TP_3_LO 0x000000cc
  341. #define REG_A3XX_RBBM_PERFCTR_TP_3_HI 0x000000cd
  342. #define REG_A3XX_RBBM_PERFCTR_TP_4_LO 0x000000ce
  343. #define REG_A3XX_RBBM_PERFCTR_TP_4_HI 0x000000cf
  344. #define REG_A3XX_RBBM_PERFCTR_TP_5_LO 0x000000d0
  345. #define REG_A3XX_RBBM_PERFCTR_TP_5_HI 0x000000d1
  346. #define REG_A3XX_RBBM_PERFCTR_SP_0_LO 0x000000d2
  347. #define REG_A3XX_RBBM_PERFCTR_SP_0_HI 0x000000d3
  348. #define REG_A3XX_RBBM_PERFCTR_SP_1_LO 0x000000d4
  349. #define REG_A3XX_RBBM_PERFCTR_SP_1_HI 0x000000d5
  350. #define REG_A3XX_RBBM_PERFCTR_SP_2_LO 0x000000d6
  351. #define REG_A3XX_RBBM_PERFCTR_SP_2_HI 0x000000d7
  352. #define REG_A3XX_RBBM_PERFCTR_SP_3_LO 0x000000d8
  353. #define REG_A3XX_RBBM_PERFCTR_SP_3_HI 0x000000d9
  354. #define REG_A3XX_RBBM_PERFCTR_SP_4_LO 0x000000da
  355. #define REG_A3XX_RBBM_PERFCTR_SP_4_HI 0x000000db
  356. #define REG_A3XX_RBBM_PERFCTR_SP_5_LO 0x000000dc
  357. #define REG_A3XX_RBBM_PERFCTR_SP_5_HI 0x000000dd
  358. #define REG_A3XX_RBBM_PERFCTR_SP_6_LO 0x000000de
  359. #define REG_A3XX_RBBM_PERFCTR_SP_6_HI 0x000000df
  360. #define REG_A3XX_RBBM_PERFCTR_SP_7_LO 0x000000e0
  361. #define REG_A3XX_RBBM_PERFCTR_SP_7_HI 0x000000e1
  362. #define REG_A3XX_RBBM_PERFCTR_RB_0_LO 0x000000e2
  363. #define REG_A3XX_RBBM_PERFCTR_RB_0_HI 0x000000e3
  364. #define REG_A3XX_RBBM_PERFCTR_RB_1_LO 0x000000e4
  365. #define REG_A3XX_RBBM_PERFCTR_RB_1_HI 0x000000e5
  366. #define REG_A3XX_RBBM_PERFCTR_PWR_0_LO 0x000000ea
  367. #define REG_A3XX_RBBM_PERFCTR_PWR_0_HI 0x000000eb
  368. #define REG_A3XX_RBBM_PERFCTR_PWR_1_LO 0x000000ec
  369. #define REG_A3XX_RBBM_PERFCTR_PWR_1_HI 0x000000ed
  370. #define REG_A3XX_RBBM_RBBM_CTL 0x00000100
  371. #define REG_A3XX_RBBM_DEBUG_BUS_CTL 0x00000111
  372. #define REG_A3XX_RBBM_DEBUG_BUS_DATA_STATUS 0x00000112
  373. #define REG_A3XX_CP_PFP_UCODE_ADDR 0x000001c9
  374. #define REG_A3XX_CP_PFP_UCODE_DATA 0x000001ca
  375. #define REG_A3XX_CP_ROQ_ADDR 0x000001cc
  376. #define REG_A3XX_CP_ROQ_DATA 0x000001cd
  377. #define REG_A3XX_CP_MERCIU_ADDR 0x000001d1
  378. #define REG_A3XX_CP_MERCIU_DATA 0x000001d2
  379. #define REG_A3XX_CP_MERCIU_DATA2 0x000001d3
  380. #define REG_A3XX_CP_MEQ_ADDR 0x000001da
  381. #define REG_A3XX_CP_MEQ_DATA 0x000001db
  382. #define REG_A3XX_CP_PERFCOUNTER_SELECT 0x00000445
  383. #define REG_A3XX_CP_HW_FAULT 0x0000045c
  384. #define REG_A3XX_CP_PROTECT_CTRL 0x0000045e
  385. #define REG_A3XX_CP_PROTECT_STATUS 0x0000045f
  386. static inline uint32_t REG_A3XX_CP_PROTECT(uint32_t i0) { return 0x00000460 + 0x1*i0; }
  387. static inline uint32_t REG_A3XX_CP_PROTECT_REG(uint32_t i0) { return 0x00000460 + 0x1*i0; }
  388. #define REG_A3XX_CP_AHB_FAULT 0x0000054d
  389. #define REG_A3XX_SP_GLOBAL_MEM_SIZE 0x00000e22
  390. #define REG_A3XX_SP_GLOBAL_MEM_ADDR 0x00000e23
  391. #define REG_A3XX_GRAS_CL_CLIP_CNTL 0x00002040
  392. #define A3XX_GRAS_CL_CLIP_CNTL_IJ_PERSP_CENTER 0x00001000
  393. #define A3XX_GRAS_CL_CLIP_CNTL_CLIP_DISABLE 0x00010000
  394. #define A3XX_GRAS_CL_CLIP_CNTL_ZFAR_CLIP_DISABLE 0x00020000
  395. #define A3XX_GRAS_CL_CLIP_CNTL_VP_CLIP_CODE_IGNORE 0x00080000
  396. #define A3XX_GRAS_CL_CLIP_CNTL_VP_XFORM_DISABLE 0x00100000
  397. #define A3XX_GRAS_CL_CLIP_CNTL_PERSP_DIVISION_DISABLE 0x00200000
  398. #define A3XX_GRAS_CL_CLIP_CNTL_ZCOORD 0x00800000
  399. #define A3XX_GRAS_CL_CLIP_CNTL_WCOORD 0x01000000
  400. #define A3XX_GRAS_CL_CLIP_CNTL_ZCLIP_DISABLE 0x02000000
  401. #define REG_A3XX_GRAS_CL_GB_CLIP_ADJ 0x00002044
  402. #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK 0x000003ff
  403. #define A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT 0
  404. static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ(uint32_t val)
  405. {
  406. return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_HORZ__MASK;
  407. }
  408. #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK 0x000ffc00
  409. #define A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT 10
  410. static inline uint32_t A3XX_GRAS_CL_GB_CLIP_ADJ_VERT(uint32_t val)
  411. {
  412. return ((val) << A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__SHIFT) & A3XX_GRAS_CL_GB_CLIP_ADJ_VERT__MASK;
  413. }
  414. #define REG_A3XX_GRAS_CL_VPORT_XOFFSET 0x00002048
  415. #define A3XX_GRAS_CL_VPORT_XOFFSET__MASK 0xffffffff
  416. #define A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT 0
  417. static inline uint32_t A3XX_GRAS_CL_VPORT_XOFFSET(float val)
  418. {
  419. return ((fui(val)) << A3XX_GRAS_CL_VPORT_XOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_XOFFSET__MASK;
  420. }
  421. #define REG_A3XX_GRAS_CL_VPORT_XSCALE 0x00002049
  422. #define A3XX_GRAS_CL_VPORT_XSCALE__MASK 0xffffffff
  423. #define A3XX_GRAS_CL_VPORT_XSCALE__SHIFT 0
  424. static inline uint32_t A3XX_GRAS_CL_VPORT_XSCALE(float val)
  425. {
  426. return ((fui(val)) << A3XX_GRAS_CL_VPORT_XSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_XSCALE__MASK;
  427. }
  428. #define REG_A3XX_GRAS_CL_VPORT_YOFFSET 0x0000204a
  429. #define A3XX_GRAS_CL_VPORT_YOFFSET__MASK 0xffffffff
  430. #define A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT 0
  431. static inline uint32_t A3XX_GRAS_CL_VPORT_YOFFSET(float val)
  432. {
  433. return ((fui(val)) << A3XX_GRAS_CL_VPORT_YOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_YOFFSET__MASK;
  434. }
  435. #define REG_A3XX_GRAS_CL_VPORT_YSCALE 0x0000204b
  436. #define A3XX_GRAS_CL_VPORT_YSCALE__MASK 0xffffffff
  437. #define A3XX_GRAS_CL_VPORT_YSCALE__SHIFT 0
  438. static inline uint32_t A3XX_GRAS_CL_VPORT_YSCALE(float val)
  439. {
  440. return ((fui(val)) << A3XX_GRAS_CL_VPORT_YSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_YSCALE__MASK;
  441. }
  442. #define REG_A3XX_GRAS_CL_VPORT_ZOFFSET 0x0000204c
  443. #define A3XX_GRAS_CL_VPORT_ZOFFSET__MASK 0xffffffff
  444. #define A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT 0
  445. static inline uint32_t A3XX_GRAS_CL_VPORT_ZOFFSET(float val)
  446. {
  447. return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZOFFSET__SHIFT) & A3XX_GRAS_CL_VPORT_ZOFFSET__MASK;
  448. }
  449. #define REG_A3XX_GRAS_CL_VPORT_ZSCALE 0x0000204d
  450. #define A3XX_GRAS_CL_VPORT_ZSCALE__MASK 0xffffffff
  451. #define A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT 0
  452. static inline uint32_t A3XX_GRAS_CL_VPORT_ZSCALE(float val)
  453. {
  454. return ((fui(val)) << A3XX_GRAS_CL_VPORT_ZSCALE__SHIFT) & A3XX_GRAS_CL_VPORT_ZSCALE__MASK;
  455. }
  456. #define REG_A3XX_GRAS_SU_POINT_MINMAX 0x00002068
  457. #define A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK 0x0000ffff
  458. #define A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT 0
  459. static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MIN(float val)
  460. {
  461. return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_MINMAX_MIN__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MIN__MASK;
  462. }
  463. #define A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK 0xffff0000
  464. #define A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT 16
  465. static inline uint32_t A3XX_GRAS_SU_POINT_MINMAX_MAX(float val)
  466. {
  467. return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_MINMAX_MAX__SHIFT) & A3XX_GRAS_SU_POINT_MINMAX_MAX__MASK;
  468. }
  469. #define REG_A3XX_GRAS_SU_POINT_SIZE 0x00002069
  470. #define A3XX_GRAS_SU_POINT_SIZE__MASK 0xffffffff
  471. #define A3XX_GRAS_SU_POINT_SIZE__SHIFT 0
  472. static inline uint32_t A3XX_GRAS_SU_POINT_SIZE(float val)
  473. {
  474. return ((((uint32_t)(val * 8.0))) << A3XX_GRAS_SU_POINT_SIZE__SHIFT) & A3XX_GRAS_SU_POINT_SIZE__MASK;
  475. }
  476. #define REG_A3XX_GRAS_SU_POLY_OFFSET_SCALE 0x0000206c
  477. #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK 0x00ffffff
  478. #define A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT 0
  479. static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL(float val)
  480. {
  481. return ((((uint32_t)(val * 28.0))) << A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_SCALE_VAL__MASK;
  482. }
  483. #define REG_A3XX_GRAS_SU_POLY_OFFSET_OFFSET 0x0000206d
  484. #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK 0xffffffff
  485. #define A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT 0
  486. static inline uint32_t A3XX_GRAS_SU_POLY_OFFSET_OFFSET(float val)
  487. {
  488. return ((((uint32_t)(val * 28.0))) << A3XX_GRAS_SU_POLY_OFFSET_OFFSET__SHIFT) & A3XX_GRAS_SU_POLY_OFFSET_OFFSET__MASK;
  489. }
  490. #define REG_A3XX_GRAS_SU_MODE_CONTROL 0x00002070
  491. #define A3XX_GRAS_SU_MODE_CONTROL_CULL_FRONT 0x00000001
  492. #define A3XX_GRAS_SU_MODE_CONTROL_CULL_BACK 0x00000002
  493. #define A3XX_GRAS_SU_MODE_CONTROL_FRONT_CW 0x00000004
  494. #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK 0x000007f8
  495. #define A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT 3
  496. static inline uint32_t A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH(float val)
  497. {
  498. return ((((uint32_t)(val * 4.0))) << A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__SHIFT) & A3XX_GRAS_SU_MODE_CONTROL_LINEHALFWIDTH__MASK;
  499. }
  500. #define A3XX_GRAS_SU_MODE_CONTROL_POLY_OFFSET 0x00000800
  501. #define REG_A3XX_GRAS_SC_CONTROL 0x00002072
  502. #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK 0x000000f0
  503. #define A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT 4
  504. static inline uint32_t A3XX_GRAS_SC_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  505. {
  506. return ((val) << A3XX_GRAS_SC_CONTROL_RENDER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RENDER_MODE__MASK;
  507. }
  508. #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK 0x00000f00
  509. #define A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT 8
  510. static inline uint32_t A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES(enum a3xx_msaa_samples val)
  511. {
  512. return ((val) << A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__SHIFT) & A3XX_GRAS_SC_CONTROL_MSAA_SAMPLES__MASK;
  513. }
  514. #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK 0x0000f000
  515. #define A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT 12
  516. static inline uint32_t A3XX_GRAS_SC_CONTROL_RASTER_MODE(uint32_t val)
  517. {
  518. return ((val) << A3XX_GRAS_SC_CONTROL_RASTER_MODE__SHIFT) & A3XX_GRAS_SC_CONTROL_RASTER_MODE__MASK;
  519. }
  520. #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_TL 0x00002074
  521. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  522. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK 0x00007fff
  523. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT 0
  524. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X(uint32_t val)
  525. {
  526. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_X__MASK;
  527. }
  528. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK 0x7fff0000
  529. #define A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT 16
  530. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y(uint32_t val)
  531. {
  532. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_TL_Y__MASK;
  533. }
  534. #define REG_A3XX_GRAS_SC_SCREEN_SCISSOR_BR 0x00002075
  535. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  536. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK 0x00007fff
  537. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT 0
  538. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X(uint32_t val)
  539. {
  540. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_X__MASK;
  541. }
  542. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK 0x7fff0000
  543. #define A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT 16
  544. static inline uint32_t A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y(uint32_t val)
  545. {
  546. return ((val) << A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_SCREEN_SCISSOR_BR_Y__MASK;
  547. }
  548. #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_TL 0x00002079
  549. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_WINDOW_OFFSET_DISABLE 0x80000000
  550. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK 0x00007fff
  551. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT 0
  552. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X(uint32_t val)
  553. {
  554. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_X__MASK;
  555. }
  556. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK 0x7fff0000
  557. #define A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT 16
  558. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y(uint32_t val)
  559. {
  560. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_TL_Y__MASK;
  561. }
  562. #define REG_A3XX_GRAS_SC_WINDOW_SCISSOR_BR 0x0000207a
  563. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_WINDOW_OFFSET_DISABLE 0x80000000
  564. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK 0x00007fff
  565. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT 0
  566. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X(uint32_t val)
  567. {
  568. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_X__MASK;
  569. }
  570. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK 0x7fff0000
  571. #define A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT 16
  572. static inline uint32_t A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y(uint32_t val)
  573. {
  574. return ((val) << A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__SHIFT) & A3XX_GRAS_SC_WINDOW_SCISSOR_BR_Y__MASK;
  575. }
  576. #define REG_A3XX_RB_MODE_CONTROL 0x000020c0
  577. #define A3XX_RB_MODE_CONTROL_GMEM_BYPASS 0x00000080
  578. #define A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK 0x00000700
  579. #define A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT 8
  580. static inline uint32_t A3XX_RB_MODE_CONTROL_RENDER_MODE(enum a3xx_render_mode val)
  581. {
  582. return ((val) << A3XX_RB_MODE_CONTROL_RENDER_MODE__SHIFT) & A3XX_RB_MODE_CONTROL_RENDER_MODE__MASK;
  583. }
  584. #define A3XX_RB_MODE_CONTROL_MARB_CACHE_SPLIT_MODE 0x00008000
  585. #define A3XX_RB_MODE_CONTROL_PACKER_TIMER_ENABLE 0x00010000
  586. #define REG_A3XX_RB_RENDER_CONTROL 0x000020c1
  587. #define A3XX_RB_RENDER_CONTROL_FACENESS 0x00000008
  588. #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK 0x00000ff0
  589. #define A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT 4
  590. static inline uint32_t A3XX_RB_RENDER_CONTROL_BIN_WIDTH(uint32_t val)
  591. {
  592. return ((val >> 5) << A3XX_RB_RENDER_CONTROL_BIN_WIDTH__SHIFT) & A3XX_RB_RENDER_CONTROL_BIN_WIDTH__MASK;
  593. }
  594. #define A3XX_RB_RENDER_CONTROL_DISABLE_COLOR_PIPE 0x00001000
  595. #define A3XX_RB_RENDER_CONTROL_ENABLE_GMEM 0x00002000
  596. #define A3XX_RB_RENDER_CONTROL_XCOORD 0x00004000
  597. #define A3XX_RB_RENDER_CONTROL_YCOORD 0x00008000
  598. #define A3XX_RB_RENDER_CONTROL_ZCOORD 0x00010000
  599. #define A3XX_RB_RENDER_CONTROL_WCOORD 0x00020000
  600. #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST 0x00400000
  601. #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK 0x07000000
  602. #define A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT 24
  603. static inline uint32_t A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC(enum adreno_compare_func val)
  604. {
  605. return ((val) << A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__SHIFT) & A3XX_RB_RENDER_CONTROL_ALPHA_TEST_FUNC__MASK;
  606. }
  607. #define REG_A3XX_RB_MSAA_CONTROL 0x000020c2
  608. #define A3XX_RB_MSAA_CONTROL_DISABLE 0x00000400
  609. #define A3XX_RB_MSAA_CONTROL_SAMPLES__MASK 0x0000f000
  610. #define A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT 12
  611. static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLES(enum a3xx_msaa_samples val)
  612. {
  613. return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLES__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLES__MASK;
  614. }
  615. #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK 0xffff0000
  616. #define A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT 16
  617. static inline uint32_t A3XX_RB_MSAA_CONTROL_SAMPLE_MASK(uint32_t val)
  618. {
  619. return ((val) << A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__SHIFT) & A3XX_RB_MSAA_CONTROL_SAMPLE_MASK__MASK;
  620. }
  621. #define REG_A3XX_RB_ALPHA_REF 0x000020c3
  622. #define A3XX_RB_ALPHA_REF_UINT__MASK 0x0000ff00
  623. #define A3XX_RB_ALPHA_REF_UINT__SHIFT 8
  624. static inline uint32_t A3XX_RB_ALPHA_REF_UINT(uint32_t val)
  625. {
  626. return ((val) << A3XX_RB_ALPHA_REF_UINT__SHIFT) & A3XX_RB_ALPHA_REF_UINT__MASK;
  627. }
  628. #define A3XX_RB_ALPHA_REF_FLOAT__MASK 0xffff0000
  629. #define A3XX_RB_ALPHA_REF_FLOAT__SHIFT 16
  630. static inline uint32_t A3XX_RB_ALPHA_REF_FLOAT(float val)
  631. {
  632. return ((util_float_to_half(val)) << A3XX_RB_ALPHA_REF_FLOAT__SHIFT) & A3XX_RB_ALPHA_REF_FLOAT__MASK;
  633. }
  634. static inline uint32_t REG_A3XX_RB_MRT(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
  635. static inline uint32_t REG_A3XX_RB_MRT_CONTROL(uint32_t i0) { return 0x000020c4 + 0x4*i0; }
  636. #define A3XX_RB_MRT_CONTROL_READ_DEST_ENABLE 0x00000008
  637. #define A3XX_RB_MRT_CONTROL_BLEND 0x00000010
  638. #define A3XX_RB_MRT_CONTROL_BLEND2 0x00000020
  639. #define A3XX_RB_MRT_CONTROL_ROP_CODE__MASK 0x00000f00
  640. #define A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT 8
  641. static inline uint32_t A3XX_RB_MRT_CONTROL_ROP_CODE(enum a3xx_rop_code val)
  642. {
  643. return ((val) << A3XX_RB_MRT_CONTROL_ROP_CODE__SHIFT) & A3XX_RB_MRT_CONTROL_ROP_CODE__MASK;
  644. }
  645. #define A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK 0x00003000
  646. #define A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT 12
  647. static inline uint32_t A3XX_RB_MRT_CONTROL_DITHER_MODE(enum adreno_rb_dither_mode val)
  648. {
  649. return ((val) << A3XX_RB_MRT_CONTROL_DITHER_MODE__SHIFT) & A3XX_RB_MRT_CONTROL_DITHER_MODE__MASK;
  650. }
  651. #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK 0x0f000000
  652. #define A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT 24
  653. static inline uint32_t A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE(uint32_t val)
  654. {
  655. return ((val) << A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__SHIFT) & A3XX_RB_MRT_CONTROL_COMPONENT_ENABLE__MASK;
  656. }
  657. static inline uint32_t REG_A3XX_RB_MRT_BUF_INFO(uint32_t i0) { return 0x000020c5 + 0x4*i0; }
  658. #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK 0x0000003f
  659. #define A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT 0
  660. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT(enum a3xx_color_fmt val)
  661. {
  662. return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_FORMAT__MASK;
  663. }
  664. #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK 0x000000c0
  665. #define A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT 6
  666. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE(enum a3xx_tile_mode val)
  667. {
  668. return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_TILE_MODE__MASK;
  669. }
  670. #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK 0x00000c00
  671. #define A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT 10
  672. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_SWAP(enum a3xx_color_swap val)
  673. {
  674. return ((val) << A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_SWAP__MASK;
  675. }
  676. #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK 0xfffe0000
  677. #define A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT 17
  678. static inline uint32_t A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH(uint32_t val)
  679. {
  680. return ((val >> 5) << A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__SHIFT) & A3XX_RB_MRT_BUF_INFO_COLOR_BUF_PITCH__MASK;
  681. }
  682. static inline uint32_t REG_A3XX_RB_MRT_BUF_BASE(uint32_t i0) { return 0x000020c6 + 0x4*i0; }
  683. #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK 0xfffffff0
  684. #define A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT 4
  685. static inline uint32_t A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE(uint32_t val)
  686. {
  687. return ((val >> 5) << A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__SHIFT) & A3XX_RB_MRT_BUF_BASE_COLOR_BUF_BASE__MASK;
  688. }
  689. static inline uint32_t REG_A3XX_RB_MRT_BLEND_CONTROL(uint32_t i0) { return 0x000020c7 + 0x4*i0; }
  690. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK 0x0000001f
  691. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT 0
  692. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR(enum adreno_rb_blend_factor val)
  693. {
  694. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_SRC_FACTOR__MASK;
  695. }
  696. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK 0x000000e0
  697. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT 5
  698. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  699. {
  700. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_BLEND_OPCODE__MASK;
  701. }
  702. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK 0x00001f00
  703. #define A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT 8
  704. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR(enum adreno_rb_blend_factor val)
  705. {
  706. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_RGB_DEST_FACTOR__MASK;
  707. }
  708. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK 0x001f0000
  709. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT 16
  710. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR(enum adreno_rb_blend_factor val)
  711. {
  712. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_SRC_FACTOR__MASK;
  713. }
  714. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK 0x00e00000
  715. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT 21
  716. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE(enum a3xx_rb_blend_opcode val)
  717. {
  718. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_BLEND_OPCODE__MASK;
  719. }
  720. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK 0x1f000000
  721. #define A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT 24
  722. static inline uint32_t A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR(enum adreno_rb_blend_factor val)
  723. {
  724. return ((val) << A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__SHIFT) & A3XX_RB_MRT_BLEND_CONTROL_ALPHA_DEST_FACTOR__MASK;
  725. }
  726. #define A3XX_RB_MRT_BLEND_CONTROL_CLAMP_ENABLE 0x20000000
  727. #define REG_A3XX_RB_BLEND_RED 0x000020e4
  728. #define A3XX_RB_BLEND_RED_UINT__MASK 0x000000ff
  729. #define A3XX_RB_BLEND_RED_UINT__SHIFT 0
  730. static inline uint32_t A3XX_RB_BLEND_RED_UINT(uint32_t val)
  731. {
  732. return ((val) << A3XX_RB_BLEND_RED_UINT__SHIFT) & A3XX_RB_BLEND_RED_UINT__MASK;
  733. }
  734. #define A3XX_RB_BLEND_RED_FLOAT__MASK 0xffff0000
  735. #define A3XX_RB_BLEND_RED_FLOAT__SHIFT 16
  736. static inline uint32_t A3XX_RB_BLEND_RED_FLOAT(float val)
  737. {
  738. return ((util_float_to_half(val)) << A3XX_RB_BLEND_RED_FLOAT__SHIFT) & A3XX_RB_BLEND_RED_FLOAT__MASK;
  739. }
  740. #define REG_A3XX_RB_BLEND_GREEN 0x000020e5
  741. #define A3XX_RB_BLEND_GREEN_UINT__MASK 0x000000ff
  742. #define A3XX_RB_BLEND_GREEN_UINT__SHIFT 0
  743. static inline uint32_t A3XX_RB_BLEND_GREEN_UINT(uint32_t val)
  744. {
  745. return ((val) << A3XX_RB_BLEND_GREEN_UINT__SHIFT) & A3XX_RB_BLEND_GREEN_UINT__MASK;
  746. }
  747. #define A3XX_RB_BLEND_GREEN_FLOAT__MASK 0xffff0000
  748. #define A3XX_RB_BLEND_GREEN_FLOAT__SHIFT 16
  749. static inline uint32_t A3XX_RB_BLEND_GREEN_FLOAT(float val)
  750. {
  751. return ((util_float_to_half(val)) << A3XX_RB_BLEND_GREEN_FLOAT__SHIFT) & A3XX_RB_BLEND_GREEN_FLOAT__MASK;
  752. }
  753. #define REG_A3XX_RB_BLEND_BLUE 0x000020e6
  754. #define A3XX_RB_BLEND_BLUE_UINT__MASK 0x000000ff
  755. #define A3XX_RB_BLEND_BLUE_UINT__SHIFT 0
  756. static inline uint32_t A3XX_RB_BLEND_BLUE_UINT(uint32_t val)
  757. {
  758. return ((val) << A3XX_RB_BLEND_BLUE_UINT__SHIFT) & A3XX_RB_BLEND_BLUE_UINT__MASK;
  759. }
  760. #define A3XX_RB_BLEND_BLUE_FLOAT__MASK 0xffff0000
  761. #define A3XX_RB_BLEND_BLUE_FLOAT__SHIFT 16
  762. static inline uint32_t A3XX_RB_BLEND_BLUE_FLOAT(float val)
  763. {
  764. return ((util_float_to_half(val)) << A3XX_RB_BLEND_BLUE_FLOAT__SHIFT) & A3XX_RB_BLEND_BLUE_FLOAT__MASK;
  765. }
  766. #define REG_A3XX_RB_BLEND_ALPHA 0x000020e7
  767. #define A3XX_RB_BLEND_ALPHA_UINT__MASK 0x000000ff
  768. #define A3XX_RB_BLEND_ALPHA_UINT__SHIFT 0
  769. static inline uint32_t A3XX_RB_BLEND_ALPHA_UINT(uint32_t val)
  770. {
  771. return ((val) << A3XX_RB_BLEND_ALPHA_UINT__SHIFT) & A3XX_RB_BLEND_ALPHA_UINT__MASK;
  772. }
  773. #define A3XX_RB_BLEND_ALPHA_FLOAT__MASK 0xffff0000
  774. #define A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT 16
  775. static inline uint32_t A3XX_RB_BLEND_ALPHA_FLOAT(float val)
  776. {
  777. return ((util_float_to_half(val)) << A3XX_RB_BLEND_ALPHA_FLOAT__SHIFT) & A3XX_RB_BLEND_ALPHA_FLOAT__MASK;
  778. }
  779. #define REG_A3XX_RB_CLEAR_COLOR_DW0 0x000020e8
  780. #define REG_A3XX_RB_CLEAR_COLOR_DW1 0x000020e9
  781. #define REG_A3XX_RB_CLEAR_COLOR_DW2 0x000020ea
  782. #define REG_A3XX_RB_CLEAR_COLOR_DW3 0x000020eb
  783. #define REG_A3XX_RB_COPY_CONTROL 0x000020ec
  784. #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK 0x00000003
  785. #define A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT 0
  786. static inline uint32_t A3XX_RB_COPY_CONTROL_MSAA_RESOLVE(enum a3xx_msaa_samples val)
  787. {
  788. return ((val) << A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__SHIFT) & A3XX_RB_COPY_CONTROL_MSAA_RESOLVE__MASK;
  789. }
  790. #define A3XX_RB_COPY_CONTROL_DEPTHCLEAR 0x00000008
  791. #define A3XX_RB_COPY_CONTROL_MODE__MASK 0x00000070
  792. #define A3XX_RB_COPY_CONTROL_MODE__SHIFT 4
  793. static inline uint32_t A3XX_RB_COPY_CONTROL_MODE(enum adreno_rb_copy_control_mode val)
  794. {
  795. return ((val) << A3XX_RB_COPY_CONTROL_MODE__SHIFT) & A3XX_RB_COPY_CONTROL_MODE__MASK;
  796. }
  797. #define A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK 0x00000f00
  798. #define A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT 8
  799. static inline uint32_t A3XX_RB_COPY_CONTROL_FASTCLEAR(uint32_t val)
  800. {
  801. return ((val) << A3XX_RB_COPY_CONTROL_FASTCLEAR__SHIFT) & A3XX_RB_COPY_CONTROL_FASTCLEAR__MASK;
  802. }
  803. #define A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK 0xffffc000
  804. #define A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT 14
  805. static inline uint32_t A3XX_RB_COPY_CONTROL_GMEM_BASE(uint32_t val)
  806. {
  807. return ((val >> 14) << A3XX_RB_COPY_CONTROL_GMEM_BASE__SHIFT) & A3XX_RB_COPY_CONTROL_GMEM_BASE__MASK;
  808. }
  809. #define REG_A3XX_RB_COPY_DEST_BASE 0x000020ed
  810. #define A3XX_RB_COPY_DEST_BASE_BASE__MASK 0xfffffff0
  811. #define A3XX_RB_COPY_DEST_BASE_BASE__SHIFT 4
  812. static inline uint32_t A3XX_RB_COPY_DEST_BASE_BASE(uint32_t val)
  813. {
  814. return ((val >> 5) << A3XX_RB_COPY_DEST_BASE_BASE__SHIFT) & A3XX_RB_COPY_DEST_BASE_BASE__MASK;
  815. }
  816. #define REG_A3XX_RB_COPY_DEST_PITCH 0x000020ee
  817. #define A3XX_RB_COPY_DEST_PITCH_PITCH__MASK 0xffffffff
  818. #define A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT 0
  819. static inline uint32_t A3XX_RB_COPY_DEST_PITCH_PITCH(uint32_t val)
  820. {
  821. return ((val >> 5) << A3XX_RB_COPY_DEST_PITCH_PITCH__SHIFT) & A3XX_RB_COPY_DEST_PITCH_PITCH__MASK;
  822. }
  823. #define REG_A3XX_RB_COPY_DEST_INFO 0x000020ef
  824. #define A3XX_RB_COPY_DEST_INFO_TILE__MASK 0x00000003
  825. #define A3XX_RB_COPY_DEST_INFO_TILE__SHIFT 0
  826. static inline uint32_t A3XX_RB_COPY_DEST_INFO_TILE(enum a3xx_tile_mode val)
  827. {
  828. return ((val) << A3XX_RB_COPY_DEST_INFO_TILE__SHIFT) & A3XX_RB_COPY_DEST_INFO_TILE__MASK;
  829. }
  830. #define A3XX_RB_COPY_DEST_INFO_FORMAT__MASK 0x000000fc
  831. #define A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT 2
  832. static inline uint32_t A3XX_RB_COPY_DEST_INFO_FORMAT(enum a3xx_color_fmt val)
  833. {
  834. return ((val) << A3XX_RB_COPY_DEST_INFO_FORMAT__SHIFT) & A3XX_RB_COPY_DEST_INFO_FORMAT__MASK;
  835. }
  836. #define A3XX_RB_COPY_DEST_INFO_SWAP__MASK 0x00000300
  837. #define A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT 8
  838. static inline uint32_t A3XX_RB_COPY_DEST_INFO_SWAP(enum a3xx_color_swap val)
  839. {
  840. return ((val) << A3XX_RB_COPY_DEST_INFO_SWAP__SHIFT) & A3XX_RB_COPY_DEST_INFO_SWAP__MASK;
  841. }
  842. #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK 0x00000c00
  843. #define A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT 10
  844. static inline uint32_t A3XX_RB_COPY_DEST_INFO_DITHER_MODE(enum adreno_rb_dither_mode val)
  845. {
  846. return ((val) << A3XX_RB_COPY_DEST_INFO_DITHER_MODE__SHIFT) & A3XX_RB_COPY_DEST_INFO_DITHER_MODE__MASK;
  847. }
  848. #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK 0x0003c000
  849. #define A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT 14
  850. static inline uint32_t A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE(uint32_t val)
  851. {
  852. return ((val) << A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__SHIFT) & A3XX_RB_COPY_DEST_INFO_COMPONENT_ENABLE__MASK;
  853. }
  854. #define A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK 0x001c0000
  855. #define A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT 18
  856. static inline uint32_t A3XX_RB_COPY_DEST_INFO_ENDIAN(enum adreno_rb_surface_endian val)
  857. {
  858. return ((val) << A3XX_RB_COPY_DEST_INFO_ENDIAN__SHIFT) & A3XX_RB_COPY_DEST_INFO_ENDIAN__MASK;
  859. }
  860. #define REG_A3XX_RB_DEPTH_CONTROL 0x00002100
  861. #define A3XX_RB_DEPTH_CONTROL_FRAG_WRITES_Z 0x00000001
  862. #define A3XX_RB_DEPTH_CONTROL_Z_ENABLE 0x00000002
  863. #define A3XX_RB_DEPTH_CONTROL_Z_WRITE_ENABLE 0x00000004
  864. #define A3XX_RB_DEPTH_CONTROL_EARLY_Z_DISABLE 0x00000008
  865. #define A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK 0x00000070
  866. #define A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT 4
  867. static inline uint32_t A3XX_RB_DEPTH_CONTROL_ZFUNC(enum adreno_compare_func val)
  868. {
  869. return ((val) << A3XX_RB_DEPTH_CONTROL_ZFUNC__SHIFT) & A3XX_RB_DEPTH_CONTROL_ZFUNC__MASK;
  870. }
  871. #define A3XX_RB_DEPTH_CONTROL_BF_ENABLE 0x00000080
  872. #define A3XX_RB_DEPTH_CONTROL_Z_TEST_ENABLE 0x80000000
  873. #define REG_A3XX_RB_DEPTH_CLEAR 0x00002101
  874. #define REG_A3XX_RB_DEPTH_INFO 0x00002102
  875. #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK 0x00000001
  876. #define A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT 0
  877. static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_FORMAT(enum adreno_rb_depth_format val)
  878. {
  879. return ((val) << A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_FORMAT__MASK;
  880. }
  881. #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK 0xfffff800
  882. #define A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT 11
  883. static inline uint32_t A3XX_RB_DEPTH_INFO_DEPTH_BASE(uint32_t val)
  884. {
  885. return ((val >> 12) << A3XX_RB_DEPTH_INFO_DEPTH_BASE__SHIFT) & A3XX_RB_DEPTH_INFO_DEPTH_BASE__MASK;
  886. }
  887. #define REG_A3XX_RB_DEPTH_PITCH 0x00002103
  888. #define A3XX_RB_DEPTH_PITCH__MASK 0xffffffff
  889. #define A3XX_RB_DEPTH_PITCH__SHIFT 0
  890. static inline uint32_t A3XX_RB_DEPTH_PITCH(uint32_t val)
  891. {
  892. return ((val >> 3) << A3XX_RB_DEPTH_PITCH__SHIFT) & A3XX_RB_DEPTH_PITCH__MASK;
  893. }
  894. #define REG_A3XX_RB_STENCIL_CONTROL 0x00002104
  895. #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE 0x00000001
  896. #define A3XX_RB_STENCIL_CONTROL_STENCIL_ENABLE_BF 0x00000002
  897. #define A3XX_RB_STENCIL_CONTROL_STENCIL_READ 0x00000004
  898. #define A3XX_RB_STENCIL_CONTROL_FUNC__MASK 0x00000700
  899. #define A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT 8
  900. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC(enum adreno_compare_func val)
  901. {
  902. return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC__MASK;
  903. }
  904. #define A3XX_RB_STENCIL_CONTROL_FAIL__MASK 0x00003800
  905. #define A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT 11
  906. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL(enum adreno_stencil_op val)
  907. {
  908. return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL__MASK;
  909. }
  910. #define A3XX_RB_STENCIL_CONTROL_ZPASS__MASK 0x0001c000
  911. #define A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT 14
  912. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS(enum adreno_stencil_op val)
  913. {
  914. return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS__MASK;
  915. }
  916. #define A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK 0x000e0000
  917. #define A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT 17
  918. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL(enum adreno_stencil_op val)
  919. {
  920. return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL__MASK;
  921. }
  922. #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK 0x00700000
  923. #define A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT 20
  924. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FUNC_BF(enum adreno_compare_func val)
  925. {
  926. return ((val) << A3XX_RB_STENCIL_CONTROL_FUNC_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FUNC_BF__MASK;
  927. }
  928. #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK 0x03800000
  929. #define A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT 23
  930. static inline uint32_t A3XX_RB_STENCIL_CONTROL_FAIL_BF(enum adreno_stencil_op val)
  931. {
  932. return ((val) << A3XX_RB_STENCIL_CONTROL_FAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_FAIL_BF__MASK;
  933. }
  934. #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK 0x1c000000
  935. #define A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT 26
  936. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZPASS_BF(enum adreno_stencil_op val)
  937. {
  938. return ((val) << A3XX_RB_STENCIL_CONTROL_ZPASS_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZPASS_BF__MASK;
  939. }
  940. #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK 0xe0000000
  941. #define A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT 29
  942. static inline uint32_t A3XX_RB_STENCIL_CONTROL_ZFAIL_BF(enum adreno_stencil_op val)
  943. {
  944. return ((val) << A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__SHIFT) & A3XX_RB_STENCIL_CONTROL_ZFAIL_BF__MASK;
  945. }
  946. #define REG_A3XX_RB_STENCIL_CLEAR 0x00002105
  947. #define REG_A3XX_RB_STENCIL_BUF_INFO 0x00002106
  948. #define REG_A3XX_RB_STENCIL_BUF_PITCH 0x00002107
  949. #define REG_A3XX_RB_STENCILREFMASK 0x00002108
  950. #define A3XX_RB_STENCILREFMASK_STENCILREF__MASK 0x000000ff
  951. #define A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT 0
  952. static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILREF(uint32_t val)
  953. {
  954. return ((val) << A3XX_RB_STENCILREFMASK_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILREF__MASK;
  955. }
  956. #define A3XX_RB_STENCILREFMASK_STENCILMASK__MASK 0x0000ff00
  957. #define A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT 8
  958. static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILMASK(uint32_t val)
  959. {
  960. return ((val) << A3XX_RB_STENCILREFMASK_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILMASK__MASK;
  961. }
  962. #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK 0x00ff0000
  963. #define A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT 16
  964. static inline uint32_t A3XX_RB_STENCILREFMASK_STENCILWRITEMASK(uint32_t val)
  965. {
  966. return ((val) << A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_STENCILWRITEMASK__MASK;
  967. }
  968. #define REG_A3XX_RB_STENCILREFMASK_BF 0x00002109
  969. #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK 0x000000ff
  970. #define A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT 0
  971. static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILREF(uint32_t val)
  972. {
  973. return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILREF__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILREF__MASK;
  974. }
  975. #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK 0x0000ff00
  976. #define A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT 8
  977. static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILMASK(uint32_t val)
  978. {
  979. return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILMASK__MASK;
  980. }
  981. #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK 0x00ff0000
  982. #define A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT 16
  983. static inline uint32_t A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK(uint32_t val)
  984. {
  985. return ((val) << A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__SHIFT) & A3XX_RB_STENCILREFMASK_BF_STENCILWRITEMASK__MASK;
  986. }
  987. #define REG_A3XX_RB_LRZ_VSC_CONTROL 0x0000210c
  988. #define A3XX_RB_LRZ_VSC_CONTROL_BINNING_ENABLE 0x00000002
  989. #define REG_A3XX_RB_WINDOW_OFFSET 0x0000210e
  990. #define A3XX_RB_WINDOW_OFFSET_X__MASK 0x0000ffff
  991. #define A3XX_RB_WINDOW_OFFSET_X__SHIFT 0
  992. static inline uint32_t A3XX_RB_WINDOW_OFFSET_X(uint32_t val)
  993. {
  994. return ((val) << A3XX_RB_WINDOW_OFFSET_X__SHIFT) & A3XX_RB_WINDOW_OFFSET_X__MASK;
  995. }
  996. #define A3XX_RB_WINDOW_OFFSET_Y__MASK 0xffff0000
  997. #define A3XX_RB_WINDOW_OFFSET_Y__SHIFT 16
  998. static inline uint32_t A3XX_RB_WINDOW_OFFSET_Y(uint32_t val)
  999. {
  1000. return ((val) << A3XX_RB_WINDOW_OFFSET_Y__SHIFT) & A3XX_RB_WINDOW_OFFSET_Y__MASK;
  1001. }
  1002. #define REG_A3XX_RB_SAMPLE_COUNT_CONTROL 0x00002110
  1003. #define A3XX_RB_SAMPLE_COUNT_CONTROL_RESET 0x00000001
  1004. #define A3XX_RB_SAMPLE_COUNT_CONTROL_COPY 0x00000002
  1005. #define REG_A3XX_RB_SAMPLE_COUNT_ADDR 0x00002111
  1006. #define REG_A3XX_RB_Z_CLAMP_MIN 0x00002114
  1007. #define REG_A3XX_RB_Z_CLAMP_MAX 0x00002115
  1008. #define REG_A3XX_VGT_BIN_BASE 0x000021e1
  1009. #define REG_A3XX_VGT_BIN_SIZE 0x000021e2
  1010. #define REG_A3XX_PC_VSTREAM_CONTROL 0x000021e4
  1011. #define A3XX_PC_VSTREAM_CONTROL_SIZE__MASK 0x003f0000
  1012. #define A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT 16
  1013. static inline uint32_t A3XX_PC_VSTREAM_CONTROL_SIZE(uint32_t val)
  1014. {
  1015. return ((val) << A3XX_PC_VSTREAM_CONTROL_SIZE__SHIFT) & A3XX_PC_VSTREAM_CONTROL_SIZE__MASK;
  1016. }
  1017. #define A3XX_PC_VSTREAM_CONTROL_N__MASK 0x07c00000
  1018. #define A3XX_PC_VSTREAM_CONTROL_N__SHIFT 22
  1019. static inline uint32_t A3XX_PC_VSTREAM_CONTROL_N(uint32_t val)
  1020. {
  1021. return ((val) << A3XX_PC_VSTREAM_CONTROL_N__SHIFT) & A3XX_PC_VSTREAM_CONTROL_N__MASK;
  1022. }
  1023. #define REG_A3XX_PC_VERTEX_REUSE_BLOCK_CNTL 0x000021ea
  1024. #define REG_A3XX_PC_PRIM_VTX_CNTL 0x000021ec
  1025. #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK 0x0000001f
  1026. #define A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT 0
  1027. static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC(uint32_t val)
  1028. {
  1029. return ((val) << A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_STRIDE_IN_VPC__MASK;
  1030. }
  1031. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK 0x000000e0
  1032. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT 5
  1033. static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE(enum adreno_pa_su_sc_draw val)
  1034. {
  1035. return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_FRONT_PTYPE__MASK;
  1036. }
  1037. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK 0x00000700
  1038. #define A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT 8
  1039. static inline uint32_t A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE(enum adreno_pa_su_sc_draw val)
  1040. {
  1041. return ((val) << A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__SHIFT) & A3XX_PC_PRIM_VTX_CNTL_POLYMODE_BACK_PTYPE__MASK;
  1042. }
  1043. #define A3XX_PC_PRIM_VTX_CNTL_PROVOKING_VTX_LAST 0x02000000
  1044. #define A3XX_PC_PRIM_VTX_CNTL_PSIZE 0x04000000
  1045. #define REG_A3XX_PC_RESTART_INDEX 0x000021ed
  1046. #define REG_A3XX_HLSQ_CONTROL_0_REG 0x00002200
  1047. #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK 0x00000010
  1048. #define A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT 4
  1049. static inline uint32_t A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(enum a3xx_threadsize val)
  1050. {
  1051. return ((val) << A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE__MASK;
  1052. }
  1053. #define A3XX_HLSQ_CONTROL_0_REG_FSSUPERTHREADENABLE 0x00000040
  1054. #define A3XX_HLSQ_CONTROL_0_REG_SPSHADERRESTART 0x00000200
  1055. #define A3XX_HLSQ_CONTROL_0_REG_RESERVED2 0x00000400
  1056. #define A3XX_HLSQ_CONTROL_0_REG_CHUNKDISABLE 0x04000000
  1057. #define A3XX_HLSQ_CONTROL_0_REG_CONSTSWITCHMODE 0x08000000
  1058. #define A3XX_HLSQ_CONTROL_0_REG_LAZYUPDATEDISABLE 0x10000000
  1059. #define A3XX_HLSQ_CONTROL_0_REG_SPCONSTFULLUPDATE 0x20000000
  1060. #define A3XX_HLSQ_CONTROL_0_REG_TPFULLUPDATE 0x40000000
  1061. #define A3XX_HLSQ_CONTROL_0_REG_SINGLECONTEXT 0x80000000
  1062. #define REG_A3XX_HLSQ_CONTROL_1_REG 0x00002201
  1063. #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK 0x00000040
  1064. #define A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT 6
  1065. static inline uint32_t A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE(enum a3xx_threadsize val)
  1066. {
  1067. return ((val) << A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__SHIFT) & A3XX_HLSQ_CONTROL_1_REG_VSTHREADSIZE__MASK;
  1068. }
  1069. #define A3XX_HLSQ_CONTROL_1_REG_VSSUPERTHREADENABLE 0x00000100
  1070. #define A3XX_HLSQ_CONTROL_1_REG_RESERVED1 0x00000200
  1071. #define A3XX_HLSQ_CONTROL_1_REG_ZWCOORD 0x02000000
  1072. #define REG_A3XX_HLSQ_CONTROL_2_REG 0x00002202
  1073. #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK 0xfc000000
  1074. #define A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT 26
  1075. static inline uint32_t A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD(uint32_t val)
  1076. {
  1077. return ((val) << A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__SHIFT) & A3XX_HLSQ_CONTROL_2_REG_PRIMALLOCTHRESHOLD__MASK;
  1078. }
  1079. #define REG_A3XX_HLSQ_CONTROL_3_REG 0x00002203
  1080. #define A3XX_HLSQ_CONTROL_3_REG_REGID__MASK 0x000000ff
  1081. #define A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT 0
  1082. static inline uint32_t A3XX_HLSQ_CONTROL_3_REG_REGID(uint32_t val)
  1083. {
  1084. return ((val) << A3XX_HLSQ_CONTROL_3_REG_REGID__SHIFT) & A3XX_HLSQ_CONTROL_3_REG_REGID__MASK;
  1085. }
  1086. #define REG_A3XX_HLSQ_VS_CONTROL_REG 0x00002204
  1087. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
  1088. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1089. static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1090. {
  1091. return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTLENGTH__MASK;
  1092. }
  1093. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
  1094. #define A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
  1095. static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
  1096. {
  1097. return ((val) << A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
  1098. }
  1099. #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1100. #define A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1101. static inline uint32_t A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1102. {
  1103. return ((val) << A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_VS_CONTROL_REG_INSTRLENGTH__MASK;
  1104. }
  1105. #define REG_A3XX_HLSQ_FS_CONTROL_REG 0x00002205
  1106. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK 0x00000fff
  1107. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT 0
  1108. static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH(uint32_t val)
  1109. {
  1110. return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTLENGTH__MASK;
  1111. }
  1112. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK 0x00fff000
  1113. #define A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT 12
  1114. static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET(uint32_t val)
  1115. {
  1116. return ((val) << A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_CONSTSTARTOFFSET__MASK;
  1117. }
  1118. #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK 0xff000000
  1119. #define A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT 24
  1120. static inline uint32_t A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH(uint32_t val)
  1121. {
  1122. return ((val) << A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__SHIFT) & A3XX_HLSQ_FS_CONTROL_REG_INSTRLENGTH__MASK;
  1123. }
  1124. #define REG_A3XX_HLSQ_CONST_VSPRESV_RANGE_REG 0x00002206
  1125. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
  1126. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
  1127. static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
  1128. {
  1129. return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_STARTENTRY__MASK;
  1130. }
  1131. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
  1132. #define A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
  1133. static inline uint32_t A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
  1134. {
  1135. return ((val) << A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_VSPRESV_RANGE_REG_ENDENTRY__MASK;
  1136. }
  1137. #define REG_A3XX_HLSQ_CONST_FSPRESV_RANGE_REG 0x00002207
  1138. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK 0x0000ffff
  1139. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT 0
  1140. static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY(uint32_t val)
  1141. {
  1142. return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_STARTENTRY__MASK;
  1143. }
  1144. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK 0xffff0000
  1145. #define A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT 16
  1146. static inline uint32_t A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY(uint32_t val)
  1147. {
  1148. return ((val) << A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__SHIFT) & A3XX_HLSQ_CONST_FSPRESV_RANGE_REG_ENDENTRY__MASK;
  1149. }
  1150. #define REG_A3XX_HLSQ_CL_NDRANGE_0_REG 0x0000220a
  1151. #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK 0x00000003
  1152. #define A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT 0
  1153. static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM(uint32_t val)
  1154. {
  1155. return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_WORKDIM__MASK;
  1156. }
  1157. #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK 0x00000ffc
  1158. #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT 2
  1159. static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0(uint32_t val)
  1160. {
  1161. return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE0__MASK;
  1162. }
  1163. #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK 0x003ff000
  1164. #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT 12
  1165. static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1(uint32_t val)
  1166. {
  1167. return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE1__MASK;
  1168. }
  1169. #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK 0xffc00000
  1170. #define A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT 22
  1171. static inline uint32_t A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2(uint32_t val)
  1172. {
  1173. return ((val) << A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__SHIFT) & A3XX_HLSQ_CL_NDRANGE_0_REG_LOCALSIZE2__MASK;
  1174. }
  1175. static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK(uint32_t i0) { return 0x0000220b + 0x2*i0; }
  1176. static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_SIZE(uint32_t i0) { return 0x0000220b + 0x2*i0; }
  1177. static inline uint32_t REG_A3XX_HLSQ_CL_GLOBAL_WORK_OFFSET(uint32_t i0) { return 0x0000220c + 0x2*i0; }
  1178. #define REG_A3XX_HLSQ_CL_CONTROL_0_REG 0x00002211
  1179. #define REG_A3XX_HLSQ_CL_CONTROL_1_REG 0x00002212
  1180. #define REG_A3XX_HLSQ_CL_KERNEL_CONST_REG 0x00002214
  1181. static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP(uint32_t i0) { return 0x00002215 + 0x1*i0; }
  1182. static inline uint32_t REG_A3XX_HLSQ_CL_KERNEL_GROUP_RATIO(uint32_t i0) { return 0x00002215 + 0x1*i0; }
  1183. #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Y_REG 0x00002216
  1184. #define REG_A3XX_HLSQ_CL_KERNEL_GROUP_Z_REG 0x00002217
  1185. #define REG_A3XX_HLSQ_CL_WG_OFFSET_REG 0x0000221a
  1186. #define REG_A3XX_VFD_CONTROL_0 0x00002240
  1187. #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK 0x0003ffff
  1188. #define A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT 0
  1189. static inline uint32_t A3XX_VFD_CONTROL_0_TOTALATTRTOVS(uint32_t val)
  1190. {
  1191. return ((val) << A3XX_VFD_CONTROL_0_TOTALATTRTOVS__SHIFT) & A3XX_VFD_CONTROL_0_TOTALATTRTOVS__MASK;
  1192. }
  1193. #define A3XX_VFD_CONTROL_0_PACKETSIZE__MASK 0x003c0000
  1194. #define A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT 18
  1195. static inline uint32_t A3XX_VFD_CONTROL_0_PACKETSIZE(uint32_t val)
  1196. {
  1197. return ((val) << A3XX_VFD_CONTROL_0_PACKETSIZE__SHIFT) & A3XX_VFD_CONTROL_0_PACKETSIZE__MASK;
  1198. }
  1199. #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK 0x07c00000
  1200. #define A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT 22
  1201. static inline uint32_t A3XX_VFD_CONTROL_0_STRMDECINSTRCNT(uint32_t val)
  1202. {
  1203. return ((val) << A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMDECINSTRCNT__MASK;
  1204. }
  1205. #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK 0xf8000000
  1206. #define A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT 27
  1207. static inline uint32_t A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT(uint32_t val)
  1208. {
  1209. return ((val) << A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__SHIFT) & A3XX_VFD_CONTROL_0_STRMFETCHINSTRCNT__MASK;
  1210. }
  1211. #define REG_A3XX_VFD_CONTROL_1 0x00002241
  1212. #define A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK 0x0000ffff
  1213. #define A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT 0
  1214. static inline uint32_t A3XX_VFD_CONTROL_1_MAXSTORAGE(uint32_t val)
  1215. {
  1216. return ((val) << A3XX_VFD_CONTROL_1_MAXSTORAGE__SHIFT) & A3XX_VFD_CONTROL_1_MAXSTORAGE__MASK;
  1217. }
  1218. #define A3XX_VFD_CONTROL_1_REGID4VTX__MASK 0x00ff0000
  1219. #define A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT 16
  1220. static inline uint32_t A3XX_VFD_CONTROL_1_REGID4VTX(uint32_t val)
  1221. {
  1222. return ((val) << A3XX_VFD_CONTROL_1_REGID4VTX__SHIFT) & A3XX_VFD_CONTROL_1_REGID4VTX__MASK;
  1223. }
  1224. #define A3XX_VFD_CONTROL_1_REGID4INST__MASK 0xff000000
  1225. #define A3XX_VFD_CONTROL_1_REGID4INST__SHIFT 24
  1226. static inline uint32_t A3XX_VFD_CONTROL_1_REGID4INST(uint32_t val)
  1227. {
  1228. return ((val) << A3XX_VFD_CONTROL_1_REGID4INST__SHIFT) & A3XX_VFD_CONTROL_1_REGID4INST__MASK;
  1229. }
  1230. #define REG_A3XX_VFD_INDEX_MIN 0x00002242
  1231. #define REG_A3XX_VFD_INDEX_MAX 0x00002243
  1232. #define REG_A3XX_VFD_INSTANCEID_OFFSET 0x00002244
  1233. #define REG_A3XX_VFD_INDEX_OFFSET 0x00002245
  1234. static inline uint32_t REG_A3XX_VFD_FETCH(uint32_t i0) { return 0x00002246 + 0x2*i0; }
  1235. static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_0(uint32_t i0) { return 0x00002246 + 0x2*i0; }
  1236. #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK 0x0000007f
  1237. #define A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT 0
  1238. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_FETCHSIZE(uint32_t val)
  1239. {
  1240. return ((val) << A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_FETCHSIZE__MASK;
  1241. }
  1242. #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK 0x0001ff80
  1243. #define A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT 7
  1244. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE(uint32_t val)
  1245. {
  1246. return ((val) << A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_BUFSTRIDE__MASK;
  1247. }
  1248. #define A3XX_VFD_FETCH_INSTR_0_SWITCHNEXT 0x00020000
  1249. #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK 0x00fc0000
  1250. #define A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT 18
  1251. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_INDEXCODE(uint32_t val)
  1252. {
  1253. return ((val) << A3XX_VFD_FETCH_INSTR_0_INDEXCODE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_INDEXCODE__MASK;
  1254. }
  1255. #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK 0xff000000
  1256. #define A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT 24
  1257. static inline uint32_t A3XX_VFD_FETCH_INSTR_0_STEPRATE(uint32_t val)
  1258. {
  1259. return ((val) << A3XX_VFD_FETCH_INSTR_0_STEPRATE__SHIFT) & A3XX_VFD_FETCH_INSTR_0_STEPRATE__MASK;
  1260. }
  1261. static inline uint32_t REG_A3XX_VFD_FETCH_INSTR_1(uint32_t i0) { return 0x00002247 + 0x2*i0; }
  1262. static inline uint32_t REG_A3XX_VFD_DECODE(uint32_t i0) { return 0x00002266 + 0x1*i0; }
  1263. static inline uint32_t REG_A3XX_VFD_DECODE_INSTR(uint32_t i0) { return 0x00002266 + 0x1*i0; }
  1264. #define A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK 0x0000000f
  1265. #define A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT 0
  1266. static inline uint32_t A3XX_VFD_DECODE_INSTR_WRITEMASK(uint32_t val)
  1267. {
  1268. return ((val) << A3XX_VFD_DECODE_INSTR_WRITEMASK__SHIFT) & A3XX_VFD_DECODE_INSTR_WRITEMASK__MASK;
  1269. }
  1270. #define A3XX_VFD_DECODE_INSTR_CONSTFILL 0x00000010
  1271. #define A3XX_VFD_DECODE_INSTR_FORMAT__MASK 0x00000fc0
  1272. #define A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT 6
  1273. static inline uint32_t A3XX_VFD_DECODE_INSTR_FORMAT(enum a3xx_vtx_fmt val)
  1274. {
  1275. return ((val) << A3XX_VFD_DECODE_INSTR_FORMAT__SHIFT) & A3XX_VFD_DECODE_INSTR_FORMAT__MASK;
  1276. }
  1277. #define A3XX_VFD_DECODE_INSTR_REGID__MASK 0x000ff000
  1278. #define A3XX_VFD_DECODE_INSTR_REGID__SHIFT 12
  1279. static inline uint32_t A3XX_VFD_DECODE_INSTR_REGID(uint32_t val)
  1280. {
  1281. return ((val) << A3XX_VFD_DECODE_INSTR_REGID__SHIFT) & A3XX_VFD_DECODE_INSTR_REGID__MASK;
  1282. }
  1283. #define A3XX_VFD_DECODE_INSTR_SWAP__MASK 0x00c00000
  1284. #define A3XX_VFD_DECODE_INSTR_SWAP__SHIFT 22
  1285. static inline uint32_t A3XX_VFD_DECODE_INSTR_SWAP(enum a3xx_color_swap val)
  1286. {
  1287. return ((val) << A3XX_VFD_DECODE_INSTR_SWAP__SHIFT) & A3XX_VFD_DECODE_INSTR_SWAP__MASK;
  1288. }
  1289. #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK 0x1f000000
  1290. #define A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT 24
  1291. static inline uint32_t A3XX_VFD_DECODE_INSTR_SHIFTCNT(uint32_t val)
  1292. {
  1293. return ((val) << A3XX_VFD_DECODE_INSTR_SHIFTCNT__SHIFT) & A3XX_VFD_DECODE_INSTR_SHIFTCNT__MASK;
  1294. }
  1295. #define A3XX_VFD_DECODE_INSTR_LASTCOMPVALID 0x20000000
  1296. #define A3XX_VFD_DECODE_INSTR_SWITCHNEXT 0x40000000
  1297. #define REG_A3XX_VFD_VS_THREADING_THRESHOLD 0x0000227e
  1298. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK 0x0000000f
  1299. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT 0
  1300. static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD(uint32_t val)
  1301. {
  1302. return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_THRESHOLD__MASK;
  1303. }
  1304. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK 0x0000ff00
  1305. #define A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT 8
  1306. static inline uint32_t A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT(uint32_t val)
  1307. {
  1308. return ((val) << A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__SHIFT) & A3XX_VFD_VS_THREADING_THRESHOLD_REGID_VTXCNT__MASK;
  1309. }
  1310. #define REG_A3XX_VPC_ATTR 0x00002280
  1311. #define A3XX_VPC_ATTR_TOTALATTR__MASK 0x000001ff
  1312. #define A3XX_VPC_ATTR_TOTALATTR__SHIFT 0
  1313. static inline uint32_t A3XX_VPC_ATTR_TOTALATTR(uint32_t val)
  1314. {
  1315. return ((val) << A3XX_VPC_ATTR_TOTALATTR__SHIFT) & A3XX_VPC_ATTR_TOTALATTR__MASK;
  1316. }
  1317. #define A3XX_VPC_ATTR_PSIZE 0x00000200
  1318. #define A3XX_VPC_ATTR_THRDASSIGN__MASK 0x0ffff000
  1319. #define A3XX_VPC_ATTR_THRDASSIGN__SHIFT 12
  1320. static inline uint32_t A3XX_VPC_ATTR_THRDASSIGN(uint32_t val)
  1321. {
  1322. return ((val) << A3XX_VPC_ATTR_THRDASSIGN__SHIFT) & A3XX_VPC_ATTR_THRDASSIGN__MASK;
  1323. }
  1324. #define A3XX_VPC_ATTR_LMSIZE__MASK 0xf0000000
  1325. #define A3XX_VPC_ATTR_LMSIZE__SHIFT 28
  1326. static inline uint32_t A3XX_VPC_ATTR_LMSIZE(uint32_t val)
  1327. {
  1328. return ((val) << A3XX_VPC_ATTR_LMSIZE__SHIFT) & A3XX_VPC_ATTR_LMSIZE__MASK;
  1329. }
  1330. #define REG_A3XX_VPC_PACK 0x00002281
  1331. #define A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK 0x0000ff00
  1332. #define A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT 8
  1333. static inline uint32_t A3XX_VPC_PACK_NUMFPNONPOSVAR(uint32_t val)
  1334. {
  1335. return ((val) << A3XX_VPC_PACK_NUMFPNONPOSVAR__SHIFT) & A3XX_VPC_PACK_NUMFPNONPOSVAR__MASK;
  1336. }
  1337. #define A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK 0x00ff0000
  1338. #define A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT 16
  1339. static inline uint32_t A3XX_VPC_PACK_NUMNONPOSVSVAR(uint32_t val)
  1340. {
  1341. return ((val) << A3XX_VPC_PACK_NUMNONPOSVSVAR__SHIFT) & A3XX_VPC_PACK_NUMNONPOSVSVAR__MASK;
  1342. }
  1343. static inline uint32_t REG_A3XX_VPC_VARYING_INTERP(uint32_t i0) { return 0x00002282 + 0x1*i0; }
  1344. static inline uint32_t REG_A3XX_VPC_VARYING_INTERP_MODE(uint32_t i0) { return 0x00002282 + 0x1*i0; }
  1345. static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL(uint32_t i0) { return 0x00002286 + 0x1*i0; }
  1346. static inline uint32_t REG_A3XX_VPC_VARYING_PS_REPL_MODE(uint32_t i0) { return 0x00002286 + 0x1*i0; }
  1347. #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_0 0x0000228a
  1348. #define REG_A3XX_VPC_VARY_CYLWRAP_ENABLE_1 0x0000228b
  1349. #define REG_A3XX_SP_SP_CTRL_REG 0x000022c0
  1350. #define A3XX_SP_SP_CTRL_REG_RESOLVE 0x00010000
  1351. #define A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK 0x00040000
  1352. #define A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT 18
  1353. static inline uint32_t A3XX_SP_SP_CTRL_REG_CONSTMODE(uint32_t val)
  1354. {
  1355. return ((val) << A3XX_SP_SP_CTRL_REG_CONSTMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_CONSTMODE__MASK;
  1356. }
  1357. #define A3XX_SP_SP_CTRL_REG_BINNING 0x00080000
  1358. #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK 0x00300000
  1359. #define A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT 20
  1360. static inline uint32_t A3XX_SP_SP_CTRL_REG_SLEEPMODE(uint32_t val)
  1361. {
  1362. return ((val) << A3XX_SP_SP_CTRL_REG_SLEEPMODE__SHIFT) & A3XX_SP_SP_CTRL_REG_SLEEPMODE__MASK;
  1363. }
  1364. #define A3XX_SP_SP_CTRL_REG_L0MODE__MASK 0x00c00000
  1365. #define A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT 22
  1366. static inline uint32_t A3XX_SP_SP_CTRL_REG_L0MODE(uint32_t val)
  1367. {
  1368. return ((val) << A3XX_SP_SP_CTRL_REG_L0MODE__SHIFT) & A3XX_SP_SP_CTRL_REG_L0MODE__MASK;
  1369. }
  1370. #define REG_A3XX_SP_VS_CTRL_REG0 0x000022c4
  1371. #define A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1372. #define A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT 0
  1373. static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1374. {
  1375. return ((val) << A3XX_SP_VS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADMODE__MASK;
  1376. }
  1377. #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
  1378. #define A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
  1379. static inline uint32_t A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
  1380. {
  1381. return ((val) << A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_VS_CTRL_REG0_INSTRBUFFERMODE__MASK;
  1382. }
  1383. #define A3XX_SP_VS_CTRL_REG0_CACHEINVALID 0x00000004
  1384. #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1385. #define A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1386. static inline uint32_t A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1387. {
  1388. return ((val) << A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1389. }
  1390. #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  1391. #define A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1392. static inline uint32_t A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1393. {
  1394. return ((val) << A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1395. }
  1396. #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1397. #define A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1398. static inline uint32_t A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1399. {
  1400. return ((val) << A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_VS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1401. }
  1402. #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1403. #define A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT 20
  1404. static inline uint32_t A3XX_SP_VS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1405. {
  1406. return ((val) << A3XX_SP_VS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_VS_CTRL_REG0_THREADSIZE__MASK;
  1407. }
  1408. #define A3XX_SP_VS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1409. #define A3XX_SP_VS_CTRL_REG0_PIXLODENABLE 0x00400000
  1410. #define A3XX_SP_VS_CTRL_REG0_COMPUTEMODE 0x00800000
  1411. #define A3XX_SP_VS_CTRL_REG0_LENGTH__MASK 0xff000000
  1412. #define A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT 24
  1413. static inline uint32_t A3XX_SP_VS_CTRL_REG0_LENGTH(uint32_t val)
  1414. {
  1415. return ((val) << A3XX_SP_VS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG0_LENGTH__MASK;
  1416. }
  1417. #define REG_A3XX_SP_VS_CTRL_REG1 0x000022c5
  1418. #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
  1419. #define A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1420. static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1421. {
  1422. return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTLENGTH__MASK;
  1423. }
  1424. #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
  1425. #define A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
  1426. static inline uint32_t A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
  1427. {
  1428. return ((val) << A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_VS_CTRL_REG1_CONSTFOOTPRINT__MASK;
  1429. }
  1430. #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x7f000000
  1431. #define A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 24
  1432. static inline uint32_t A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  1433. {
  1434. return ((val) << A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_VS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  1435. }
  1436. #define REG_A3XX_SP_VS_PARAM_REG 0x000022c6
  1437. #define A3XX_SP_VS_PARAM_REG_POSREGID__MASK 0x000000ff
  1438. #define A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT 0
  1439. static inline uint32_t A3XX_SP_VS_PARAM_REG_POSREGID(uint32_t val)
  1440. {
  1441. return ((val) << A3XX_SP_VS_PARAM_REG_POSREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_POSREGID__MASK;
  1442. }
  1443. #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK 0x0000ff00
  1444. #define A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT 8
  1445. static inline uint32_t A3XX_SP_VS_PARAM_REG_PSIZEREGID(uint32_t val)
  1446. {
  1447. return ((val) << A3XX_SP_VS_PARAM_REG_PSIZEREGID__SHIFT) & A3XX_SP_VS_PARAM_REG_PSIZEREGID__MASK;
  1448. }
  1449. #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK 0xfff00000
  1450. #define A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT 20
  1451. static inline uint32_t A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR(uint32_t val)
  1452. {
  1453. return ((val) << A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__SHIFT) & A3XX_SP_VS_PARAM_REG_TOTALVSOUTVAR__MASK;
  1454. }
  1455. static inline uint32_t REG_A3XX_SP_VS_OUT(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1456. static inline uint32_t REG_A3XX_SP_VS_OUT_REG(uint32_t i0) { return 0x000022c7 + 0x1*i0; }
  1457. #define A3XX_SP_VS_OUT_REG_A_REGID__MASK 0x000001ff
  1458. #define A3XX_SP_VS_OUT_REG_A_REGID__SHIFT 0
  1459. static inline uint32_t A3XX_SP_VS_OUT_REG_A_REGID(uint32_t val)
  1460. {
  1461. return ((val) << A3XX_SP_VS_OUT_REG_A_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_A_REGID__MASK;
  1462. }
  1463. #define A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK 0x00001e00
  1464. #define A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT 9
  1465. static inline uint32_t A3XX_SP_VS_OUT_REG_A_COMPMASK(uint32_t val)
  1466. {
  1467. return ((val) << A3XX_SP_VS_OUT_REG_A_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_A_COMPMASK__MASK;
  1468. }
  1469. #define A3XX_SP_VS_OUT_REG_B_REGID__MASK 0x01ff0000
  1470. #define A3XX_SP_VS_OUT_REG_B_REGID__SHIFT 16
  1471. static inline uint32_t A3XX_SP_VS_OUT_REG_B_REGID(uint32_t val)
  1472. {
  1473. return ((val) << A3XX_SP_VS_OUT_REG_B_REGID__SHIFT) & A3XX_SP_VS_OUT_REG_B_REGID__MASK;
  1474. }
  1475. #define A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK 0x1e000000
  1476. #define A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT 25
  1477. static inline uint32_t A3XX_SP_VS_OUT_REG_B_COMPMASK(uint32_t val)
  1478. {
  1479. return ((val) << A3XX_SP_VS_OUT_REG_B_COMPMASK__SHIFT) & A3XX_SP_VS_OUT_REG_B_COMPMASK__MASK;
  1480. }
  1481. static inline uint32_t REG_A3XX_SP_VS_VPC_DST(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
  1482. static inline uint32_t REG_A3XX_SP_VS_VPC_DST_REG(uint32_t i0) { return 0x000022d0 + 0x1*i0; }
  1483. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK 0x000000ff
  1484. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT 0
  1485. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC0(uint32_t val)
  1486. {
  1487. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC0__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC0__MASK;
  1488. }
  1489. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK 0x0000ff00
  1490. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT 8
  1491. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC1(uint32_t val)
  1492. {
  1493. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC1__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC1__MASK;
  1494. }
  1495. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK 0x00ff0000
  1496. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT 16
  1497. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC2(uint32_t val)
  1498. {
  1499. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC2__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC2__MASK;
  1500. }
  1501. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK 0xff000000
  1502. #define A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT 24
  1503. static inline uint32_t A3XX_SP_VS_VPC_DST_REG_OUTLOC3(uint32_t val)
  1504. {
  1505. return ((val) << A3XX_SP_VS_VPC_DST_REG_OUTLOC3__SHIFT) & A3XX_SP_VS_VPC_DST_REG_OUTLOC3__MASK;
  1506. }
  1507. #define REG_A3XX_SP_VS_OBJ_OFFSET_REG 0x000022d4
  1508. #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1509. #define A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1510. static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1511. {
  1512. return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1513. }
  1514. #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1515. #define A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1516. static inline uint32_t A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1517. {
  1518. return ((val) << A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_VS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  1519. }
  1520. #define REG_A3XX_SP_VS_OBJ_START_REG 0x000022d5
  1521. #define REG_A3XX_SP_VS_PVT_MEM_PARAM_REG 0x000022d6
  1522. #define REG_A3XX_SP_VS_PVT_MEM_ADDR_REG 0x000022d7
  1523. #define REG_A3XX_SP_VS_PVT_MEM_SIZE_REG 0x000022d8
  1524. #define REG_A3XX_SP_VS_LENGTH_REG 0x000022df
  1525. #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
  1526. #define A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT 0
  1527. static inline uint32_t A3XX_SP_VS_LENGTH_REG_SHADERLENGTH(uint32_t val)
  1528. {
  1529. return ((val) << A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_VS_LENGTH_REG_SHADERLENGTH__MASK;
  1530. }
  1531. #define REG_A3XX_SP_FS_CTRL_REG0 0x000022e0
  1532. #define A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK 0x00000001
  1533. #define A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT 0
  1534. static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADMODE(enum a3xx_threadmode val)
  1535. {
  1536. return ((val) << A3XX_SP_FS_CTRL_REG0_THREADMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADMODE__MASK;
  1537. }
  1538. #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK 0x00000002
  1539. #define A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT 1
  1540. static inline uint32_t A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE(enum a3xx_instrbuffermode val)
  1541. {
  1542. return ((val) << A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__SHIFT) & A3XX_SP_FS_CTRL_REG0_INSTRBUFFERMODE__MASK;
  1543. }
  1544. #define A3XX_SP_FS_CTRL_REG0_CACHEINVALID 0x00000004
  1545. #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK 0x000003f0
  1546. #define A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT 4
  1547. static inline uint32_t A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT(uint32_t val)
  1548. {
  1549. return ((val) << A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_HALFREGFOOTPRINT__MASK;
  1550. }
  1551. #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK 0x0003fc00
  1552. #define A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT 10
  1553. static inline uint32_t A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT(uint32_t val)
  1554. {
  1555. return ((val) << A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG0_FULLREGFOOTPRINT__MASK;
  1556. }
  1557. #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK 0x000c0000
  1558. #define A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT 18
  1559. static inline uint32_t A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP(uint32_t val)
  1560. {
  1561. return ((val) << A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__SHIFT) & A3XX_SP_FS_CTRL_REG0_INOUTREGOVERLAP__MASK;
  1562. }
  1563. #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK 0x00100000
  1564. #define A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT 20
  1565. static inline uint32_t A3XX_SP_FS_CTRL_REG0_THREADSIZE(enum a3xx_threadsize val)
  1566. {
  1567. return ((val) << A3XX_SP_FS_CTRL_REG0_THREADSIZE__SHIFT) & A3XX_SP_FS_CTRL_REG0_THREADSIZE__MASK;
  1568. }
  1569. #define A3XX_SP_FS_CTRL_REG0_SUPERTHREADMODE 0x00200000
  1570. #define A3XX_SP_FS_CTRL_REG0_PIXLODENABLE 0x00400000
  1571. #define A3XX_SP_FS_CTRL_REG0_COMPUTEMODE 0x00800000
  1572. #define A3XX_SP_FS_CTRL_REG0_LENGTH__MASK 0xff000000
  1573. #define A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT 24
  1574. static inline uint32_t A3XX_SP_FS_CTRL_REG0_LENGTH(uint32_t val)
  1575. {
  1576. return ((val) << A3XX_SP_FS_CTRL_REG0_LENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG0_LENGTH__MASK;
  1577. }
  1578. #define REG_A3XX_SP_FS_CTRL_REG1 0x000022e1
  1579. #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK 0x000003ff
  1580. #define A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT 0
  1581. static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTLENGTH(uint32_t val)
  1582. {
  1583. return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTLENGTH__MASK;
  1584. }
  1585. #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK 0x000ffc00
  1586. #define A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT 10
  1587. static inline uint32_t A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT(uint32_t val)
  1588. {
  1589. return ((val) << A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__SHIFT) & A3XX_SP_FS_CTRL_REG1_CONSTFOOTPRINT__MASK;
  1590. }
  1591. #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK 0x00f00000
  1592. #define A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT 20
  1593. static inline uint32_t A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING(uint32_t val)
  1594. {
  1595. return ((val) << A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__SHIFT) & A3XX_SP_FS_CTRL_REG1_INITIALOUTSTANDING__MASK;
  1596. }
  1597. #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK 0x3f000000
  1598. #define A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT 24
  1599. static inline uint32_t A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET(uint32_t val)
  1600. {
  1601. return ((val) << A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__SHIFT) & A3XX_SP_FS_CTRL_REG1_HALFPRECVAROFFSET__MASK;
  1602. }
  1603. #define REG_A3XX_SP_FS_OBJ_OFFSET_REG 0x000022e2
  1604. #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK 0x01ff0000
  1605. #define A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT 16
  1606. static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET(uint32_t val)
  1607. {
  1608. return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_CONSTOBJECTOFFSET__MASK;
  1609. }
  1610. #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK 0xfe000000
  1611. #define A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT 25
  1612. static inline uint32_t A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET(uint32_t val)
  1613. {
  1614. return ((val) << A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__SHIFT) & A3XX_SP_FS_OBJ_OFFSET_REG_SHADEROBJOFFSET__MASK;
  1615. }
  1616. #define REG_A3XX_SP_FS_OBJ_START_REG 0x000022e3
  1617. #define REG_A3XX_SP_FS_PVT_MEM_PARAM_REG 0x000022e4
  1618. #define REG_A3XX_SP_FS_PVT_MEM_ADDR_REG 0x000022e5
  1619. #define REG_A3XX_SP_FS_PVT_MEM_SIZE_REG 0x000022e6
  1620. #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_0 0x000022e8
  1621. #define REG_A3XX_SP_FS_FLAT_SHAD_MODE_REG_1 0x000022e9
  1622. #define REG_A3XX_SP_FS_OUTPUT_REG 0x000022ec
  1623. #define A3XX_SP_FS_OUTPUT_REG_DEPTH_ENABLE 0x00000080
  1624. #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK 0x0000ff00
  1625. #define A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT 8
  1626. static inline uint32_t A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID(uint32_t val)
  1627. {
  1628. return ((val) << A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__SHIFT) & A3XX_SP_FS_OUTPUT_REG_DEPTH_REGID__MASK;
  1629. }
  1630. static inline uint32_t REG_A3XX_SP_FS_MRT(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
  1631. static inline uint32_t REG_A3XX_SP_FS_MRT_REG(uint32_t i0) { return 0x000022f0 + 0x1*i0; }
  1632. #define A3XX_SP_FS_MRT_REG_REGID__MASK 0x000000ff
  1633. #define A3XX_SP_FS_MRT_REG_REGID__SHIFT 0
  1634. static inline uint32_t A3XX_SP_FS_MRT_REG_REGID(uint32_t val)
  1635. {
  1636. return ((val) << A3XX_SP_FS_MRT_REG_REGID__SHIFT) & A3XX_SP_FS_MRT_REG_REGID__MASK;
  1637. }
  1638. #define A3XX_SP_FS_MRT_REG_HALF_PRECISION 0x00000100
  1639. static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
  1640. static inline uint32_t REG_A3XX_SP_FS_IMAGE_OUTPUT_REG(uint32_t i0) { return 0x000022f4 + 0x1*i0; }
  1641. #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK 0x0000003f
  1642. #define A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT 0
  1643. static inline uint32_t A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT(enum a3xx_color_fmt val)
  1644. {
  1645. return ((val) << A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__SHIFT) & A3XX_SP_FS_IMAGE_OUTPUT_REG_MRTFORMAT__MASK;
  1646. }
  1647. #define REG_A3XX_SP_FS_LENGTH_REG 0x000022ff
  1648. #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK 0xffffffff
  1649. #define A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT 0
  1650. static inline uint32_t A3XX_SP_FS_LENGTH_REG_SHADERLENGTH(uint32_t val)
  1651. {
  1652. return ((val) << A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__SHIFT) & A3XX_SP_FS_LENGTH_REG_SHADERLENGTH__MASK;
  1653. }
  1654. #define REG_A3XX_TPL1_TP_VS_TEX_OFFSET 0x00002340
  1655. #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
  1656. #define A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
  1657. static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
  1658. {
  1659. return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_SAMPLEROFFSET__MASK;
  1660. }
  1661. #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
  1662. #define A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
  1663. static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
  1664. {
  1665. return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_MEMOBJOFFSET__MASK;
  1666. }
  1667. #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
  1668. #define A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
  1669. static inline uint32_t A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
  1670. {
  1671. return ((val) << A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_VS_TEX_OFFSET_BASETABLEPTR__MASK;
  1672. }
  1673. #define REG_A3XX_TPL1_TP_VS_BORDER_COLOR_BASE_ADDR 0x00002341
  1674. #define REG_A3XX_TPL1_TP_FS_TEX_OFFSET 0x00002342
  1675. #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK 0x000000ff
  1676. #define A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT 0
  1677. static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET(uint32_t val)
  1678. {
  1679. return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_SAMPLEROFFSET__MASK;
  1680. }
  1681. #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK 0x0000ff00
  1682. #define A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT 8
  1683. static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET(uint32_t val)
  1684. {
  1685. return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_MEMOBJOFFSET__MASK;
  1686. }
  1687. #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK 0xffff0000
  1688. #define A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT 16
  1689. static inline uint32_t A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR(uint32_t val)
  1690. {
  1691. return ((val) << A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__SHIFT) & A3XX_TPL1_TP_FS_TEX_OFFSET_BASETABLEPTR__MASK;
  1692. }
  1693. #define REG_A3XX_TPL1_TP_FS_BORDER_COLOR_BASE_ADDR 0x00002343
  1694. #define REG_A3XX_VBIF_CLKON 0x00003001
  1695. #define REG_A3XX_VBIF_FIXED_SORT_EN 0x0000300c
  1696. #define REG_A3XX_VBIF_FIXED_SORT_SEL0 0x0000300d
  1697. #define REG_A3XX_VBIF_FIXED_SORT_SEL1 0x0000300e
  1698. #define REG_A3XX_VBIF_ABIT_SORT 0x0000301c
  1699. #define REG_A3XX_VBIF_ABIT_SORT_CONF 0x0000301d
  1700. #define REG_A3XX_VBIF_GATE_OFF_WRREQ_EN 0x0000302a
  1701. #define REG_A3XX_VBIF_IN_RD_LIM_CONF0 0x0000302c
  1702. #define REG_A3XX_VBIF_IN_RD_LIM_CONF1 0x0000302d
  1703. #define REG_A3XX_VBIF_IN_WR_LIM_CONF0 0x00003030
  1704. #define REG_A3XX_VBIF_IN_WR_LIM_CONF1 0x00003031
  1705. #define REG_A3XX_VBIF_OUT_RD_LIM_CONF0 0x00003034
  1706. #define REG_A3XX_VBIF_OUT_WR_LIM_CONF0 0x00003035
  1707. #define REG_A3XX_VBIF_DDR_OUT_MAX_BURST 0x00003036
  1708. #define REG_A3XX_VBIF_ARB_CTL 0x0000303c
  1709. #define REG_A3XX_VBIF_ROUND_ROBIN_QOS_ARB 0x00003049
  1710. #define REG_A3XX_VBIF_OUT_AXI_AMEMTYPE_CONF0 0x00003058
  1711. #define REG_A3XX_VBIF_OUT_AXI_AOOO_EN 0x0000305e
  1712. #define REG_A3XX_VBIF_OUT_AXI_AOOO 0x0000305f
  1713. #define REG_A3XX_VBIF_PERF_CNT_EN 0x00003070
  1714. #define A3XX_VBIF_PERF_CNT_EN_CNT0 0x00000001
  1715. #define A3XX_VBIF_PERF_CNT_EN_CNT1 0x00000002
  1716. #define A3XX_VBIF_PERF_CNT_EN_PWRCNT0 0x00000004
  1717. #define A3XX_VBIF_PERF_CNT_EN_PWRCNT1 0x00000008
  1718. #define A3XX_VBIF_PERF_CNT_EN_PWRCNT2 0x00000010
  1719. #define REG_A3XX_VBIF_PERF_CNT_CLR 0x00003071
  1720. #define A3XX_VBIF_PERF_CNT_CLR_CNT0 0x00000001
  1721. #define A3XX_VBIF_PERF_CNT_CLR_CNT1 0x00000002
  1722. #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT0 0x00000004
  1723. #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT1 0x00000008
  1724. #define A3XX_VBIF_PERF_CNT_CLR_PWRCNT2 0x00000010
  1725. #define REG_A3XX_VBIF_PERF_CNT_SEL 0x00003072
  1726. #define REG_A3XX_VBIF_PERF_CNT0_LO 0x00003073
  1727. #define REG_A3XX_VBIF_PERF_CNT0_HI 0x00003074
  1728. #define REG_A3XX_VBIF_PERF_CNT1_LO 0x00003075
  1729. #define REG_A3XX_VBIF_PERF_CNT1_HI 0x00003076
  1730. #define REG_A3XX_VBIF_PERF_PWR_CNT0_LO 0x00003077
  1731. #define REG_A3XX_VBIF_PERF_PWR_CNT0_HI 0x00003078
  1732. #define REG_A3XX_VBIF_PERF_PWR_CNT1_LO 0x00003079
  1733. #define REG_A3XX_VBIF_PERF_PWR_CNT1_HI 0x0000307a
  1734. #define REG_A3XX_VBIF_PERF_PWR_CNT2_LO 0x0000307b
  1735. #define REG_A3XX_VBIF_PERF_PWR_CNT2_HI 0x0000307c
  1736. #define REG_A3XX_VSC_BIN_SIZE 0x00000c01
  1737. #define A3XX_VSC_BIN_SIZE_WIDTH__MASK 0x0000001f
  1738. #define A3XX_VSC_BIN_SIZE_WIDTH__SHIFT 0
  1739. static inline uint32_t A3XX_VSC_BIN_SIZE_WIDTH(uint32_t val)
  1740. {
  1741. return ((val >> 5) << A3XX_VSC_BIN_SIZE_WIDTH__SHIFT) & A3XX_VSC_BIN_SIZE_WIDTH__MASK;
  1742. }
  1743. #define A3XX_VSC_BIN_SIZE_HEIGHT__MASK 0x000003e0
  1744. #define A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT 5
  1745. static inline uint32_t A3XX_VSC_BIN_SIZE_HEIGHT(uint32_t val)
  1746. {
  1747. return ((val >> 5) << A3XX_VSC_BIN_SIZE_HEIGHT__SHIFT) & A3XX_VSC_BIN_SIZE_HEIGHT__MASK;
  1748. }
  1749. #define REG_A3XX_VSC_SIZE_ADDRESS 0x00000c02
  1750. static inline uint32_t REG_A3XX_VSC_PIPE(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
  1751. static inline uint32_t REG_A3XX_VSC_PIPE_CONFIG(uint32_t i0) { return 0x00000c06 + 0x3*i0; }
  1752. #define A3XX_VSC_PIPE_CONFIG_X__MASK 0x000003ff
  1753. #define A3XX_VSC_PIPE_CONFIG_X__SHIFT 0
  1754. static inline uint32_t A3XX_VSC_PIPE_CONFIG_X(uint32_t val)
  1755. {
  1756. return ((val) << A3XX_VSC_PIPE_CONFIG_X__SHIFT) & A3XX_VSC_PIPE_CONFIG_X__MASK;
  1757. }
  1758. #define A3XX_VSC_PIPE_CONFIG_Y__MASK 0x000ffc00
  1759. #define A3XX_VSC_PIPE_CONFIG_Y__SHIFT 10
  1760. static inline uint32_t A3XX_VSC_PIPE_CONFIG_Y(uint32_t val)
  1761. {
  1762. return ((val) << A3XX_VSC_PIPE_CONFIG_Y__SHIFT) & A3XX_VSC_PIPE_CONFIG_Y__MASK;
  1763. }
  1764. #define A3XX_VSC_PIPE_CONFIG_W__MASK 0x00f00000
  1765. #define A3XX_VSC_PIPE_CONFIG_W__SHIFT 20
  1766. static inline uint32_t A3XX_VSC_PIPE_CONFIG_W(uint32_t val)
  1767. {
  1768. return ((val) << A3XX_VSC_PIPE_CONFIG_W__SHIFT) & A3XX_VSC_PIPE_CONFIG_W__MASK;
  1769. }
  1770. #define A3XX_VSC_PIPE_CONFIG_H__MASK 0x0f000000
  1771. #define A3XX_VSC_PIPE_CONFIG_H__SHIFT 24
  1772. static inline uint32_t A3XX_VSC_PIPE_CONFIG_H(uint32_t val)
  1773. {
  1774. return ((val) << A3XX_VSC_PIPE_CONFIG_H__SHIFT) & A3XX_VSC_PIPE_CONFIG_H__MASK;
  1775. }
  1776. static inline uint32_t REG_A3XX_VSC_PIPE_DATA_ADDRESS(uint32_t i0) { return 0x00000c07 + 0x3*i0; }
  1777. static inline uint32_t REG_A3XX_VSC_PIPE_DATA_LENGTH(uint32_t i0) { return 0x00000c08 + 0x3*i0; }
  1778. #define REG_A3XX_VSC_BIN_CONTROL 0x00000c3c
  1779. #define A3XX_VSC_BIN_CONTROL_BINNING_ENABLE 0x00000001
  1780. #define REG_A3XX_UNKNOWN_0C3D 0x00000c3d
  1781. #define REG_A3XX_PC_PERFCOUNTER0_SELECT 0x00000c48
  1782. #define REG_A3XX_PC_PERFCOUNTER1_SELECT 0x00000c49
  1783. #define REG_A3XX_PC_PERFCOUNTER2_SELECT 0x00000c4a
  1784. #define REG_A3XX_PC_PERFCOUNTER3_SELECT 0x00000c4b
  1785. #define REG_A3XX_GRAS_TSE_DEBUG_ECO 0x00000c81
  1786. #define REG_A3XX_GRAS_PERFCOUNTER0_SELECT 0x00000c88
  1787. #define REG_A3XX_GRAS_PERFCOUNTER1_SELECT 0x00000c89
  1788. #define REG_A3XX_GRAS_PERFCOUNTER2_SELECT 0x00000c8a
  1789. #define REG_A3XX_GRAS_PERFCOUNTER3_SELECT 0x00000c8b
  1790. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
  1791. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_X(uint32_t i0) { return 0x00000ca0 + 0x4*i0; }
  1792. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Y(uint32_t i0) { return 0x00000ca1 + 0x4*i0; }
  1793. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_Z(uint32_t i0) { return 0x00000ca2 + 0x4*i0; }
  1794. static inline uint32_t REG_A3XX_GRAS_CL_USER_PLANE_W(uint32_t i0) { return 0x00000ca3 + 0x4*i0; }
  1795. #define REG_A3XX_RB_GMEM_BASE_ADDR 0x00000cc0
  1796. #define REG_A3XX_RB_DEBUG_ECO_CONTROLS_ADDR 0x00000cc1
  1797. #define REG_A3XX_RB_PERFCOUNTER0_SELECT 0x00000cc6
  1798. #define REG_A3XX_RB_PERFCOUNTER1_SELECT 0x00000cc7
  1799. #define REG_A3XX_RB_FRAME_BUFFER_DIMENSION 0x00000ce0
  1800. #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK 0x00003fff
  1801. #define A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT 0
  1802. static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH(uint32_t val)
  1803. {
  1804. return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_WIDTH__MASK;
  1805. }
  1806. #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK 0x0fffc000
  1807. #define A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT 14
  1808. static inline uint32_t A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT(uint32_t val)
  1809. {
  1810. return ((val) << A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__SHIFT) & A3XX_RB_FRAME_BUFFER_DIMENSION_HEIGHT__MASK;
  1811. }
  1812. #define REG_A3XX_HLSQ_PERFCOUNTER0_SELECT 0x00000e00
  1813. #define REG_A3XX_HLSQ_PERFCOUNTER1_SELECT 0x00000e01
  1814. #define REG_A3XX_HLSQ_PERFCOUNTER2_SELECT 0x00000e02
  1815. #define REG_A3XX_HLSQ_PERFCOUNTER3_SELECT 0x00000e03
  1816. #define REG_A3XX_HLSQ_PERFCOUNTER4_SELECT 0x00000e04
  1817. #define REG_A3XX_HLSQ_PERFCOUNTER5_SELECT 0x00000e05
  1818. #define REG_A3XX_UNKNOWN_0E43 0x00000e43
  1819. #define REG_A3XX_VFD_PERFCOUNTER0_SELECT 0x00000e44
  1820. #define REG_A3XX_VFD_PERFCOUNTER1_SELECT 0x00000e45
  1821. #define REG_A3XX_VPC_VPC_DEBUG_RAM_SEL 0x00000e61
  1822. #define REG_A3XX_VPC_VPC_DEBUG_RAM_READ 0x00000e62
  1823. #define REG_A3XX_VPC_PERFCOUNTER0_SELECT 0x00000e64
  1824. #define REG_A3XX_VPC_PERFCOUNTER1_SELECT 0x00000e65
  1825. #define REG_A3XX_UCHE_CACHE_MODE_CONTROL_REG 0x00000e82
  1826. #define REG_A3XX_UCHE_PERFCOUNTER0_SELECT 0x00000e84
  1827. #define REG_A3XX_UCHE_PERFCOUNTER1_SELECT 0x00000e85
  1828. #define REG_A3XX_UCHE_PERFCOUNTER2_SELECT 0x00000e86
  1829. #define REG_A3XX_UCHE_PERFCOUNTER3_SELECT 0x00000e87
  1830. #define REG_A3XX_UCHE_PERFCOUNTER4_SELECT 0x00000e88
  1831. #define REG_A3XX_UCHE_PERFCOUNTER5_SELECT 0x00000e89
  1832. #define REG_A3XX_UCHE_CACHE_INVALIDATE0_REG 0x00000ea0
  1833. #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK 0x0fffffff
  1834. #define A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT 0
  1835. static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR(uint32_t val)
  1836. {
  1837. return ((val) << A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE0_REG_ADDR__MASK;
  1838. }
  1839. #define REG_A3XX_UCHE_CACHE_INVALIDATE1_REG 0x00000ea1
  1840. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK 0x0fffffff
  1841. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT 0
  1842. static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR(uint32_t val)
  1843. {
  1844. return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_ADDR__MASK;
  1845. }
  1846. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK 0x30000000
  1847. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT 28
  1848. static inline uint32_t A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE(enum a3xx_cache_opcode val)
  1849. {
  1850. return ((val) << A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__SHIFT) & A3XX_UCHE_CACHE_INVALIDATE1_REG_OPCODE__MASK;
  1851. }
  1852. #define A3XX_UCHE_CACHE_INVALIDATE1_REG_ENTIRE_CACHE 0x80000000
  1853. #define REG_A3XX_UNKNOWN_0EA6 0x00000ea6
  1854. #define REG_A3XX_SP_PERFCOUNTER0_SELECT 0x00000ec4
  1855. #define REG_A3XX_SP_PERFCOUNTER1_SELECT 0x00000ec5
  1856. #define REG_A3XX_SP_PERFCOUNTER2_SELECT 0x00000ec6
  1857. #define REG_A3XX_SP_PERFCOUNTER3_SELECT 0x00000ec7
  1858. #define REG_A3XX_SP_PERFCOUNTER4_SELECT 0x00000ec8
  1859. #define REG_A3XX_SP_PERFCOUNTER5_SELECT 0x00000ec9
  1860. #define REG_A3XX_SP_PERFCOUNTER6_SELECT 0x00000eca
  1861. #define REG_A3XX_SP_PERFCOUNTER7_SELECT 0x00000ecb
  1862. #define REG_A3XX_UNKNOWN_0EE0 0x00000ee0
  1863. #define REG_A3XX_UNKNOWN_0F03 0x00000f03
  1864. #define REG_A3XX_TP_PERFCOUNTER0_SELECT 0x00000f04
  1865. #define REG_A3XX_TP_PERFCOUNTER1_SELECT 0x00000f05
  1866. #define REG_A3XX_TP_PERFCOUNTER2_SELECT 0x00000f06
  1867. #define REG_A3XX_TP_PERFCOUNTER3_SELECT 0x00000f07
  1868. #define REG_A3XX_TP_PERFCOUNTER4_SELECT 0x00000f08
  1869. #define REG_A3XX_TP_PERFCOUNTER5_SELECT 0x00000f09
  1870. #define REG_A3XX_VGT_CL_INITIATOR 0x000021f0
  1871. #define REG_A3XX_VGT_EVENT_INITIATOR 0x000021f9
  1872. #define REG_A3XX_VGT_DRAW_INITIATOR 0x000021fc
  1873. #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK 0x0000003f
  1874. #define A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT 0
  1875. static inline uint32_t A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE(enum pc_di_primtype val)
  1876. {
  1877. return ((val) << A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_PRIM_TYPE__MASK;
  1878. }
  1879. #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK 0x000000c0
  1880. #define A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT 6
  1881. static inline uint32_t A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT(enum pc_di_src_sel val)
  1882. {
  1883. return ((val) << A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__SHIFT) & A3XX_VGT_DRAW_INITIATOR_SOURCE_SELECT__MASK;
  1884. }
  1885. #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK 0x00000600
  1886. #define A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT 9
  1887. static inline uint32_t A3XX_VGT_DRAW_INITIATOR_VIS_CULL(enum pc_di_vis_cull_mode val)
  1888. {
  1889. return ((val) << A3XX_VGT_DRAW_INITIATOR_VIS_CULL__SHIFT) & A3XX_VGT_DRAW_INITIATOR_VIS_CULL__MASK;
  1890. }
  1891. #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK 0x00000800
  1892. #define A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT 11
  1893. static inline uint32_t A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE(enum pc_di_index_size val)
  1894. {
  1895. return ((val) << A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__SHIFT) & A3XX_VGT_DRAW_INITIATOR_INDEX_SIZE__MASK;
  1896. }
  1897. #define A3XX_VGT_DRAW_INITIATOR_NOT_EOP 0x00001000
  1898. #define A3XX_VGT_DRAW_INITIATOR_SMALL_INDEX 0x00002000
  1899. #define A3XX_VGT_DRAW_INITIATOR_PRE_DRAW_INITIATOR_ENABLE 0x00004000
  1900. #define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK 0xffff0000
  1901. #define A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT 16
  1902. static inline uint32_t A3XX_VGT_DRAW_INITIATOR_NUM_INDICES(uint32_t val)
  1903. {
  1904. return ((val) << A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__SHIFT) & A3XX_VGT_DRAW_INITIATOR_NUM_INDICES__MASK;
  1905. }
  1906. #define REG_A3XX_VGT_IMMED_DATA 0x000021fd
  1907. #define REG_A3XX_TEX_SAMP_0 0x00000000
  1908. #define A3XX_TEX_SAMP_0_MIPFILTER_LINEAR 0x00000002
  1909. #define A3XX_TEX_SAMP_0_XY_MAG__MASK 0x0000000c
  1910. #define A3XX_TEX_SAMP_0_XY_MAG__SHIFT 2
  1911. static inline uint32_t A3XX_TEX_SAMP_0_XY_MAG(enum a3xx_tex_filter val)
  1912. {
  1913. return ((val) << A3XX_TEX_SAMP_0_XY_MAG__SHIFT) & A3XX_TEX_SAMP_0_XY_MAG__MASK;
  1914. }
  1915. #define A3XX_TEX_SAMP_0_XY_MIN__MASK 0x00000030
  1916. #define A3XX_TEX_SAMP_0_XY_MIN__SHIFT 4
  1917. static inline uint32_t A3XX_TEX_SAMP_0_XY_MIN(enum a3xx_tex_filter val)
  1918. {
  1919. return ((val) << A3XX_TEX_SAMP_0_XY_MIN__SHIFT) & A3XX_TEX_SAMP_0_XY_MIN__MASK;
  1920. }
  1921. #define A3XX_TEX_SAMP_0_WRAP_S__MASK 0x000001c0
  1922. #define A3XX_TEX_SAMP_0_WRAP_S__SHIFT 6
  1923. static inline uint32_t A3XX_TEX_SAMP_0_WRAP_S(enum a3xx_tex_clamp val)
  1924. {
  1925. return ((val) << A3XX_TEX_SAMP_0_WRAP_S__SHIFT) & A3XX_TEX_SAMP_0_WRAP_S__MASK;
  1926. }
  1927. #define A3XX_TEX_SAMP_0_WRAP_T__MASK 0x00000e00
  1928. #define A3XX_TEX_SAMP_0_WRAP_T__SHIFT 9
  1929. static inline uint32_t A3XX_TEX_SAMP_0_WRAP_T(enum a3xx_tex_clamp val)
  1930. {
  1931. return ((val) << A3XX_TEX_SAMP_0_WRAP_T__SHIFT) & A3XX_TEX_SAMP_0_WRAP_T__MASK;
  1932. }
  1933. #define A3XX_TEX_SAMP_0_WRAP_R__MASK 0x00007000
  1934. #define A3XX_TEX_SAMP_0_WRAP_R__SHIFT 12
  1935. static inline uint32_t A3XX_TEX_SAMP_0_WRAP_R(enum a3xx_tex_clamp val)
  1936. {
  1937. return ((val) << A3XX_TEX_SAMP_0_WRAP_R__SHIFT) & A3XX_TEX_SAMP_0_WRAP_R__MASK;
  1938. }
  1939. #define A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK 0x00700000
  1940. #define A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT 20
  1941. static inline uint32_t A3XX_TEX_SAMP_0_COMPARE_FUNC(enum adreno_compare_func val)
  1942. {
  1943. return ((val) << A3XX_TEX_SAMP_0_COMPARE_FUNC__SHIFT) & A3XX_TEX_SAMP_0_COMPARE_FUNC__MASK;
  1944. }
  1945. #define A3XX_TEX_SAMP_0_UNNORM_COORDS 0x80000000
  1946. #define REG_A3XX_TEX_SAMP_1 0x00000001
  1947. #define A3XX_TEX_SAMP_1_MAX_LOD__MASK 0x003ff000
  1948. #define A3XX_TEX_SAMP_1_MAX_LOD__SHIFT 12
  1949. static inline uint32_t A3XX_TEX_SAMP_1_MAX_LOD(float val)
  1950. {
  1951. return ((((uint32_t)(val * 12.0))) << A3XX_TEX_SAMP_1_MAX_LOD__SHIFT) & A3XX_TEX_SAMP_1_MAX_LOD__MASK;
  1952. }
  1953. #define A3XX_TEX_SAMP_1_MIN_LOD__MASK 0xffc00000
  1954. #define A3XX_TEX_SAMP_1_MIN_LOD__SHIFT 22
  1955. static inline uint32_t A3XX_TEX_SAMP_1_MIN_LOD(float val)
  1956. {
  1957. return ((((uint32_t)(val * 12.0))) << A3XX_TEX_SAMP_1_MIN_LOD__SHIFT) & A3XX_TEX_SAMP_1_MIN_LOD__MASK;
  1958. }
  1959. #define REG_A3XX_TEX_CONST_0 0x00000000
  1960. #define A3XX_TEX_CONST_0_TILED 0x00000001
  1961. #define A3XX_TEX_CONST_0_SRGB 0x00000004
  1962. #define A3XX_TEX_CONST_0_SWIZ_X__MASK 0x00000070
  1963. #define A3XX_TEX_CONST_0_SWIZ_X__SHIFT 4
  1964. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_X(enum a3xx_tex_swiz val)
  1965. {
  1966. return ((val) << A3XX_TEX_CONST_0_SWIZ_X__SHIFT) & A3XX_TEX_CONST_0_SWIZ_X__MASK;
  1967. }
  1968. #define A3XX_TEX_CONST_0_SWIZ_Y__MASK 0x00000380
  1969. #define A3XX_TEX_CONST_0_SWIZ_Y__SHIFT 7
  1970. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Y(enum a3xx_tex_swiz val)
  1971. {
  1972. return ((val) << A3XX_TEX_CONST_0_SWIZ_Y__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Y__MASK;
  1973. }
  1974. #define A3XX_TEX_CONST_0_SWIZ_Z__MASK 0x00001c00
  1975. #define A3XX_TEX_CONST_0_SWIZ_Z__SHIFT 10
  1976. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_Z(enum a3xx_tex_swiz val)
  1977. {
  1978. return ((val) << A3XX_TEX_CONST_0_SWIZ_Z__SHIFT) & A3XX_TEX_CONST_0_SWIZ_Z__MASK;
  1979. }
  1980. #define A3XX_TEX_CONST_0_SWIZ_W__MASK 0x0000e000
  1981. #define A3XX_TEX_CONST_0_SWIZ_W__SHIFT 13
  1982. static inline uint32_t A3XX_TEX_CONST_0_SWIZ_W(enum a3xx_tex_swiz val)
  1983. {
  1984. return ((val) << A3XX_TEX_CONST_0_SWIZ_W__SHIFT) & A3XX_TEX_CONST_0_SWIZ_W__MASK;
  1985. }
  1986. #define A3XX_TEX_CONST_0_MIPLVLS__MASK 0x000f0000
  1987. #define A3XX_TEX_CONST_0_MIPLVLS__SHIFT 16
  1988. static inline uint32_t A3XX_TEX_CONST_0_MIPLVLS(uint32_t val)
  1989. {
  1990. return ((val) << A3XX_TEX_CONST_0_MIPLVLS__SHIFT) & A3XX_TEX_CONST_0_MIPLVLS__MASK;
  1991. }
  1992. #define A3XX_TEX_CONST_0_FMT__MASK 0x1fc00000
  1993. #define A3XX_TEX_CONST_0_FMT__SHIFT 22
  1994. static inline uint32_t A3XX_TEX_CONST_0_FMT(enum a3xx_tex_fmt val)
  1995. {
  1996. return ((val) << A3XX_TEX_CONST_0_FMT__SHIFT) & A3XX_TEX_CONST_0_FMT__MASK;
  1997. }
  1998. #define A3XX_TEX_CONST_0_NOCONVERT 0x20000000
  1999. #define A3XX_TEX_CONST_0_TYPE__MASK 0xc0000000
  2000. #define A3XX_TEX_CONST_0_TYPE__SHIFT 30
  2001. static inline uint32_t A3XX_TEX_CONST_0_TYPE(enum a3xx_tex_type val)
  2002. {
  2003. return ((val) << A3XX_TEX_CONST_0_TYPE__SHIFT) & A3XX_TEX_CONST_0_TYPE__MASK;
  2004. }
  2005. #define REG_A3XX_TEX_CONST_1 0x00000001
  2006. #define A3XX_TEX_CONST_1_HEIGHT__MASK 0x00003fff
  2007. #define A3XX_TEX_CONST_1_HEIGHT__SHIFT 0
  2008. static inline uint32_t A3XX_TEX_CONST_1_HEIGHT(uint32_t val)
  2009. {
  2010. return ((val) << A3XX_TEX_CONST_1_HEIGHT__SHIFT) & A3XX_TEX_CONST_1_HEIGHT__MASK;
  2011. }
  2012. #define A3XX_TEX_CONST_1_WIDTH__MASK 0x0fffc000
  2013. #define A3XX_TEX_CONST_1_WIDTH__SHIFT 14
  2014. static inline uint32_t A3XX_TEX_CONST_1_WIDTH(uint32_t val)
  2015. {
  2016. return ((val) << A3XX_TEX_CONST_1_WIDTH__SHIFT) & A3XX_TEX_CONST_1_WIDTH__MASK;
  2017. }
  2018. #define A3XX_TEX_CONST_1_FETCHSIZE__MASK 0xf0000000
  2019. #define A3XX_TEX_CONST_1_FETCHSIZE__SHIFT 28
  2020. static inline uint32_t A3XX_TEX_CONST_1_FETCHSIZE(enum a3xx_tex_fetchsize val)
  2021. {
  2022. return ((val) << A3XX_TEX_CONST_1_FETCHSIZE__SHIFT) & A3XX_TEX_CONST_1_FETCHSIZE__MASK;
  2023. }
  2024. #define REG_A3XX_TEX_CONST_2 0x00000002
  2025. #define A3XX_TEX_CONST_2_INDX__MASK 0x000000ff
  2026. #define A3XX_TEX_CONST_2_INDX__SHIFT 0
  2027. static inline uint32_t A3XX_TEX_CONST_2_INDX(uint32_t val)
  2028. {
  2029. return ((val) << A3XX_TEX_CONST_2_INDX__SHIFT) & A3XX_TEX_CONST_2_INDX__MASK;
  2030. }
  2031. #define A3XX_TEX_CONST_2_PITCH__MASK 0x3ffff000
  2032. #define A3XX_TEX_CONST_2_PITCH__SHIFT 12
  2033. static inline uint32_t A3XX_TEX_CONST_2_PITCH(uint32_t val)
  2034. {
  2035. return ((val) << A3XX_TEX_CONST_2_PITCH__SHIFT) & A3XX_TEX_CONST_2_PITCH__MASK;
  2036. }
  2037. #define A3XX_TEX_CONST_2_SWAP__MASK 0xc0000000
  2038. #define A3XX_TEX_CONST_2_SWAP__SHIFT 30
  2039. static inline uint32_t A3XX_TEX_CONST_2_SWAP(enum a3xx_color_swap val)
  2040. {
  2041. return ((val) << A3XX_TEX_CONST_2_SWAP__SHIFT) & A3XX_TEX_CONST_2_SWAP__MASK;
  2042. }
  2043. #define REG_A3XX_TEX_CONST_3 0x00000003
  2044. #endif /* A3XX_XML */