clk-pll.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394
  1. /*
  2. * Copyright (c) 2014 MundoReader S.L.
  3. * Author: Heiko Stuebner <heiko@sntech.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <asm/div64.h>
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include "clk.h"
  23. #define PLL_MODE_MASK 0x3
  24. #define PLL_MODE_SLOW 0x0
  25. #define PLL_MODE_NORM 0x1
  26. #define PLL_MODE_DEEP 0x2
  27. struct rockchip_clk_pll {
  28. struct clk_hw hw;
  29. struct clk_mux pll_mux;
  30. const struct clk_ops *pll_mux_ops;
  31. struct notifier_block clk_nb;
  32. void __iomem *reg_base;
  33. int lock_offset;
  34. unsigned int lock_shift;
  35. enum rockchip_pll_type type;
  36. const struct rockchip_pll_rate_table *rate_table;
  37. unsigned int rate_count;
  38. spinlock_t *lock;
  39. };
  40. #define to_rockchip_clk_pll(_hw) container_of(_hw, struct rockchip_clk_pll, hw)
  41. #define to_rockchip_clk_pll_nb(nb) \
  42. container_of(nb, struct rockchip_clk_pll, clk_nb)
  43. static const struct rockchip_pll_rate_table *rockchip_get_pll_settings(
  44. struct rockchip_clk_pll *pll, unsigned long rate)
  45. {
  46. const struct rockchip_pll_rate_table *rate_table = pll->rate_table;
  47. int i;
  48. for (i = 0; i < pll->rate_count; i++) {
  49. if (rate == rate_table[i].rate)
  50. return &rate_table[i];
  51. }
  52. return NULL;
  53. }
  54. static long rockchip_pll_round_rate(struct clk_hw *hw,
  55. unsigned long drate, unsigned long *prate)
  56. {
  57. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  58. const struct rockchip_pll_rate_table *rate_table = pll->rate_table;
  59. int i;
  60. /* Assumming rate_table is in descending order */
  61. for (i = 0; i < pll->rate_count; i++) {
  62. if (drate >= rate_table[i].rate)
  63. return rate_table[i].rate;
  64. }
  65. /* return minimum supported value */
  66. return rate_table[i - 1].rate;
  67. }
  68. /*
  69. * Wait for the pll to reach the locked state.
  70. * The calling set_rate function is responsible for making sure the
  71. * grf regmap is available.
  72. */
  73. static int rockchip_pll_wait_lock(struct rockchip_clk_pll *pll)
  74. {
  75. struct regmap *grf = rockchip_clk_get_grf();
  76. unsigned int val;
  77. int delay = 24000000, ret;
  78. while (delay > 0) {
  79. ret = regmap_read(grf, pll->lock_offset, &val);
  80. if (ret) {
  81. pr_err("%s: failed to read pll lock status: %d\n",
  82. __func__, ret);
  83. return ret;
  84. }
  85. if (val & BIT(pll->lock_shift))
  86. return 0;
  87. delay--;
  88. }
  89. pr_err("%s: timeout waiting for pll to lock\n", __func__);
  90. return -ETIMEDOUT;
  91. }
  92. /**
  93. * PLL used in RK3066, RK3188 and RK3288
  94. */
  95. #define RK3066_PLL_RESET_DELAY(nr) ((nr * 500) / 24 + 1)
  96. #define RK3066_PLLCON(i) (i * 0x4)
  97. #define RK3066_PLLCON0_OD_MASK 0xf
  98. #define RK3066_PLLCON0_OD_SHIFT 0
  99. #define RK3066_PLLCON0_NR_MASK 0x3f
  100. #define RK3066_PLLCON0_NR_SHIFT 8
  101. #define RK3066_PLLCON1_NF_MASK 0x1fff
  102. #define RK3066_PLLCON1_NF_SHIFT 0
  103. #define RK3066_PLLCON2_BWADJ_MASK 0xfff
  104. #define RK3066_PLLCON2_BWADJ_SHIFT 0
  105. #define RK3066_PLLCON3_RESET (1 << 5)
  106. #define RK3066_PLLCON3_PWRDOWN (1 << 1)
  107. #define RK3066_PLLCON3_BYPASS (1 << 0)
  108. static unsigned long rockchip_rk3066_pll_recalc_rate(struct clk_hw *hw,
  109. unsigned long prate)
  110. {
  111. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  112. u64 nf, nr, no, rate64 = prate;
  113. u32 pllcon;
  114. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(3));
  115. if (pllcon & RK3066_PLLCON3_BYPASS) {
  116. pr_debug("%s: pll %s is bypassed\n", __func__,
  117. __clk_get_name(hw->clk));
  118. return prate;
  119. }
  120. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(1));
  121. nf = (pllcon >> RK3066_PLLCON1_NF_SHIFT) & RK3066_PLLCON1_NF_MASK;
  122. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(0));
  123. nr = (pllcon >> RK3066_PLLCON0_NR_SHIFT) & RK3066_PLLCON0_NR_MASK;
  124. no = (pllcon >> RK3066_PLLCON0_OD_SHIFT) & RK3066_PLLCON0_OD_MASK;
  125. rate64 *= (nf + 1);
  126. do_div(rate64, nr + 1);
  127. do_div(rate64, no + 1);
  128. return (unsigned long)rate64;
  129. }
  130. static int rockchip_rk3066_pll_set_rate(struct clk_hw *hw, unsigned long drate,
  131. unsigned long prate)
  132. {
  133. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  134. const struct rockchip_pll_rate_table *rate;
  135. unsigned long old_rate = rockchip_rk3066_pll_recalc_rate(hw, prate);
  136. struct regmap *grf = rockchip_clk_get_grf();
  137. struct clk_mux *pll_mux = &pll->pll_mux;
  138. const struct clk_ops *pll_mux_ops = pll->pll_mux_ops;
  139. int rate_change_remuxed = 0;
  140. int cur_parent;
  141. int ret;
  142. if (IS_ERR(grf)) {
  143. pr_debug("%s: grf regmap not available, aborting rate change\n",
  144. __func__);
  145. return PTR_ERR(grf);
  146. }
  147. pr_debug("%s: changing %s from %lu to %lu with a parent rate of %lu\n",
  148. __func__, __clk_get_name(hw->clk), old_rate, drate, prate);
  149. /* Get required rate settings from table */
  150. rate = rockchip_get_pll_settings(pll, drate);
  151. if (!rate) {
  152. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  153. drate, __clk_get_name(hw->clk));
  154. return -EINVAL;
  155. }
  156. pr_debug("%s: rate settings for %lu (nr, no, nf): (%d, %d, %d)\n",
  157. __func__, rate->rate, rate->nr, rate->no, rate->nf);
  158. cur_parent = pll_mux_ops->get_parent(&pll_mux->hw);
  159. if (cur_parent == PLL_MODE_NORM) {
  160. pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_SLOW);
  161. rate_change_remuxed = 1;
  162. }
  163. /* enter reset mode */
  164. writel(HIWORD_UPDATE(RK3066_PLLCON3_RESET, RK3066_PLLCON3_RESET, 0),
  165. pll->reg_base + RK3066_PLLCON(3));
  166. /* update pll values */
  167. writel(HIWORD_UPDATE(rate->nr - 1, RK3066_PLLCON0_NR_MASK,
  168. RK3066_PLLCON0_NR_SHIFT) |
  169. HIWORD_UPDATE(rate->no - 1, RK3066_PLLCON0_OD_MASK,
  170. RK3066_PLLCON0_OD_SHIFT),
  171. pll->reg_base + RK3066_PLLCON(0));
  172. writel_relaxed(HIWORD_UPDATE(rate->nf - 1, RK3066_PLLCON1_NF_MASK,
  173. RK3066_PLLCON1_NF_SHIFT),
  174. pll->reg_base + RK3066_PLLCON(1));
  175. writel_relaxed(HIWORD_UPDATE(rate->bwadj, RK3066_PLLCON2_BWADJ_MASK,
  176. RK3066_PLLCON2_BWADJ_SHIFT),
  177. pll->reg_base + RK3066_PLLCON(2));
  178. /* leave reset and wait the reset_delay */
  179. writel(HIWORD_UPDATE(0, RK3066_PLLCON3_RESET, 0),
  180. pll->reg_base + RK3066_PLLCON(3));
  181. udelay(RK3066_PLL_RESET_DELAY(rate->nr));
  182. /* wait for the pll to lock */
  183. ret = rockchip_pll_wait_lock(pll);
  184. if (ret) {
  185. pr_warn("%s: pll did not lock, trying to restore old rate %lu\n",
  186. __func__, old_rate);
  187. rockchip_rk3066_pll_set_rate(hw, old_rate, prate);
  188. }
  189. if (rate_change_remuxed)
  190. pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_NORM);
  191. return ret;
  192. }
  193. static int rockchip_rk3066_pll_enable(struct clk_hw *hw)
  194. {
  195. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  196. writel(HIWORD_UPDATE(0, RK3066_PLLCON3_PWRDOWN, 0),
  197. pll->reg_base + RK3066_PLLCON(3));
  198. return 0;
  199. }
  200. static void rockchip_rk3066_pll_disable(struct clk_hw *hw)
  201. {
  202. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  203. writel(HIWORD_UPDATE(RK3066_PLLCON3_PWRDOWN,
  204. RK3066_PLLCON3_PWRDOWN, 0),
  205. pll->reg_base + RK3066_PLLCON(3));
  206. }
  207. static int rockchip_rk3066_pll_is_enabled(struct clk_hw *hw)
  208. {
  209. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  210. u32 pllcon = readl(pll->reg_base + RK3066_PLLCON(3));
  211. return !(pllcon & RK3066_PLLCON3_PWRDOWN);
  212. }
  213. static const struct clk_ops rockchip_rk3066_pll_clk_norate_ops = {
  214. .recalc_rate = rockchip_rk3066_pll_recalc_rate,
  215. .enable = rockchip_rk3066_pll_enable,
  216. .disable = rockchip_rk3066_pll_disable,
  217. .is_enabled = rockchip_rk3066_pll_is_enabled,
  218. };
  219. static const struct clk_ops rockchip_rk3066_pll_clk_ops = {
  220. .recalc_rate = rockchip_rk3066_pll_recalc_rate,
  221. .round_rate = rockchip_pll_round_rate,
  222. .set_rate = rockchip_rk3066_pll_set_rate,
  223. .enable = rockchip_rk3066_pll_enable,
  224. .disable = rockchip_rk3066_pll_disable,
  225. .is_enabled = rockchip_rk3066_pll_is_enabled,
  226. };
  227. /*
  228. * Common registering of pll clocks
  229. */
  230. struct clk *rockchip_clk_register_pll(enum rockchip_pll_type pll_type,
  231. const char *name, const char **parent_names, u8 num_parents,
  232. void __iomem *base, int con_offset, int grf_lock_offset,
  233. int lock_shift, int mode_offset, int mode_shift,
  234. struct rockchip_pll_rate_table *rate_table,
  235. spinlock_t *lock)
  236. {
  237. const char *pll_parents[3];
  238. struct clk_init_data init;
  239. struct rockchip_clk_pll *pll;
  240. struct clk_mux *pll_mux;
  241. struct clk *pll_clk, *mux_clk;
  242. char pll_name[20];
  243. if (num_parents != 2) {
  244. pr_err("%s: needs two parent clocks\n", __func__);
  245. return ERR_PTR(-EINVAL);
  246. }
  247. /* name the actual pll */
  248. snprintf(pll_name, sizeof(pll_name), "pll_%s", name);
  249. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  250. if (!pll)
  251. return ERR_PTR(-ENOMEM);
  252. init.name = pll_name;
  253. /* keep all plls untouched for now */
  254. init.flags = CLK_IGNORE_UNUSED;
  255. init.parent_names = &parent_names[0];
  256. init.num_parents = 1;
  257. if (rate_table) {
  258. int len;
  259. /* find count of rates in rate_table */
  260. for (len = 0; rate_table[len].rate != 0; )
  261. len++;
  262. pll->rate_count = len;
  263. pll->rate_table = kmemdup(rate_table,
  264. pll->rate_count *
  265. sizeof(struct rockchip_pll_rate_table),
  266. GFP_KERNEL);
  267. WARN(!pll->rate_table,
  268. "%s: could not allocate rate table for %s\n",
  269. __func__, name);
  270. }
  271. switch (pll_type) {
  272. case pll_rk3066:
  273. if (!pll->rate_table)
  274. init.ops = &rockchip_rk3066_pll_clk_norate_ops;
  275. else
  276. init.ops = &rockchip_rk3066_pll_clk_ops;
  277. break;
  278. default:
  279. pr_warn("%s: Unknown pll type for pll clk %s\n",
  280. __func__, name);
  281. }
  282. pll->hw.init = &init;
  283. pll->type = pll_type;
  284. pll->reg_base = base + con_offset;
  285. pll->lock_offset = grf_lock_offset;
  286. pll->lock_shift = lock_shift;
  287. pll->lock = lock;
  288. pll_clk = clk_register(NULL, &pll->hw);
  289. if (IS_ERR(pll_clk)) {
  290. pr_err("%s: failed to register pll clock %s : %ld\n",
  291. __func__, name, PTR_ERR(pll_clk));
  292. mux_clk = pll_clk;
  293. goto err_pll;
  294. }
  295. /* create the mux on top of the real pll */
  296. pll->pll_mux_ops = &clk_mux_ops;
  297. pll_mux = &pll->pll_mux;
  298. /* the actual muxing is xin24m, pll-output, xin32k */
  299. pll_parents[0] = parent_names[0];
  300. pll_parents[1] = pll_name;
  301. pll_parents[2] = parent_names[1];
  302. init.name = name;
  303. init.flags = CLK_SET_RATE_PARENT;
  304. init.ops = pll->pll_mux_ops;
  305. init.parent_names = pll_parents;
  306. init.num_parents = ARRAY_SIZE(pll_parents);
  307. pll_mux->reg = base + mode_offset;
  308. pll_mux->shift = mode_shift;
  309. pll_mux->mask = PLL_MODE_MASK;
  310. pll_mux->flags = 0;
  311. pll_mux->lock = lock;
  312. pll_mux->hw.init = &init;
  313. if (pll_type == pll_rk3066)
  314. pll_mux->flags |= CLK_MUX_HIWORD_MASK;
  315. mux_clk = clk_register(NULL, &pll_mux->hw);
  316. if (IS_ERR(mux_clk))
  317. goto err_mux;
  318. return mux_clk;
  319. err_mux:
  320. clk_unregister(pll_clk);
  321. err_pll:
  322. kfree(pll);
  323. return mux_clk;
  324. }