gcc-msm8960.c 77 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541
  1. /*
  2. * Copyright (c) 2013-2014, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8960.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8960.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. static struct clk_pll pll3 = {
  32. .l_reg = 0x3164,
  33. .m_reg = 0x3168,
  34. .n_reg = 0x316c,
  35. .config_reg = 0x3174,
  36. .mode_reg = 0x3160,
  37. .status_reg = 0x3178,
  38. .status_bit = 16,
  39. .clkr.hw.init = &(struct clk_init_data){
  40. .name = "pll3",
  41. .parent_names = (const char *[]){ "pxo" },
  42. .num_parents = 1,
  43. .ops = &clk_pll_ops,
  44. },
  45. };
  46. static struct clk_pll pll8 = {
  47. .l_reg = 0x3144,
  48. .m_reg = 0x3148,
  49. .n_reg = 0x314c,
  50. .config_reg = 0x3154,
  51. .mode_reg = 0x3140,
  52. .status_reg = 0x3158,
  53. .status_bit = 16,
  54. .clkr.hw.init = &(struct clk_init_data){
  55. .name = "pll8",
  56. .parent_names = (const char *[]){ "pxo" },
  57. .num_parents = 1,
  58. .ops = &clk_pll_ops,
  59. },
  60. };
  61. static struct clk_regmap pll8_vote = {
  62. .enable_reg = 0x34c0,
  63. .enable_mask = BIT(8),
  64. .hw.init = &(struct clk_init_data){
  65. .name = "pll8_vote",
  66. .parent_names = (const char *[]){ "pll8" },
  67. .num_parents = 1,
  68. .ops = &clk_pll_vote_ops,
  69. },
  70. };
  71. static struct clk_pll pll14 = {
  72. .l_reg = 0x31c4,
  73. .m_reg = 0x31c8,
  74. .n_reg = 0x31cc,
  75. .config_reg = 0x31d4,
  76. .mode_reg = 0x31c0,
  77. .status_reg = 0x31d8,
  78. .status_bit = 16,
  79. .clkr.hw.init = &(struct clk_init_data){
  80. .name = "pll14",
  81. .parent_names = (const char *[]){ "pxo" },
  82. .num_parents = 1,
  83. .ops = &clk_pll_ops,
  84. },
  85. };
  86. static struct clk_regmap pll14_vote = {
  87. .enable_reg = 0x34c0,
  88. .enable_mask = BIT(14),
  89. .hw.init = &(struct clk_init_data){
  90. .name = "pll14_vote",
  91. .parent_names = (const char *[]){ "pll14" },
  92. .num_parents = 1,
  93. .ops = &clk_pll_vote_ops,
  94. },
  95. };
  96. #define P_PXO 0
  97. #define P_PLL8 1
  98. #define P_PLL3 2
  99. #define P_CXO 2
  100. static const u8 gcc_pxo_pll8_map[] = {
  101. [P_PXO] = 0,
  102. [P_PLL8] = 3,
  103. };
  104. static const char *gcc_pxo_pll8[] = {
  105. "pxo",
  106. "pll8_vote",
  107. };
  108. static const u8 gcc_pxo_pll8_cxo_map[] = {
  109. [P_PXO] = 0,
  110. [P_PLL8] = 3,
  111. [P_CXO] = 5,
  112. };
  113. static const char *gcc_pxo_pll8_cxo[] = {
  114. "pxo",
  115. "pll8_vote",
  116. "cxo",
  117. };
  118. static const u8 gcc_pxo_pll8_pll3_map[] = {
  119. [P_PXO] = 0,
  120. [P_PLL8] = 3,
  121. [P_PLL3] = 6,
  122. };
  123. static const char *gcc_pxo_pll8_pll3[] = {
  124. "pxo",
  125. "pll8_vote",
  126. "pll3",
  127. };
  128. static struct freq_tbl clk_tbl_gsbi_uart[] = {
  129. { 1843200, P_PLL8, 2, 6, 625 },
  130. { 3686400, P_PLL8, 2, 12, 625 },
  131. { 7372800, P_PLL8, 2, 24, 625 },
  132. { 14745600, P_PLL8, 2, 48, 625 },
  133. { 16000000, P_PLL8, 4, 1, 6 },
  134. { 24000000, P_PLL8, 4, 1, 4 },
  135. { 32000000, P_PLL8, 4, 1, 3 },
  136. { 40000000, P_PLL8, 1, 5, 48 },
  137. { 46400000, P_PLL8, 1, 29, 240 },
  138. { 48000000, P_PLL8, 4, 1, 2 },
  139. { 51200000, P_PLL8, 1, 2, 15 },
  140. { 56000000, P_PLL8, 1, 7, 48 },
  141. { 58982400, P_PLL8, 1, 96, 625 },
  142. { 64000000, P_PLL8, 2, 1, 3 },
  143. { }
  144. };
  145. static struct clk_rcg gsbi1_uart_src = {
  146. .ns_reg = 0x29d4,
  147. .md_reg = 0x29d0,
  148. .mn = {
  149. .mnctr_en_bit = 8,
  150. .mnctr_reset_bit = 7,
  151. .mnctr_mode_shift = 5,
  152. .n_val_shift = 16,
  153. .m_val_shift = 16,
  154. .width = 16,
  155. },
  156. .p = {
  157. .pre_div_shift = 3,
  158. .pre_div_width = 2,
  159. },
  160. .s = {
  161. .src_sel_shift = 0,
  162. .parent_map = gcc_pxo_pll8_map,
  163. },
  164. .freq_tbl = clk_tbl_gsbi_uart,
  165. .clkr = {
  166. .enable_reg = 0x29d4,
  167. .enable_mask = BIT(11),
  168. .hw.init = &(struct clk_init_data){
  169. .name = "gsbi1_uart_src",
  170. .parent_names = gcc_pxo_pll8,
  171. .num_parents = 2,
  172. .ops = &clk_rcg_ops,
  173. .flags = CLK_SET_PARENT_GATE,
  174. },
  175. },
  176. };
  177. static struct clk_branch gsbi1_uart_clk = {
  178. .halt_reg = 0x2fcc,
  179. .halt_bit = 10,
  180. .clkr = {
  181. .enable_reg = 0x29d4,
  182. .enable_mask = BIT(9),
  183. .hw.init = &(struct clk_init_data){
  184. .name = "gsbi1_uart_clk",
  185. .parent_names = (const char *[]){
  186. "gsbi1_uart_src",
  187. },
  188. .num_parents = 1,
  189. .ops = &clk_branch_ops,
  190. .flags = CLK_SET_RATE_PARENT,
  191. },
  192. },
  193. };
  194. static struct clk_rcg gsbi2_uart_src = {
  195. .ns_reg = 0x29f4,
  196. .md_reg = 0x29f0,
  197. .mn = {
  198. .mnctr_en_bit = 8,
  199. .mnctr_reset_bit = 7,
  200. .mnctr_mode_shift = 5,
  201. .n_val_shift = 16,
  202. .m_val_shift = 16,
  203. .width = 16,
  204. },
  205. .p = {
  206. .pre_div_shift = 3,
  207. .pre_div_width = 2,
  208. },
  209. .s = {
  210. .src_sel_shift = 0,
  211. .parent_map = gcc_pxo_pll8_map,
  212. },
  213. .freq_tbl = clk_tbl_gsbi_uart,
  214. .clkr = {
  215. .enable_reg = 0x29f4,
  216. .enable_mask = BIT(11),
  217. .hw.init = &(struct clk_init_data){
  218. .name = "gsbi2_uart_src",
  219. .parent_names = gcc_pxo_pll8,
  220. .num_parents = 2,
  221. .ops = &clk_rcg_ops,
  222. .flags = CLK_SET_PARENT_GATE,
  223. },
  224. },
  225. };
  226. static struct clk_branch gsbi2_uart_clk = {
  227. .halt_reg = 0x2fcc,
  228. .halt_bit = 6,
  229. .clkr = {
  230. .enable_reg = 0x29f4,
  231. .enable_mask = BIT(9),
  232. .hw.init = &(struct clk_init_data){
  233. .name = "gsbi2_uart_clk",
  234. .parent_names = (const char *[]){
  235. "gsbi2_uart_src",
  236. },
  237. .num_parents = 1,
  238. .ops = &clk_branch_ops,
  239. .flags = CLK_SET_RATE_PARENT,
  240. },
  241. },
  242. };
  243. static struct clk_rcg gsbi3_uart_src = {
  244. .ns_reg = 0x2a14,
  245. .md_reg = 0x2a10,
  246. .mn = {
  247. .mnctr_en_bit = 8,
  248. .mnctr_reset_bit = 7,
  249. .mnctr_mode_shift = 5,
  250. .n_val_shift = 16,
  251. .m_val_shift = 16,
  252. .width = 16,
  253. },
  254. .p = {
  255. .pre_div_shift = 3,
  256. .pre_div_width = 2,
  257. },
  258. .s = {
  259. .src_sel_shift = 0,
  260. .parent_map = gcc_pxo_pll8_map,
  261. },
  262. .freq_tbl = clk_tbl_gsbi_uart,
  263. .clkr = {
  264. .enable_reg = 0x2a14,
  265. .enable_mask = BIT(11),
  266. .hw.init = &(struct clk_init_data){
  267. .name = "gsbi3_uart_src",
  268. .parent_names = gcc_pxo_pll8,
  269. .num_parents = 2,
  270. .ops = &clk_rcg_ops,
  271. .flags = CLK_SET_PARENT_GATE,
  272. },
  273. },
  274. };
  275. static struct clk_branch gsbi3_uart_clk = {
  276. .halt_reg = 0x2fcc,
  277. .halt_bit = 2,
  278. .clkr = {
  279. .enable_reg = 0x2a14,
  280. .enable_mask = BIT(9),
  281. .hw.init = &(struct clk_init_data){
  282. .name = "gsbi3_uart_clk",
  283. .parent_names = (const char *[]){
  284. "gsbi3_uart_src",
  285. },
  286. .num_parents = 1,
  287. .ops = &clk_branch_ops,
  288. .flags = CLK_SET_RATE_PARENT,
  289. },
  290. },
  291. };
  292. static struct clk_rcg gsbi4_uart_src = {
  293. .ns_reg = 0x2a34,
  294. .md_reg = 0x2a30,
  295. .mn = {
  296. .mnctr_en_bit = 8,
  297. .mnctr_reset_bit = 7,
  298. .mnctr_mode_shift = 5,
  299. .n_val_shift = 16,
  300. .m_val_shift = 16,
  301. .width = 16,
  302. },
  303. .p = {
  304. .pre_div_shift = 3,
  305. .pre_div_width = 2,
  306. },
  307. .s = {
  308. .src_sel_shift = 0,
  309. .parent_map = gcc_pxo_pll8_map,
  310. },
  311. .freq_tbl = clk_tbl_gsbi_uart,
  312. .clkr = {
  313. .enable_reg = 0x2a34,
  314. .enable_mask = BIT(11),
  315. .hw.init = &(struct clk_init_data){
  316. .name = "gsbi4_uart_src",
  317. .parent_names = gcc_pxo_pll8,
  318. .num_parents = 2,
  319. .ops = &clk_rcg_ops,
  320. .flags = CLK_SET_PARENT_GATE,
  321. },
  322. },
  323. };
  324. static struct clk_branch gsbi4_uart_clk = {
  325. .halt_reg = 0x2fd0,
  326. .halt_bit = 26,
  327. .clkr = {
  328. .enable_reg = 0x2a34,
  329. .enable_mask = BIT(9),
  330. .hw.init = &(struct clk_init_data){
  331. .name = "gsbi4_uart_clk",
  332. .parent_names = (const char *[]){
  333. "gsbi4_uart_src",
  334. },
  335. .num_parents = 1,
  336. .ops = &clk_branch_ops,
  337. .flags = CLK_SET_RATE_PARENT,
  338. },
  339. },
  340. };
  341. static struct clk_rcg gsbi5_uart_src = {
  342. .ns_reg = 0x2a54,
  343. .md_reg = 0x2a50,
  344. .mn = {
  345. .mnctr_en_bit = 8,
  346. .mnctr_reset_bit = 7,
  347. .mnctr_mode_shift = 5,
  348. .n_val_shift = 16,
  349. .m_val_shift = 16,
  350. .width = 16,
  351. },
  352. .p = {
  353. .pre_div_shift = 3,
  354. .pre_div_width = 2,
  355. },
  356. .s = {
  357. .src_sel_shift = 0,
  358. .parent_map = gcc_pxo_pll8_map,
  359. },
  360. .freq_tbl = clk_tbl_gsbi_uart,
  361. .clkr = {
  362. .enable_reg = 0x2a54,
  363. .enable_mask = BIT(11),
  364. .hw.init = &(struct clk_init_data){
  365. .name = "gsbi5_uart_src",
  366. .parent_names = gcc_pxo_pll8,
  367. .num_parents = 2,
  368. .ops = &clk_rcg_ops,
  369. .flags = CLK_SET_PARENT_GATE,
  370. },
  371. },
  372. };
  373. static struct clk_branch gsbi5_uart_clk = {
  374. .halt_reg = 0x2fd0,
  375. .halt_bit = 22,
  376. .clkr = {
  377. .enable_reg = 0x2a54,
  378. .enable_mask = BIT(9),
  379. .hw.init = &(struct clk_init_data){
  380. .name = "gsbi5_uart_clk",
  381. .parent_names = (const char *[]){
  382. "gsbi5_uart_src",
  383. },
  384. .num_parents = 1,
  385. .ops = &clk_branch_ops,
  386. .flags = CLK_SET_RATE_PARENT,
  387. },
  388. },
  389. };
  390. static struct clk_rcg gsbi6_uart_src = {
  391. .ns_reg = 0x2a74,
  392. .md_reg = 0x2a70,
  393. .mn = {
  394. .mnctr_en_bit = 8,
  395. .mnctr_reset_bit = 7,
  396. .mnctr_mode_shift = 5,
  397. .n_val_shift = 16,
  398. .m_val_shift = 16,
  399. .width = 16,
  400. },
  401. .p = {
  402. .pre_div_shift = 3,
  403. .pre_div_width = 2,
  404. },
  405. .s = {
  406. .src_sel_shift = 0,
  407. .parent_map = gcc_pxo_pll8_map,
  408. },
  409. .freq_tbl = clk_tbl_gsbi_uart,
  410. .clkr = {
  411. .enable_reg = 0x2a74,
  412. .enable_mask = BIT(11),
  413. .hw.init = &(struct clk_init_data){
  414. .name = "gsbi6_uart_src",
  415. .parent_names = gcc_pxo_pll8,
  416. .num_parents = 2,
  417. .ops = &clk_rcg_ops,
  418. .flags = CLK_SET_PARENT_GATE,
  419. },
  420. },
  421. };
  422. static struct clk_branch gsbi6_uart_clk = {
  423. .halt_reg = 0x2fd0,
  424. .halt_bit = 18,
  425. .clkr = {
  426. .enable_reg = 0x2a74,
  427. .enable_mask = BIT(9),
  428. .hw.init = &(struct clk_init_data){
  429. .name = "gsbi6_uart_clk",
  430. .parent_names = (const char *[]){
  431. "gsbi6_uart_src",
  432. },
  433. .num_parents = 1,
  434. .ops = &clk_branch_ops,
  435. .flags = CLK_SET_RATE_PARENT,
  436. },
  437. },
  438. };
  439. static struct clk_rcg gsbi7_uart_src = {
  440. .ns_reg = 0x2a94,
  441. .md_reg = 0x2a90,
  442. .mn = {
  443. .mnctr_en_bit = 8,
  444. .mnctr_reset_bit = 7,
  445. .mnctr_mode_shift = 5,
  446. .n_val_shift = 16,
  447. .m_val_shift = 16,
  448. .width = 16,
  449. },
  450. .p = {
  451. .pre_div_shift = 3,
  452. .pre_div_width = 2,
  453. },
  454. .s = {
  455. .src_sel_shift = 0,
  456. .parent_map = gcc_pxo_pll8_map,
  457. },
  458. .freq_tbl = clk_tbl_gsbi_uart,
  459. .clkr = {
  460. .enable_reg = 0x2a94,
  461. .enable_mask = BIT(11),
  462. .hw.init = &(struct clk_init_data){
  463. .name = "gsbi7_uart_src",
  464. .parent_names = gcc_pxo_pll8,
  465. .num_parents = 2,
  466. .ops = &clk_rcg_ops,
  467. .flags = CLK_SET_PARENT_GATE,
  468. },
  469. },
  470. };
  471. static struct clk_branch gsbi7_uart_clk = {
  472. .halt_reg = 0x2fd0,
  473. .halt_bit = 14,
  474. .clkr = {
  475. .enable_reg = 0x2a94,
  476. .enable_mask = BIT(9),
  477. .hw.init = &(struct clk_init_data){
  478. .name = "gsbi7_uart_clk",
  479. .parent_names = (const char *[]){
  480. "gsbi7_uart_src",
  481. },
  482. .num_parents = 1,
  483. .ops = &clk_branch_ops,
  484. .flags = CLK_SET_RATE_PARENT,
  485. },
  486. },
  487. };
  488. static struct clk_rcg gsbi8_uart_src = {
  489. .ns_reg = 0x2ab4,
  490. .md_reg = 0x2ab0,
  491. .mn = {
  492. .mnctr_en_bit = 8,
  493. .mnctr_reset_bit = 7,
  494. .mnctr_mode_shift = 5,
  495. .n_val_shift = 16,
  496. .m_val_shift = 16,
  497. .width = 16,
  498. },
  499. .p = {
  500. .pre_div_shift = 3,
  501. .pre_div_width = 2,
  502. },
  503. .s = {
  504. .src_sel_shift = 0,
  505. .parent_map = gcc_pxo_pll8_map,
  506. },
  507. .freq_tbl = clk_tbl_gsbi_uart,
  508. .clkr = {
  509. .enable_reg = 0x2ab4,
  510. .enable_mask = BIT(11),
  511. .hw.init = &(struct clk_init_data){
  512. .name = "gsbi8_uart_src",
  513. .parent_names = gcc_pxo_pll8,
  514. .num_parents = 2,
  515. .ops = &clk_rcg_ops,
  516. .flags = CLK_SET_PARENT_GATE,
  517. },
  518. },
  519. };
  520. static struct clk_branch gsbi8_uart_clk = {
  521. .halt_reg = 0x2fd0,
  522. .halt_bit = 10,
  523. .clkr = {
  524. .enable_reg = 0x2ab4,
  525. .enable_mask = BIT(9),
  526. .hw.init = &(struct clk_init_data){
  527. .name = "gsbi8_uart_clk",
  528. .parent_names = (const char *[]){ "gsbi8_uart_src" },
  529. .num_parents = 1,
  530. .ops = &clk_branch_ops,
  531. .flags = CLK_SET_RATE_PARENT,
  532. },
  533. },
  534. };
  535. static struct clk_rcg gsbi9_uart_src = {
  536. .ns_reg = 0x2ad4,
  537. .md_reg = 0x2ad0,
  538. .mn = {
  539. .mnctr_en_bit = 8,
  540. .mnctr_reset_bit = 7,
  541. .mnctr_mode_shift = 5,
  542. .n_val_shift = 16,
  543. .m_val_shift = 16,
  544. .width = 16,
  545. },
  546. .p = {
  547. .pre_div_shift = 3,
  548. .pre_div_width = 2,
  549. },
  550. .s = {
  551. .src_sel_shift = 0,
  552. .parent_map = gcc_pxo_pll8_map,
  553. },
  554. .freq_tbl = clk_tbl_gsbi_uart,
  555. .clkr = {
  556. .enable_reg = 0x2ad4,
  557. .enable_mask = BIT(11),
  558. .hw.init = &(struct clk_init_data){
  559. .name = "gsbi9_uart_src",
  560. .parent_names = gcc_pxo_pll8,
  561. .num_parents = 2,
  562. .ops = &clk_rcg_ops,
  563. .flags = CLK_SET_PARENT_GATE,
  564. },
  565. },
  566. };
  567. static struct clk_branch gsbi9_uart_clk = {
  568. .halt_reg = 0x2fd0,
  569. .halt_bit = 6,
  570. .clkr = {
  571. .enable_reg = 0x2ad4,
  572. .enable_mask = BIT(9),
  573. .hw.init = &(struct clk_init_data){
  574. .name = "gsbi9_uart_clk",
  575. .parent_names = (const char *[]){ "gsbi9_uart_src" },
  576. .num_parents = 1,
  577. .ops = &clk_branch_ops,
  578. .flags = CLK_SET_RATE_PARENT,
  579. },
  580. },
  581. };
  582. static struct clk_rcg gsbi10_uart_src = {
  583. .ns_reg = 0x2af4,
  584. .md_reg = 0x2af0,
  585. .mn = {
  586. .mnctr_en_bit = 8,
  587. .mnctr_reset_bit = 7,
  588. .mnctr_mode_shift = 5,
  589. .n_val_shift = 16,
  590. .m_val_shift = 16,
  591. .width = 16,
  592. },
  593. .p = {
  594. .pre_div_shift = 3,
  595. .pre_div_width = 2,
  596. },
  597. .s = {
  598. .src_sel_shift = 0,
  599. .parent_map = gcc_pxo_pll8_map,
  600. },
  601. .freq_tbl = clk_tbl_gsbi_uart,
  602. .clkr = {
  603. .enable_reg = 0x2af4,
  604. .enable_mask = BIT(11),
  605. .hw.init = &(struct clk_init_data){
  606. .name = "gsbi10_uart_src",
  607. .parent_names = gcc_pxo_pll8,
  608. .num_parents = 2,
  609. .ops = &clk_rcg_ops,
  610. .flags = CLK_SET_PARENT_GATE,
  611. },
  612. },
  613. };
  614. static struct clk_branch gsbi10_uart_clk = {
  615. .halt_reg = 0x2fd0,
  616. .halt_bit = 2,
  617. .clkr = {
  618. .enable_reg = 0x2af4,
  619. .enable_mask = BIT(9),
  620. .hw.init = &(struct clk_init_data){
  621. .name = "gsbi10_uart_clk",
  622. .parent_names = (const char *[]){ "gsbi10_uart_src" },
  623. .num_parents = 1,
  624. .ops = &clk_branch_ops,
  625. .flags = CLK_SET_RATE_PARENT,
  626. },
  627. },
  628. };
  629. static struct clk_rcg gsbi11_uart_src = {
  630. .ns_reg = 0x2b14,
  631. .md_reg = 0x2b10,
  632. .mn = {
  633. .mnctr_en_bit = 8,
  634. .mnctr_reset_bit = 7,
  635. .mnctr_mode_shift = 5,
  636. .n_val_shift = 16,
  637. .m_val_shift = 16,
  638. .width = 16,
  639. },
  640. .p = {
  641. .pre_div_shift = 3,
  642. .pre_div_width = 2,
  643. },
  644. .s = {
  645. .src_sel_shift = 0,
  646. .parent_map = gcc_pxo_pll8_map,
  647. },
  648. .freq_tbl = clk_tbl_gsbi_uart,
  649. .clkr = {
  650. .enable_reg = 0x2b14,
  651. .enable_mask = BIT(11),
  652. .hw.init = &(struct clk_init_data){
  653. .name = "gsbi11_uart_src",
  654. .parent_names = gcc_pxo_pll8,
  655. .num_parents = 2,
  656. .ops = &clk_rcg_ops,
  657. .flags = CLK_SET_PARENT_GATE,
  658. },
  659. },
  660. };
  661. static struct clk_branch gsbi11_uart_clk = {
  662. .halt_reg = 0x2fd4,
  663. .halt_bit = 17,
  664. .clkr = {
  665. .enable_reg = 0x2b14,
  666. .enable_mask = BIT(9),
  667. .hw.init = &(struct clk_init_data){
  668. .name = "gsbi11_uart_clk",
  669. .parent_names = (const char *[]){ "gsbi11_uart_src" },
  670. .num_parents = 1,
  671. .ops = &clk_branch_ops,
  672. .flags = CLK_SET_RATE_PARENT,
  673. },
  674. },
  675. };
  676. static struct clk_rcg gsbi12_uart_src = {
  677. .ns_reg = 0x2b34,
  678. .md_reg = 0x2b30,
  679. .mn = {
  680. .mnctr_en_bit = 8,
  681. .mnctr_reset_bit = 7,
  682. .mnctr_mode_shift = 5,
  683. .n_val_shift = 16,
  684. .m_val_shift = 16,
  685. .width = 16,
  686. },
  687. .p = {
  688. .pre_div_shift = 3,
  689. .pre_div_width = 2,
  690. },
  691. .s = {
  692. .src_sel_shift = 0,
  693. .parent_map = gcc_pxo_pll8_map,
  694. },
  695. .freq_tbl = clk_tbl_gsbi_uart,
  696. .clkr = {
  697. .enable_reg = 0x2b34,
  698. .enable_mask = BIT(11),
  699. .hw.init = &(struct clk_init_data){
  700. .name = "gsbi12_uart_src",
  701. .parent_names = gcc_pxo_pll8,
  702. .num_parents = 2,
  703. .ops = &clk_rcg_ops,
  704. .flags = CLK_SET_PARENT_GATE,
  705. },
  706. },
  707. };
  708. static struct clk_branch gsbi12_uart_clk = {
  709. .halt_reg = 0x2fd4,
  710. .halt_bit = 13,
  711. .clkr = {
  712. .enable_reg = 0x2b34,
  713. .enable_mask = BIT(9),
  714. .hw.init = &(struct clk_init_data){
  715. .name = "gsbi12_uart_clk",
  716. .parent_names = (const char *[]){ "gsbi12_uart_src" },
  717. .num_parents = 1,
  718. .ops = &clk_branch_ops,
  719. .flags = CLK_SET_RATE_PARENT,
  720. },
  721. },
  722. };
  723. static struct freq_tbl clk_tbl_gsbi_qup[] = {
  724. { 1100000, P_PXO, 1, 2, 49 },
  725. { 5400000, P_PXO, 1, 1, 5 },
  726. { 10800000, P_PXO, 1, 2, 5 },
  727. { 15060000, P_PLL8, 1, 2, 51 },
  728. { 24000000, P_PLL8, 4, 1, 4 },
  729. { 25600000, P_PLL8, 1, 1, 15 },
  730. { 27000000, P_PXO, 1, 0, 0 },
  731. { 48000000, P_PLL8, 4, 1, 2 },
  732. { 51200000, P_PLL8, 1, 2, 15 },
  733. { }
  734. };
  735. static struct clk_rcg gsbi1_qup_src = {
  736. .ns_reg = 0x29cc,
  737. .md_reg = 0x29c8,
  738. .mn = {
  739. .mnctr_en_bit = 8,
  740. .mnctr_reset_bit = 7,
  741. .mnctr_mode_shift = 5,
  742. .n_val_shift = 16,
  743. .m_val_shift = 16,
  744. .width = 8,
  745. },
  746. .p = {
  747. .pre_div_shift = 3,
  748. .pre_div_width = 2,
  749. },
  750. .s = {
  751. .src_sel_shift = 0,
  752. .parent_map = gcc_pxo_pll8_map,
  753. },
  754. .freq_tbl = clk_tbl_gsbi_qup,
  755. .clkr = {
  756. .enable_reg = 0x29cc,
  757. .enable_mask = BIT(11),
  758. .hw.init = &(struct clk_init_data){
  759. .name = "gsbi1_qup_src",
  760. .parent_names = gcc_pxo_pll8,
  761. .num_parents = 2,
  762. .ops = &clk_rcg_ops,
  763. .flags = CLK_SET_PARENT_GATE,
  764. },
  765. },
  766. };
  767. static struct clk_branch gsbi1_qup_clk = {
  768. .halt_reg = 0x2fcc,
  769. .halt_bit = 9,
  770. .clkr = {
  771. .enable_reg = 0x29cc,
  772. .enable_mask = BIT(9),
  773. .hw.init = &(struct clk_init_data){
  774. .name = "gsbi1_qup_clk",
  775. .parent_names = (const char *[]){ "gsbi1_qup_src" },
  776. .num_parents = 1,
  777. .ops = &clk_branch_ops,
  778. .flags = CLK_SET_RATE_PARENT,
  779. },
  780. },
  781. };
  782. static struct clk_rcg gsbi2_qup_src = {
  783. .ns_reg = 0x29ec,
  784. .md_reg = 0x29e8,
  785. .mn = {
  786. .mnctr_en_bit = 8,
  787. .mnctr_reset_bit = 7,
  788. .mnctr_mode_shift = 5,
  789. .n_val_shift = 16,
  790. .m_val_shift = 16,
  791. .width = 8,
  792. },
  793. .p = {
  794. .pre_div_shift = 3,
  795. .pre_div_width = 2,
  796. },
  797. .s = {
  798. .src_sel_shift = 0,
  799. .parent_map = gcc_pxo_pll8_map,
  800. },
  801. .freq_tbl = clk_tbl_gsbi_qup,
  802. .clkr = {
  803. .enable_reg = 0x29ec,
  804. .enable_mask = BIT(11),
  805. .hw.init = &(struct clk_init_data){
  806. .name = "gsbi2_qup_src",
  807. .parent_names = gcc_pxo_pll8,
  808. .num_parents = 2,
  809. .ops = &clk_rcg_ops,
  810. .flags = CLK_SET_PARENT_GATE,
  811. },
  812. },
  813. };
  814. static struct clk_branch gsbi2_qup_clk = {
  815. .halt_reg = 0x2fcc,
  816. .halt_bit = 4,
  817. .clkr = {
  818. .enable_reg = 0x29ec,
  819. .enable_mask = BIT(9),
  820. .hw.init = &(struct clk_init_data){
  821. .name = "gsbi2_qup_clk",
  822. .parent_names = (const char *[]){ "gsbi2_qup_src" },
  823. .num_parents = 1,
  824. .ops = &clk_branch_ops,
  825. .flags = CLK_SET_RATE_PARENT,
  826. },
  827. },
  828. };
  829. static struct clk_rcg gsbi3_qup_src = {
  830. .ns_reg = 0x2a0c,
  831. .md_reg = 0x2a08,
  832. .mn = {
  833. .mnctr_en_bit = 8,
  834. .mnctr_reset_bit = 7,
  835. .mnctr_mode_shift = 5,
  836. .n_val_shift = 16,
  837. .m_val_shift = 16,
  838. .width = 8,
  839. },
  840. .p = {
  841. .pre_div_shift = 3,
  842. .pre_div_width = 2,
  843. },
  844. .s = {
  845. .src_sel_shift = 0,
  846. .parent_map = gcc_pxo_pll8_map,
  847. },
  848. .freq_tbl = clk_tbl_gsbi_qup,
  849. .clkr = {
  850. .enable_reg = 0x2a0c,
  851. .enable_mask = BIT(11),
  852. .hw.init = &(struct clk_init_data){
  853. .name = "gsbi3_qup_src",
  854. .parent_names = gcc_pxo_pll8,
  855. .num_parents = 2,
  856. .ops = &clk_rcg_ops,
  857. .flags = CLK_SET_PARENT_GATE,
  858. },
  859. },
  860. };
  861. static struct clk_branch gsbi3_qup_clk = {
  862. .halt_reg = 0x2fcc,
  863. .halt_bit = 0,
  864. .clkr = {
  865. .enable_reg = 0x2a0c,
  866. .enable_mask = BIT(9),
  867. .hw.init = &(struct clk_init_data){
  868. .name = "gsbi3_qup_clk",
  869. .parent_names = (const char *[]){ "gsbi3_qup_src" },
  870. .num_parents = 1,
  871. .ops = &clk_branch_ops,
  872. .flags = CLK_SET_RATE_PARENT,
  873. },
  874. },
  875. };
  876. static struct clk_rcg gsbi4_qup_src = {
  877. .ns_reg = 0x2a2c,
  878. .md_reg = 0x2a28,
  879. .mn = {
  880. .mnctr_en_bit = 8,
  881. .mnctr_reset_bit = 7,
  882. .mnctr_mode_shift = 5,
  883. .n_val_shift = 16,
  884. .m_val_shift = 16,
  885. .width = 8,
  886. },
  887. .p = {
  888. .pre_div_shift = 3,
  889. .pre_div_width = 2,
  890. },
  891. .s = {
  892. .src_sel_shift = 0,
  893. .parent_map = gcc_pxo_pll8_map,
  894. },
  895. .freq_tbl = clk_tbl_gsbi_qup,
  896. .clkr = {
  897. .enable_reg = 0x2a2c,
  898. .enable_mask = BIT(11),
  899. .hw.init = &(struct clk_init_data){
  900. .name = "gsbi4_qup_src",
  901. .parent_names = gcc_pxo_pll8,
  902. .num_parents = 2,
  903. .ops = &clk_rcg_ops,
  904. .flags = CLK_SET_PARENT_GATE,
  905. },
  906. },
  907. };
  908. static struct clk_branch gsbi4_qup_clk = {
  909. .halt_reg = 0x2fd0,
  910. .halt_bit = 24,
  911. .clkr = {
  912. .enable_reg = 0x2a2c,
  913. .enable_mask = BIT(9),
  914. .hw.init = &(struct clk_init_data){
  915. .name = "gsbi4_qup_clk",
  916. .parent_names = (const char *[]){ "gsbi4_qup_src" },
  917. .num_parents = 1,
  918. .ops = &clk_branch_ops,
  919. .flags = CLK_SET_RATE_PARENT,
  920. },
  921. },
  922. };
  923. static struct clk_rcg gsbi5_qup_src = {
  924. .ns_reg = 0x2a4c,
  925. .md_reg = 0x2a48,
  926. .mn = {
  927. .mnctr_en_bit = 8,
  928. .mnctr_reset_bit = 7,
  929. .mnctr_mode_shift = 5,
  930. .n_val_shift = 16,
  931. .m_val_shift = 16,
  932. .width = 8,
  933. },
  934. .p = {
  935. .pre_div_shift = 3,
  936. .pre_div_width = 2,
  937. },
  938. .s = {
  939. .src_sel_shift = 0,
  940. .parent_map = gcc_pxo_pll8_map,
  941. },
  942. .freq_tbl = clk_tbl_gsbi_qup,
  943. .clkr = {
  944. .enable_reg = 0x2a4c,
  945. .enable_mask = BIT(11),
  946. .hw.init = &(struct clk_init_data){
  947. .name = "gsbi5_qup_src",
  948. .parent_names = gcc_pxo_pll8,
  949. .num_parents = 2,
  950. .ops = &clk_rcg_ops,
  951. .flags = CLK_SET_PARENT_GATE,
  952. },
  953. },
  954. };
  955. static struct clk_branch gsbi5_qup_clk = {
  956. .halt_reg = 0x2fd0,
  957. .halt_bit = 20,
  958. .clkr = {
  959. .enable_reg = 0x2a4c,
  960. .enable_mask = BIT(9),
  961. .hw.init = &(struct clk_init_data){
  962. .name = "gsbi5_qup_clk",
  963. .parent_names = (const char *[]){ "gsbi5_qup_src" },
  964. .num_parents = 1,
  965. .ops = &clk_branch_ops,
  966. .flags = CLK_SET_RATE_PARENT,
  967. },
  968. },
  969. };
  970. static struct clk_rcg gsbi6_qup_src = {
  971. .ns_reg = 0x2a6c,
  972. .md_reg = 0x2a68,
  973. .mn = {
  974. .mnctr_en_bit = 8,
  975. .mnctr_reset_bit = 7,
  976. .mnctr_mode_shift = 5,
  977. .n_val_shift = 16,
  978. .m_val_shift = 16,
  979. .width = 8,
  980. },
  981. .p = {
  982. .pre_div_shift = 3,
  983. .pre_div_width = 2,
  984. },
  985. .s = {
  986. .src_sel_shift = 0,
  987. .parent_map = gcc_pxo_pll8_map,
  988. },
  989. .freq_tbl = clk_tbl_gsbi_qup,
  990. .clkr = {
  991. .enable_reg = 0x2a6c,
  992. .enable_mask = BIT(11),
  993. .hw.init = &(struct clk_init_data){
  994. .name = "gsbi6_qup_src",
  995. .parent_names = gcc_pxo_pll8,
  996. .num_parents = 2,
  997. .ops = &clk_rcg_ops,
  998. .flags = CLK_SET_PARENT_GATE,
  999. },
  1000. },
  1001. };
  1002. static struct clk_branch gsbi6_qup_clk = {
  1003. .halt_reg = 0x2fd0,
  1004. .halt_bit = 16,
  1005. .clkr = {
  1006. .enable_reg = 0x2a6c,
  1007. .enable_mask = BIT(9),
  1008. .hw.init = &(struct clk_init_data){
  1009. .name = "gsbi6_qup_clk",
  1010. .parent_names = (const char *[]){ "gsbi6_qup_src" },
  1011. .num_parents = 1,
  1012. .ops = &clk_branch_ops,
  1013. .flags = CLK_SET_RATE_PARENT,
  1014. },
  1015. },
  1016. };
  1017. static struct clk_rcg gsbi7_qup_src = {
  1018. .ns_reg = 0x2a8c,
  1019. .md_reg = 0x2a88,
  1020. .mn = {
  1021. .mnctr_en_bit = 8,
  1022. .mnctr_reset_bit = 7,
  1023. .mnctr_mode_shift = 5,
  1024. .n_val_shift = 16,
  1025. .m_val_shift = 16,
  1026. .width = 8,
  1027. },
  1028. .p = {
  1029. .pre_div_shift = 3,
  1030. .pre_div_width = 2,
  1031. },
  1032. .s = {
  1033. .src_sel_shift = 0,
  1034. .parent_map = gcc_pxo_pll8_map,
  1035. },
  1036. .freq_tbl = clk_tbl_gsbi_qup,
  1037. .clkr = {
  1038. .enable_reg = 0x2a8c,
  1039. .enable_mask = BIT(11),
  1040. .hw.init = &(struct clk_init_data){
  1041. .name = "gsbi7_qup_src",
  1042. .parent_names = gcc_pxo_pll8,
  1043. .num_parents = 2,
  1044. .ops = &clk_rcg_ops,
  1045. .flags = CLK_SET_PARENT_GATE,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch gsbi7_qup_clk = {
  1050. .halt_reg = 0x2fd0,
  1051. .halt_bit = 12,
  1052. .clkr = {
  1053. .enable_reg = 0x2a8c,
  1054. .enable_mask = BIT(9),
  1055. .hw.init = &(struct clk_init_data){
  1056. .name = "gsbi7_qup_clk",
  1057. .parent_names = (const char *[]){ "gsbi7_qup_src" },
  1058. .num_parents = 1,
  1059. .ops = &clk_branch_ops,
  1060. .flags = CLK_SET_RATE_PARENT,
  1061. },
  1062. },
  1063. };
  1064. static struct clk_rcg gsbi8_qup_src = {
  1065. .ns_reg = 0x2aac,
  1066. .md_reg = 0x2aa8,
  1067. .mn = {
  1068. .mnctr_en_bit = 8,
  1069. .mnctr_reset_bit = 7,
  1070. .mnctr_mode_shift = 5,
  1071. .n_val_shift = 16,
  1072. .m_val_shift = 16,
  1073. .width = 8,
  1074. },
  1075. .p = {
  1076. .pre_div_shift = 3,
  1077. .pre_div_width = 2,
  1078. },
  1079. .s = {
  1080. .src_sel_shift = 0,
  1081. .parent_map = gcc_pxo_pll8_map,
  1082. },
  1083. .freq_tbl = clk_tbl_gsbi_qup,
  1084. .clkr = {
  1085. .enable_reg = 0x2aac,
  1086. .enable_mask = BIT(11),
  1087. .hw.init = &(struct clk_init_data){
  1088. .name = "gsbi8_qup_src",
  1089. .parent_names = gcc_pxo_pll8,
  1090. .num_parents = 2,
  1091. .ops = &clk_rcg_ops,
  1092. .flags = CLK_SET_PARENT_GATE,
  1093. },
  1094. },
  1095. };
  1096. static struct clk_branch gsbi8_qup_clk = {
  1097. .halt_reg = 0x2fd0,
  1098. .halt_bit = 8,
  1099. .clkr = {
  1100. .enable_reg = 0x2aac,
  1101. .enable_mask = BIT(9),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "gsbi8_qup_clk",
  1104. .parent_names = (const char *[]){ "gsbi8_qup_src" },
  1105. .num_parents = 1,
  1106. .ops = &clk_branch_ops,
  1107. .flags = CLK_SET_RATE_PARENT,
  1108. },
  1109. },
  1110. };
  1111. static struct clk_rcg gsbi9_qup_src = {
  1112. .ns_reg = 0x2acc,
  1113. .md_reg = 0x2ac8,
  1114. .mn = {
  1115. .mnctr_en_bit = 8,
  1116. .mnctr_reset_bit = 7,
  1117. .mnctr_mode_shift = 5,
  1118. .n_val_shift = 16,
  1119. .m_val_shift = 16,
  1120. .width = 8,
  1121. },
  1122. .p = {
  1123. .pre_div_shift = 3,
  1124. .pre_div_width = 2,
  1125. },
  1126. .s = {
  1127. .src_sel_shift = 0,
  1128. .parent_map = gcc_pxo_pll8_map,
  1129. },
  1130. .freq_tbl = clk_tbl_gsbi_qup,
  1131. .clkr = {
  1132. .enable_reg = 0x2acc,
  1133. .enable_mask = BIT(11),
  1134. .hw.init = &(struct clk_init_data){
  1135. .name = "gsbi9_qup_src",
  1136. .parent_names = gcc_pxo_pll8,
  1137. .num_parents = 2,
  1138. .ops = &clk_rcg_ops,
  1139. .flags = CLK_SET_PARENT_GATE,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch gsbi9_qup_clk = {
  1144. .halt_reg = 0x2fd0,
  1145. .halt_bit = 4,
  1146. .clkr = {
  1147. .enable_reg = 0x2acc,
  1148. .enable_mask = BIT(9),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "gsbi9_qup_clk",
  1151. .parent_names = (const char *[]){ "gsbi9_qup_src" },
  1152. .num_parents = 1,
  1153. .ops = &clk_branch_ops,
  1154. .flags = CLK_SET_RATE_PARENT,
  1155. },
  1156. },
  1157. };
  1158. static struct clk_rcg gsbi10_qup_src = {
  1159. .ns_reg = 0x2aec,
  1160. .md_reg = 0x2ae8,
  1161. .mn = {
  1162. .mnctr_en_bit = 8,
  1163. .mnctr_reset_bit = 7,
  1164. .mnctr_mode_shift = 5,
  1165. .n_val_shift = 16,
  1166. .m_val_shift = 16,
  1167. .width = 8,
  1168. },
  1169. .p = {
  1170. .pre_div_shift = 3,
  1171. .pre_div_width = 2,
  1172. },
  1173. .s = {
  1174. .src_sel_shift = 0,
  1175. .parent_map = gcc_pxo_pll8_map,
  1176. },
  1177. .freq_tbl = clk_tbl_gsbi_qup,
  1178. .clkr = {
  1179. .enable_reg = 0x2aec,
  1180. .enable_mask = BIT(11),
  1181. .hw.init = &(struct clk_init_data){
  1182. .name = "gsbi10_qup_src",
  1183. .parent_names = gcc_pxo_pll8,
  1184. .num_parents = 2,
  1185. .ops = &clk_rcg_ops,
  1186. .flags = CLK_SET_PARENT_GATE,
  1187. },
  1188. },
  1189. };
  1190. static struct clk_branch gsbi10_qup_clk = {
  1191. .halt_reg = 0x2fd0,
  1192. .halt_bit = 0,
  1193. .clkr = {
  1194. .enable_reg = 0x2aec,
  1195. .enable_mask = BIT(9),
  1196. .hw.init = &(struct clk_init_data){
  1197. .name = "gsbi10_qup_clk",
  1198. .parent_names = (const char *[]){ "gsbi10_qup_src" },
  1199. .num_parents = 1,
  1200. .ops = &clk_branch_ops,
  1201. .flags = CLK_SET_RATE_PARENT,
  1202. },
  1203. },
  1204. };
  1205. static struct clk_rcg gsbi11_qup_src = {
  1206. .ns_reg = 0x2b0c,
  1207. .md_reg = 0x2b08,
  1208. .mn = {
  1209. .mnctr_en_bit = 8,
  1210. .mnctr_reset_bit = 7,
  1211. .mnctr_mode_shift = 5,
  1212. .n_val_shift = 16,
  1213. .m_val_shift = 16,
  1214. .width = 8,
  1215. },
  1216. .p = {
  1217. .pre_div_shift = 3,
  1218. .pre_div_width = 2,
  1219. },
  1220. .s = {
  1221. .src_sel_shift = 0,
  1222. .parent_map = gcc_pxo_pll8_map,
  1223. },
  1224. .freq_tbl = clk_tbl_gsbi_qup,
  1225. .clkr = {
  1226. .enable_reg = 0x2b0c,
  1227. .enable_mask = BIT(11),
  1228. .hw.init = &(struct clk_init_data){
  1229. .name = "gsbi11_qup_src",
  1230. .parent_names = gcc_pxo_pll8,
  1231. .num_parents = 2,
  1232. .ops = &clk_rcg_ops,
  1233. .flags = CLK_SET_PARENT_GATE,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch gsbi11_qup_clk = {
  1238. .halt_reg = 0x2fd4,
  1239. .halt_bit = 15,
  1240. .clkr = {
  1241. .enable_reg = 0x2b0c,
  1242. .enable_mask = BIT(9),
  1243. .hw.init = &(struct clk_init_data){
  1244. .name = "gsbi11_qup_clk",
  1245. .parent_names = (const char *[]){ "gsbi11_qup_src" },
  1246. .num_parents = 1,
  1247. .ops = &clk_branch_ops,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. },
  1250. },
  1251. };
  1252. static struct clk_rcg gsbi12_qup_src = {
  1253. .ns_reg = 0x2b2c,
  1254. .md_reg = 0x2b28,
  1255. .mn = {
  1256. .mnctr_en_bit = 8,
  1257. .mnctr_reset_bit = 7,
  1258. .mnctr_mode_shift = 5,
  1259. .n_val_shift = 16,
  1260. .m_val_shift = 16,
  1261. .width = 8,
  1262. },
  1263. .p = {
  1264. .pre_div_shift = 3,
  1265. .pre_div_width = 2,
  1266. },
  1267. .s = {
  1268. .src_sel_shift = 0,
  1269. .parent_map = gcc_pxo_pll8_map,
  1270. },
  1271. .freq_tbl = clk_tbl_gsbi_qup,
  1272. .clkr = {
  1273. .enable_reg = 0x2b2c,
  1274. .enable_mask = BIT(11),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "gsbi12_qup_src",
  1277. .parent_names = gcc_pxo_pll8,
  1278. .num_parents = 2,
  1279. .ops = &clk_rcg_ops,
  1280. .flags = CLK_SET_PARENT_GATE,
  1281. },
  1282. },
  1283. };
  1284. static struct clk_branch gsbi12_qup_clk = {
  1285. .halt_reg = 0x2fd4,
  1286. .halt_bit = 11,
  1287. .clkr = {
  1288. .enable_reg = 0x2b2c,
  1289. .enable_mask = BIT(9),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "gsbi12_qup_clk",
  1292. .parent_names = (const char *[]){ "gsbi12_qup_src" },
  1293. .num_parents = 1,
  1294. .ops = &clk_branch_ops,
  1295. .flags = CLK_SET_RATE_PARENT,
  1296. },
  1297. },
  1298. };
  1299. static const struct freq_tbl clk_tbl_gp[] = {
  1300. { 9600000, P_CXO, 2, 0, 0 },
  1301. { 13500000, P_PXO, 2, 0, 0 },
  1302. { 19200000, P_CXO, 1, 0, 0 },
  1303. { 27000000, P_PXO, 1, 0, 0 },
  1304. { 64000000, P_PLL8, 2, 1, 3 },
  1305. { 76800000, P_PLL8, 1, 1, 5 },
  1306. { 96000000, P_PLL8, 4, 0, 0 },
  1307. { 128000000, P_PLL8, 3, 0, 0 },
  1308. { 192000000, P_PLL8, 2, 0, 0 },
  1309. { }
  1310. };
  1311. static struct clk_rcg gp0_src = {
  1312. .ns_reg = 0x2d24,
  1313. .md_reg = 0x2d00,
  1314. .mn = {
  1315. .mnctr_en_bit = 8,
  1316. .mnctr_reset_bit = 7,
  1317. .mnctr_mode_shift = 5,
  1318. .n_val_shift = 16,
  1319. .m_val_shift = 16,
  1320. .width = 8,
  1321. },
  1322. .p = {
  1323. .pre_div_shift = 3,
  1324. .pre_div_width = 2,
  1325. },
  1326. .s = {
  1327. .src_sel_shift = 0,
  1328. .parent_map = gcc_pxo_pll8_cxo_map,
  1329. },
  1330. .freq_tbl = clk_tbl_gp,
  1331. .clkr = {
  1332. .enable_reg = 0x2d24,
  1333. .enable_mask = BIT(11),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "gp0_src",
  1336. .parent_names = gcc_pxo_pll8_cxo,
  1337. .num_parents = 3,
  1338. .ops = &clk_rcg_ops,
  1339. .flags = CLK_SET_PARENT_GATE,
  1340. },
  1341. }
  1342. };
  1343. static struct clk_branch gp0_clk = {
  1344. .halt_reg = 0x2fd8,
  1345. .halt_bit = 7,
  1346. .clkr = {
  1347. .enable_reg = 0x2d24,
  1348. .enable_mask = BIT(9),
  1349. .hw.init = &(struct clk_init_data){
  1350. .name = "gp0_clk",
  1351. .parent_names = (const char *[]){ "gp0_src" },
  1352. .num_parents = 1,
  1353. .ops = &clk_branch_ops,
  1354. .flags = CLK_SET_RATE_PARENT,
  1355. },
  1356. },
  1357. };
  1358. static struct clk_rcg gp1_src = {
  1359. .ns_reg = 0x2d44,
  1360. .md_reg = 0x2d40,
  1361. .mn = {
  1362. .mnctr_en_bit = 8,
  1363. .mnctr_reset_bit = 7,
  1364. .mnctr_mode_shift = 5,
  1365. .n_val_shift = 16,
  1366. .m_val_shift = 16,
  1367. .width = 8,
  1368. },
  1369. .p = {
  1370. .pre_div_shift = 3,
  1371. .pre_div_width = 2,
  1372. },
  1373. .s = {
  1374. .src_sel_shift = 0,
  1375. .parent_map = gcc_pxo_pll8_cxo_map,
  1376. },
  1377. .freq_tbl = clk_tbl_gp,
  1378. .clkr = {
  1379. .enable_reg = 0x2d44,
  1380. .enable_mask = BIT(11),
  1381. .hw.init = &(struct clk_init_data){
  1382. .name = "gp1_src",
  1383. .parent_names = gcc_pxo_pll8_cxo,
  1384. .num_parents = 3,
  1385. .ops = &clk_rcg_ops,
  1386. .flags = CLK_SET_RATE_GATE,
  1387. },
  1388. }
  1389. };
  1390. static struct clk_branch gp1_clk = {
  1391. .halt_reg = 0x2fd8,
  1392. .halt_bit = 6,
  1393. .clkr = {
  1394. .enable_reg = 0x2d44,
  1395. .enable_mask = BIT(9),
  1396. .hw.init = &(struct clk_init_data){
  1397. .name = "gp1_clk",
  1398. .parent_names = (const char *[]){ "gp1_src" },
  1399. .num_parents = 1,
  1400. .ops = &clk_branch_ops,
  1401. .flags = CLK_SET_RATE_PARENT,
  1402. },
  1403. },
  1404. };
  1405. static struct clk_rcg gp2_src = {
  1406. .ns_reg = 0x2d64,
  1407. .md_reg = 0x2d60,
  1408. .mn = {
  1409. .mnctr_en_bit = 8,
  1410. .mnctr_reset_bit = 7,
  1411. .mnctr_mode_shift = 5,
  1412. .n_val_shift = 16,
  1413. .m_val_shift = 16,
  1414. .width = 8,
  1415. },
  1416. .p = {
  1417. .pre_div_shift = 3,
  1418. .pre_div_width = 2,
  1419. },
  1420. .s = {
  1421. .src_sel_shift = 0,
  1422. .parent_map = gcc_pxo_pll8_cxo_map,
  1423. },
  1424. .freq_tbl = clk_tbl_gp,
  1425. .clkr = {
  1426. .enable_reg = 0x2d64,
  1427. .enable_mask = BIT(11),
  1428. .hw.init = &(struct clk_init_data){
  1429. .name = "gp2_src",
  1430. .parent_names = gcc_pxo_pll8_cxo,
  1431. .num_parents = 3,
  1432. .ops = &clk_rcg_ops,
  1433. .flags = CLK_SET_RATE_GATE,
  1434. },
  1435. }
  1436. };
  1437. static struct clk_branch gp2_clk = {
  1438. .halt_reg = 0x2fd8,
  1439. .halt_bit = 5,
  1440. .clkr = {
  1441. .enable_reg = 0x2d64,
  1442. .enable_mask = BIT(9),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "gp2_clk",
  1445. .parent_names = (const char *[]){ "gp2_src" },
  1446. .num_parents = 1,
  1447. .ops = &clk_branch_ops,
  1448. .flags = CLK_SET_RATE_PARENT,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_branch pmem_clk = {
  1453. .hwcg_reg = 0x25a0,
  1454. .hwcg_bit = 6,
  1455. .halt_reg = 0x2fc8,
  1456. .halt_bit = 20,
  1457. .clkr = {
  1458. .enable_reg = 0x25a0,
  1459. .enable_mask = BIT(4),
  1460. .hw.init = &(struct clk_init_data){
  1461. .name = "pmem_clk",
  1462. .ops = &clk_branch_ops,
  1463. .flags = CLK_IS_ROOT,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_rcg prng_src = {
  1468. .ns_reg = 0x2e80,
  1469. .p = {
  1470. .pre_div_shift = 3,
  1471. .pre_div_width = 4,
  1472. },
  1473. .s = {
  1474. .src_sel_shift = 0,
  1475. .parent_map = gcc_pxo_pll8_map,
  1476. },
  1477. .clkr = {
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "prng_src",
  1480. .parent_names = gcc_pxo_pll8,
  1481. .num_parents = 2,
  1482. .ops = &clk_rcg_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch prng_clk = {
  1487. .halt_reg = 0x2fd8,
  1488. .halt_check = BRANCH_HALT_VOTED,
  1489. .halt_bit = 10,
  1490. .clkr = {
  1491. .enable_reg = 0x3080,
  1492. .enable_mask = BIT(10),
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "prng_clk",
  1495. .parent_names = (const char *[]){ "prng_src" },
  1496. .num_parents = 1,
  1497. .ops = &clk_branch_ops,
  1498. },
  1499. },
  1500. };
  1501. static const struct freq_tbl clk_tbl_sdc[] = {
  1502. { 144000, P_PXO, 3, 2, 125 },
  1503. { 400000, P_PLL8, 4, 1, 240 },
  1504. { 16000000, P_PLL8, 4, 1, 6 },
  1505. { 17070000, P_PLL8, 1, 2, 45 },
  1506. { 20210000, P_PLL8, 1, 1, 19 },
  1507. { 24000000, P_PLL8, 4, 1, 4 },
  1508. { 48000000, P_PLL8, 4, 1, 2 },
  1509. { 64000000, P_PLL8, 3, 1, 2 },
  1510. { 96000000, P_PLL8, 4, 0, 0 },
  1511. { 192000000, P_PLL8, 2, 0, 0 },
  1512. { }
  1513. };
  1514. static struct clk_rcg sdc1_src = {
  1515. .ns_reg = 0x282c,
  1516. .md_reg = 0x2828,
  1517. .mn = {
  1518. .mnctr_en_bit = 8,
  1519. .mnctr_reset_bit = 7,
  1520. .mnctr_mode_shift = 5,
  1521. .n_val_shift = 16,
  1522. .m_val_shift = 16,
  1523. .width = 8,
  1524. },
  1525. .p = {
  1526. .pre_div_shift = 3,
  1527. .pre_div_width = 2,
  1528. },
  1529. .s = {
  1530. .src_sel_shift = 0,
  1531. .parent_map = gcc_pxo_pll8_map,
  1532. },
  1533. .freq_tbl = clk_tbl_sdc,
  1534. .clkr = {
  1535. .enable_reg = 0x282c,
  1536. .enable_mask = BIT(11),
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "sdc1_src",
  1539. .parent_names = gcc_pxo_pll8,
  1540. .num_parents = 2,
  1541. .ops = &clk_rcg_ops,
  1542. .flags = CLK_SET_RATE_GATE,
  1543. },
  1544. }
  1545. };
  1546. static struct clk_branch sdc1_clk = {
  1547. .halt_reg = 0x2fc8,
  1548. .halt_bit = 6,
  1549. .clkr = {
  1550. .enable_reg = 0x282c,
  1551. .enable_mask = BIT(9),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "sdc1_clk",
  1554. .parent_names = (const char *[]){ "sdc1_src" },
  1555. .num_parents = 1,
  1556. .ops = &clk_branch_ops,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_rcg sdc2_src = {
  1562. .ns_reg = 0x284c,
  1563. .md_reg = 0x2848,
  1564. .mn = {
  1565. .mnctr_en_bit = 8,
  1566. .mnctr_reset_bit = 7,
  1567. .mnctr_mode_shift = 5,
  1568. .n_val_shift = 16,
  1569. .m_val_shift = 16,
  1570. .width = 8,
  1571. },
  1572. .p = {
  1573. .pre_div_shift = 3,
  1574. .pre_div_width = 2,
  1575. },
  1576. .s = {
  1577. .src_sel_shift = 0,
  1578. .parent_map = gcc_pxo_pll8_map,
  1579. },
  1580. .freq_tbl = clk_tbl_sdc,
  1581. .clkr = {
  1582. .enable_reg = 0x284c,
  1583. .enable_mask = BIT(11),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "sdc2_src",
  1586. .parent_names = gcc_pxo_pll8,
  1587. .num_parents = 2,
  1588. .ops = &clk_rcg_ops,
  1589. .flags = CLK_SET_RATE_GATE,
  1590. },
  1591. }
  1592. };
  1593. static struct clk_branch sdc2_clk = {
  1594. .halt_reg = 0x2fc8,
  1595. .halt_bit = 5,
  1596. .clkr = {
  1597. .enable_reg = 0x284c,
  1598. .enable_mask = BIT(9),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "sdc2_clk",
  1601. .parent_names = (const char *[]){ "sdc2_src" },
  1602. .num_parents = 1,
  1603. .ops = &clk_branch_ops,
  1604. .flags = CLK_SET_RATE_PARENT,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_rcg sdc3_src = {
  1609. .ns_reg = 0x286c,
  1610. .md_reg = 0x2868,
  1611. .mn = {
  1612. .mnctr_en_bit = 8,
  1613. .mnctr_reset_bit = 7,
  1614. .mnctr_mode_shift = 5,
  1615. .n_val_shift = 16,
  1616. .m_val_shift = 16,
  1617. .width = 8,
  1618. },
  1619. .p = {
  1620. .pre_div_shift = 3,
  1621. .pre_div_width = 2,
  1622. },
  1623. .s = {
  1624. .src_sel_shift = 0,
  1625. .parent_map = gcc_pxo_pll8_map,
  1626. },
  1627. .freq_tbl = clk_tbl_sdc,
  1628. .clkr = {
  1629. .enable_reg = 0x286c,
  1630. .enable_mask = BIT(11),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "sdc3_src",
  1633. .parent_names = gcc_pxo_pll8,
  1634. .num_parents = 2,
  1635. .ops = &clk_rcg_ops,
  1636. .flags = CLK_SET_RATE_GATE,
  1637. },
  1638. }
  1639. };
  1640. static struct clk_branch sdc3_clk = {
  1641. .halt_reg = 0x2fc8,
  1642. .halt_bit = 4,
  1643. .clkr = {
  1644. .enable_reg = 0x286c,
  1645. .enable_mask = BIT(9),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "sdc3_clk",
  1648. .parent_names = (const char *[]){ "sdc3_src" },
  1649. .num_parents = 1,
  1650. .ops = &clk_branch_ops,
  1651. .flags = CLK_SET_RATE_PARENT,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_rcg sdc4_src = {
  1656. .ns_reg = 0x288c,
  1657. .md_reg = 0x2888,
  1658. .mn = {
  1659. .mnctr_en_bit = 8,
  1660. .mnctr_reset_bit = 7,
  1661. .mnctr_mode_shift = 5,
  1662. .n_val_shift = 16,
  1663. .m_val_shift = 16,
  1664. .width = 8,
  1665. },
  1666. .p = {
  1667. .pre_div_shift = 3,
  1668. .pre_div_width = 2,
  1669. },
  1670. .s = {
  1671. .src_sel_shift = 0,
  1672. .parent_map = gcc_pxo_pll8_map,
  1673. },
  1674. .freq_tbl = clk_tbl_sdc,
  1675. .clkr = {
  1676. .enable_reg = 0x288c,
  1677. .enable_mask = BIT(11),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "sdc4_src",
  1680. .parent_names = gcc_pxo_pll8,
  1681. .num_parents = 2,
  1682. .ops = &clk_rcg_ops,
  1683. .flags = CLK_SET_RATE_GATE,
  1684. },
  1685. }
  1686. };
  1687. static struct clk_branch sdc4_clk = {
  1688. .halt_reg = 0x2fc8,
  1689. .halt_bit = 3,
  1690. .clkr = {
  1691. .enable_reg = 0x288c,
  1692. .enable_mask = BIT(9),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "sdc4_clk",
  1695. .parent_names = (const char *[]){ "sdc4_src" },
  1696. .num_parents = 1,
  1697. .ops = &clk_branch_ops,
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. },
  1700. },
  1701. };
  1702. static struct clk_rcg sdc5_src = {
  1703. .ns_reg = 0x28ac,
  1704. .md_reg = 0x28a8,
  1705. .mn = {
  1706. .mnctr_en_bit = 8,
  1707. .mnctr_reset_bit = 7,
  1708. .mnctr_mode_shift = 5,
  1709. .n_val_shift = 16,
  1710. .m_val_shift = 16,
  1711. .width = 8,
  1712. },
  1713. .p = {
  1714. .pre_div_shift = 3,
  1715. .pre_div_width = 2,
  1716. },
  1717. .s = {
  1718. .src_sel_shift = 0,
  1719. .parent_map = gcc_pxo_pll8_map,
  1720. },
  1721. .freq_tbl = clk_tbl_sdc,
  1722. .clkr = {
  1723. .enable_reg = 0x28ac,
  1724. .enable_mask = BIT(11),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "sdc5_src",
  1727. .parent_names = gcc_pxo_pll8,
  1728. .num_parents = 2,
  1729. .ops = &clk_rcg_ops,
  1730. .flags = CLK_SET_RATE_GATE,
  1731. },
  1732. }
  1733. };
  1734. static struct clk_branch sdc5_clk = {
  1735. .halt_reg = 0x2fc8,
  1736. .halt_bit = 2,
  1737. .clkr = {
  1738. .enable_reg = 0x28ac,
  1739. .enable_mask = BIT(9),
  1740. .hw.init = &(struct clk_init_data){
  1741. .name = "sdc5_clk",
  1742. .parent_names = (const char *[]){ "sdc5_src" },
  1743. .num_parents = 1,
  1744. .ops = &clk_branch_ops,
  1745. .flags = CLK_SET_RATE_PARENT,
  1746. },
  1747. },
  1748. };
  1749. static const struct freq_tbl clk_tbl_tsif_ref[] = {
  1750. { 105000, P_PXO, 1, 1, 256 },
  1751. { }
  1752. };
  1753. static struct clk_rcg tsif_ref_src = {
  1754. .ns_reg = 0x2710,
  1755. .md_reg = 0x270c,
  1756. .mn = {
  1757. .mnctr_en_bit = 8,
  1758. .mnctr_reset_bit = 7,
  1759. .mnctr_mode_shift = 5,
  1760. .n_val_shift = 16,
  1761. .m_val_shift = 16,
  1762. .width = 16,
  1763. },
  1764. .p = {
  1765. .pre_div_shift = 3,
  1766. .pre_div_width = 2,
  1767. },
  1768. .s = {
  1769. .src_sel_shift = 0,
  1770. .parent_map = gcc_pxo_pll8_map,
  1771. },
  1772. .freq_tbl = clk_tbl_tsif_ref,
  1773. .clkr = {
  1774. .enable_reg = 0x2710,
  1775. .enable_mask = BIT(11),
  1776. .hw.init = &(struct clk_init_data){
  1777. .name = "tsif_ref_src",
  1778. .parent_names = gcc_pxo_pll8,
  1779. .num_parents = 2,
  1780. .ops = &clk_rcg_ops,
  1781. .flags = CLK_SET_RATE_GATE,
  1782. },
  1783. }
  1784. };
  1785. static struct clk_branch tsif_ref_clk = {
  1786. .halt_reg = 0x2fd4,
  1787. .halt_bit = 5,
  1788. .clkr = {
  1789. .enable_reg = 0x2710,
  1790. .enable_mask = BIT(9),
  1791. .hw.init = &(struct clk_init_data){
  1792. .name = "tsif_ref_clk",
  1793. .parent_names = (const char *[]){ "tsif_ref_src" },
  1794. .num_parents = 1,
  1795. .ops = &clk_branch_ops,
  1796. .flags = CLK_SET_RATE_PARENT,
  1797. },
  1798. },
  1799. };
  1800. static const struct freq_tbl clk_tbl_usb[] = {
  1801. { 60000000, P_PLL8, 1, 5, 32 },
  1802. { }
  1803. };
  1804. static struct clk_rcg usb_hs1_xcvr_src = {
  1805. .ns_reg = 0x290c,
  1806. .md_reg = 0x2908,
  1807. .mn = {
  1808. .mnctr_en_bit = 8,
  1809. .mnctr_reset_bit = 7,
  1810. .mnctr_mode_shift = 5,
  1811. .n_val_shift = 16,
  1812. .m_val_shift = 16,
  1813. .width = 8,
  1814. },
  1815. .p = {
  1816. .pre_div_shift = 3,
  1817. .pre_div_width = 2,
  1818. },
  1819. .s = {
  1820. .src_sel_shift = 0,
  1821. .parent_map = gcc_pxo_pll8_map,
  1822. },
  1823. .freq_tbl = clk_tbl_usb,
  1824. .clkr = {
  1825. .enable_reg = 0x290c,
  1826. .enable_mask = BIT(11),
  1827. .hw.init = &(struct clk_init_data){
  1828. .name = "usb_hs1_xcvr_src",
  1829. .parent_names = gcc_pxo_pll8,
  1830. .num_parents = 2,
  1831. .ops = &clk_rcg_ops,
  1832. .flags = CLK_SET_RATE_GATE,
  1833. },
  1834. }
  1835. };
  1836. static struct clk_branch usb_hs1_xcvr_clk = {
  1837. .halt_reg = 0x2fc8,
  1838. .halt_bit = 0,
  1839. .clkr = {
  1840. .enable_reg = 0x290c,
  1841. .enable_mask = BIT(9),
  1842. .hw.init = &(struct clk_init_data){
  1843. .name = "usb_hs1_xcvr_clk",
  1844. .parent_names = (const char *[]){ "usb_hs1_xcvr_src" },
  1845. .num_parents = 1,
  1846. .ops = &clk_branch_ops,
  1847. .flags = CLK_SET_RATE_PARENT,
  1848. },
  1849. },
  1850. };
  1851. static struct clk_rcg usb_hs3_xcvr_src = {
  1852. .ns_reg = 0x370c,
  1853. .md_reg = 0x3708,
  1854. .mn = {
  1855. .mnctr_en_bit = 8,
  1856. .mnctr_reset_bit = 7,
  1857. .mnctr_mode_shift = 5,
  1858. .n_val_shift = 16,
  1859. .m_val_shift = 16,
  1860. .width = 8,
  1861. },
  1862. .p = {
  1863. .pre_div_shift = 3,
  1864. .pre_div_width = 2,
  1865. },
  1866. .s = {
  1867. .src_sel_shift = 0,
  1868. .parent_map = gcc_pxo_pll8_map,
  1869. },
  1870. .freq_tbl = clk_tbl_usb,
  1871. .clkr = {
  1872. .enable_reg = 0x370c,
  1873. .enable_mask = BIT(11),
  1874. .hw.init = &(struct clk_init_data){
  1875. .name = "usb_hs3_xcvr_src",
  1876. .parent_names = gcc_pxo_pll8,
  1877. .num_parents = 2,
  1878. .ops = &clk_rcg_ops,
  1879. .flags = CLK_SET_RATE_GATE,
  1880. },
  1881. }
  1882. };
  1883. static struct clk_branch usb_hs3_xcvr_clk = {
  1884. .halt_reg = 0x2fc8,
  1885. .halt_bit = 30,
  1886. .clkr = {
  1887. .enable_reg = 0x370c,
  1888. .enable_mask = BIT(9),
  1889. .hw.init = &(struct clk_init_data){
  1890. .name = "usb_hs3_xcvr_clk",
  1891. .parent_names = (const char *[]){ "usb_hs3_xcvr_src" },
  1892. .num_parents = 1,
  1893. .ops = &clk_branch_ops,
  1894. .flags = CLK_SET_RATE_PARENT,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_rcg usb_hs4_xcvr_src = {
  1899. .ns_reg = 0x372c,
  1900. .md_reg = 0x3728,
  1901. .mn = {
  1902. .mnctr_en_bit = 8,
  1903. .mnctr_reset_bit = 7,
  1904. .mnctr_mode_shift = 5,
  1905. .n_val_shift = 16,
  1906. .m_val_shift = 16,
  1907. .width = 8,
  1908. },
  1909. .p = {
  1910. .pre_div_shift = 3,
  1911. .pre_div_width = 2,
  1912. },
  1913. .s = {
  1914. .src_sel_shift = 0,
  1915. .parent_map = gcc_pxo_pll8_map,
  1916. },
  1917. .freq_tbl = clk_tbl_usb,
  1918. .clkr = {
  1919. .enable_reg = 0x372c,
  1920. .enable_mask = BIT(11),
  1921. .hw.init = &(struct clk_init_data){
  1922. .name = "usb_hs4_xcvr_src",
  1923. .parent_names = gcc_pxo_pll8,
  1924. .num_parents = 2,
  1925. .ops = &clk_rcg_ops,
  1926. .flags = CLK_SET_RATE_GATE,
  1927. },
  1928. }
  1929. };
  1930. static struct clk_branch usb_hs4_xcvr_clk = {
  1931. .halt_reg = 0x2fc8,
  1932. .halt_bit = 2,
  1933. .clkr = {
  1934. .enable_reg = 0x372c,
  1935. .enable_mask = BIT(9),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "usb_hs4_xcvr_clk",
  1938. .parent_names = (const char *[]){ "usb_hs4_xcvr_src" },
  1939. .num_parents = 1,
  1940. .ops = &clk_branch_ops,
  1941. .flags = CLK_SET_RATE_PARENT,
  1942. },
  1943. },
  1944. };
  1945. static struct clk_rcg usb_hsic_xcvr_fs_src = {
  1946. .ns_reg = 0x2928,
  1947. .md_reg = 0x2924,
  1948. .mn = {
  1949. .mnctr_en_bit = 8,
  1950. .mnctr_reset_bit = 7,
  1951. .mnctr_mode_shift = 5,
  1952. .n_val_shift = 16,
  1953. .m_val_shift = 16,
  1954. .width = 8,
  1955. },
  1956. .p = {
  1957. .pre_div_shift = 3,
  1958. .pre_div_width = 2,
  1959. },
  1960. .s = {
  1961. .src_sel_shift = 0,
  1962. .parent_map = gcc_pxo_pll8_map,
  1963. },
  1964. .freq_tbl = clk_tbl_usb,
  1965. .clkr = {
  1966. .enable_reg = 0x2928,
  1967. .enable_mask = BIT(11),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "usb_hsic_xcvr_fs_src",
  1970. .parent_names = gcc_pxo_pll8,
  1971. .num_parents = 2,
  1972. .ops = &clk_rcg_ops,
  1973. .flags = CLK_SET_RATE_GATE,
  1974. },
  1975. }
  1976. };
  1977. static const char *usb_hsic_xcvr_fs_src_p[] = { "usb_hsic_xcvr_fs_src" };
  1978. static struct clk_branch usb_hsic_xcvr_fs_clk = {
  1979. .halt_reg = 0x2fc8,
  1980. .halt_bit = 2,
  1981. .clkr = {
  1982. .enable_reg = 0x2928,
  1983. .enable_mask = BIT(9),
  1984. .hw.init = &(struct clk_init_data){
  1985. .name = "usb_hsic_xcvr_fs_clk",
  1986. .parent_names = usb_hsic_xcvr_fs_src_p,
  1987. .num_parents = 1,
  1988. .ops = &clk_branch_ops,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch usb_hsic_system_clk = {
  1994. .halt_reg = 0x2fcc,
  1995. .halt_bit = 24,
  1996. .clkr = {
  1997. .enable_reg = 0x292c,
  1998. .enable_mask = BIT(4),
  1999. .hw.init = &(struct clk_init_data){
  2000. .parent_names = usb_hsic_xcvr_fs_src_p,
  2001. .num_parents = 1,
  2002. .name = "usb_hsic_system_clk",
  2003. .ops = &clk_branch_ops,
  2004. .flags = CLK_SET_RATE_PARENT,
  2005. },
  2006. },
  2007. };
  2008. static struct clk_branch usb_hsic_hsic_clk = {
  2009. .halt_reg = 0x2fcc,
  2010. .halt_bit = 19,
  2011. .clkr = {
  2012. .enable_reg = 0x2b44,
  2013. .enable_mask = BIT(0),
  2014. .hw.init = &(struct clk_init_data){
  2015. .parent_names = (const char *[]){ "pll14_vote" },
  2016. .num_parents = 1,
  2017. .name = "usb_hsic_hsic_clk",
  2018. .ops = &clk_branch_ops,
  2019. },
  2020. },
  2021. };
  2022. static struct clk_branch usb_hsic_hsio_cal_clk = {
  2023. .halt_reg = 0x2fcc,
  2024. .halt_bit = 23,
  2025. .clkr = {
  2026. .enable_reg = 0x2b48,
  2027. .enable_mask = BIT(0),
  2028. .hw.init = &(struct clk_init_data){
  2029. .name = "usb_hsic_hsio_cal_clk",
  2030. .ops = &clk_branch_ops,
  2031. .flags = CLK_IS_ROOT,
  2032. },
  2033. },
  2034. };
  2035. static struct clk_rcg usb_fs1_xcvr_fs_src = {
  2036. .ns_reg = 0x2968,
  2037. .md_reg = 0x2964,
  2038. .mn = {
  2039. .mnctr_en_bit = 8,
  2040. .mnctr_reset_bit = 7,
  2041. .mnctr_mode_shift = 5,
  2042. .n_val_shift = 16,
  2043. .m_val_shift = 16,
  2044. .width = 8,
  2045. },
  2046. .p = {
  2047. .pre_div_shift = 3,
  2048. .pre_div_width = 2,
  2049. },
  2050. .s = {
  2051. .src_sel_shift = 0,
  2052. .parent_map = gcc_pxo_pll8_map,
  2053. },
  2054. .freq_tbl = clk_tbl_usb,
  2055. .clkr = {
  2056. .enable_reg = 0x2968,
  2057. .enable_mask = BIT(11),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "usb_fs1_xcvr_fs_src",
  2060. .parent_names = gcc_pxo_pll8,
  2061. .num_parents = 2,
  2062. .ops = &clk_rcg_ops,
  2063. .flags = CLK_SET_RATE_GATE,
  2064. },
  2065. }
  2066. };
  2067. static const char *usb_fs1_xcvr_fs_src_p[] = { "usb_fs1_xcvr_fs_src" };
  2068. static struct clk_branch usb_fs1_xcvr_fs_clk = {
  2069. .halt_reg = 0x2fcc,
  2070. .halt_bit = 15,
  2071. .clkr = {
  2072. .enable_reg = 0x2968,
  2073. .enable_mask = BIT(9),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "usb_fs1_xcvr_fs_clk",
  2076. .parent_names = usb_fs1_xcvr_fs_src_p,
  2077. .num_parents = 1,
  2078. .ops = &clk_branch_ops,
  2079. .flags = CLK_SET_RATE_PARENT,
  2080. },
  2081. },
  2082. };
  2083. static struct clk_branch usb_fs1_system_clk = {
  2084. .halt_reg = 0x2fcc,
  2085. .halt_bit = 16,
  2086. .clkr = {
  2087. .enable_reg = 0x296c,
  2088. .enable_mask = BIT(4),
  2089. .hw.init = &(struct clk_init_data){
  2090. .parent_names = usb_fs1_xcvr_fs_src_p,
  2091. .num_parents = 1,
  2092. .name = "usb_fs1_system_clk",
  2093. .ops = &clk_branch_ops,
  2094. .flags = CLK_SET_RATE_PARENT,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_rcg usb_fs2_xcvr_fs_src = {
  2099. .ns_reg = 0x2988,
  2100. .md_reg = 0x2984,
  2101. .mn = {
  2102. .mnctr_en_bit = 8,
  2103. .mnctr_reset_bit = 7,
  2104. .mnctr_mode_shift = 5,
  2105. .n_val_shift = 16,
  2106. .m_val_shift = 16,
  2107. .width = 8,
  2108. },
  2109. .p = {
  2110. .pre_div_shift = 3,
  2111. .pre_div_width = 2,
  2112. },
  2113. .s = {
  2114. .src_sel_shift = 0,
  2115. .parent_map = gcc_pxo_pll8_map,
  2116. },
  2117. .freq_tbl = clk_tbl_usb,
  2118. .clkr = {
  2119. .enable_reg = 0x2988,
  2120. .enable_mask = BIT(11),
  2121. .hw.init = &(struct clk_init_data){
  2122. .name = "usb_fs2_xcvr_fs_src",
  2123. .parent_names = gcc_pxo_pll8,
  2124. .num_parents = 2,
  2125. .ops = &clk_rcg_ops,
  2126. .flags = CLK_SET_RATE_GATE,
  2127. },
  2128. }
  2129. };
  2130. static const char *usb_fs2_xcvr_fs_src_p[] = { "usb_fs2_xcvr_fs_src" };
  2131. static struct clk_branch usb_fs2_xcvr_fs_clk = {
  2132. .halt_reg = 0x2fcc,
  2133. .halt_bit = 12,
  2134. .clkr = {
  2135. .enable_reg = 0x2988,
  2136. .enable_mask = BIT(9),
  2137. .hw.init = &(struct clk_init_data){
  2138. .name = "usb_fs2_xcvr_fs_clk",
  2139. .parent_names = usb_fs2_xcvr_fs_src_p,
  2140. .num_parents = 1,
  2141. .ops = &clk_branch_ops,
  2142. .flags = CLK_SET_RATE_PARENT,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch usb_fs2_system_clk = {
  2147. .halt_reg = 0x2fcc,
  2148. .halt_bit = 13,
  2149. .clkr = {
  2150. .enable_reg = 0x298c,
  2151. .enable_mask = BIT(4),
  2152. .hw.init = &(struct clk_init_data){
  2153. .name = "usb_fs2_system_clk",
  2154. .parent_names = usb_fs2_xcvr_fs_src_p,
  2155. .num_parents = 1,
  2156. .ops = &clk_branch_ops,
  2157. .flags = CLK_SET_RATE_PARENT,
  2158. },
  2159. },
  2160. };
  2161. static struct clk_branch ce1_core_clk = {
  2162. .hwcg_reg = 0x2724,
  2163. .hwcg_bit = 6,
  2164. .halt_reg = 0x2fd4,
  2165. .halt_bit = 27,
  2166. .clkr = {
  2167. .enable_reg = 0x2724,
  2168. .enable_mask = BIT(4),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "ce1_core_clk",
  2171. .ops = &clk_branch_ops,
  2172. .flags = CLK_IS_ROOT,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch ce1_h_clk = {
  2177. .halt_reg = 0x2fd4,
  2178. .halt_bit = 1,
  2179. .clkr = {
  2180. .enable_reg = 0x2720,
  2181. .enable_mask = BIT(4),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "ce1_h_clk",
  2184. .ops = &clk_branch_ops,
  2185. .flags = CLK_IS_ROOT,
  2186. },
  2187. },
  2188. };
  2189. static struct clk_branch dma_bam_h_clk = {
  2190. .hwcg_reg = 0x25c0,
  2191. .hwcg_bit = 6,
  2192. .halt_reg = 0x2fc8,
  2193. .halt_bit = 12,
  2194. .clkr = {
  2195. .enable_reg = 0x25c0,
  2196. .enable_mask = BIT(4),
  2197. .hw.init = &(struct clk_init_data){
  2198. .name = "dma_bam_h_clk",
  2199. .ops = &clk_branch_ops,
  2200. .flags = CLK_IS_ROOT,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gsbi1_h_clk = {
  2205. .hwcg_reg = 0x29c0,
  2206. .hwcg_bit = 6,
  2207. .halt_reg = 0x2fcc,
  2208. .halt_bit = 11,
  2209. .clkr = {
  2210. .enable_reg = 0x29c0,
  2211. .enable_mask = BIT(4),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "gsbi1_h_clk",
  2214. .ops = &clk_branch_ops,
  2215. .flags = CLK_IS_ROOT,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch gsbi2_h_clk = {
  2220. .hwcg_reg = 0x29e0,
  2221. .hwcg_bit = 6,
  2222. .halt_reg = 0x2fcc,
  2223. .halt_bit = 7,
  2224. .clkr = {
  2225. .enable_reg = 0x29e0,
  2226. .enable_mask = BIT(4),
  2227. .hw.init = &(struct clk_init_data){
  2228. .name = "gsbi2_h_clk",
  2229. .ops = &clk_branch_ops,
  2230. .flags = CLK_IS_ROOT,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gsbi3_h_clk = {
  2235. .hwcg_reg = 0x2a00,
  2236. .hwcg_bit = 6,
  2237. .halt_reg = 0x2fcc,
  2238. .halt_bit = 3,
  2239. .clkr = {
  2240. .enable_reg = 0x2a00,
  2241. .enable_mask = BIT(4),
  2242. .hw.init = &(struct clk_init_data){
  2243. .name = "gsbi3_h_clk",
  2244. .ops = &clk_branch_ops,
  2245. .flags = CLK_IS_ROOT,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gsbi4_h_clk = {
  2250. .hwcg_reg = 0x2a20,
  2251. .hwcg_bit = 6,
  2252. .halt_reg = 0x2fd0,
  2253. .halt_bit = 27,
  2254. .clkr = {
  2255. .enable_reg = 0x2a20,
  2256. .enable_mask = BIT(4),
  2257. .hw.init = &(struct clk_init_data){
  2258. .name = "gsbi4_h_clk",
  2259. .ops = &clk_branch_ops,
  2260. .flags = CLK_IS_ROOT,
  2261. },
  2262. },
  2263. };
  2264. static struct clk_branch gsbi5_h_clk = {
  2265. .hwcg_reg = 0x2a40,
  2266. .hwcg_bit = 6,
  2267. .halt_reg = 0x2fd0,
  2268. .halt_bit = 23,
  2269. .clkr = {
  2270. .enable_reg = 0x2a40,
  2271. .enable_mask = BIT(4),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "gsbi5_h_clk",
  2274. .ops = &clk_branch_ops,
  2275. .flags = CLK_IS_ROOT,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch gsbi6_h_clk = {
  2280. .hwcg_reg = 0x2a60,
  2281. .hwcg_bit = 6,
  2282. .halt_reg = 0x2fd0,
  2283. .halt_bit = 19,
  2284. .clkr = {
  2285. .enable_reg = 0x2a60,
  2286. .enable_mask = BIT(4),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "gsbi6_h_clk",
  2289. .ops = &clk_branch_ops,
  2290. .flags = CLK_IS_ROOT,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch gsbi7_h_clk = {
  2295. .hwcg_reg = 0x2a80,
  2296. .hwcg_bit = 6,
  2297. .halt_reg = 0x2fd0,
  2298. .halt_bit = 15,
  2299. .clkr = {
  2300. .enable_reg = 0x2a80,
  2301. .enable_mask = BIT(4),
  2302. .hw.init = &(struct clk_init_data){
  2303. .name = "gsbi7_h_clk",
  2304. .ops = &clk_branch_ops,
  2305. .flags = CLK_IS_ROOT,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch gsbi8_h_clk = {
  2310. .hwcg_reg = 0x2aa0,
  2311. .hwcg_bit = 6,
  2312. .halt_reg = 0x2fd0,
  2313. .halt_bit = 11,
  2314. .clkr = {
  2315. .enable_reg = 0x2aa0,
  2316. .enable_mask = BIT(4),
  2317. .hw.init = &(struct clk_init_data){
  2318. .name = "gsbi8_h_clk",
  2319. .ops = &clk_branch_ops,
  2320. .flags = CLK_IS_ROOT,
  2321. },
  2322. },
  2323. };
  2324. static struct clk_branch gsbi9_h_clk = {
  2325. .hwcg_reg = 0x2ac0,
  2326. .hwcg_bit = 6,
  2327. .halt_reg = 0x2fd0,
  2328. .halt_bit = 7,
  2329. .clkr = {
  2330. .enable_reg = 0x2ac0,
  2331. .enable_mask = BIT(4),
  2332. .hw.init = &(struct clk_init_data){
  2333. .name = "gsbi9_h_clk",
  2334. .ops = &clk_branch_ops,
  2335. .flags = CLK_IS_ROOT,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch gsbi10_h_clk = {
  2340. .hwcg_reg = 0x2ae0,
  2341. .hwcg_bit = 6,
  2342. .halt_reg = 0x2fd0,
  2343. .halt_bit = 3,
  2344. .clkr = {
  2345. .enable_reg = 0x2ae0,
  2346. .enable_mask = BIT(4),
  2347. .hw.init = &(struct clk_init_data){
  2348. .name = "gsbi10_h_clk",
  2349. .ops = &clk_branch_ops,
  2350. .flags = CLK_IS_ROOT,
  2351. },
  2352. },
  2353. };
  2354. static struct clk_branch gsbi11_h_clk = {
  2355. .hwcg_reg = 0x2b00,
  2356. .hwcg_bit = 6,
  2357. .halt_reg = 0x2fd4,
  2358. .halt_bit = 18,
  2359. .clkr = {
  2360. .enable_reg = 0x2b00,
  2361. .enable_mask = BIT(4),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "gsbi11_h_clk",
  2364. .ops = &clk_branch_ops,
  2365. .flags = CLK_IS_ROOT,
  2366. },
  2367. },
  2368. };
  2369. static struct clk_branch gsbi12_h_clk = {
  2370. .hwcg_reg = 0x2b20,
  2371. .hwcg_bit = 6,
  2372. .halt_reg = 0x2fd4,
  2373. .halt_bit = 14,
  2374. .clkr = {
  2375. .enable_reg = 0x2b20,
  2376. .enable_mask = BIT(4),
  2377. .hw.init = &(struct clk_init_data){
  2378. .name = "gsbi12_h_clk",
  2379. .ops = &clk_branch_ops,
  2380. .flags = CLK_IS_ROOT,
  2381. },
  2382. },
  2383. };
  2384. static struct clk_branch tsif_h_clk = {
  2385. .hwcg_reg = 0x2700,
  2386. .hwcg_bit = 6,
  2387. .halt_reg = 0x2fd4,
  2388. .halt_bit = 7,
  2389. .clkr = {
  2390. .enable_reg = 0x2700,
  2391. .enable_mask = BIT(4),
  2392. .hw.init = &(struct clk_init_data){
  2393. .name = "tsif_h_clk",
  2394. .ops = &clk_branch_ops,
  2395. .flags = CLK_IS_ROOT,
  2396. },
  2397. },
  2398. };
  2399. static struct clk_branch usb_fs1_h_clk = {
  2400. .halt_reg = 0x2fcc,
  2401. .halt_bit = 17,
  2402. .clkr = {
  2403. .enable_reg = 0x2960,
  2404. .enable_mask = BIT(4),
  2405. .hw.init = &(struct clk_init_data){
  2406. .name = "usb_fs1_h_clk",
  2407. .ops = &clk_branch_ops,
  2408. .flags = CLK_IS_ROOT,
  2409. },
  2410. },
  2411. };
  2412. static struct clk_branch usb_fs2_h_clk = {
  2413. .halt_reg = 0x2fcc,
  2414. .halt_bit = 14,
  2415. .clkr = {
  2416. .enable_reg = 0x2980,
  2417. .enable_mask = BIT(4),
  2418. .hw.init = &(struct clk_init_data){
  2419. .name = "usb_fs2_h_clk",
  2420. .ops = &clk_branch_ops,
  2421. .flags = CLK_IS_ROOT,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch usb_hs1_h_clk = {
  2426. .hwcg_reg = 0x2900,
  2427. .hwcg_bit = 6,
  2428. .halt_reg = 0x2fc8,
  2429. .halt_bit = 1,
  2430. .clkr = {
  2431. .enable_reg = 0x2900,
  2432. .enable_mask = BIT(4),
  2433. .hw.init = &(struct clk_init_data){
  2434. .name = "usb_hs1_h_clk",
  2435. .ops = &clk_branch_ops,
  2436. .flags = CLK_IS_ROOT,
  2437. },
  2438. },
  2439. };
  2440. static struct clk_branch usb_hs3_h_clk = {
  2441. .halt_reg = 0x2fc8,
  2442. .halt_bit = 31,
  2443. .clkr = {
  2444. .enable_reg = 0x3700,
  2445. .enable_mask = BIT(4),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "usb_hs3_h_clk",
  2448. .ops = &clk_branch_ops,
  2449. .flags = CLK_IS_ROOT,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch usb_hs4_h_clk = {
  2454. .halt_reg = 0x2fc8,
  2455. .halt_bit = 7,
  2456. .clkr = {
  2457. .enable_reg = 0x3720,
  2458. .enable_mask = BIT(4),
  2459. .hw.init = &(struct clk_init_data){
  2460. .name = "usb_hs4_h_clk",
  2461. .ops = &clk_branch_ops,
  2462. .flags = CLK_IS_ROOT,
  2463. },
  2464. },
  2465. };
  2466. static struct clk_branch usb_hsic_h_clk = {
  2467. .halt_reg = 0x2fcc,
  2468. .halt_bit = 28,
  2469. .clkr = {
  2470. .enable_reg = 0x2920,
  2471. .enable_mask = BIT(4),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "usb_hsic_h_clk",
  2474. .ops = &clk_branch_ops,
  2475. .flags = CLK_IS_ROOT,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch sdc1_h_clk = {
  2480. .hwcg_reg = 0x2820,
  2481. .hwcg_bit = 6,
  2482. .halt_reg = 0x2fc8,
  2483. .halt_bit = 11,
  2484. .clkr = {
  2485. .enable_reg = 0x2820,
  2486. .enable_mask = BIT(4),
  2487. .hw.init = &(struct clk_init_data){
  2488. .name = "sdc1_h_clk",
  2489. .ops = &clk_branch_ops,
  2490. .flags = CLK_IS_ROOT,
  2491. },
  2492. },
  2493. };
  2494. static struct clk_branch sdc2_h_clk = {
  2495. .hwcg_reg = 0x2840,
  2496. .hwcg_bit = 6,
  2497. .halt_reg = 0x2fc8,
  2498. .halt_bit = 10,
  2499. .clkr = {
  2500. .enable_reg = 0x2840,
  2501. .enable_mask = BIT(4),
  2502. .hw.init = &(struct clk_init_data){
  2503. .name = "sdc2_h_clk",
  2504. .ops = &clk_branch_ops,
  2505. .flags = CLK_IS_ROOT,
  2506. },
  2507. },
  2508. };
  2509. static struct clk_branch sdc3_h_clk = {
  2510. .hwcg_reg = 0x2860,
  2511. .hwcg_bit = 6,
  2512. .halt_reg = 0x2fc8,
  2513. .halt_bit = 9,
  2514. .clkr = {
  2515. .enable_reg = 0x2860,
  2516. .enable_mask = BIT(4),
  2517. .hw.init = &(struct clk_init_data){
  2518. .name = "sdc3_h_clk",
  2519. .ops = &clk_branch_ops,
  2520. .flags = CLK_IS_ROOT,
  2521. },
  2522. },
  2523. };
  2524. static struct clk_branch sdc4_h_clk = {
  2525. .hwcg_reg = 0x2880,
  2526. .hwcg_bit = 6,
  2527. .halt_reg = 0x2fc8,
  2528. .halt_bit = 8,
  2529. .clkr = {
  2530. .enable_reg = 0x2880,
  2531. .enable_mask = BIT(4),
  2532. .hw.init = &(struct clk_init_data){
  2533. .name = "sdc4_h_clk",
  2534. .ops = &clk_branch_ops,
  2535. .flags = CLK_IS_ROOT,
  2536. },
  2537. },
  2538. };
  2539. static struct clk_branch sdc5_h_clk = {
  2540. .hwcg_reg = 0x28a0,
  2541. .hwcg_bit = 6,
  2542. .halt_reg = 0x2fc8,
  2543. .halt_bit = 7,
  2544. .clkr = {
  2545. .enable_reg = 0x28a0,
  2546. .enable_mask = BIT(4),
  2547. .hw.init = &(struct clk_init_data){
  2548. .name = "sdc5_h_clk",
  2549. .ops = &clk_branch_ops,
  2550. .flags = CLK_IS_ROOT,
  2551. },
  2552. },
  2553. };
  2554. static struct clk_branch adm0_clk = {
  2555. .halt_reg = 0x2fdc,
  2556. .halt_check = BRANCH_HALT_VOTED,
  2557. .halt_bit = 14,
  2558. .clkr = {
  2559. .enable_reg = 0x3080,
  2560. .enable_mask = BIT(2),
  2561. .hw.init = &(struct clk_init_data){
  2562. .name = "adm0_clk",
  2563. .ops = &clk_branch_ops,
  2564. .flags = CLK_IS_ROOT,
  2565. },
  2566. },
  2567. };
  2568. static struct clk_branch adm0_pbus_clk = {
  2569. .hwcg_reg = 0x2208,
  2570. .hwcg_bit = 6,
  2571. .halt_reg = 0x2fdc,
  2572. .halt_check = BRANCH_HALT_VOTED,
  2573. .halt_bit = 13,
  2574. .clkr = {
  2575. .enable_reg = 0x3080,
  2576. .enable_mask = BIT(3),
  2577. .hw.init = &(struct clk_init_data){
  2578. .name = "adm0_pbus_clk",
  2579. .ops = &clk_branch_ops,
  2580. .flags = CLK_IS_ROOT,
  2581. },
  2582. },
  2583. };
  2584. static struct freq_tbl clk_tbl_ce3[] = {
  2585. { 48000000, P_PLL8, 8 },
  2586. { 100000000, P_PLL3, 12 },
  2587. { 120000000, P_PLL3, 10 },
  2588. { }
  2589. };
  2590. static struct clk_rcg ce3_src = {
  2591. .ns_reg = 0x36c0,
  2592. .p = {
  2593. .pre_div_shift = 3,
  2594. .pre_div_width = 4,
  2595. },
  2596. .s = {
  2597. .src_sel_shift = 0,
  2598. .parent_map = gcc_pxo_pll8_pll3_map,
  2599. },
  2600. .freq_tbl = clk_tbl_ce3,
  2601. .clkr = {
  2602. .enable_reg = 0x2c08,
  2603. .enable_mask = BIT(7),
  2604. .hw.init = &(struct clk_init_data){
  2605. .name = "ce3_src",
  2606. .parent_names = gcc_pxo_pll8_pll3,
  2607. .num_parents = 3,
  2608. .ops = &clk_rcg_ops,
  2609. .flags = CLK_SET_RATE_GATE,
  2610. },
  2611. },
  2612. };
  2613. static struct clk_branch ce3_core_clk = {
  2614. .halt_reg = 0x2fdc,
  2615. .halt_bit = 5,
  2616. .clkr = {
  2617. .enable_reg = 0x36c4,
  2618. .enable_mask = BIT(4),
  2619. .hw.init = &(struct clk_init_data){
  2620. .name = "ce3_core_clk",
  2621. .parent_names = (const char *[]){ "ce3_src" },
  2622. .num_parents = 1,
  2623. .ops = &clk_branch_ops,
  2624. .flags = CLK_SET_RATE_PARENT,
  2625. },
  2626. },
  2627. };
  2628. static struct clk_branch ce3_h_clk = {
  2629. .halt_reg = 0x2fc4,
  2630. .halt_bit = 16,
  2631. .clkr = {
  2632. .enable_reg = 0x36c4,
  2633. .enable_mask = BIT(4),
  2634. .hw.init = &(struct clk_init_data){
  2635. .name = "ce3_h_clk",
  2636. .parent_names = (const char *[]){ "ce3_src" },
  2637. .num_parents = 1,
  2638. .ops = &clk_branch_ops,
  2639. .flags = CLK_SET_RATE_PARENT,
  2640. },
  2641. },
  2642. };
  2643. static const struct freq_tbl clk_tbl_sata_ref[] = {
  2644. { 48000000, P_PLL8, 8, 0, 0 },
  2645. { 100000000, P_PLL3, 12, 0, 0 },
  2646. { }
  2647. };
  2648. static struct clk_rcg sata_clk_src = {
  2649. .ns_reg = 0x2c08,
  2650. .p = {
  2651. .pre_div_shift = 3,
  2652. .pre_div_width = 4,
  2653. },
  2654. .s = {
  2655. .src_sel_shift = 0,
  2656. .parent_map = gcc_pxo_pll8_pll3_map,
  2657. },
  2658. .freq_tbl = clk_tbl_sata_ref,
  2659. .clkr = {
  2660. .enable_reg = 0x2c08,
  2661. .enable_mask = BIT(7),
  2662. .hw.init = &(struct clk_init_data){
  2663. .name = "sata_clk_src",
  2664. .parent_names = gcc_pxo_pll8_pll3,
  2665. .num_parents = 3,
  2666. .ops = &clk_rcg_ops,
  2667. .flags = CLK_SET_RATE_GATE,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch sata_rxoob_clk = {
  2672. .halt_reg = 0x2fdc,
  2673. .halt_bit = 26,
  2674. .clkr = {
  2675. .enable_reg = 0x2c0c,
  2676. .enable_mask = BIT(4),
  2677. .hw.init = &(struct clk_init_data){
  2678. .name = "sata_rxoob_clk",
  2679. .parent_names = (const char *[]){ "sata_clk_src" },
  2680. .num_parents = 1,
  2681. .ops = &clk_branch_ops,
  2682. .flags = CLK_SET_RATE_PARENT,
  2683. },
  2684. },
  2685. };
  2686. static struct clk_branch sata_pmalive_clk = {
  2687. .halt_reg = 0x2fdc,
  2688. .halt_bit = 25,
  2689. .clkr = {
  2690. .enable_reg = 0x2c10,
  2691. .enable_mask = BIT(4),
  2692. .hw.init = &(struct clk_init_data){
  2693. .name = "sata_pmalive_clk",
  2694. .parent_names = (const char *[]){ "sata_clk_src" },
  2695. .num_parents = 1,
  2696. .ops = &clk_branch_ops,
  2697. .flags = CLK_SET_RATE_PARENT,
  2698. },
  2699. },
  2700. };
  2701. static struct clk_branch sata_phy_ref_clk = {
  2702. .halt_reg = 0x2fdc,
  2703. .halt_bit = 24,
  2704. .clkr = {
  2705. .enable_reg = 0x2c14,
  2706. .enable_mask = BIT(4),
  2707. .hw.init = &(struct clk_init_data){
  2708. .name = "sata_phy_ref_clk",
  2709. .parent_names = (const char *[]){ "pxo" },
  2710. .num_parents = 1,
  2711. .ops = &clk_branch_ops,
  2712. },
  2713. },
  2714. };
  2715. static struct clk_branch sata_a_clk = {
  2716. .halt_reg = 0x2fc0,
  2717. .halt_bit = 12,
  2718. .clkr = {
  2719. .enable_reg = 0x2c20,
  2720. .enable_mask = BIT(4),
  2721. .hw.init = &(struct clk_init_data){
  2722. .name = "sata_a_clk",
  2723. .ops = &clk_branch_ops,
  2724. .flags = CLK_IS_ROOT,
  2725. },
  2726. },
  2727. };
  2728. static struct clk_branch sata_h_clk = {
  2729. .halt_reg = 0x2fdc,
  2730. .halt_bit = 27,
  2731. .clkr = {
  2732. .enable_reg = 0x2c00,
  2733. .enable_mask = BIT(4),
  2734. .hw.init = &(struct clk_init_data){
  2735. .name = "sata_h_clk",
  2736. .ops = &clk_branch_ops,
  2737. .flags = CLK_IS_ROOT,
  2738. },
  2739. },
  2740. };
  2741. static struct clk_branch sfab_sata_s_h_clk = {
  2742. .halt_reg = 0x2fc4,
  2743. .halt_bit = 14,
  2744. .clkr = {
  2745. .enable_reg = 0x2480,
  2746. .enable_mask = BIT(4),
  2747. .hw.init = &(struct clk_init_data){
  2748. .name = "sfab_sata_s_h_clk",
  2749. .ops = &clk_branch_ops,
  2750. .flags = CLK_IS_ROOT,
  2751. },
  2752. },
  2753. };
  2754. static struct clk_branch sata_phy_cfg_clk = {
  2755. .halt_reg = 0x2fcc,
  2756. .halt_bit = 12,
  2757. .clkr = {
  2758. .enable_reg = 0x2c40,
  2759. .enable_mask = BIT(4),
  2760. .hw.init = &(struct clk_init_data){
  2761. .name = "sata_phy_cfg_clk",
  2762. .ops = &clk_branch_ops,
  2763. .flags = CLK_IS_ROOT,
  2764. },
  2765. },
  2766. };
  2767. static struct clk_branch pcie_phy_ref_clk = {
  2768. .halt_reg = 0x2fdc,
  2769. .halt_bit = 29,
  2770. .clkr = {
  2771. .enable_reg = 0x22d0,
  2772. .enable_mask = BIT(4),
  2773. .hw.init = &(struct clk_init_data){
  2774. .name = "pcie_phy_ref_clk",
  2775. .ops = &clk_branch_ops,
  2776. .flags = CLK_IS_ROOT,
  2777. },
  2778. },
  2779. };
  2780. static struct clk_branch pcie_h_clk = {
  2781. .halt_reg = 0x2fd4,
  2782. .halt_bit = 8,
  2783. .clkr = {
  2784. .enable_reg = 0x22cc,
  2785. .enable_mask = BIT(4),
  2786. .hw.init = &(struct clk_init_data){
  2787. .name = "pcie_h_clk",
  2788. .ops = &clk_branch_ops,
  2789. .flags = CLK_IS_ROOT,
  2790. },
  2791. },
  2792. };
  2793. static struct clk_branch pcie_a_clk = {
  2794. .halt_reg = 0x2fc0,
  2795. .halt_bit = 13,
  2796. .clkr = {
  2797. .enable_reg = 0x22c0,
  2798. .enable_mask = BIT(4),
  2799. .hw.init = &(struct clk_init_data){
  2800. .name = "pcie_a_clk",
  2801. .ops = &clk_branch_ops,
  2802. .flags = CLK_IS_ROOT,
  2803. },
  2804. },
  2805. };
  2806. static struct clk_branch pmic_arb0_h_clk = {
  2807. .halt_reg = 0x2fd8,
  2808. .halt_check = BRANCH_HALT_VOTED,
  2809. .halt_bit = 22,
  2810. .clkr = {
  2811. .enable_reg = 0x3080,
  2812. .enable_mask = BIT(8),
  2813. .hw.init = &(struct clk_init_data){
  2814. .name = "pmic_arb0_h_clk",
  2815. .ops = &clk_branch_ops,
  2816. .flags = CLK_IS_ROOT,
  2817. },
  2818. },
  2819. };
  2820. static struct clk_branch pmic_arb1_h_clk = {
  2821. .halt_reg = 0x2fd8,
  2822. .halt_check = BRANCH_HALT_VOTED,
  2823. .halt_bit = 21,
  2824. .clkr = {
  2825. .enable_reg = 0x3080,
  2826. .enable_mask = BIT(9),
  2827. .hw.init = &(struct clk_init_data){
  2828. .name = "pmic_arb1_h_clk",
  2829. .ops = &clk_branch_ops,
  2830. .flags = CLK_IS_ROOT,
  2831. },
  2832. },
  2833. };
  2834. static struct clk_branch pmic_ssbi2_clk = {
  2835. .halt_reg = 0x2fd8,
  2836. .halt_check = BRANCH_HALT_VOTED,
  2837. .halt_bit = 23,
  2838. .clkr = {
  2839. .enable_reg = 0x3080,
  2840. .enable_mask = BIT(7),
  2841. .hw.init = &(struct clk_init_data){
  2842. .name = "pmic_ssbi2_clk",
  2843. .ops = &clk_branch_ops,
  2844. .flags = CLK_IS_ROOT,
  2845. },
  2846. },
  2847. };
  2848. static struct clk_branch rpm_msg_ram_h_clk = {
  2849. .hwcg_reg = 0x27e0,
  2850. .hwcg_bit = 6,
  2851. .halt_reg = 0x2fd8,
  2852. .halt_check = BRANCH_HALT_VOTED,
  2853. .halt_bit = 12,
  2854. .clkr = {
  2855. .enable_reg = 0x3080,
  2856. .enable_mask = BIT(6),
  2857. .hw.init = &(struct clk_init_data){
  2858. .name = "rpm_msg_ram_h_clk",
  2859. .ops = &clk_branch_ops,
  2860. .flags = CLK_IS_ROOT,
  2861. },
  2862. },
  2863. };
  2864. static struct clk_regmap *gcc_msm8960_clks[] = {
  2865. [PLL3] = &pll3.clkr,
  2866. [PLL8] = &pll8.clkr,
  2867. [PLL8_VOTE] = &pll8_vote,
  2868. [PLL14] = &pll14.clkr,
  2869. [PLL14_VOTE] = &pll14_vote,
  2870. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  2871. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  2872. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  2873. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  2874. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  2875. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  2876. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  2877. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  2878. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  2879. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  2880. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  2881. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  2882. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  2883. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  2884. [GSBI8_UART_SRC] = &gsbi8_uart_src.clkr,
  2885. [GSBI8_UART_CLK] = &gsbi8_uart_clk.clkr,
  2886. [GSBI9_UART_SRC] = &gsbi9_uart_src.clkr,
  2887. [GSBI9_UART_CLK] = &gsbi9_uart_clk.clkr,
  2888. [GSBI10_UART_SRC] = &gsbi10_uart_src.clkr,
  2889. [GSBI10_UART_CLK] = &gsbi10_uart_clk.clkr,
  2890. [GSBI11_UART_SRC] = &gsbi11_uart_src.clkr,
  2891. [GSBI11_UART_CLK] = &gsbi11_uart_clk.clkr,
  2892. [GSBI12_UART_SRC] = &gsbi12_uart_src.clkr,
  2893. [GSBI12_UART_CLK] = &gsbi12_uart_clk.clkr,
  2894. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  2895. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  2896. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  2897. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  2898. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  2899. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  2900. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  2901. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  2902. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  2903. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  2904. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  2905. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  2906. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  2907. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  2908. [GSBI8_QUP_SRC] = &gsbi8_qup_src.clkr,
  2909. [GSBI8_QUP_CLK] = &gsbi8_qup_clk.clkr,
  2910. [GSBI9_QUP_SRC] = &gsbi9_qup_src.clkr,
  2911. [GSBI9_QUP_CLK] = &gsbi9_qup_clk.clkr,
  2912. [GSBI10_QUP_SRC] = &gsbi10_qup_src.clkr,
  2913. [GSBI10_QUP_CLK] = &gsbi10_qup_clk.clkr,
  2914. [GSBI11_QUP_SRC] = &gsbi11_qup_src.clkr,
  2915. [GSBI11_QUP_CLK] = &gsbi11_qup_clk.clkr,
  2916. [GSBI12_QUP_SRC] = &gsbi12_qup_src.clkr,
  2917. [GSBI12_QUP_CLK] = &gsbi12_qup_clk.clkr,
  2918. [GP0_SRC] = &gp0_src.clkr,
  2919. [GP0_CLK] = &gp0_clk.clkr,
  2920. [GP1_SRC] = &gp1_src.clkr,
  2921. [GP1_CLK] = &gp1_clk.clkr,
  2922. [GP2_SRC] = &gp2_src.clkr,
  2923. [GP2_CLK] = &gp2_clk.clkr,
  2924. [PMEM_A_CLK] = &pmem_clk.clkr,
  2925. [PRNG_SRC] = &prng_src.clkr,
  2926. [PRNG_CLK] = &prng_clk.clkr,
  2927. [SDC1_SRC] = &sdc1_src.clkr,
  2928. [SDC1_CLK] = &sdc1_clk.clkr,
  2929. [SDC2_SRC] = &sdc2_src.clkr,
  2930. [SDC2_CLK] = &sdc2_clk.clkr,
  2931. [SDC3_SRC] = &sdc3_src.clkr,
  2932. [SDC3_CLK] = &sdc3_clk.clkr,
  2933. [SDC4_SRC] = &sdc4_src.clkr,
  2934. [SDC4_CLK] = &sdc4_clk.clkr,
  2935. [SDC5_SRC] = &sdc5_src.clkr,
  2936. [SDC5_CLK] = &sdc5_clk.clkr,
  2937. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  2938. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  2939. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  2940. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  2941. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  2942. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  2943. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  2944. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  2945. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  2946. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  2947. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  2948. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  2949. [USB_FS2_XCVR_FS_SRC] = &usb_fs2_xcvr_fs_src.clkr,
  2950. [USB_FS2_XCVR_FS_CLK] = &usb_fs2_xcvr_fs_clk.clkr,
  2951. [USB_FS2_SYSTEM_CLK] = &usb_fs2_system_clk.clkr,
  2952. [CE1_CORE_CLK] = &ce1_core_clk.clkr,
  2953. [CE1_H_CLK] = &ce1_h_clk.clkr,
  2954. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  2955. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  2956. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  2957. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  2958. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  2959. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  2960. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  2961. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  2962. [GSBI8_H_CLK] = &gsbi8_h_clk.clkr,
  2963. [GSBI9_H_CLK] = &gsbi9_h_clk.clkr,
  2964. [GSBI10_H_CLK] = &gsbi10_h_clk.clkr,
  2965. [GSBI11_H_CLK] = &gsbi11_h_clk.clkr,
  2966. [GSBI12_H_CLK] = &gsbi12_h_clk.clkr,
  2967. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  2968. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  2969. [USB_FS2_H_CLK] = &usb_fs2_h_clk.clkr,
  2970. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  2971. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  2972. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  2973. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  2974. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  2975. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  2976. [SDC5_H_CLK] = &sdc5_h_clk.clkr,
  2977. [ADM0_CLK] = &adm0_clk.clkr,
  2978. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  2979. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  2980. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  2981. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  2982. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  2983. };
  2984. static const struct qcom_reset_map gcc_msm8960_resets[] = {
  2985. [SFAB_MSS_Q6_SW_RESET] = { 0x2040, 7 },
  2986. [SFAB_MSS_Q6_FW_RESET] = { 0x2044, 7 },
  2987. [QDSS_STM_RESET] = { 0x2060, 6 },
  2988. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  2989. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  2990. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  2991. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  2992. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  2993. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  2994. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  2995. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  2996. [ADM0_C2_RESET] = { 0x220c, 4},
  2997. [ADM0_C1_RESET] = { 0x220c, 3},
  2998. [ADM0_C0_RESET] = { 0x220c, 2},
  2999. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3000. [ADM0_RESET] = { 0x220c },
  3001. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3002. [QDSS_POR_RESET] = { 0x2260, 4 },
  3003. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3004. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3005. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3006. [QDSS_DBG_RESET] = { 0x2260 },
  3007. [PCIE_A_RESET] = { 0x22c0, 7 },
  3008. [PCIE_AUX_RESET] = { 0x22c8, 7 },
  3009. [PCIE_H_RESET] = { 0x22d0, 7 },
  3010. [SFAB_PCIE_M_RESET] = { 0x22d4, 1 },
  3011. [SFAB_PCIE_S_RESET] = { 0x22d4 },
  3012. [SFAB_MSS_M_RESET] = { 0x2340, 7 },
  3013. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3014. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3015. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3016. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3017. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3018. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3019. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3020. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3021. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3022. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3023. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3024. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3025. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3026. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3027. [PPSS_RESET] = { 0x2594},
  3028. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3029. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3030. [SLIMBUS_H_RESET] = { 0x2620, 7 },
  3031. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3032. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3033. [TSIF_H_RESET] = { 0x2700, 7 },
  3034. [CE1_H_RESET] = { 0x2720, 7 },
  3035. [CE1_CORE_RESET] = { 0x2724, 7 },
  3036. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3037. [CE2_H_RESET] = { 0x2740, 7 },
  3038. [CE2_CORE_RESET] = { 0x2744, 7 },
  3039. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3040. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3041. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3042. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3043. [SDC1_RESET] = { 0x2830 },
  3044. [SDC2_RESET] = { 0x2850 },
  3045. [SDC3_RESET] = { 0x2870 },
  3046. [SDC4_RESET] = { 0x2890 },
  3047. [SDC5_RESET] = { 0x28b0 },
  3048. [DFAB_A2_RESET] = { 0x28c0, 7 },
  3049. [USB_HS1_RESET] = { 0x2910 },
  3050. [USB_HSIC_RESET] = { 0x2934 },
  3051. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3052. [USB_FS1_RESET] = { 0x2974 },
  3053. [USB_FS2_XCVR_RESET] = { 0x2994, 1 },
  3054. [USB_FS2_RESET] = { 0x2994 },
  3055. [GSBI1_RESET] = { 0x29dc },
  3056. [GSBI2_RESET] = { 0x29fc },
  3057. [GSBI3_RESET] = { 0x2a1c },
  3058. [GSBI4_RESET] = { 0x2a3c },
  3059. [GSBI5_RESET] = { 0x2a5c },
  3060. [GSBI6_RESET] = { 0x2a7c },
  3061. [GSBI7_RESET] = { 0x2a9c },
  3062. [GSBI8_RESET] = { 0x2abc },
  3063. [GSBI9_RESET] = { 0x2adc },
  3064. [GSBI10_RESET] = { 0x2afc },
  3065. [GSBI11_RESET] = { 0x2b1c },
  3066. [GSBI12_RESET] = { 0x2b3c },
  3067. [SPDM_RESET] = { 0x2b6c },
  3068. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3069. [SFAB_MSS_S_RESET] = { 0x2c00, 7 },
  3070. [MSS_SLP_RESET] = { 0x2c60, 7 },
  3071. [MSS_Q6SW_JTAG_RESET] = { 0x2c68, 7 },
  3072. [MSS_Q6FW_JTAG_RESET] = { 0x2c6c, 7 },
  3073. [MSS_RESET] = { 0x2c64 },
  3074. [SATA_H_RESET] = { 0x2c80, 7 },
  3075. [SATA_RXOOB_RESE] = { 0x2c8c, 7 },
  3076. [SATA_PMALIVE_RESET] = { 0x2c90, 7 },
  3077. [SATA_SFAB_M_RESET] = { 0x2c98, 7 },
  3078. [TSSC_RESET] = { 0x2ca0, 7 },
  3079. [PDM_RESET] = { 0x2cc0, 12 },
  3080. [MPM_H_RESET] = { 0x2da0, 7 },
  3081. [MPM_RESET] = { 0x2da4 },
  3082. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3083. [PRNG_RESET] = { 0x2e80, 12 },
  3084. [RIVA_RESET] = { 0x35e0 },
  3085. };
  3086. static struct clk_regmap *gcc_apq8064_clks[] = {
  3087. [PLL3] = &pll3.clkr,
  3088. [PLL8] = &pll8.clkr,
  3089. [PLL8_VOTE] = &pll8_vote,
  3090. [PLL14] = &pll14.clkr,
  3091. [PLL14_VOTE] = &pll14_vote,
  3092. [GSBI1_UART_SRC] = &gsbi1_uart_src.clkr,
  3093. [GSBI1_UART_CLK] = &gsbi1_uart_clk.clkr,
  3094. [GSBI2_UART_SRC] = &gsbi2_uart_src.clkr,
  3095. [GSBI2_UART_CLK] = &gsbi2_uart_clk.clkr,
  3096. [GSBI3_UART_SRC] = &gsbi3_uart_src.clkr,
  3097. [GSBI3_UART_CLK] = &gsbi3_uart_clk.clkr,
  3098. [GSBI4_UART_SRC] = &gsbi4_uart_src.clkr,
  3099. [GSBI4_UART_CLK] = &gsbi4_uart_clk.clkr,
  3100. [GSBI5_UART_SRC] = &gsbi5_uart_src.clkr,
  3101. [GSBI5_UART_CLK] = &gsbi5_uart_clk.clkr,
  3102. [GSBI6_UART_SRC] = &gsbi6_uart_src.clkr,
  3103. [GSBI6_UART_CLK] = &gsbi6_uart_clk.clkr,
  3104. [GSBI7_UART_SRC] = &gsbi7_uart_src.clkr,
  3105. [GSBI7_UART_CLK] = &gsbi7_uart_clk.clkr,
  3106. [GSBI1_QUP_SRC] = &gsbi1_qup_src.clkr,
  3107. [GSBI1_QUP_CLK] = &gsbi1_qup_clk.clkr,
  3108. [GSBI2_QUP_SRC] = &gsbi2_qup_src.clkr,
  3109. [GSBI2_QUP_CLK] = &gsbi2_qup_clk.clkr,
  3110. [GSBI3_QUP_SRC] = &gsbi3_qup_src.clkr,
  3111. [GSBI3_QUP_CLK] = &gsbi3_qup_clk.clkr,
  3112. [GSBI4_QUP_SRC] = &gsbi4_qup_src.clkr,
  3113. [GSBI4_QUP_CLK] = &gsbi4_qup_clk.clkr,
  3114. [GSBI5_QUP_SRC] = &gsbi5_qup_src.clkr,
  3115. [GSBI5_QUP_CLK] = &gsbi5_qup_clk.clkr,
  3116. [GSBI6_QUP_SRC] = &gsbi6_qup_src.clkr,
  3117. [GSBI6_QUP_CLK] = &gsbi6_qup_clk.clkr,
  3118. [GSBI7_QUP_SRC] = &gsbi7_qup_src.clkr,
  3119. [GSBI7_QUP_CLK] = &gsbi7_qup_clk.clkr,
  3120. [GP0_SRC] = &gp0_src.clkr,
  3121. [GP0_CLK] = &gp0_clk.clkr,
  3122. [GP1_SRC] = &gp1_src.clkr,
  3123. [GP1_CLK] = &gp1_clk.clkr,
  3124. [GP2_SRC] = &gp2_src.clkr,
  3125. [GP2_CLK] = &gp2_clk.clkr,
  3126. [PMEM_A_CLK] = &pmem_clk.clkr,
  3127. [PRNG_SRC] = &prng_src.clkr,
  3128. [PRNG_CLK] = &prng_clk.clkr,
  3129. [SDC1_SRC] = &sdc1_src.clkr,
  3130. [SDC1_CLK] = &sdc1_clk.clkr,
  3131. [SDC2_SRC] = &sdc2_src.clkr,
  3132. [SDC2_CLK] = &sdc2_clk.clkr,
  3133. [SDC3_SRC] = &sdc3_src.clkr,
  3134. [SDC3_CLK] = &sdc3_clk.clkr,
  3135. [SDC4_SRC] = &sdc4_src.clkr,
  3136. [SDC4_CLK] = &sdc4_clk.clkr,
  3137. [TSIF_REF_SRC] = &tsif_ref_src.clkr,
  3138. [TSIF_REF_CLK] = &tsif_ref_clk.clkr,
  3139. [USB_HS1_XCVR_SRC] = &usb_hs1_xcvr_src.clkr,
  3140. [USB_HS1_XCVR_CLK] = &usb_hs1_xcvr_clk.clkr,
  3141. [USB_HS3_XCVR_SRC] = &usb_hs3_xcvr_src.clkr,
  3142. [USB_HS3_XCVR_CLK] = &usb_hs3_xcvr_clk.clkr,
  3143. [USB_HS4_XCVR_SRC] = &usb_hs4_xcvr_src.clkr,
  3144. [USB_HS4_XCVR_CLK] = &usb_hs4_xcvr_clk.clkr,
  3145. [USB_HSIC_XCVR_FS_SRC] = &usb_hsic_xcvr_fs_src.clkr,
  3146. [USB_HSIC_XCVR_FS_CLK] = &usb_hsic_xcvr_fs_clk.clkr,
  3147. [USB_HSIC_SYSTEM_CLK] = &usb_hsic_system_clk.clkr,
  3148. [USB_HSIC_HSIC_CLK] = &usb_hsic_hsic_clk.clkr,
  3149. [USB_HSIC_HSIO_CAL_CLK] = &usb_hsic_hsio_cal_clk.clkr,
  3150. [USB_FS1_XCVR_FS_SRC] = &usb_fs1_xcvr_fs_src.clkr,
  3151. [USB_FS1_XCVR_FS_CLK] = &usb_fs1_xcvr_fs_clk.clkr,
  3152. [USB_FS1_SYSTEM_CLK] = &usb_fs1_system_clk.clkr,
  3153. [SATA_H_CLK] = &sata_h_clk.clkr,
  3154. [SATA_CLK_SRC] = &sata_clk_src.clkr,
  3155. [SATA_RXOOB_CLK] = &sata_rxoob_clk.clkr,
  3156. [SATA_PMALIVE_CLK] = &sata_pmalive_clk.clkr,
  3157. [SATA_PHY_REF_CLK] = &sata_phy_ref_clk.clkr,
  3158. [SATA_PHY_CFG_CLK] = &sata_phy_cfg_clk.clkr,
  3159. [SATA_A_CLK] = &sata_a_clk.clkr,
  3160. [SFAB_SATA_S_H_CLK] = &sfab_sata_s_h_clk.clkr,
  3161. [CE3_SRC] = &ce3_src.clkr,
  3162. [CE3_CORE_CLK] = &ce3_core_clk.clkr,
  3163. [CE3_H_CLK] = &ce3_h_clk.clkr,
  3164. [DMA_BAM_H_CLK] = &dma_bam_h_clk.clkr,
  3165. [GSBI1_H_CLK] = &gsbi1_h_clk.clkr,
  3166. [GSBI2_H_CLK] = &gsbi2_h_clk.clkr,
  3167. [GSBI3_H_CLK] = &gsbi3_h_clk.clkr,
  3168. [GSBI4_H_CLK] = &gsbi4_h_clk.clkr,
  3169. [GSBI5_H_CLK] = &gsbi5_h_clk.clkr,
  3170. [GSBI6_H_CLK] = &gsbi6_h_clk.clkr,
  3171. [GSBI7_H_CLK] = &gsbi7_h_clk.clkr,
  3172. [TSIF_H_CLK] = &tsif_h_clk.clkr,
  3173. [USB_FS1_H_CLK] = &usb_fs1_h_clk.clkr,
  3174. [USB_HS1_H_CLK] = &usb_hs1_h_clk.clkr,
  3175. [USB_HSIC_H_CLK] = &usb_hsic_h_clk.clkr,
  3176. [USB_HS3_H_CLK] = &usb_hs3_h_clk.clkr,
  3177. [USB_HS4_H_CLK] = &usb_hs4_h_clk.clkr,
  3178. [SDC1_H_CLK] = &sdc1_h_clk.clkr,
  3179. [SDC2_H_CLK] = &sdc2_h_clk.clkr,
  3180. [SDC3_H_CLK] = &sdc3_h_clk.clkr,
  3181. [SDC4_H_CLK] = &sdc4_h_clk.clkr,
  3182. [ADM0_CLK] = &adm0_clk.clkr,
  3183. [ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
  3184. [PCIE_A_CLK] = &pcie_a_clk.clkr,
  3185. [PCIE_PHY_REF_CLK] = &pcie_phy_ref_clk.clkr,
  3186. [PCIE_H_CLK] = &pcie_h_clk.clkr,
  3187. [PMIC_ARB0_H_CLK] = &pmic_arb0_h_clk.clkr,
  3188. [PMIC_ARB1_H_CLK] = &pmic_arb1_h_clk.clkr,
  3189. [PMIC_SSBI2_CLK] = &pmic_ssbi2_clk.clkr,
  3190. [RPM_MSG_RAM_H_CLK] = &rpm_msg_ram_h_clk.clkr,
  3191. };
  3192. static const struct qcom_reset_map gcc_apq8064_resets[] = {
  3193. [QDSS_STM_RESET] = { 0x2060, 6 },
  3194. [AFAB_SMPSS_S_RESET] = { 0x20b8, 2 },
  3195. [AFAB_SMPSS_M1_RESET] = { 0x20b8, 1 },
  3196. [AFAB_SMPSS_M0_RESET] = { 0x20b8 },
  3197. [AFAB_EBI1_CH0_RESET] = { 0x20c0, 7 },
  3198. [AFAB_EBI1_CH1_RESET] = { 0x20c4, 7},
  3199. [SFAB_ADM0_M0_RESET] = { 0x21e0, 7 },
  3200. [SFAB_ADM0_M1_RESET] = { 0x21e4, 7 },
  3201. [SFAB_ADM0_M2_RESET] = { 0x21e8, 7 },
  3202. [ADM0_C2_RESET] = { 0x220c, 4},
  3203. [ADM0_C1_RESET] = { 0x220c, 3},
  3204. [ADM0_C0_RESET] = { 0x220c, 2},
  3205. [ADM0_PBUS_RESET] = { 0x220c, 1 },
  3206. [ADM0_RESET] = { 0x220c },
  3207. [QDSS_CLKS_SW_RESET] = { 0x2260, 5 },
  3208. [QDSS_POR_RESET] = { 0x2260, 4 },
  3209. [QDSS_TSCTR_RESET] = { 0x2260, 3 },
  3210. [QDSS_HRESET_RESET] = { 0x2260, 2 },
  3211. [QDSS_AXI_RESET] = { 0x2260, 1 },
  3212. [QDSS_DBG_RESET] = { 0x2260 },
  3213. [SFAB_PCIE_M_RESET] = { 0x22d8, 1 },
  3214. [SFAB_PCIE_S_RESET] = { 0x22d8 },
  3215. [PCIE_EXT_PCI_RESET] = { 0x22dc, 6 },
  3216. [PCIE_PHY_RESET] = { 0x22dc, 5 },
  3217. [PCIE_PCI_RESET] = { 0x22dc, 4 },
  3218. [PCIE_POR_RESET] = { 0x22dc, 3 },
  3219. [PCIE_HCLK_RESET] = { 0x22dc, 2 },
  3220. [PCIE_ACLK_RESET] = { 0x22dc },
  3221. [SFAB_USB3_M_RESET] = { 0x2360, 7 },
  3222. [SFAB_RIVA_M_RESET] = { 0x2380, 7 },
  3223. [SFAB_LPASS_RESET] = { 0x23a0, 7 },
  3224. [SFAB_AFAB_M_RESET] = { 0x23e0, 7 },
  3225. [AFAB_SFAB_M0_RESET] = { 0x2420, 7 },
  3226. [AFAB_SFAB_M1_RESET] = { 0x2424, 7 },
  3227. [SFAB_SATA_S_RESET] = { 0x2480, 7 },
  3228. [SFAB_DFAB_M_RESET] = { 0x2500, 7 },
  3229. [DFAB_SFAB_M_RESET] = { 0x2520, 7 },
  3230. [DFAB_SWAY0_RESET] = { 0x2540, 7 },
  3231. [DFAB_SWAY1_RESET] = { 0x2544, 7 },
  3232. [DFAB_ARB0_RESET] = { 0x2560, 7 },
  3233. [DFAB_ARB1_RESET] = { 0x2564, 7 },
  3234. [PPSS_PROC_RESET] = { 0x2594, 1 },
  3235. [PPSS_RESET] = { 0x2594},
  3236. [DMA_BAM_RESET] = { 0x25c0, 7 },
  3237. [SPS_TIC_H_RESET] = { 0x2600, 7 },
  3238. [SFAB_CFPB_M_RESET] = { 0x2680, 7 },
  3239. [SFAB_CFPB_S_RESET] = { 0x26c0, 7 },
  3240. [TSIF_H_RESET] = { 0x2700, 7 },
  3241. [CE1_H_RESET] = { 0x2720, 7 },
  3242. [CE1_CORE_RESET] = { 0x2724, 7 },
  3243. [CE1_SLEEP_RESET] = { 0x2728, 7 },
  3244. [CE2_H_RESET] = { 0x2740, 7 },
  3245. [CE2_CORE_RESET] = { 0x2744, 7 },
  3246. [SFAB_SFPB_M_RESET] = { 0x2780, 7 },
  3247. [SFAB_SFPB_S_RESET] = { 0x27a0, 7 },
  3248. [RPM_PROC_RESET] = { 0x27c0, 7 },
  3249. [PMIC_SSBI2_RESET] = { 0x280c, 12 },
  3250. [SDC1_RESET] = { 0x2830 },
  3251. [SDC2_RESET] = { 0x2850 },
  3252. [SDC3_RESET] = { 0x2870 },
  3253. [SDC4_RESET] = { 0x2890 },
  3254. [USB_HS1_RESET] = { 0x2910 },
  3255. [USB_HSIC_RESET] = { 0x2934 },
  3256. [USB_FS1_XCVR_RESET] = { 0x2974, 1 },
  3257. [USB_FS1_RESET] = { 0x2974 },
  3258. [GSBI1_RESET] = { 0x29dc },
  3259. [GSBI2_RESET] = { 0x29fc },
  3260. [GSBI3_RESET] = { 0x2a1c },
  3261. [GSBI4_RESET] = { 0x2a3c },
  3262. [GSBI5_RESET] = { 0x2a5c },
  3263. [GSBI6_RESET] = { 0x2a7c },
  3264. [GSBI7_RESET] = { 0x2a9c },
  3265. [SPDM_RESET] = { 0x2b6c },
  3266. [TLMM_H_RESET] = { 0x2ba0, 7 },
  3267. [SATA_SFAB_M_RESET] = { 0x2c18 },
  3268. [SATA_RESET] = { 0x2c1c },
  3269. [GSS_SLP_RESET] = { 0x2c60, 7 },
  3270. [GSS_RESET] = { 0x2c64 },
  3271. [TSSC_RESET] = { 0x2ca0, 7 },
  3272. [PDM_RESET] = { 0x2cc0, 12 },
  3273. [MPM_H_RESET] = { 0x2da0, 7 },
  3274. [MPM_RESET] = { 0x2da4 },
  3275. [SFAB_SMPSS_S_RESET] = { 0x2e00, 7 },
  3276. [PRNG_RESET] = { 0x2e80, 12 },
  3277. [RIVA_RESET] = { 0x35e0 },
  3278. [CE3_H_RESET] = { 0x36c4, 7 },
  3279. [SFAB_CE3_M_RESET] = { 0x36c8, 1 },
  3280. [SFAB_CE3_S_RESET] = { 0x36c8 },
  3281. [CE3_RESET] = { 0x36cc, 7 },
  3282. [CE3_SLEEP_RESET] = { 0x36d0, 7 },
  3283. [USB_HS3_RESET] = { 0x3710 },
  3284. [USB_HS4_RESET] = { 0x3730 },
  3285. };
  3286. static const struct regmap_config gcc_msm8960_regmap_config = {
  3287. .reg_bits = 32,
  3288. .reg_stride = 4,
  3289. .val_bits = 32,
  3290. .max_register = 0x3660,
  3291. .fast_io = true,
  3292. };
  3293. static const struct regmap_config gcc_apq8064_regmap_config = {
  3294. .reg_bits = 32,
  3295. .reg_stride = 4,
  3296. .val_bits = 32,
  3297. .max_register = 0x3880,
  3298. .fast_io = true,
  3299. };
  3300. static const struct qcom_cc_desc gcc_msm8960_desc = {
  3301. .config = &gcc_msm8960_regmap_config,
  3302. .clks = gcc_msm8960_clks,
  3303. .num_clks = ARRAY_SIZE(gcc_msm8960_clks),
  3304. .resets = gcc_msm8960_resets,
  3305. .num_resets = ARRAY_SIZE(gcc_msm8960_resets),
  3306. };
  3307. static const struct qcom_cc_desc gcc_apq8064_desc = {
  3308. .config = &gcc_apq8064_regmap_config,
  3309. .clks = gcc_apq8064_clks,
  3310. .num_clks = ARRAY_SIZE(gcc_apq8064_clks),
  3311. .resets = gcc_apq8064_resets,
  3312. .num_resets = ARRAY_SIZE(gcc_apq8064_resets),
  3313. };
  3314. static const struct of_device_id gcc_msm8960_match_table[] = {
  3315. { .compatible = "qcom,gcc-msm8960", .data = &gcc_msm8960_desc },
  3316. { .compatible = "qcom,gcc-apq8064", .data = &gcc_apq8064_desc },
  3317. { }
  3318. };
  3319. MODULE_DEVICE_TABLE(of, gcc_msm8960_match_table);
  3320. static int gcc_msm8960_probe(struct platform_device *pdev)
  3321. {
  3322. struct clk *clk;
  3323. struct device *dev = &pdev->dev;
  3324. const struct of_device_id *match;
  3325. match = of_match_device(gcc_msm8960_match_table, &pdev->dev);
  3326. if (!match)
  3327. return -EINVAL;
  3328. /* Temporary until RPM clocks supported */
  3329. clk = clk_register_fixed_rate(dev, "cxo", NULL, CLK_IS_ROOT, 19200000);
  3330. if (IS_ERR(clk))
  3331. return PTR_ERR(clk);
  3332. clk = clk_register_fixed_rate(dev, "pxo", NULL, CLK_IS_ROOT, 27000000);
  3333. if (IS_ERR(clk))
  3334. return PTR_ERR(clk);
  3335. return qcom_cc_probe(pdev, match->data);
  3336. }
  3337. static int gcc_msm8960_remove(struct platform_device *pdev)
  3338. {
  3339. qcom_cc_remove(pdev);
  3340. return 0;
  3341. }
  3342. static struct platform_driver gcc_msm8960_driver = {
  3343. .probe = gcc_msm8960_probe,
  3344. .remove = gcc_msm8960_remove,
  3345. .driver = {
  3346. .name = "gcc-msm8960",
  3347. .owner = THIS_MODULE,
  3348. .of_match_table = gcc_msm8960_match_table,
  3349. },
  3350. };
  3351. static int __init gcc_msm8960_init(void)
  3352. {
  3353. return platform_driver_register(&gcc_msm8960_driver);
  3354. }
  3355. core_initcall(gcc_msm8960_init);
  3356. static void __exit gcc_msm8960_exit(void)
  3357. {
  3358. platform_driver_unregister(&gcc_msm8960_driver);
  3359. }
  3360. module_exit(gcc_msm8960_exit);
  3361. MODULE_DESCRIPTION("QCOM GCC MSM8960 Driver");
  3362. MODULE_LICENSE("GPL v2");
  3363. MODULE_ALIAS("platform:gcc-msm8960");