xen.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * Xen PCI - handle PCI (INTx) and MSI infrastructure calls for PV, HVM and
  3. * initial domain support. We also handle the DSDT _PRT callbacks for GSI's
  4. * used in HVM and initial domain mode (PV does not parse ACPI, so it has no
  5. * concept of GSIs). Under PV we hook under the pnbbios API for IRQs and
  6. * 0xcf8 PCI configuration read/write.
  7. *
  8. * Author: Ryan Wilson <hap9@epoch.ncsc.mil>
  9. * Konrad Rzeszutek Wilk <konrad.wilk@oracle.com>
  10. * Stefano Stabellini <stefano.stabellini@eu.citrix.com>
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/acpi.h>
  16. #include <linux/io.h>
  17. #include <asm/io_apic.h>
  18. #include <asm/pci_x86.h>
  19. #include <asm/xen/hypervisor.h>
  20. #include <xen/features.h>
  21. #include <xen/events.h>
  22. #include <asm/xen/pci.h>
  23. #include <asm/i8259.h>
  24. static int xen_pcifront_enable_irq(struct pci_dev *dev)
  25. {
  26. int rc;
  27. int share = 1;
  28. int pirq;
  29. u8 gsi;
  30. rc = pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &gsi);
  31. if (rc < 0) {
  32. dev_warn(&dev->dev, "Xen PCI: failed to read interrupt line: %d\n",
  33. rc);
  34. return rc;
  35. }
  36. /* In PV DomU the Xen PCI backend puts the PIRQ in the interrupt line.*/
  37. pirq = gsi;
  38. if (gsi < nr_legacy_irqs())
  39. share = 0;
  40. rc = xen_bind_pirq_gsi_to_irq(gsi, pirq, share, "pcifront");
  41. if (rc < 0) {
  42. dev_warn(&dev->dev, "Xen PCI: failed to bind GSI%d (PIRQ%d) to IRQ: %d\n",
  43. gsi, pirq, rc);
  44. return rc;
  45. }
  46. dev->irq = rc;
  47. dev_info(&dev->dev, "Xen PCI mapped GSI%d to IRQ%d\n", gsi, dev->irq);
  48. return 0;
  49. }
  50. #ifdef CONFIG_ACPI
  51. static int xen_register_pirq(u32 gsi, int gsi_override, int triggering,
  52. bool set_pirq)
  53. {
  54. int rc, pirq = -1, irq = -1;
  55. struct physdev_map_pirq map_irq;
  56. int shareable = 0;
  57. char *name;
  58. irq = xen_irq_from_gsi(gsi);
  59. if (irq > 0)
  60. return irq;
  61. if (set_pirq)
  62. pirq = gsi;
  63. map_irq.domid = DOMID_SELF;
  64. map_irq.type = MAP_PIRQ_TYPE_GSI;
  65. map_irq.index = gsi;
  66. map_irq.pirq = pirq;
  67. rc = HYPERVISOR_physdev_op(PHYSDEVOP_map_pirq, &map_irq);
  68. if (rc) {
  69. printk(KERN_WARNING "xen map irq failed %d\n", rc);
  70. return -1;
  71. }
  72. if (triggering == ACPI_EDGE_SENSITIVE) {
  73. shareable = 0;
  74. name = "ioapic-edge";
  75. } else {
  76. shareable = 1;
  77. name = "ioapic-level";
  78. }
  79. if (gsi_override >= 0)
  80. gsi = gsi_override;
  81. irq = xen_bind_pirq_gsi_to_irq(gsi, map_irq.pirq, shareable, name);
  82. if (irq < 0)
  83. goto out;
  84. printk(KERN_DEBUG "xen: --> pirq=%d -> irq=%d (gsi=%d)\n", map_irq.pirq, irq, gsi);
  85. out:
  86. return irq;
  87. }
  88. static int acpi_register_gsi_xen_hvm(struct device *dev, u32 gsi,
  89. int trigger, int polarity)
  90. {
  91. if (!xen_hvm_domain())
  92. return -1;
  93. return xen_register_pirq(gsi, -1 /* no GSI override */, trigger,
  94. false /* no mapping of GSI to PIRQ */);
  95. }
  96. #ifdef CONFIG_XEN_DOM0
  97. static int xen_register_gsi(u32 gsi, int gsi_override, int triggering, int polarity)
  98. {
  99. int rc, irq;
  100. struct physdev_setup_gsi setup_gsi;
  101. if (!xen_pv_domain())
  102. return -1;
  103. printk(KERN_DEBUG "xen: registering gsi %u triggering %d polarity %d\n",
  104. gsi, triggering, polarity);
  105. irq = xen_register_pirq(gsi, gsi_override, triggering, true);
  106. setup_gsi.gsi = gsi;
  107. setup_gsi.triggering = (triggering == ACPI_EDGE_SENSITIVE ? 0 : 1);
  108. setup_gsi.polarity = (polarity == ACPI_ACTIVE_HIGH ? 0 : 1);
  109. rc = HYPERVISOR_physdev_op(PHYSDEVOP_setup_gsi, &setup_gsi);
  110. if (rc == -EEXIST)
  111. printk(KERN_INFO "Already setup the GSI :%d\n", gsi);
  112. else if (rc) {
  113. printk(KERN_ERR "Failed to setup GSI :%d, err_code:%d\n",
  114. gsi, rc);
  115. }
  116. return irq;
  117. }
  118. static int acpi_register_gsi_xen(struct device *dev, u32 gsi,
  119. int trigger, int polarity)
  120. {
  121. return xen_register_gsi(gsi, -1 /* no GSI override */, trigger, polarity);
  122. }
  123. #endif
  124. #endif
  125. #if defined(CONFIG_PCI_MSI)
  126. #include <linux/msi.h>
  127. #include <asm/msidef.h>
  128. struct xen_pci_frontend_ops *xen_pci_frontend;
  129. EXPORT_SYMBOL_GPL(xen_pci_frontend);
  130. static int xen_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  131. {
  132. int irq, ret, i;
  133. struct msi_desc *msidesc;
  134. int *v;
  135. if (type == PCI_CAP_ID_MSI && nvec > 1)
  136. return 1;
  137. v = kzalloc(sizeof(int) * max(1, nvec), GFP_KERNEL);
  138. if (!v)
  139. return -ENOMEM;
  140. if (type == PCI_CAP_ID_MSIX)
  141. ret = xen_pci_frontend_enable_msix(dev, v, nvec);
  142. else
  143. ret = xen_pci_frontend_enable_msi(dev, v);
  144. if (ret)
  145. goto error;
  146. i = 0;
  147. list_for_each_entry(msidesc, &dev->msi_list, list) {
  148. irq = xen_bind_pirq_msi_to_irq(dev, msidesc, v[i],
  149. (type == PCI_CAP_ID_MSI) ? nvec : 1,
  150. (type == PCI_CAP_ID_MSIX) ?
  151. "pcifront-msi-x" :
  152. "pcifront-msi",
  153. DOMID_SELF);
  154. if (irq < 0) {
  155. ret = irq;
  156. goto free;
  157. }
  158. i++;
  159. }
  160. kfree(v);
  161. return 0;
  162. error:
  163. dev_err(&dev->dev, "Xen PCI frontend has not registered MSI/MSI-X support!\n");
  164. free:
  165. kfree(v);
  166. return ret;
  167. }
  168. #define XEN_PIRQ_MSI_DATA (MSI_DATA_TRIGGER_EDGE | \
  169. MSI_DATA_LEVEL_ASSERT | (3 << 8) | MSI_DATA_VECTOR(0))
  170. static void xen_msi_compose_msg(struct pci_dev *pdev, unsigned int pirq,
  171. struct msi_msg *msg)
  172. {
  173. /* We set vector == 0 to tell the hypervisor we don't care about it,
  174. * but we want a pirq setup instead.
  175. * We use the dest_id field to pass the pirq that we want. */
  176. msg->address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(pirq);
  177. msg->address_lo =
  178. MSI_ADDR_BASE_LO |
  179. MSI_ADDR_DEST_MODE_PHYSICAL |
  180. MSI_ADDR_REDIRECTION_CPU |
  181. MSI_ADDR_DEST_ID(pirq);
  182. msg->data = XEN_PIRQ_MSI_DATA;
  183. }
  184. static int xen_hvm_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  185. {
  186. int irq, pirq;
  187. struct msi_desc *msidesc;
  188. struct msi_msg msg;
  189. if (type == PCI_CAP_ID_MSI && nvec > 1)
  190. return 1;
  191. list_for_each_entry(msidesc, &dev->msi_list, list) {
  192. __read_msi_msg(msidesc, &msg);
  193. pirq = MSI_ADDR_EXT_DEST_ID(msg.address_hi) |
  194. ((msg.address_lo >> MSI_ADDR_DEST_ID_SHIFT) & 0xff);
  195. if (msg.data != XEN_PIRQ_MSI_DATA ||
  196. xen_irq_from_pirq(pirq) < 0) {
  197. pirq = xen_allocate_pirq_msi(dev, msidesc);
  198. if (pirq < 0) {
  199. irq = -ENODEV;
  200. goto error;
  201. }
  202. xen_msi_compose_msg(dev, pirq, &msg);
  203. __write_msi_msg(msidesc, &msg);
  204. dev_dbg(&dev->dev, "xen: msi bound to pirq=%d\n", pirq);
  205. } else {
  206. dev_dbg(&dev->dev,
  207. "xen: msi already bound to pirq=%d\n", pirq);
  208. }
  209. irq = xen_bind_pirq_msi_to_irq(dev, msidesc, pirq,
  210. (type == PCI_CAP_ID_MSI) ? nvec : 1,
  211. (type == PCI_CAP_ID_MSIX) ?
  212. "msi-x" : "msi",
  213. DOMID_SELF);
  214. if (irq < 0)
  215. goto error;
  216. dev_dbg(&dev->dev,
  217. "xen: msi --> pirq=%d --> irq=%d\n", pirq, irq);
  218. }
  219. return 0;
  220. error:
  221. dev_err(&dev->dev,
  222. "Xen PCI frontend has not registered MSI/MSI-X support!\n");
  223. return irq;
  224. }
  225. #ifdef CONFIG_XEN_DOM0
  226. static bool __read_mostly pci_seg_supported = true;
  227. static int xen_initdom_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
  228. {
  229. int ret = 0;
  230. struct msi_desc *msidesc;
  231. list_for_each_entry(msidesc, &dev->msi_list, list) {
  232. struct physdev_map_pirq map_irq;
  233. domid_t domid;
  234. domid = ret = xen_find_device_domain_owner(dev);
  235. /* N.B. Casting int's -ENODEV to uint16_t results in 0xFFED,
  236. * hence check ret value for < 0. */
  237. if (ret < 0)
  238. domid = DOMID_SELF;
  239. memset(&map_irq, 0, sizeof(map_irq));
  240. map_irq.domid = domid;
  241. map_irq.type = MAP_PIRQ_TYPE_MSI_SEG;
  242. map_irq.index = -1;
  243. map_irq.pirq = -1;
  244. map_irq.bus = dev->bus->number |
  245. (pci_domain_nr(dev->bus) << 16);
  246. map_irq.devfn = dev->devfn;
  247. if (type == PCI_CAP_ID_MSI && nvec > 1) {
  248. map_irq.type = MAP_PIRQ_TYPE_MULTI_MSI;
  249. map_irq.entry_nr = nvec;
  250. } else if (type == PCI_CAP_ID_MSIX) {
  251. int pos;
  252. u32 table_offset, bir;
  253. pos = dev->msix_cap;
  254. pci_read_config_dword(dev, pos + PCI_MSIX_TABLE,
  255. &table_offset);
  256. bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
  257. map_irq.table_base = pci_resource_start(dev, bir);
  258. map_irq.entry_nr = msidesc->msi_attrib.entry_nr;
  259. }
  260. ret = -EINVAL;
  261. if (pci_seg_supported)
  262. ret = HYPERVISOR_physdev_op(PHYSDEVOP_map_pirq,
  263. &map_irq);
  264. if (type == PCI_CAP_ID_MSI && nvec > 1 && ret) {
  265. /*
  266. * If MAP_PIRQ_TYPE_MULTI_MSI is not available
  267. * there's nothing else we can do in this case.
  268. * Just set ret > 0 so driver can retry with
  269. * single MSI.
  270. */
  271. ret = 1;
  272. goto out;
  273. }
  274. if (ret == -EINVAL && !pci_domain_nr(dev->bus)) {
  275. map_irq.type = MAP_PIRQ_TYPE_MSI;
  276. map_irq.index = -1;
  277. map_irq.pirq = -1;
  278. map_irq.bus = dev->bus->number;
  279. ret = HYPERVISOR_physdev_op(PHYSDEVOP_map_pirq,
  280. &map_irq);
  281. if (ret != -EINVAL)
  282. pci_seg_supported = false;
  283. }
  284. if (ret) {
  285. dev_warn(&dev->dev, "xen map irq failed %d for %d domain\n",
  286. ret, domid);
  287. goto out;
  288. }
  289. ret = xen_bind_pirq_msi_to_irq(dev, msidesc, map_irq.pirq,
  290. (type == PCI_CAP_ID_MSI) ? nvec : 1,
  291. (type == PCI_CAP_ID_MSIX) ? "msi-x" : "msi",
  292. domid);
  293. if (ret < 0)
  294. goto out;
  295. }
  296. ret = 0;
  297. out:
  298. return ret;
  299. }
  300. static void xen_initdom_restore_msi_irqs(struct pci_dev *dev)
  301. {
  302. int ret = 0;
  303. if (pci_seg_supported) {
  304. struct physdev_pci_device restore_ext;
  305. restore_ext.seg = pci_domain_nr(dev->bus);
  306. restore_ext.bus = dev->bus->number;
  307. restore_ext.devfn = dev->devfn;
  308. ret = HYPERVISOR_physdev_op(PHYSDEVOP_restore_msi_ext,
  309. &restore_ext);
  310. if (ret == -ENOSYS)
  311. pci_seg_supported = false;
  312. WARN(ret && ret != -ENOSYS, "restore_msi_ext -> %d\n", ret);
  313. }
  314. if (!pci_seg_supported) {
  315. struct physdev_restore_msi restore;
  316. restore.bus = dev->bus->number;
  317. restore.devfn = dev->devfn;
  318. ret = HYPERVISOR_physdev_op(PHYSDEVOP_restore_msi, &restore);
  319. WARN(ret && ret != -ENOSYS, "restore_msi -> %d\n", ret);
  320. }
  321. }
  322. #endif
  323. static void xen_teardown_msi_irqs(struct pci_dev *dev)
  324. {
  325. struct msi_desc *msidesc;
  326. msidesc = list_entry(dev->msi_list.next, struct msi_desc, list);
  327. if (msidesc->msi_attrib.is_msix)
  328. xen_pci_frontend_disable_msix(dev);
  329. else
  330. xen_pci_frontend_disable_msi(dev);
  331. /* Free the IRQ's and the msidesc using the generic code. */
  332. default_teardown_msi_irqs(dev);
  333. }
  334. static void xen_teardown_msi_irq(unsigned int irq)
  335. {
  336. xen_destroy_irq(irq);
  337. }
  338. static u32 xen_nop_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
  339. {
  340. return 0;
  341. }
  342. static u32 xen_nop_msix_mask_irq(struct msi_desc *desc, u32 flag)
  343. {
  344. return 0;
  345. }
  346. #endif
  347. int __init pci_xen_init(void)
  348. {
  349. if (!xen_pv_domain() || xen_initial_domain())
  350. return -ENODEV;
  351. printk(KERN_INFO "PCI: setting up Xen PCI frontend stub\n");
  352. pcibios_set_cache_line_size();
  353. pcibios_enable_irq = xen_pcifront_enable_irq;
  354. pcibios_disable_irq = NULL;
  355. #ifdef CONFIG_ACPI
  356. /* Keep ACPI out of the picture */
  357. acpi_noirq = 1;
  358. #endif
  359. #ifdef CONFIG_PCI_MSI
  360. x86_msi.setup_msi_irqs = xen_setup_msi_irqs;
  361. x86_msi.teardown_msi_irq = xen_teardown_msi_irq;
  362. x86_msi.teardown_msi_irqs = xen_teardown_msi_irqs;
  363. x86_msi.msi_mask_irq = xen_nop_msi_mask_irq;
  364. x86_msi.msix_mask_irq = xen_nop_msix_mask_irq;
  365. #endif
  366. return 0;
  367. }
  368. int __init pci_xen_hvm_init(void)
  369. {
  370. if (!xen_have_vector_callback || !xen_feature(XENFEAT_hvm_pirqs))
  371. return 0;
  372. #ifdef CONFIG_ACPI
  373. /*
  374. * We don't want to change the actual ACPI delivery model,
  375. * just how GSIs get registered.
  376. */
  377. __acpi_register_gsi = acpi_register_gsi_xen_hvm;
  378. #endif
  379. #ifdef CONFIG_PCI_MSI
  380. x86_msi.setup_msi_irqs = xen_hvm_setup_msi_irqs;
  381. x86_msi.teardown_msi_irq = xen_teardown_msi_irq;
  382. #endif
  383. return 0;
  384. }
  385. #ifdef CONFIG_XEN_DOM0
  386. static __init void xen_setup_acpi_sci(void)
  387. {
  388. int rc;
  389. int trigger, polarity;
  390. int gsi = acpi_sci_override_gsi;
  391. int irq = -1;
  392. int gsi_override = -1;
  393. if (!gsi)
  394. return;
  395. rc = acpi_get_override_irq(gsi, &trigger, &polarity);
  396. if (rc) {
  397. printk(KERN_WARNING "xen: acpi_get_override_irq failed for acpi"
  398. " sci, rc=%d\n", rc);
  399. return;
  400. }
  401. trigger = trigger ? ACPI_LEVEL_SENSITIVE : ACPI_EDGE_SENSITIVE;
  402. polarity = polarity ? ACPI_ACTIVE_LOW : ACPI_ACTIVE_HIGH;
  403. printk(KERN_INFO "xen: sci override: global_irq=%d trigger=%d "
  404. "polarity=%d\n", gsi, trigger, polarity);
  405. /* Before we bind the GSI to a Linux IRQ, check whether
  406. * we need to override it with bus_irq (IRQ) value. Usually for
  407. * IRQs below IRQ_LEGACY_IRQ this holds IRQ == GSI, as so:
  408. * ACPI: INT_SRC_OVR (bus 0 bus_irq 9 global_irq 9 low level)
  409. * but there are oddballs where the IRQ != GSI:
  410. * ACPI: INT_SRC_OVR (bus 0 bus_irq 9 global_irq 20 low level)
  411. * which ends up being: gsi_to_irq[9] == 20
  412. * (which is what acpi_gsi_to_irq ends up calling when starting the
  413. * the ACPI interpreter and keels over since IRQ 9 has not been
  414. * setup as we had setup IRQ 20 for it).
  415. */
  416. if (acpi_gsi_to_irq(gsi, &irq) == 0) {
  417. /* Use the provided value if it's valid. */
  418. if (irq >= 0)
  419. gsi_override = irq;
  420. }
  421. gsi = xen_register_gsi(gsi, gsi_override, trigger, polarity);
  422. printk(KERN_INFO "xen: acpi sci %d\n", gsi);
  423. return;
  424. }
  425. int __init pci_xen_initial_domain(void)
  426. {
  427. int irq;
  428. #ifdef CONFIG_PCI_MSI
  429. x86_msi.setup_msi_irqs = xen_initdom_setup_msi_irqs;
  430. x86_msi.teardown_msi_irq = xen_teardown_msi_irq;
  431. x86_msi.restore_msi_irqs = xen_initdom_restore_msi_irqs;
  432. x86_msi.msi_mask_irq = xen_nop_msi_mask_irq;
  433. x86_msi.msix_mask_irq = xen_nop_msix_mask_irq;
  434. #endif
  435. xen_setup_acpi_sci();
  436. __acpi_register_gsi = acpi_register_gsi_xen;
  437. /* Pre-allocate legacy irqs */
  438. for (irq = 0; irq < nr_legacy_irqs(); irq++) {
  439. int trigger, polarity;
  440. if (acpi_get_override_irq(irq, &trigger, &polarity) == -1)
  441. continue;
  442. xen_register_pirq(irq, -1 /* no GSI override */,
  443. trigger ? ACPI_LEVEL_SENSITIVE : ACPI_EDGE_SENSITIVE,
  444. true /* Map GSI to PIRQ */);
  445. }
  446. if (0 == nr_ioapics) {
  447. for (irq = 0; irq < nr_legacy_irqs(); irq++)
  448. xen_bind_pirq_gsi_to_irq(irq, irq, 0, "xt-pic");
  449. }
  450. return 0;
  451. }
  452. struct xen_device_domain_owner {
  453. domid_t domain;
  454. struct pci_dev *dev;
  455. struct list_head list;
  456. };
  457. static DEFINE_SPINLOCK(dev_domain_list_spinlock);
  458. static struct list_head dev_domain_list = LIST_HEAD_INIT(dev_domain_list);
  459. static struct xen_device_domain_owner *find_device(struct pci_dev *dev)
  460. {
  461. struct xen_device_domain_owner *owner;
  462. list_for_each_entry(owner, &dev_domain_list, list) {
  463. if (owner->dev == dev)
  464. return owner;
  465. }
  466. return NULL;
  467. }
  468. int xen_find_device_domain_owner(struct pci_dev *dev)
  469. {
  470. struct xen_device_domain_owner *owner;
  471. int domain = -ENODEV;
  472. spin_lock(&dev_domain_list_spinlock);
  473. owner = find_device(dev);
  474. if (owner)
  475. domain = owner->domain;
  476. spin_unlock(&dev_domain_list_spinlock);
  477. return domain;
  478. }
  479. EXPORT_SYMBOL_GPL(xen_find_device_domain_owner);
  480. int xen_register_device_domain_owner(struct pci_dev *dev, uint16_t domain)
  481. {
  482. struct xen_device_domain_owner *owner;
  483. owner = kzalloc(sizeof(struct xen_device_domain_owner), GFP_KERNEL);
  484. if (!owner)
  485. return -ENODEV;
  486. spin_lock(&dev_domain_list_spinlock);
  487. if (find_device(dev)) {
  488. spin_unlock(&dev_domain_list_spinlock);
  489. kfree(owner);
  490. return -EEXIST;
  491. }
  492. owner->domain = domain;
  493. owner->dev = dev;
  494. list_add_tail(&owner->list, &dev_domain_list);
  495. spin_unlock(&dev_domain_list_spinlock);
  496. return 0;
  497. }
  498. EXPORT_SYMBOL_GPL(xen_register_device_domain_owner);
  499. int xen_unregister_device_domain_owner(struct pci_dev *dev)
  500. {
  501. struct xen_device_domain_owner *owner;
  502. spin_lock(&dev_domain_list_spinlock);
  503. owner = find_device(dev);
  504. if (!owner) {
  505. spin_unlock(&dev_domain_list_spinlock);
  506. return -ENODEV;
  507. }
  508. list_del(&owner->list);
  509. spin_unlock(&dev_domain_list_spinlock);
  510. kfree(owner);
  511. return 0;
  512. }
  513. EXPORT_SYMBOL_GPL(xen_unregister_device_domain_owner);
  514. #endif