emulate.c 126 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  159. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  160. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  161. #define NoBigReal ((u64)1 << 50) /* No big real mode */
  162. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  163. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  164. #define X2(x...) x, x
  165. #define X3(x...) X2(x), x
  166. #define X4(x...) X2(x), X2(x)
  167. #define X5(x...) X4(x), x
  168. #define X6(x...) X4(x), X2(x)
  169. #define X7(x...) X4(x), X3(x)
  170. #define X8(x...) X4(x), X4(x)
  171. #define X16(x...) X8(x), X8(x)
  172. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  173. #define FASTOP_SIZE 8
  174. /*
  175. * fastop functions have a special calling convention:
  176. *
  177. * dst: rax (in/out)
  178. * src: rdx (in/out)
  179. * src2: rcx (in)
  180. * flags: rflags (in/out)
  181. * ex: rsi (in:fastop pointer, out:zero if exception)
  182. *
  183. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  184. * different operand sizes can be reached by calculation, rather than a jump
  185. * table (which would be bigger than the code).
  186. *
  187. * fastop functions are declared as taking a never-defined fastop parameter,
  188. * so they can't be called from C directly.
  189. */
  190. struct fastop;
  191. struct opcode {
  192. u64 flags : 56;
  193. u64 intercept : 8;
  194. union {
  195. int (*execute)(struct x86_emulate_ctxt *ctxt);
  196. const struct opcode *group;
  197. const struct group_dual *gdual;
  198. const struct gprefix *gprefix;
  199. const struct escape *esc;
  200. void (*fastop)(struct fastop *fake);
  201. } u;
  202. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  203. };
  204. struct group_dual {
  205. struct opcode mod012[8];
  206. struct opcode mod3[8];
  207. };
  208. struct gprefix {
  209. struct opcode pfx_no;
  210. struct opcode pfx_66;
  211. struct opcode pfx_f2;
  212. struct opcode pfx_f3;
  213. };
  214. struct escape {
  215. struct opcode op[8];
  216. struct opcode high[64];
  217. };
  218. /* EFLAGS bit definitions. */
  219. #define EFLG_ID (1<<21)
  220. #define EFLG_VIP (1<<20)
  221. #define EFLG_VIF (1<<19)
  222. #define EFLG_AC (1<<18)
  223. #define EFLG_VM (1<<17)
  224. #define EFLG_RF (1<<16)
  225. #define EFLG_IOPL (3<<12)
  226. #define EFLG_NT (1<<14)
  227. #define EFLG_OF (1<<11)
  228. #define EFLG_DF (1<<10)
  229. #define EFLG_IF (1<<9)
  230. #define EFLG_TF (1<<8)
  231. #define EFLG_SF (1<<7)
  232. #define EFLG_ZF (1<<6)
  233. #define EFLG_AF (1<<4)
  234. #define EFLG_PF (1<<2)
  235. #define EFLG_CF (1<<0)
  236. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  237. #define EFLG_RESERVED_ONE_MASK 2
  238. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  239. {
  240. if (!(ctxt->regs_valid & (1 << nr))) {
  241. ctxt->regs_valid |= 1 << nr;
  242. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  243. }
  244. return ctxt->_regs[nr];
  245. }
  246. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  247. {
  248. ctxt->regs_valid |= 1 << nr;
  249. ctxt->regs_dirty |= 1 << nr;
  250. return &ctxt->_regs[nr];
  251. }
  252. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  253. {
  254. reg_read(ctxt, nr);
  255. return reg_write(ctxt, nr);
  256. }
  257. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  258. {
  259. unsigned reg;
  260. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  261. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  262. }
  263. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  264. {
  265. ctxt->regs_dirty = 0;
  266. ctxt->regs_valid = 0;
  267. }
  268. /*
  269. * These EFLAGS bits are restored from saved value during emulation, and
  270. * any changes are written back to the saved value after emulation.
  271. */
  272. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  273. #ifdef CONFIG_X86_64
  274. #define ON64(x) x
  275. #else
  276. #define ON64(x)
  277. #endif
  278. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  279. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  280. #define FOP_RET "ret \n\t"
  281. #define FOP_START(op) \
  282. extern void em_##op(struct fastop *fake); \
  283. asm(".pushsection .text, \"ax\" \n\t" \
  284. ".global em_" #op " \n\t" \
  285. FOP_ALIGN \
  286. "em_" #op ": \n\t"
  287. #define FOP_END \
  288. ".popsection")
  289. #define FOPNOP() FOP_ALIGN FOP_RET
  290. #define FOP1E(op, dst) \
  291. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  292. #define FOP1EEX(op, dst) \
  293. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  294. #define FASTOP1(op) \
  295. FOP_START(op) \
  296. FOP1E(op##b, al) \
  297. FOP1E(op##w, ax) \
  298. FOP1E(op##l, eax) \
  299. ON64(FOP1E(op##q, rax)) \
  300. FOP_END
  301. /* 1-operand, using src2 (for MUL/DIV r/m) */
  302. #define FASTOP1SRC2(op, name) \
  303. FOP_START(name) \
  304. FOP1E(op, cl) \
  305. FOP1E(op, cx) \
  306. FOP1E(op, ecx) \
  307. ON64(FOP1E(op, rcx)) \
  308. FOP_END
  309. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  310. #define FASTOP1SRC2EX(op, name) \
  311. FOP_START(name) \
  312. FOP1EEX(op, cl) \
  313. FOP1EEX(op, cx) \
  314. FOP1EEX(op, ecx) \
  315. ON64(FOP1EEX(op, rcx)) \
  316. FOP_END
  317. #define FOP2E(op, dst, src) \
  318. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  319. #define FASTOP2(op) \
  320. FOP_START(op) \
  321. FOP2E(op##b, al, dl) \
  322. FOP2E(op##w, ax, dx) \
  323. FOP2E(op##l, eax, edx) \
  324. ON64(FOP2E(op##q, rax, rdx)) \
  325. FOP_END
  326. /* 2 operand, word only */
  327. #define FASTOP2W(op) \
  328. FOP_START(op) \
  329. FOPNOP() \
  330. FOP2E(op##w, ax, dx) \
  331. FOP2E(op##l, eax, edx) \
  332. ON64(FOP2E(op##q, rax, rdx)) \
  333. FOP_END
  334. /* 2 operand, src is CL */
  335. #define FASTOP2CL(op) \
  336. FOP_START(op) \
  337. FOP2E(op##b, al, cl) \
  338. FOP2E(op##w, ax, cl) \
  339. FOP2E(op##l, eax, cl) \
  340. ON64(FOP2E(op##q, rax, cl)) \
  341. FOP_END
  342. #define FOP3E(op, dst, src, src2) \
  343. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  344. /* 3-operand, word-only, src2=cl */
  345. #define FASTOP3WCL(op) \
  346. FOP_START(op) \
  347. FOPNOP() \
  348. FOP3E(op##w, ax, dx, cl) \
  349. FOP3E(op##l, eax, edx, cl) \
  350. ON64(FOP3E(op##q, rax, rdx, cl)) \
  351. FOP_END
  352. /* Special case for SETcc - 1 instruction per cc */
  353. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  354. asm(".global kvm_fastop_exception \n"
  355. "kvm_fastop_exception: xor %esi, %esi; ret");
  356. FOP_START(setcc)
  357. FOP_SETCC(seto)
  358. FOP_SETCC(setno)
  359. FOP_SETCC(setc)
  360. FOP_SETCC(setnc)
  361. FOP_SETCC(setz)
  362. FOP_SETCC(setnz)
  363. FOP_SETCC(setbe)
  364. FOP_SETCC(setnbe)
  365. FOP_SETCC(sets)
  366. FOP_SETCC(setns)
  367. FOP_SETCC(setp)
  368. FOP_SETCC(setnp)
  369. FOP_SETCC(setl)
  370. FOP_SETCC(setnl)
  371. FOP_SETCC(setle)
  372. FOP_SETCC(setnle)
  373. FOP_END;
  374. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  375. FOP_END;
  376. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  377. enum x86_intercept intercept,
  378. enum x86_intercept_stage stage)
  379. {
  380. struct x86_instruction_info info = {
  381. .intercept = intercept,
  382. .rep_prefix = ctxt->rep_prefix,
  383. .modrm_mod = ctxt->modrm_mod,
  384. .modrm_reg = ctxt->modrm_reg,
  385. .modrm_rm = ctxt->modrm_rm,
  386. .src_val = ctxt->src.val64,
  387. .dst_val = ctxt->dst.val64,
  388. .src_bytes = ctxt->src.bytes,
  389. .dst_bytes = ctxt->dst.bytes,
  390. .ad_bytes = ctxt->ad_bytes,
  391. .next_rip = ctxt->eip,
  392. };
  393. return ctxt->ops->intercept(ctxt, &info, stage);
  394. }
  395. static void assign_masked(ulong *dest, ulong src, ulong mask)
  396. {
  397. *dest = (*dest & ~mask) | (src & mask);
  398. }
  399. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  400. {
  401. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  402. }
  403. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  404. {
  405. u16 sel;
  406. struct desc_struct ss;
  407. if (ctxt->mode == X86EMUL_MODE_PROT64)
  408. return ~0UL;
  409. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  410. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  411. }
  412. static int stack_size(struct x86_emulate_ctxt *ctxt)
  413. {
  414. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  415. }
  416. /* Access/update address held in a register, based on addressing mode. */
  417. static inline unsigned long
  418. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  419. {
  420. if (ctxt->ad_bytes == sizeof(unsigned long))
  421. return reg;
  422. else
  423. return reg & ad_mask(ctxt);
  424. }
  425. static inline unsigned long
  426. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  427. {
  428. return address_mask(ctxt, reg);
  429. }
  430. static void masked_increment(ulong *reg, ulong mask, int inc)
  431. {
  432. assign_masked(reg, *reg + inc, mask);
  433. }
  434. static inline void
  435. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  436. {
  437. ulong mask;
  438. if (ctxt->ad_bytes == sizeof(unsigned long))
  439. mask = ~0UL;
  440. else
  441. mask = ad_mask(ctxt);
  442. masked_increment(reg, mask, inc);
  443. }
  444. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  445. {
  446. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  447. }
  448. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  449. {
  450. register_address_increment(ctxt, &ctxt->_eip, rel);
  451. }
  452. static u32 desc_limit_scaled(struct desc_struct *desc)
  453. {
  454. u32 limit = get_desc_limit(desc);
  455. return desc->g ? (limit << 12) | 0xfff : limit;
  456. }
  457. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  458. {
  459. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  460. return 0;
  461. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. WARN_ON(vec > 0x1f);
  467. ctxt->exception.vector = vec;
  468. ctxt->exception.error_code = error;
  469. ctxt->exception.error_code_valid = valid;
  470. return X86EMUL_PROPAGATE_FAULT;
  471. }
  472. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  473. {
  474. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  475. }
  476. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  477. {
  478. return emulate_exception(ctxt, GP_VECTOR, err, true);
  479. }
  480. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  481. {
  482. return emulate_exception(ctxt, SS_VECTOR, err, true);
  483. }
  484. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  485. {
  486. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  487. }
  488. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  489. {
  490. return emulate_exception(ctxt, TS_VECTOR, err, true);
  491. }
  492. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  493. {
  494. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  495. }
  496. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  497. {
  498. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  499. }
  500. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  501. {
  502. u16 selector;
  503. struct desc_struct desc;
  504. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  505. return selector;
  506. }
  507. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  508. unsigned seg)
  509. {
  510. u16 dummy;
  511. u32 base3;
  512. struct desc_struct desc;
  513. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  514. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  515. }
  516. /*
  517. * x86 defines three classes of vector instructions: explicitly
  518. * aligned, explicitly unaligned, and the rest, which change behaviour
  519. * depending on whether they're AVX encoded or not.
  520. *
  521. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  522. * subject to the same check.
  523. */
  524. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  525. {
  526. if (likely(size < 16))
  527. return false;
  528. if (ctxt->d & Aligned)
  529. return true;
  530. else if (ctxt->d & Unaligned)
  531. return false;
  532. else if (ctxt->d & Avx)
  533. return false;
  534. else
  535. return true;
  536. }
  537. static int __linearize(struct x86_emulate_ctxt *ctxt,
  538. struct segmented_address addr,
  539. unsigned size, bool write, bool fetch,
  540. ulong *linear)
  541. {
  542. struct desc_struct desc;
  543. bool usable;
  544. ulong la;
  545. u32 lim;
  546. u16 sel;
  547. unsigned cpl;
  548. la = seg_base(ctxt, addr.seg) + addr.ea;
  549. switch (ctxt->mode) {
  550. case X86EMUL_MODE_PROT64:
  551. if (((signed long)la << 16) >> 16 != la)
  552. return emulate_gp(ctxt, 0);
  553. break;
  554. default:
  555. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  556. addr.seg);
  557. if (!usable)
  558. goto bad;
  559. /* code segment in protected mode or read-only data segment */
  560. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  561. || !(desc.type & 2)) && write)
  562. goto bad;
  563. /* unreadable code segment */
  564. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  565. goto bad;
  566. lim = desc_limit_scaled(&desc);
  567. if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
  568. (ctxt->d & NoBigReal)) {
  569. /* la is between zero and 0xffff */
  570. if (la > 0xffff || (u32)(la + size - 1) > 0xffff)
  571. goto bad;
  572. } else if ((desc.type & 8) || !(desc.type & 4)) {
  573. /* expand-up segment */
  574. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  575. goto bad;
  576. } else {
  577. /* expand-down segment */
  578. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  579. goto bad;
  580. lim = desc.d ? 0xffffffff : 0xffff;
  581. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  582. goto bad;
  583. }
  584. cpl = ctxt->ops->cpl(ctxt);
  585. if (!(desc.type & 8)) {
  586. /* data segment */
  587. if (cpl > desc.dpl)
  588. goto bad;
  589. } else if ((desc.type & 8) && !(desc.type & 4)) {
  590. /* nonconforming code segment */
  591. if (cpl != desc.dpl)
  592. goto bad;
  593. } else if ((desc.type & 8) && (desc.type & 4)) {
  594. /* conforming code segment */
  595. if (cpl < desc.dpl)
  596. goto bad;
  597. }
  598. break;
  599. }
  600. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  601. la &= (u32)-1;
  602. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  603. return emulate_gp(ctxt, 0);
  604. *linear = la;
  605. return X86EMUL_CONTINUE;
  606. bad:
  607. if (addr.seg == VCPU_SREG_SS)
  608. return emulate_ss(ctxt, sel);
  609. else
  610. return emulate_gp(ctxt, sel);
  611. }
  612. static int linearize(struct x86_emulate_ctxt *ctxt,
  613. struct segmented_address addr,
  614. unsigned size, bool write,
  615. ulong *linear)
  616. {
  617. return __linearize(ctxt, addr, size, write, false, linear);
  618. }
  619. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  620. struct segmented_address addr,
  621. void *data,
  622. unsigned size)
  623. {
  624. int rc;
  625. ulong linear;
  626. rc = linearize(ctxt, addr, size, false, &linear);
  627. if (rc != X86EMUL_CONTINUE)
  628. return rc;
  629. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  630. }
  631. /*
  632. * Prefetch the remaining bytes of the instruction without crossing page
  633. * boundary if they are not in fetch_cache yet.
  634. */
  635. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  636. {
  637. int rc;
  638. unsigned size;
  639. unsigned long linear;
  640. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  641. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  642. .ea = ctxt->eip + cur_size };
  643. size = 15UL ^ cur_size;
  644. rc = __linearize(ctxt, addr, size, false, true, &linear);
  645. if (unlikely(rc != X86EMUL_CONTINUE))
  646. return rc;
  647. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  648. /*
  649. * One instruction can only straddle two pages,
  650. * and one has been loaded at the beginning of
  651. * x86_decode_insn. So, if not enough bytes
  652. * still, we must have hit the 15-byte boundary.
  653. */
  654. if (unlikely(size < op_size))
  655. return X86EMUL_UNHANDLEABLE;
  656. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  657. size, &ctxt->exception);
  658. if (unlikely(rc != X86EMUL_CONTINUE))
  659. return rc;
  660. ctxt->fetch.end += size;
  661. return X86EMUL_CONTINUE;
  662. }
  663. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  664. unsigned size)
  665. {
  666. if (unlikely(ctxt->fetch.end - ctxt->fetch.ptr < size))
  667. return __do_insn_fetch_bytes(ctxt, size);
  668. else
  669. return X86EMUL_CONTINUE;
  670. }
  671. /* Fetch next part of the instruction being emulated. */
  672. #define insn_fetch(_type, _ctxt) \
  673. ({ _type _x; \
  674. \
  675. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  676. if (rc != X86EMUL_CONTINUE) \
  677. goto done; \
  678. ctxt->_eip += sizeof(_type); \
  679. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  680. ctxt->fetch.ptr += sizeof(_type); \
  681. _x; \
  682. })
  683. #define insn_fetch_arr(_arr, _size, _ctxt) \
  684. ({ \
  685. rc = do_insn_fetch_bytes(_ctxt, _size); \
  686. if (rc != X86EMUL_CONTINUE) \
  687. goto done; \
  688. ctxt->_eip += (_size); \
  689. memcpy(_arr, ctxt->fetch.ptr, _size); \
  690. ctxt->fetch.ptr += (_size); \
  691. })
  692. /*
  693. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  694. * pointer into the block that addresses the relevant register.
  695. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  696. */
  697. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  698. int byteop)
  699. {
  700. void *p;
  701. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  702. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  703. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  704. else
  705. p = reg_rmw(ctxt, modrm_reg);
  706. return p;
  707. }
  708. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  709. struct segmented_address addr,
  710. u16 *size, unsigned long *address, int op_bytes)
  711. {
  712. int rc;
  713. if (op_bytes == 2)
  714. op_bytes = 3;
  715. *address = 0;
  716. rc = segmented_read_std(ctxt, addr, size, 2);
  717. if (rc != X86EMUL_CONTINUE)
  718. return rc;
  719. addr.ea += 2;
  720. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  721. return rc;
  722. }
  723. FASTOP2(add);
  724. FASTOP2(or);
  725. FASTOP2(adc);
  726. FASTOP2(sbb);
  727. FASTOP2(and);
  728. FASTOP2(sub);
  729. FASTOP2(xor);
  730. FASTOP2(cmp);
  731. FASTOP2(test);
  732. FASTOP1SRC2(mul, mul_ex);
  733. FASTOP1SRC2(imul, imul_ex);
  734. FASTOP1SRC2EX(div, div_ex);
  735. FASTOP1SRC2EX(idiv, idiv_ex);
  736. FASTOP3WCL(shld);
  737. FASTOP3WCL(shrd);
  738. FASTOP2W(imul);
  739. FASTOP1(not);
  740. FASTOP1(neg);
  741. FASTOP1(inc);
  742. FASTOP1(dec);
  743. FASTOP2CL(rol);
  744. FASTOP2CL(ror);
  745. FASTOP2CL(rcl);
  746. FASTOP2CL(rcr);
  747. FASTOP2CL(shl);
  748. FASTOP2CL(shr);
  749. FASTOP2CL(sar);
  750. FASTOP2W(bsf);
  751. FASTOP2W(bsr);
  752. FASTOP2W(bt);
  753. FASTOP2W(bts);
  754. FASTOP2W(btr);
  755. FASTOP2W(btc);
  756. FASTOP2(xadd);
  757. static u8 test_cc(unsigned int condition, unsigned long flags)
  758. {
  759. u8 rc;
  760. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  761. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  762. asm("push %[flags]; popf; call *%[fastop]"
  763. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  764. return rc;
  765. }
  766. static void fetch_register_operand(struct operand *op)
  767. {
  768. switch (op->bytes) {
  769. case 1:
  770. op->val = *(u8 *)op->addr.reg;
  771. break;
  772. case 2:
  773. op->val = *(u16 *)op->addr.reg;
  774. break;
  775. case 4:
  776. op->val = *(u32 *)op->addr.reg;
  777. break;
  778. case 8:
  779. op->val = *(u64 *)op->addr.reg;
  780. break;
  781. }
  782. }
  783. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  784. {
  785. ctxt->ops->get_fpu(ctxt);
  786. switch (reg) {
  787. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  788. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  789. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  790. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  791. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  792. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  793. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  794. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  795. #ifdef CONFIG_X86_64
  796. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  797. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  798. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  799. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  800. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  801. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  802. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  803. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  804. #endif
  805. default: BUG();
  806. }
  807. ctxt->ops->put_fpu(ctxt);
  808. }
  809. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  810. int reg)
  811. {
  812. ctxt->ops->get_fpu(ctxt);
  813. switch (reg) {
  814. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  815. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  816. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  817. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  818. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  819. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  820. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  821. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  822. #ifdef CONFIG_X86_64
  823. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  824. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  825. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  826. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  827. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  828. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  829. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  830. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  831. #endif
  832. default: BUG();
  833. }
  834. ctxt->ops->put_fpu(ctxt);
  835. }
  836. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  837. {
  838. ctxt->ops->get_fpu(ctxt);
  839. switch (reg) {
  840. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  841. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  842. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  843. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  844. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  845. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  846. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  847. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  848. default: BUG();
  849. }
  850. ctxt->ops->put_fpu(ctxt);
  851. }
  852. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  853. {
  854. ctxt->ops->get_fpu(ctxt);
  855. switch (reg) {
  856. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  857. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  858. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  859. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  860. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  861. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  862. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  863. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  864. default: BUG();
  865. }
  866. ctxt->ops->put_fpu(ctxt);
  867. }
  868. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  869. {
  870. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  871. return emulate_nm(ctxt);
  872. ctxt->ops->get_fpu(ctxt);
  873. asm volatile("fninit");
  874. ctxt->ops->put_fpu(ctxt);
  875. return X86EMUL_CONTINUE;
  876. }
  877. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  878. {
  879. u16 fcw;
  880. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  881. return emulate_nm(ctxt);
  882. ctxt->ops->get_fpu(ctxt);
  883. asm volatile("fnstcw %0": "+m"(fcw));
  884. ctxt->ops->put_fpu(ctxt);
  885. /* force 2 byte destination */
  886. ctxt->dst.bytes = 2;
  887. ctxt->dst.val = fcw;
  888. return X86EMUL_CONTINUE;
  889. }
  890. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  891. {
  892. u16 fsw;
  893. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  894. return emulate_nm(ctxt);
  895. ctxt->ops->get_fpu(ctxt);
  896. asm volatile("fnstsw %0": "+m"(fsw));
  897. ctxt->ops->put_fpu(ctxt);
  898. /* force 2 byte destination */
  899. ctxt->dst.bytes = 2;
  900. ctxt->dst.val = fsw;
  901. return X86EMUL_CONTINUE;
  902. }
  903. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  904. struct operand *op)
  905. {
  906. unsigned reg = ctxt->modrm_reg;
  907. if (!(ctxt->d & ModRM))
  908. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  909. if (ctxt->d & Sse) {
  910. op->type = OP_XMM;
  911. op->bytes = 16;
  912. op->addr.xmm = reg;
  913. read_sse_reg(ctxt, &op->vec_val, reg);
  914. return;
  915. }
  916. if (ctxt->d & Mmx) {
  917. reg &= 7;
  918. op->type = OP_MM;
  919. op->bytes = 8;
  920. op->addr.mm = reg;
  921. return;
  922. }
  923. op->type = OP_REG;
  924. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  925. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  926. fetch_register_operand(op);
  927. op->orig_val = op->val;
  928. }
  929. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  930. {
  931. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  932. ctxt->modrm_seg = VCPU_SREG_SS;
  933. }
  934. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  935. struct operand *op)
  936. {
  937. u8 sib;
  938. int index_reg, base_reg, scale;
  939. int rc = X86EMUL_CONTINUE;
  940. ulong modrm_ea = 0;
  941. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  942. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  943. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  944. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  945. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  946. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  947. ctxt->modrm_seg = VCPU_SREG_DS;
  948. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  949. op->type = OP_REG;
  950. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  951. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  952. ctxt->d & ByteOp);
  953. if (ctxt->d & Sse) {
  954. op->type = OP_XMM;
  955. op->bytes = 16;
  956. op->addr.xmm = ctxt->modrm_rm;
  957. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  958. return rc;
  959. }
  960. if (ctxt->d & Mmx) {
  961. op->type = OP_MM;
  962. op->bytes = 8;
  963. op->addr.mm = ctxt->modrm_rm & 7;
  964. return rc;
  965. }
  966. fetch_register_operand(op);
  967. return rc;
  968. }
  969. op->type = OP_MEM;
  970. if (ctxt->ad_bytes == 2) {
  971. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  972. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  973. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  974. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  975. /* 16-bit ModR/M decode. */
  976. switch (ctxt->modrm_mod) {
  977. case 0:
  978. if (ctxt->modrm_rm == 6)
  979. modrm_ea += insn_fetch(u16, ctxt);
  980. break;
  981. case 1:
  982. modrm_ea += insn_fetch(s8, ctxt);
  983. break;
  984. case 2:
  985. modrm_ea += insn_fetch(u16, ctxt);
  986. break;
  987. }
  988. switch (ctxt->modrm_rm) {
  989. case 0:
  990. modrm_ea += bx + si;
  991. break;
  992. case 1:
  993. modrm_ea += bx + di;
  994. break;
  995. case 2:
  996. modrm_ea += bp + si;
  997. break;
  998. case 3:
  999. modrm_ea += bp + di;
  1000. break;
  1001. case 4:
  1002. modrm_ea += si;
  1003. break;
  1004. case 5:
  1005. modrm_ea += di;
  1006. break;
  1007. case 6:
  1008. if (ctxt->modrm_mod != 0)
  1009. modrm_ea += bp;
  1010. break;
  1011. case 7:
  1012. modrm_ea += bx;
  1013. break;
  1014. }
  1015. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1016. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1017. ctxt->modrm_seg = VCPU_SREG_SS;
  1018. modrm_ea = (u16)modrm_ea;
  1019. } else {
  1020. /* 32/64-bit ModR/M decode. */
  1021. if ((ctxt->modrm_rm & 7) == 4) {
  1022. sib = insn_fetch(u8, ctxt);
  1023. index_reg |= (sib >> 3) & 7;
  1024. base_reg |= sib & 7;
  1025. scale = sib >> 6;
  1026. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1027. modrm_ea += insn_fetch(s32, ctxt);
  1028. else {
  1029. modrm_ea += reg_read(ctxt, base_reg);
  1030. adjust_modrm_seg(ctxt, base_reg);
  1031. }
  1032. if (index_reg != 4)
  1033. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1034. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1035. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1036. ctxt->rip_relative = 1;
  1037. } else {
  1038. base_reg = ctxt->modrm_rm;
  1039. modrm_ea += reg_read(ctxt, base_reg);
  1040. adjust_modrm_seg(ctxt, base_reg);
  1041. }
  1042. switch (ctxt->modrm_mod) {
  1043. case 0:
  1044. if (ctxt->modrm_rm == 5)
  1045. modrm_ea += insn_fetch(s32, ctxt);
  1046. break;
  1047. case 1:
  1048. modrm_ea += insn_fetch(s8, ctxt);
  1049. break;
  1050. case 2:
  1051. modrm_ea += insn_fetch(s32, ctxt);
  1052. break;
  1053. }
  1054. }
  1055. op->addr.mem.ea = modrm_ea;
  1056. if (ctxt->ad_bytes != 8)
  1057. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1058. done:
  1059. return rc;
  1060. }
  1061. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1062. struct operand *op)
  1063. {
  1064. int rc = X86EMUL_CONTINUE;
  1065. op->type = OP_MEM;
  1066. switch (ctxt->ad_bytes) {
  1067. case 2:
  1068. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1069. break;
  1070. case 4:
  1071. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1072. break;
  1073. case 8:
  1074. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1075. break;
  1076. }
  1077. done:
  1078. return rc;
  1079. }
  1080. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1081. {
  1082. long sv = 0, mask;
  1083. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1084. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1085. if (ctxt->src.bytes == 2)
  1086. sv = (s16)ctxt->src.val & (s16)mask;
  1087. else if (ctxt->src.bytes == 4)
  1088. sv = (s32)ctxt->src.val & (s32)mask;
  1089. else
  1090. sv = (s64)ctxt->src.val & (s64)mask;
  1091. ctxt->dst.addr.mem.ea += (sv >> 3);
  1092. }
  1093. /* only subword offset */
  1094. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1095. }
  1096. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1097. unsigned long addr, void *dest, unsigned size)
  1098. {
  1099. int rc;
  1100. struct read_cache *mc = &ctxt->mem_read;
  1101. if (mc->pos < mc->end)
  1102. goto read_cached;
  1103. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1104. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1105. &ctxt->exception);
  1106. if (rc != X86EMUL_CONTINUE)
  1107. return rc;
  1108. mc->end += size;
  1109. read_cached:
  1110. memcpy(dest, mc->data + mc->pos, size);
  1111. mc->pos += size;
  1112. return X86EMUL_CONTINUE;
  1113. }
  1114. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1115. struct segmented_address addr,
  1116. void *data,
  1117. unsigned size)
  1118. {
  1119. int rc;
  1120. ulong linear;
  1121. rc = linearize(ctxt, addr, size, false, &linear);
  1122. if (rc != X86EMUL_CONTINUE)
  1123. return rc;
  1124. return read_emulated(ctxt, linear, data, size);
  1125. }
  1126. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1127. struct segmented_address addr,
  1128. const void *data,
  1129. unsigned size)
  1130. {
  1131. int rc;
  1132. ulong linear;
  1133. rc = linearize(ctxt, addr, size, true, &linear);
  1134. if (rc != X86EMUL_CONTINUE)
  1135. return rc;
  1136. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1137. &ctxt->exception);
  1138. }
  1139. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1140. struct segmented_address addr,
  1141. const void *orig_data, const void *data,
  1142. unsigned size)
  1143. {
  1144. int rc;
  1145. ulong linear;
  1146. rc = linearize(ctxt, addr, size, true, &linear);
  1147. if (rc != X86EMUL_CONTINUE)
  1148. return rc;
  1149. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1150. size, &ctxt->exception);
  1151. }
  1152. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1153. unsigned int size, unsigned short port,
  1154. void *dest)
  1155. {
  1156. struct read_cache *rc = &ctxt->io_read;
  1157. if (rc->pos == rc->end) { /* refill pio read ahead */
  1158. unsigned int in_page, n;
  1159. unsigned int count = ctxt->rep_prefix ?
  1160. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1161. in_page = (ctxt->eflags & EFLG_DF) ?
  1162. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1163. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1164. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1165. if (n == 0)
  1166. n = 1;
  1167. rc->pos = rc->end = 0;
  1168. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1169. return 0;
  1170. rc->end = n * size;
  1171. }
  1172. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1173. !(ctxt->eflags & EFLG_DF)) {
  1174. ctxt->dst.data = rc->data + rc->pos;
  1175. ctxt->dst.type = OP_MEM_STR;
  1176. ctxt->dst.count = (rc->end - rc->pos) / size;
  1177. rc->pos = rc->end;
  1178. } else {
  1179. memcpy(dest, rc->data + rc->pos, size);
  1180. rc->pos += size;
  1181. }
  1182. return 1;
  1183. }
  1184. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1185. u16 index, struct desc_struct *desc)
  1186. {
  1187. struct desc_ptr dt;
  1188. ulong addr;
  1189. ctxt->ops->get_idt(ctxt, &dt);
  1190. if (dt.size < index * 8 + 7)
  1191. return emulate_gp(ctxt, index << 3 | 0x2);
  1192. addr = dt.address + index * 8;
  1193. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1194. &ctxt->exception);
  1195. }
  1196. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1197. u16 selector, struct desc_ptr *dt)
  1198. {
  1199. const struct x86_emulate_ops *ops = ctxt->ops;
  1200. u32 base3 = 0;
  1201. if (selector & 1 << 2) {
  1202. struct desc_struct desc;
  1203. u16 sel;
  1204. memset (dt, 0, sizeof *dt);
  1205. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1206. VCPU_SREG_LDTR))
  1207. return;
  1208. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1209. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1210. } else
  1211. ops->get_gdt(ctxt, dt);
  1212. }
  1213. /* allowed just for 8 bytes segments */
  1214. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1215. u16 selector, struct desc_struct *desc,
  1216. ulong *desc_addr_p)
  1217. {
  1218. struct desc_ptr dt;
  1219. u16 index = selector >> 3;
  1220. ulong addr;
  1221. get_descriptor_table_ptr(ctxt, selector, &dt);
  1222. if (dt.size < index * 8 + 7)
  1223. return emulate_gp(ctxt, selector & 0xfffc);
  1224. *desc_addr_p = addr = dt.address + index * 8;
  1225. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1226. &ctxt->exception);
  1227. }
  1228. /* allowed just for 8 bytes segments */
  1229. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1230. u16 selector, struct desc_struct *desc)
  1231. {
  1232. struct desc_ptr dt;
  1233. u16 index = selector >> 3;
  1234. ulong addr;
  1235. get_descriptor_table_ptr(ctxt, selector, &dt);
  1236. if (dt.size < index * 8 + 7)
  1237. return emulate_gp(ctxt, selector & 0xfffc);
  1238. addr = dt.address + index * 8;
  1239. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1240. &ctxt->exception);
  1241. }
  1242. /* Does not support long mode */
  1243. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1244. u16 selector, int seg, u8 cpl, bool in_task_switch)
  1245. {
  1246. struct desc_struct seg_desc, old_desc;
  1247. u8 dpl, rpl;
  1248. unsigned err_vec = GP_VECTOR;
  1249. u32 err_code = 0;
  1250. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1251. ulong desc_addr;
  1252. int ret;
  1253. u16 dummy;
  1254. u32 base3 = 0;
  1255. memset(&seg_desc, 0, sizeof seg_desc);
  1256. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1257. /* set real mode segment descriptor (keep limit etc. for
  1258. * unreal mode) */
  1259. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1260. set_desc_base(&seg_desc, selector << 4);
  1261. goto load;
  1262. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1263. /* VM86 needs a clean new segment descriptor */
  1264. set_desc_base(&seg_desc, selector << 4);
  1265. set_desc_limit(&seg_desc, 0xffff);
  1266. seg_desc.type = 3;
  1267. seg_desc.p = 1;
  1268. seg_desc.s = 1;
  1269. seg_desc.dpl = 3;
  1270. goto load;
  1271. }
  1272. rpl = selector & 3;
  1273. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1274. if ((seg == VCPU_SREG_CS
  1275. || (seg == VCPU_SREG_SS
  1276. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1277. || seg == VCPU_SREG_TR)
  1278. && null_selector)
  1279. goto exception;
  1280. /* TR should be in GDT only */
  1281. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1282. goto exception;
  1283. if (null_selector) /* for NULL selector skip all following checks */
  1284. goto load;
  1285. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1286. if (ret != X86EMUL_CONTINUE)
  1287. return ret;
  1288. err_code = selector & 0xfffc;
  1289. err_vec = in_task_switch ? TS_VECTOR : GP_VECTOR;
  1290. /* can't load system descriptor into segment selector */
  1291. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1292. goto exception;
  1293. if (!seg_desc.p) {
  1294. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1295. goto exception;
  1296. }
  1297. dpl = seg_desc.dpl;
  1298. switch (seg) {
  1299. case VCPU_SREG_SS:
  1300. /*
  1301. * segment is not a writable data segment or segment
  1302. * selector's RPL != CPL or segment selector's RPL != CPL
  1303. */
  1304. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1305. goto exception;
  1306. break;
  1307. case VCPU_SREG_CS:
  1308. if (!(seg_desc.type & 8))
  1309. goto exception;
  1310. if (seg_desc.type & 4) {
  1311. /* conforming */
  1312. if (dpl > cpl)
  1313. goto exception;
  1314. } else {
  1315. /* nonconforming */
  1316. if (rpl > cpl || dpl != cpl)
  1317. goto exception;
  1318. }
  1319. /* in long-mode d/b must be clear if l is set */
  1320. if (seg_desc.d && seg_desc.l) {
  1321. u64 efer = 0;
  1322. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  1323. if (efer & EFER_LMA)
  1324. goto exception;
  1325. }
  1326. /* CS(RPL) <- CPL */
  1327. selector = (selector & 0xfffc) | cpl;
  1328. break;
  1329. case VCPU_SREG_TR:
  1330. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1331. goto exception;
  1332. old_desc = seg_desc;
  1333. seg_desc.type |= 2; /* busy */
  1334. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1335. sizeof(seg_desc), &ctxt->exception);
  1336. if (ret != X86EMUL_CONTINUE)
  1337. return ret;
  1338. break;
  1339. case VCPU_SREG_LDTR:
  1340. if (seg_desc.s || seg_desc.type != 2)
  1341. goto exception;
  1342. break;
  1343. default: /* DS, ES, FS, or GS */
  1344. /*
  1345. * segment is not a data or readable code segment or
  1346. * ((segment is a data or nonconforming code segment)
  1347. * and (both RPL and CPL > DPL))
  1348. */
  1349. if ((seg_desc.type & 0xa) == 0x8 ||
  1350. (((seg_desc.type & 0xc) != 0xc) &&
  1351. (rpl > dpl && cpl > dpl)))
  1352. goto exception;
  1353. break;
  1354. }
  1355. if (seg_desc.s) {
  1356. /* mark segment as accessed */
  1357. seg_desc.type |= 1;
  1358. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1359. if (ret != X86EMUL_CONTINUE)
  1360. return ret;
  1361. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1362. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1363. sizeof(base3), &ctxt->exception);
  1364. if (ret != X86EMUL_CONTINUE)
  1365. return ret;
  1366. }
  1367. load:
  1368. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1369. return X86EMUL_CONTINUE;
  1370. exception:
  1371. return emulate_exception(ctxt, err_vec, err_code, true);
  1372. }
  1373. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1374. u16 selector, int seg)
  1375. {
  1376. u8 cpl = ctxt->ops->cpl(ctxt);
  1377. return __load_segment_descriptor(ctxt, selector, seg, cpl, false);
  1378. }
  1379. static void write_register_operand(struct operand *op)
  1380. {
  1381. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1382. switch (op->bytes) {
  1383. case 1:
  1384. *(u8 *)op->addr.reg = (u8)op->val;
  1385. break;
  1386. case 2:
  1387. *(u16 *)op->addr.reg = (u16)op->val;
  1388. break;
  1389. case 4:
  1390. *op->addr.reg = (u32)op->val;
  1391. break; /* 64b: zero-extend */
  1392. case 8:
  1393. *op->addr.reg = op->val;
  1394. break;
  1395. }
  1396. }
  1397. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1398. {
  1399. switch (op->type) {
  1400. case OP_REG:
  1401. write_register_operand(op);
  1402. break;
  1403. case OP_MEM:
  1404. if (ctxt->lock_prefix)
  1405. return segmented_cmpxchg(ctxt,
  1406. op->addr.mem,
  1407. &op->orig_val,
  1408. &op->val,
  1409. op->bytes);
  1410. else
  1411. return segmented_write(ctxt,
  1412. op->addr.mem,
  1413. &op->val,
  1414. op->bytes);
  1415. break;
  1416. case OP_MEM_STR:
  1417. return segmented_write(ctxt,
  1418. op->addr.mem,
  1419. op->data,
  1420. op->bytes * op->count);
  1421. break;
  1422. case OP_XMM:
  1423. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1424. break;
  1425. case OP_MM:
  1426. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1427. break;
  1428. case OP_NONE:
  1429. /* no writeback */
  1430. break;
  1431. default:
  1432. break;
  1433. }
  1434. return X86EMUL_CONTINUE;
  1435. }
  1436. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1437. {
  1438. struct segmented_address addr;
  1439. rsp_increment(ctxt, -bytes);
  1440. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1441. addr.seg = VCPU_SREG_SS;
  1442. return segmented_write(ctxt, addr, data, bytes);
  1443. }
  1444. static int em_push(struct x86_emulate_ctxt *ctxt)
  1445. {
  1446. /* Disable writeback. */
  1447. ctxt->dst.type = OP_NONE;
  1448. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1449. }
  1450. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1451. void *dest, int len)
  1452. {
  1453. int rc;
  1454. struct segmented_address addr;
  1455. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1456. addr.seg = VCPU_SREG_SS;
  1457. rc = segmented_read(ctxt, addr, dest, len);
  1458. if (rc != X86EMUL_CONTINUE)
  1459. return rc;
  1460. rsp_increment(ctxt, len);
  1461. return rc;
  1462. }
  1463. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1466. }
  1467. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1468. void *dest, int len)
  1469. {
  1470. int rc;
  1471. unsigned long val, change_mask;
  1472. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1473. int cpl = ctxt->ops->cpl(ctxt);
  1474. rc = emulate_pop(ctxt, &val, len);
  1475. if (rc != X86EMUL_CONTINUE)
  1476. return rc;
  1477. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1478. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
  1479. switch(ctxt->mode) {
  1480. case X86EMUL_MODE_PROT64:
  1481. case X86EMUL_MODE_PROT32:
  1482. case X86EMUL_MODE_PROT16:
  1483. if (cpl == 0)
  1484. change_mask |= EFLG_IOPL;
  1485. if (cpl <= iopl)
  1486. change_mask |= EFLG_IF;
  1487. break;
  1488. case X86EMUL_MODE_VM86:
  1489. if (iopl < 3)
  1490. return emulate_gp(ctxt, 0);
  1491. change_mask |= EFLG_IF;
  1492. break;
  1493. default: /* real mode */
  1494. change_mask |= (EFLG_IOPL | EFLG_IF);
  1495. break;
  1496. }
  1497. *(unsigned long *)dest =
  1498. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1499. return rc;
  1500. }
  1501. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1502. {
  1503. ctxt->dst.type = OP_REG;
  1504. ctxt->dst.addr.reg = &ctxt->eflags;
  1505. ctxt->dst.bytes = ctxt->op_bytes;
  1506. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1507. }
  1508. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1509. {
  1510. int rc;
  1511. unsigned frame_size = ctxt->src.val;
  1512. unsigned nesting_level = ctxt->src2.val & 31;
  1513. ulong rbp;
  1514. if (nesting_level)
  1515. return X86EMUL_UNHANDLEABLE;
  1516. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1517. rc = push(ctxt, &rbp, stack_size(ctxt));
  1518. if (rc != X86EMUL_CONTINUE)
  1519. return rc;
  1520. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1521. stack_mask(ctxt));
  1522. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1523. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1524. stack_mask(ctxt));
  1525. return X86EMUL_CONTINUE;
  1526. }
  1527. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1530. stack_mask(ctxt));
  1531. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1532. }
  1533. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1534. {
  1535. int seg = ctxt->src2.val;
  1536. ctxt->src.val = get_segment_selector(ctxt, seg);
  1537. return em_push(ctxt);
  1538. }
  1539. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1540. {
  1541. int seg = ctxt->src2.val;
  1542. unsigned long selector;
  1543. int rc;
  1544. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1545. if (rc != X86EMUL_CONTINUE)
  1546. return rc;
  1547. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1548. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1549. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1550. return rc;
  1551. }
  1552. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1553. {
  1554. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1555. int rc = X86EMUL_CONTINUE;
  1556. int reg = VCPU_REGS_RAX;
  1557. while (reg <= VCPU_REGS_RDI) {
  1558. (reg == VCPU_REGS_RSP) ?
  1559. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1560. rc = em_push(ctxt);
  1561. if (rc != X86EMUL_CONTINUE)
  1562. return rc;
  1563. ++reg;
  1564. }
  1565. return rc;
  1566. }
  1567. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1568. {
  1569. ctxt->src.val = (unsigned long)ctxt->eflags;
  1570. return em_push(ctxt);
  1571. }
  1572. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1573. {
  1574. int rc = X86EMUL_CONTINUE;
  1575. int reg = VCPU_REGS_RDI;
  1576. while (reg >= VCPU_REGS_RAX) {
  1577. if (reg == VCPU_REGS_RSP) {
  1578. rsp_increment(ctxt, ctxt->op_bytes);
  1579. --reg;
  1580. }
  1581. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1582. if (rc != X86EMUL_CONTINUE)
  1583. break;
  1584. --reg;
  1585. }
  1586. return rc;
  1587. }
  1588. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1589. {
  1590. const struct x86_emulate_ops *ops = ctxt->ops;
  1591. int rc;
  1592. struct desc_ptr dt;
  1593. gva_t cs_addr;
  1594. gva_t eip_addr;
  1595. u16 cs, eip;
  1596. /* TODO: Add limit checks */
  1597. ctxt->src.val = ctxt->eflags;
  1598. rc = em_push(ctxt);
  1599. if (rc != X86EMUL_CONTINUE)
  1600. return rc;
  1601. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1602. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1603. rc = em_push(ctxt);
  1604. if (rc != X86EMUL_CONTINUE)
  1605. return rc;
  1606. ctxt->src.val = ctxt->_eip;
  1607. rc = em_push(ctxt);
  1608. if (rc != X86EMUL_CONTINUE)
  1609. return rc;
  1610. ops->get_idt(ctxt, &dt);
  1611. eip_addr = dt.address + (irq << 2);
  1612. cs_addr = dt.address + (irq << 2) + 2;
  1613. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1614. if (rc != X86EMUL_CONTINUE)
  1615. return rc;
  1616. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1620. if (rc != X86EMUL_CONTINUE)
  1621. return rc;
  1622. ctxt->_eip = eip;
  1623. return rc;
  1624. }
  1625. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1626. {
  1627. int rc;
  1628. invalidate_registers(ctxt);
  1629. rc = __emulate_int_real(ctxt, irq);
  1630. if (rc == X86EMUL_CONTINUE)
  1631. writeback_registers(ctxt);
  1632. return rc;
  1633. }
  1634. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1635. {
  1636. switch(ctxt->mode) {
  1637. case X86EMUL_MODE_REAL:
  1638. return __emulate_int_real(ctxt, irq);
  1639. case X86EMUL_MODE_VM86:
  1640. case X86EMUL_MODE_PROT16:
  1641. case X86EMUL_MODE_PROT32:
  1642. case X86EMUL_MODE_PROT64:
  1643. default:
  1644. /* Protected mode interrupts unimplemented yet */
  1645. return X86EMUL_UNHANDLEABLE;
  1646. }
  1647. }
  1648. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1649. {
  1650. int rc = X86EMUL_CONTINUE;
  1651. unsigned long temp_eip = 0;
  1652. unsigned long temp_eflags = 0;
  1653. unsigned long cs = 0;
  1654. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1655. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1656. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1657. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1658. /* TODO: Add stack limit check */
  1659. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1660. if (rc != X86EMUL_CONTINUE)
  1661. return rc;
  1662. if (temp_eip & ~0xffff)
  1663. return emulate_gp(ctxt, 0);
  1664. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1665. if (rc != X86EMUL_CONTINUE)
  1666. return rc;
  1667. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1668. if (rc != X86EMUL_CONTINUE)
  1669. return rc;
  1670. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1671. if (rc != X86EMUL_CONTINUE)
  1672. return rc;
  1673. ctxt->_eip = temp_eip;
  1674. if (ctxt->op_bytes == 4)
  1675. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1676. else if (ctxt->op_bytes == 2) {
  1677. ctxt->eflags &= ~0xffff;
  1678. ctxt->eflags |= temp_eflags;
  1679. }
  1680. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1681. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1682. return rc;
  1683. }
  1684. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1685. {
  1686. switch(ctxt->mode) {
  1687. case X86EMUL_MODE_REAL:
  1688. return emulate_iret_real(ctxt);
  1689. case X86EMUL_MODE_VM86:
  1690. case X86EMUL_MODE_PROT16:
  1691. case X86EMUL_MODE_PROT32:
  1692. case X86EMUL_MODE_PROT64:
  1693. default:
  1694. /* iret from protected mode unimplemented yet */
  1695. return X86EMUL_UNHANDLEABLE;
  1696. }
  1697. }
  1698. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1699. {
  1700. int rc;
  1701. unsigned short sel;
  1702. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1703. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1704. if (rc != X86EMUL_CONTINUE)
  1705. return rc;
  1706. ctxt->_eip = 0;
  1707. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1708. return X86EMUL_CONTINUE;
  1709. }
  1710. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1711. {
  1712. int rc = X86EMUL_CONTINUE;
  1713. switch (ctxt->modrm_reg) {
  1714. case 2: /* call near abs */ {
  1715. long int old_eip;
  1716. old_eip = ctxt->_eip;
  1717. ctxt->_eip = ctxt->src.val;
  1718. ctxt->src.val = old_eip;
  1719. rc = em_push(ctxt);
  1720. break;
  1721. }
  1722. case 4: /* jmp abs */
  1723. ctxt->_eip = ctxt->src.val;
  1724. break;
  1725. case 5: /* jmp far */
  1726. rc = em_jmp_far(ctxt);
  1727. break;
  1728. case 6: /* push */
  1729. rc = em_push(ctxt);
  1730. break;
  1731. }
  1732. return rc;
  1733. }
  1734. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1735. {
  1736. u64 old = ctxt->dst.orig_val64;
  1737. if (ctxt->dst.bytes == 16)
  1738. return X86EMUL_UNHANDLEABLE;
  1739. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1740. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1741. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1742. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1743. ctxt->eflags &= ~EFLG_ZF;
  1744. } else {
  1745. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1746. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1747. ctxt->eflags |= EFLG_ZF;
  1748. }
  1749. return X86EMUL_CONTINUE;
  1750. }
  1751. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1752. {
  1753. ctxt->dst.type = OP_REG;
  1754. ctxt->dst.addr.reg = &ctxt->_eip;
  1755. ctxt->dst.bytes = ctxt->op_bytes;
  1756. return em_pop(ctxt);
  1757. }
  1758. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1759. {
  1760. int rc;
  1761. unsigned long cs;
  1762. int cpl = ctxt->ops->cpl(ctxt);
  1763. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1764. if (rc != X86EMUL_CONTINUE)
  1765. return rc;
  1766. if (ctxt->op_bytes == 4)
  1767. ctxt->_eip = (u32)ctxt->_eip;
  1768. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1769. if (rc != X86EMUL_CONTINUE)
  1770. return rc;
  1771. /* Outer-privilege level return is not implemented */
  1772. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1773. return X86EMUL_UNHANDLEABLE;
  1774. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1775. return rc;
  1776. }
  1777. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1778. {
  1779. int rc;
  1780. rc = em_ret_far(ctxt);
  1781. if (rc != X86EMUL_CONTINUE)
  1782. return rc;
  1783. rsp_increment(ctxt, ctxt->src.val);
  1784. return X86EMUL_CONTINUE;
  1785. }
  1786. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1787. {
  1788. /* Save real source value, then compare EAX against destination. */
  1789. ctxt->dst.orig_val = ctxt->dst.val;
  1790. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1791. ctxt->src.orig_val = ctxt->src.val;
  1792. ctxt->src.val = ctxt->dst.orig_val;
  1793. fastop(ctxt, em_cmp);
  1794. if (ctxt->eflags & EFLG_ZF) {
  1795. /* Success: write back to memory. */
  1796. ctxt->dst.val = ctxt->src.orig_val;
  1797. } else {
  1798. /* Failure: write the value we saw to EAX. */
  1799. ctxt->dst.type = OP_REG;
  1800. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1801. ctxt->dst.val = ctxt->dst.orig_val;
  1802. }
  1803. return X86EMUL_CONTINUE;
  1804. }
  1805. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1806. {
  1807. int seg = ctxt->src2.val;
  1808. unsigned short sel;
  1809. int rc;
  1810. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1811. rc = load_segment_descriptor(ctxt, sel, seg);
  1812. if (rc != X86EMUL_CONTINUE)
  1813. return rc;
  1814. ctxt->dst.val = ctxt->src.val;
  1815. return rc;
  1816. }
  1817. static void
  1818. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1819. struct desc_struct *cs, struct desc_struct *ss)
  1820. {
  1821. cs->l = 0; /* will be adjusted later */
  1822. set_desc_base(cs, 0); /* flat segment */
  1823. cs->g = 1; /* 4kb granularity */
  1824. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1825. cs->type = 0x0b; /* Read, Execute, Accessed */
  1826. cs->s = 1;
  1827. cs->dpl = 0; /* will be adjusted later */
  1828. cs->p = 1;
  1829. cs->d = 1;
  1830. cs->avl = 0;
  1831. set_desc_base(ss, 0); /* flat segment */
  1832. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1833. ss->g = 1; /* 4kb granularity */
  1834. ss->s = 1;
  1835. ss->type = 0x03; /* Read/Write, Accessed */
  1836. ss->d = 1; /* 32bit stack segment */
  1837. ss->dpl = 0;
  1838. ss->p = 1;
  1839. ss->l = 0;
  1840. ss->avl = 0;
  1841. }
  1842. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1843. {
  1844. u32 eax, ebx, ecx, edx;
  1845. eax = ecx = 0;
  1846. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1847. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1848. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1849. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1850. }
  1851. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1852. {
  1853. const struct x86_emulate_ops *ops = ctxt->ops;
  1854. u32 eax, ebx, ecx, edx;
  1855. /*
  1856. * syscall should always be enabled in longmode - so only become
  1857. * vendor specific (cpuid) if other modes are active...
  1858. */
  1859. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1860. return true;
  1861. eax = 0x00000000;
  1862. ecx = 0x00000000;
  1863. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1864. /*
  1865. * Intel ("GenuineIntel")
  1866. * remark: Intel CPUs only support "syscall" in 64bit
  1867. * longmode. Also an 64bit guest with a
  1868. * 32bit compat-app running will #UD !! While this
  1869. * behaviour can be fixed (by emulating) into AMD
  1870. * response - CPUs of AMD can't behave like Intel.
  1871. */
  1872. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1873. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1874. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1875. return false;
  1876. /* AMD ("AuthenticAMD") */
  1877. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1878. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1879. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1880. return true;
  1881. /* AMD ("AMDisbetter!") */
  1882. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1883. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1884. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1885. return true;
  1886. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1887. return false;
  1888. }
  1889. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1890. {
  1891. const struct x86_emulate_ops *ops = ctxt->ops;
  1892. struct desc_struct cs, ss;
  1893. u64 msr_data;
  1894. u16 cs_sel, ss_sel;
  1895. u64 efer = 0;
  1896. /* syscall is not available in real mode */
  1897. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1898. ctxt->mode == X86EMUL_MODE_VM86)
  1899. return emulate_ud(ctxt);
  1900. if (!(em_syscall_is_enabled(ctxt)))
  1901. return emulate_ud(ctxt);
  1902. ops->get_msr(ctxt, MSR_EFER, &efer);
  1903. setup_syscalls_segments(ctxt, &cs, &ss);
  1904. if (!(efer & EFER_SCE))
  1905. return emulate_ud(ctxt);
  1906. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1907. msr_data >>= 32;
  1908. cs_sel = (u16)(msr_data & 0xfffc);
  1909. ss_sel = (u16)(msr_data + 8);
  1910. if (efer & EFER_LMA) {
  1911. cs.d = 0;
  1912. cs.l = 1;
  1913. }
  1914. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1915. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1916. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1917. if (efer & EFER_LMA) {
  1918. #ifdef CONFIG_X86_64
  1919. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  1920. ops->get_msr(ctxt,
  1921. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1922. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1923. ctxt->_eip = msr_data;
  1924. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1925. ctxt->eflags &= ~msr_data;
  1926. #endif
  1927. } else {
  1928. /* legacy mode */
  1929. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1930. ctxt->_eip = (u32)msr_data;
  1931. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  1932. }
  1933. return X86EMUL_CONTINUE;
  1934. }
  1935. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1936. {
  1937. const struct x86_emulate_ops *ops = ctxt->ops;
  1938. struct desc_struct cs, ss;
  1939. u64 msr_data;
  1940. u16 cs_sel, ss_sel;
  1941. u64 efer = 0;
  1942. ops->get_msr(ctxt, MSR_EFER, &efer);
  1943. /* inject #GP if in real mode */
  1944. if (ctxt->mode == X86EMUL_MODE_REAL)
  1945. return emulate_gp(ctxt, 0);
  1946. /*
  1947. * Not recognized on AMD in compat mode (but is recognized in legacy
  1948. * mode).
  1949. */
  1950. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1951. && !vendor_intel(ctxt))
  1952. return emulate_ud(ctxt);
  1953. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1954. * Therefore, we inject an #UD.
  1955. */
  1956. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1957. return emulate_ud(ctxt);
  1958. setup_syscalls_segments(ctxt, &cs, &ss);
  1959. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1960. switch (ctxt->mode) {
  1961. case X86EMUL_MODE_PROT32:
  1962. if ((msr_data & 0xfffc) == 0x0)
  1963. return emulate_gp(ctxt, 0);
  1964. break;
  1965. case X86EMUL_MODE_PROT64:
  1966. if (msr_data == 0x0)
  1967. return emulate_gp(ctxt, 0);
  1968. break;
  1969. default:
  1970. break;
  1971. }
  1972. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  1973. cs_sel = (u16)msr_data;
  1974. cs_sel &= ~SELECTOR_RPL_MASK;
  1975. ss_sel = cs_sel + 8;
  1976. ss_sel &= ~SELECTOR_RPL_MASK;
  1977. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1978. cs.d = 0;
  1979. cs.l = 1;
  1980. }
  1981. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1982. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1983. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1984. ctxt->_eip = msr_data;
  1985. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1986. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  1987. return X86EMUL_CONTINUE;
  1988. }
  1989. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1990. {
  1991. const struct x86_emulate_ops *ops = ctxt->ops;
  1992. struct desc_struct cs, ss;
  1993. u64 msr_data;
  1994. int usermode;
  1995. u16 cs_sel = 0, ss_sel = 0;
  1996. /* inject #GP if in real mode or Virtual 8086 mode */
  1997. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1998. ctxt->mode == X86EMUL_MODE_VM86)
  1999. return emulate_gp(ctxt, 0);
  2000. setup_syscalls_segments(ctxt, &cs, &ss);
  2001. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2002. usermode = X86EMUL_MODE_PROT64;
  2003. else
  2004. usermode = X86EMUL_MODE_PROT32;
  2005. cs.dpl = 3;
  2006. ss.dpl = 3;
  2007. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2008. switch (usermode) {
  2009. case X86EMUL_MODE_PROT32:
  2010. cs_sel = (u16)(msr_data + 16);
  2011. if ((msr_data & 0xfffc) == 0x0)
  2012. return emulate_gp(ctxt, 0);
  2013. ss_sel = (u16)(msr_data + 24);
  2014. break;
  2015. case X86EMUL_MODE_PROT64:
  2016. cs_sel = (u16)(msr_data + 32);
  2017. if (msr_data == 0x0)
  2018. return emulate_gp(ctxt, 0);
  2019. ss_sel = cs_sel + 8;
  2020. cs.d = 0;
  2021. cs.l = 1;
  2022. break;
  2023. }
  2024. cs_sel |= SELECTOR_RPL_MASK;
  2025. ss_sel |= SELECTOR_RPL_MASK;
  2026. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2027. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2028. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2029. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2030. return X86EMUL_CONTINUE;
  2031. }
  2032. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2033. {
  2034. int iopl;
  2035. if (ctxt->mode == X86EMUL_MODE_REAL)
  2036. return false;
  2037. if (ctxt->mode == X86EMUL_MODE_VM86)
  2038. return true;
  2039. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2040. return ctxt->ops->cpl(ctxt) > iopl;
  2041. }
  2042. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2043. u16 port, u16 len)
  2044. {
  2045. const struct x86_emulate_ops *ops = ctxt->ops;
  2046. struct desc_struct tr_seg;
  2047. u32 base3;
  2048. int r;
  2049. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2050. unsigned mask = (1 << len) - 1;
  2051. unsigned long base;
  2052. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2053. if (!tr_seg.p)
  2054. return false;
  2055. if (desc_limit_scaled(&tr_seg) < 103)
  2056. return false;
  2057. base = get_desc_base(&tr_seg);
  2058. #ifdef CONFIG_X86_64
  2059. base |= ((u64)base3) << 32;
  2060. #endif
  2061. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2062. if (r != X86EMUL_CONTINUE)
  2063. return false;
  2064. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2065. return false;
  2066. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2067. if (r != X86EMUL_CONTINUE)
  2068. return false;
  2069. if ((perm >> bit_idx) & mask)
  2070. return false;
  2071. return true;
  2072. }
  2073. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2074. u16 port, u16 len)
  2075. {
  2076. if (ctxt->perm_ok)
  2077. return true;
  2078. if (emulator_bad_iopl(ctxt))
  2079. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2080. return false;
  2081. ctxt->perm_ok = true;
  2082. return true;
  2083. }
  2084. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2085. struct tss_segment_16 *tss)
  2086. {
  2087. tss->ip = ctxt->_eip;
  2088. tss->flag = ctxt->eflags;
  2089. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2090. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2091. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2092. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2093. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2094. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2095. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2096. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2097. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2098. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2099. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2100. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2101. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2102. }
  2103. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2104. struct tss_segment_16 *tss)
  2105. {
  2106. int ret;
  2107. u8 cpl;
  2108. ctxt->_eip = tss->ip;
  2109. ctxt->eflags = tss->flag | 2;
  2110. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2111. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2112. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2113. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2114. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2115. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2116. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2117. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2118. /*
  2119. * SDM says that segment selectors are loaded before segment
  2120. * descriptors
  2121. */
  2122. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2123. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2124. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2125. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2126. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2127. cpl = tss->cs & 3;
  2128. /*
  2129. * Now load segment descriptors. If fault happens at this stage
  2130. * it is handled in a context of new task
  2131. */
  2132. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl, true);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. return ret;
  2135. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
  2136. if (ret != X86EMUL_CONTINUE)
  2137. return ret;
  2138. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
  2139. if (ret != X86EMUL_CONTINUE)
  2140. return ret;
  2141. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
  2142. if (ret != X86EMUL_CONTINUE)
  2143. return ret;
  2144. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
  2145. if (ret != X86EMUL_CONTINUE)
  2146. return ret;
  2147. return X86EMUL_CONTINUE;
  2148. }
  2149. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2150. u16 tss_selector, u16 old_tss_sel,
  2151. ulong old_tss_base, struct desc_struct *new_desc)
  2152. {
  2153. const struct x86_emulate_ops *ops = ctxt->ops;
  2154. struct tss_segment_16 tss_seg;
  2155. int ret;
  2156. u32 new_tss_base = get_desc_base(new_desc);
  2157. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2158. &ctxt->exception);
  2159. if (ret != X86EMUL_CONTINUE)
  2160. /* FIXME: need to provide precise fault address */
  2161. return ret;
  2162. save_state_to_tss16(ctxt, &tss_seg);
  2163. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2164. &ctxt->exception);
  2165. if (ret != X86EMUL_CONTINUE)
  2166. /* FIXME: need to provide precise fault address */
  2167. return ret;
  2168. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2169. &ctxt->exception);
  2170. if (ret != X86EMUL_CONTINUE)
  2171. /* FIXME: need to provide precise fault address */
  2172. return ret;
  2173. if (old_tss_sel != 0xffff) {
  2174. tss_seg.prev_task_link = old_tss_sel;
  2175. ret = ops->write_std(ctxt, new_tss_base,
  2176. &tss_seg.prev_task_link,
  2177. sizeof tss_seg.prev_task_link,
  2178. &ctxt->exception);
  2179. if (ret != X86EMUL_CONTINUE)
  2180. /* FIXME: need to provide precise fault address */
  2181. return ret;
  2182. }
  2183. return load_state_from_tss16(ctxt, &tss_seg);
  2184. }
  2185. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2186. struct tss_segment_32 *tss)
  2187. {
  2188. /* CR3 and ldt selector are not saved intentionally */
  2189. tss->eip = ctxt->_eip;
  2190. tss->eflags = ctxt->eflags;
  2191. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2192. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2193. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2194. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2195. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2196. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2197. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2198. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2199. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2200. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2201. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2202. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2203. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2204. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2205. }
  2206. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2207. struct tss_segment_32 *tss)
  2208. {
  2209. int ret;
  2210. u8 cpl;
  2211. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2212. return emulate_gp(ctxt, 0);
  2213. ctxt->_eip = tss->eip;
  2214. ctxt->eflags = tss->eflags | 2;
  2215. /* General purpose registers */
  2216. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2217. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2218. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2219. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2220. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2221. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2222. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2223. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2224. /*
  2225. * SDM says that segment selectors are loaded before segment
  2226. * descriptors. This is important because CPL checks will
  2227. * use CS.RPL.
  2228. */
  2229. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2230. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2231. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2232. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2233. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2234. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2235. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2236. /*
  2237. * If we're switching between Protected Mode and VM86, we need to make
  2238. * sure to update the mode before loading the segment descriptors so
  2239. * that the selectors are interpreted correctly.
  2240. */
  2241. if (ctxt->eflags & X86_EFLAGS_VM) {
  2242. ctxt->mode = X86EMUL_MODE_VM86;
  2243. cpl = 3;
  2244. } else {
  2245. ctxt->mode = X86EMUL_MODE_PROT32;
  2246. cpl = tss->cs & 3;
  2247. }
  2248. /*
  2249. * Now load segment descriptors. If fault happenes at this stage
  2250. * it is handled in a context of new task
  2251. */
  2252. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR, cpl, true);
  2253. if (ret != X86EMUL_CONTINUE)
  2254. return ret;
  2255. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
  2256. if (ret != X86EMUL_CONTINUE)
  2257. return ret;
  2258. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
  2259. if (ret != X86EMUL_CONTINUE)
  2260. return ret;
  2261. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
  2262. if (ret != X86EMUL_CONTINUE)
  2263. return ret;
  2264. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
  2265. if (ret != X86EMUL_CONTINUE)
  2266. return ret;
  2267. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl, true);
  2268. if (ret != X86EMUL_CONTINUE)
  2269. return ret;
  2270. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl, true);
  2271. if (ret != X86EMUL_CONTINUE)
  2272. return ret;
  2273. return X86EMUL_CONTINUE;
  2274. }
  2275. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2276. u16 tss_selector, u16 old_tss_sel,
  2277. ulong old_tss_base, struct desc_struct *new_desc)
  2278. {
  2279. const struct x86_emulate_ops *ops = ctxt->ops;
  2280. struct tss_segment_32 tss_seg;
  2281. int ret;
  2282. u32 new_tss_base = get_desc_base(new_desc);
  2283. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2284. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2285. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2286. &ctxt->exception);
  2287. if (ret != X86EMUL_CONTINUE)
  2288. /* FIXME: need to provide precise fault address */
  2289. return ret;
  2290. save_state_to_tss32(ctxt, &tss_seg);
  2291. /* Only GP registers and segment selectors are saved */
  2292. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2293. ldt_sel_offset - eip_offset, &ctxt->exception);
  2294. if (ret != X86EMUL_CONTINUE)
  2295. /* FIXME: need to provide precise fault address */
  2296. return ret;
  2297. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2298. &ctxt->exception);
  2299. if (ret != X86EMUL_CONTINUE)
  2300. /* FIXME: need to provide precise fault address */
  2301. return ret;
  2302. if (old_tss_sel != 0xffff) {
  2303. tss_seg.prev_task_link = old_tss_sel;
  2304. ret = ops->write_std(ctxt, new_tss_base,
  2305. &tss_seg.prev_task_link,
  2306. sizeof tss_seg.prev_task_link,
  2307. &ctxt->exception);
  2308. if (ret != X86EMUL_CONTINUE)
  2309. /* FIXME: need to provide precise fault address */
  2310. return ret;
  2311. }
  2312. return load_state_from_tss32(ctxt, &tss_seg);
  2313. }
  2314. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2315. u16 tss_selector, int idt_index, int reason,
  2316. bool has_error_code, u32 error_code)
  2317. {
  2318. const struct x86_emulate_ops *ops = ctxt->ops;
  2319. struct desc_struct curr_tss_desc, next_tss_desc;
  2320. int ret;
  2321. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2322. ulong old_tss_base =
  2323. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2324. u32 desc_limit;
  2325. ulong desc_addr;
  2326. /* FIXME: old_tss_base == ~0 ? */
  2327. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2328. if (ret != X86EMUL_CONTINUE)
  2329. return ret;
  2330. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2331. if (ret != X86EMUL_CONTINUE)
  2332. return ret;
  2333. /* FIXME: check that next_tss_desc is tss */
  2334. /*
  2335. * Check privileges. The three cases are task switch caused by...
  2336. *
  2337. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2338. * 2. Exception/IRQ/iret: No check is performed
  2339. * 3. jmp/call to TSS: Check against DPL of the TSS
  2340. */
  2341. if (reason == TASK_SWITCH_GATE) {
  2342. if (idt_index != -1) {
  2343. /* Software interrupts */
  2344. struct desc_struct task_gate_desc;
  2345. int dpl;
  2346. ret = read_interrupt_descriptor(ctxt, idt_index,
  2347. &task_gate_desc);
  2348. if (ret != X86EMUL_CONTINUE)
  2349. return ret;
  2350. dpl = task_gate_desc.dpl;
  2351. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2352. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2353. }
  2354. } else if (reason != TASK_SWITCH_IRET) {
  2355. int dpl = next_tss_desc.dpl;
  2356. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2357. return emulate_gp(ctxt, tss_selector);
  2358. }
  2359. desc_limit = desc_limit_scaled(&next_tss_desc);
  2360. if (!next_tss_desc.p ||
  2361. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2362. desc_limit < 0x2b)) {
  2363. return emulate_ts(ctxt, tss_selector & 0xfffc);
  2364. }
  2365. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2366. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2367. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2368. }
  2369. if (reason == TASK_SWITCH_IRET)
  2370. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2371. /* set back link to prev task only if NT bit is set in eflags
  2372. note that old_tss_sel is not used after this point */
  2373. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2374. old_tss_sel = 0xffff;
  2375. if (next_tss_desc.type & 8)
  2376. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2377. old_tss_base, &next_tss_desc);
  2378. else
  2379. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2380. old_tss_base, &next_tss_desc);
  2381. if (ret != X86EMUL_CONTINUE)
  2382. return ret;
  2383. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2384. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2385. if (reason != TASK_SWITCH_IRET) {
  2386. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2387. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2388. }
  2389. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2390. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2391. if (has_error_code) {
  2392. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2393. ctxt->lock_prefix = 0;
  2394. ctxt->src.val = (unsigned long) error_code;
  2395. ret = em_push(ctxt);
  2396. }
  2397. return ret;
  2398. }
  2399. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2400. u16 tss_selector, int idt_index, int reason,
  2401. bool has_error_code, u32 error_code)
  2402. {
  2403. int rc;
  2404. invalidate_registers(ctxt);
  2405. ctxt->_eip = ctxt->eip;
  2406. ctxt->dst.type = OP_NONE;
  2407. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2408. has_error_code, error_code);
  2409. if (rc == X86EMUL_CONTINUE) {
  2410. ctxt->eip = ctxt->_eip;
  2411. writeback_registers(ctxt);
  2412. }
  2413. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2414. }
  2415. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2416. struct operand *op)
  2417. {
  2418. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2419. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2420. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2421. }
  2422. static int em_das(struct x86_emulate_ctxt *ctxt)
  2423. {
  2424. u8 al, old_al;
  2425. bool af, cf, old_cf;
  2426. cf = ctxt->eflags & X86_EFLAGS_CF;
  2427. al = ctxt->dst.val;
  2428. old_al = al;
  2429. old_cf = cf;
  2430. cf = false;
  2431. af = ctxt->eflags & X86_EFLAGS_AF;
  2432. if ((al & 0x0f) > 9 || af) {
  2433. al -= 6;
  2434. cf = old_cf | (al >= 250);
  2435. af = true;
  2436. } else {
  2437. af = false;
  2438. }
  2439. if (old_al > 0x99 || old_cf) {
  2440. al -= 0x60;
  2441. cf = true;
  2442. }
  2443. ctxt->dst.val = al;
  2444. /* Set PF, ZF, SF */
  2445. ctxt->src.type = OP_IMM;
  2446. ctxt->src.val = 0;
  2447. ctxt->src.bytes = 1;
  2448. fastop(ctxt, em_or);
  2449. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2450. if (cf)
  2451. ctxt->eflags |= X86_EFLAGS_CF;
  2452. if (af)
  2453. ctxt->eflags |= X86_EFLAGS_AF;
  2454. return X86EMUL_CONTINUE;
  2455. }
  2456. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2457. {
  2458. u8 al, ah;
  2459. if (ctxt->src.val == 0)
  2460. return emulate_de(ctxt);
  2461. al = ctxt->dst.val & 0xff;
  2462. ah = al / ctxt->src.val;
  2463. al %= ctxt->src.val;
  2464. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2465. /* Set PF, ZF, SF */
  2466. ctxt->src.type = OP_IMM;
  2467. ctxt->src.val = 0;
  2468. ctxt->src.bytes = 1;
  2469. fastop(ctxt, em_or);
  2470. return X86EMUL_CONTINUE;
  2471. }
  2472. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2473. {
  2474. u8 al = ctxt->dst.val & 0xff;
  2475. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2476. al = (al + (ah * ctxt->src.val)) & 0xff;
  2477. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2478. /* Set PF, ZF, SF */
  2479. ctxt->src.type = OP_IMM;
  2480. ctxt->src.val = 0;
  2481. ctxt->src.bytes = 1;
  2482. fastop(ctxt, em_or);
  2483. return X86EMUL_CONTINUE;
  2484. }
  2485. static int em_call(struct x86_emulate_ctxt *ctxt)
  2486. {
  2487. long rel = ctxt->src.val;
  2488. ctxt->src.val = (unsigned long)ctxt->_eip;
  2489. jmp_rel(ctxt, rel);
  2490. return em_push(ctxt);
  2491. }
  2492. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2493. {
  2494. u16 sel, old_cs;
  2495. ulong old_eip;
  2496. int rc;
  2497. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2498. old_eip = ctxt->_eip;
  2499. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2500. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2501. return X86EMUL_CONTINUE;
  2502. ctxt->_eip = 0;
  2503. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2504. ctxt->src.val = old_cs;
  2505. rc = em_push(ctxt);
  2506. if (rc != X86EMUL_CONTINUE)
  2507. return rc;
  2508. ctxt->src.val = old_eip;
  2509. return em_push(ctxt);
  2510. }
  2511. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2512. {
  2513. int rc;
  2514. ctxt->dst.type = OP_REG;
  2515. ctxt->dst.addr.reg = &ctxt->_eip;
  2516. ctxt->dst.bytes = ctxt->op_bytes;
  2517. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2518. if (rc != X86EMUL_CONTINUE)
  2519. return rc;
  2520. rsp_increment(ctxt, ctxt->src.val);
  2521. return X86EMUL_CONTINUE;
  2522. }
  2523. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2524. {
  2525. /* Write back the register source. */
  2526. ctxt->src.val = ctxt->dst.val;
  2527. write_register_operand(&ctxt->src);
  2528. /* Write back the memory destination with implicit LOCK prefix. */
  2529. ctxt->dst.val = ctxt->src.orig_val;
  2530. ctxt->lock_prefix = 1;
  2531. return X86EMUL_CONTINUE;
  2532. }
  2533. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2534. {
  2535. ctxt->dst.val = ctxt->src2.val;
  2536. return fastop(ctxt, em_imul);
  2537. }
  2538. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2539. {
  2540. ctxt->dst.type = OP_REG;
  2541. ctxt->dst.bytes = ctxt->src.bytes;
  2542. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2543. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2544. return X86EMUL_CONTINUE;
  2545. }
  2546. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2547. {
  2548. u64 tsc = 0;
  2549. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2550. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2551. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2552. return X86EMUL_CONTINUE;
  2553. }
  2554. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2555. {
  2556. u64 pmc;
  2557. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2558. return emulate_gp(ctxt, 0);
  2559. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2560. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2561. return X86EMUL_CONTINUE;
  2562. }
  2563. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2564. {
  2565. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2566. return X86EMUL_CONTINUE;
  2567. }
  2568. #define FFL(x) bit(X86_FEATURE_##x)
  2569. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2570. {
  2571. u32 ebx, ecx, edx, eax = 1;
  2572. u16 tmp;
  2573. /*
  2574. * Check MOVBE is set in the guest-visible CPUID leaf.
  2575. */
  2576. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2577. if (!(ecx & FFL(MOVBE)))
  2578. return emulate_ud(ctxt);
  2579. switch (ctxt->op_bytes) {
  2580. case 2:
  2581. /*
  2582. * From MOVBE definition: "...When the operand size is 16 bits,
  2583. * the upper word of the destination register remains unchanged
  2584. * ..."
  2585. *
  2586. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2587. * rules so we have to do the operation almost per hand.
  2588. */
  2589. tmp = (u16)ctxt->src.val;
  2590. ctxt->dst.val &= ~0xffffUL;
  2591. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2592. break;
  2593. case 4:
  2594. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2595. break;
  2596. case 8:
  2597. ctxt->dst.val = swab64(ctxt->src.val);
  2598. break;
  2599. default:
  2600. BUG();
  2601. }
  2602. return X86EMUL_CONTINUE;
  2603. }
  2604. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2605. {
  2606. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2607. return emulate_gp(ctxt, 0);
  2608. /* Disable writeback. */
  2609. ctxt->dst.type = OP_NONE;
  2610. return X86EMUL_CONTINUE;
  2611. }
  2612. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2613. {
  2614. unsigned long val;
  2615. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2616. val = ctxt->src.val & ~0ULL;
  2617. else
  2618. val = ctxt->src.val & ~0U;
  2619. /* #UD condition is already handled. */
  2620. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2621. return emulate_gp(ctxt, 0);
  2622. /* Disable writeback. */
  2623. ctxt->dst.type = OP_NONE;
  2624. return X86EMUL_CONTINUE;
  2625. }
  2626. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2627. {
  2628. u64 msr_data;
  2629. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2630. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2631. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2632. return emulate_gp(ctxt, 0);
  2633. return X86EMUL_CONTINUE;
  2634. }
  2635. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2636. {
  2637. u64 msr_data;
  2638. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2639. return emulate_gp(ctxt, 0);
  2640. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2641. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2642. return X86EMUL_CONTINUE;
  2643. }
  2644. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2645. {
  2646. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2647. return emulate_ud(ctxt);
  2648. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2649. return X86EMUL_CONTINUE;
  2650. }
  2651. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2652. {
  2653. u16 sel = ctxt->src.val;
  2654. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2655. return emulate_ud(ctxt);
  2656. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2657. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2658. /* Disable writeback. */
  2659. ctxt->dst.type = OP_NONE;
  2660. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2661. }
  2662. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2663. {
  2664. u16 sel = ctxt->src.val;
  2665. /* Disable writeback. */
  2666. ctxt->dst.type = OP_NONE;
  2667. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2668. }
  2669. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2670. {
  2671. u16 sel = ctxt->src.val;
  2672. /* Disable writeback. */
  2673. ctxt->dst.type = OP_NONE;
  2674. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2675. }
  2676. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2677. {
  2678. int rc;
  2679. ulong linear;
  2680. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2681. if (rc == X86EMUL_CONTINUE)
  2682. ctxt->ops->invlpg(ctxt, linear);
  2683. /* Disable writeback. */
  2684. ctxt->dst.type = OP_NONE;
  2685. return X86EMUL_CONTINUE;
  2686. }
  2687. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2688. {
  2689. ulong cr0;
  2690. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2691. cr0 &= ~X86_CR0_TS;
  2692. ctxt->ops->set_cr(ctxt, 0, cr0);
  2693. return X86EMUL_CONTINUE;
  2694. }
  2695. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2696. {
  2697. int rc = ctxt->ops->fix_hypercall(ctxt);
  2698. if (rc != X86EMUL_CONTINUE)
  2699. return rc;
  2700. /* Let the processor re-execute the fixed hypercall */
  2701. ctxt->_eip = ctxt->eip;
  2702. /* Disable writeback. */
  2703. ctxt->dst.type = OP_NONE;
  2704. return X86EMUL_CONTINUE;
  2705. }
  2706. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2707. void (*get)(struct x86_emulate_ctxt *ctxt,
  2708. struct desc_ptr *ptr))
  2709. {
  2710. struct desc_ptr desc_ptr;
  2711. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2712. ctxt->op_bytes = 8;
  2713. get(ctxt, &desc_ptr);
  2714. if (ctxt->op_bytes == 2) {
  2715. ctxt->op_bytes = 4;
  2716. desc_ptr.address &= 0x00ffffff;
  2717. }
  2718. /* Disable writeback. */
  2719. ctxt->dst.type = OP_NONE;
  2720. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2721. &desc_ptr, 2 + ctxt->op_bytes);
  2722. }
  2723. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2724. {
  2725. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2726. }
  2727. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2728. {
  2729. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2730. }
  2731. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2732. {
  2733. struct desc_ptr desc_ptr;
  2734. int rc;
  2735. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2736. ctxt->op_bytes = 8;
  2737. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2738. &desc_ptr.size, &desc_ptr.address,
  2739. ctxt->op_bytes);
  2740. if (rc != X86EMUL_CONTINUE)
  2741. return rc;
  2742. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2743. /* Disable writeback. */
  2744. ctxt->dst.type = OP_NONE;
  2745. return X86EMUL_CONTINUE;
  2746. }
  2747. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2748. {
  2749. int rc;
  2750. rc = ctxt->ops->fix_hypercall(ctxt);
  2751. /* Disable writeback. */
  2752. ctxt->dst.type = OP_NONE;
  2753. return rc;
  2754. }
  2755. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2756. {
  2757. struct desc_ptr desc_ptr;
  2758. int rc;
  2759. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2760. ctxt->op_bytes = 8;
  2761. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2762. &desc_ptr.size, &desc_ptr.address,
  2763. ctxt->op_bytes);
  2764. if (rc != X86EMUL_CONTINUE)
  2765. return rc;
  2766. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2767. /* Disable writeback. */
  2768. ctxt->dst.type = OP_NONE;
  2769. return X86EMUL_CONTINUE;
  2770. }
  2771. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2772. {
  2773. if (ctxt->dst.type == OP_MEM)
  2774. ctxt->dst.bytes = 2;
  2775. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2776. return X86EMUL_CONTINUE;
  2777. }
  2778. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2779. {
  2780. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2781. | (ctxt->src.val & 0x0f));
  2782. ctxt->dst.type = OP_NONE;
  2783. return X86EMUL_CONTINUE;
  2784. }
  2785. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2786. {
  2787. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2788. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2789. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2790. jmp_rel(ctxt, ctxt->src.val);
  2791. return X86EMUL_CONTINUE;
  2792. }
  2793. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2794. {
  2795. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2796. jmp_rel(ctxt, ctxt->src.val);
  2797. return X86EMUL_CONTINUE;
  2798. }
  2799. static int em_in(struct x86_emulate_ctxt *ctxt)
  2800. {
  2801. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2802. &ctxt->dst.val))
  2803. return X86EMUL_IO_NEEDED;
  2804. return X86EMUL_CONTINUE;
  2805. }
  2806. static int em_out(struct x86_emulate_ctxt *ctxt)
  2807. {
  2808. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2809. &ctxt->src.val, 1);
  2810. /* Disable writeback. */
  2811. ctxt->dst.type = OP_NONE;
  2812. return X86EMUL_CONTINUE;
  2813. }
  2814. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2815. {
  2816. if (emulator_bad_iopl(ctxt))
  2817. return emulate_gp(ctxt, 0);
  2818. ctxt->eflags &= ~X86_EFLAGS_IF;
  2819. return X86EMUL_CONTINUE;
  2820. }
  2821. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2822. {
  2823. if (emulator_bad_iopl(ctxt))
  2824. return emulate_gp(ctxt, 0);
  2825. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2826. ctxt->eflags |= X86_EFLAGS_IF;
  2827. return X86EMUL_CONTINUE;
  2828. }
  2829. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2830. {
  2831. u32 eax, ebx, ecx, edx;
  2832. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2833. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2834. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2835. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2836. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2837. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2838. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2839. return X86EMUL_CONTINUE;
  2840. }
  2841. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2842. {
  2843. u32 flags;
  2844. flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
  2845. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2846. ctxt->eflags &= ~0xffUL;
  2847. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  2848. return X86EMUL_CONTINUE;
  2849. }
  2850. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2851. {
  2852. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2853. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2854. return X86EMUL_CONTINUE;
  2855. }
  2856. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2857. {
  2858. switch (ctxt->op_bytes) {
  2859. #ifdef CONFIG_X86_64
  2860. case 8:
  2861. asm("bswap %0" : "+r"(ctxt->dst.val));
  2862. break;
  2863. #endif
  2864. default:
  2865. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2866. break;
  2867. }
  2868. return X86EMUL_CONTINUE;
  2869. }
  2870. static bool valid_cr(int nr)
  2871. {
  2872. switch (nr) {
  2873. case 0:
  2874. case 2 ... 4:
  2875. case 8:
  2876. return true;
  2877. default:
  2878. return false;
  2879. }
  2880. }
  2881. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2882. {
  2883. if (!valid_cr(ctxt->modrm_reg))
  2884. return emulate_ud(ctxt);
  2885. return X86EMUL_CONTINUE;
  2886. }
  2887. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2888. {
  2889. u64 new_val = ctxt->src.val64;
  2890. int cr = ctxt->modrm_reg;
  2891. u64 efer = 0;
  2892. static u64 cr_reserved_bits[] = {
  2893. 0xffffffff00000000ULL,
  2894. 0, 0, 0, /* CR3 checked later */
  2895. CR4_RESERVED_BITS,
  2896. 0, 0, 0,
  2897. CR8_RESERVED_BITS,
  2898. };
  2899. if (!valid_cr(cr))
  2900. return emulate_ud(ctxt);
  2901. if (new_val & cr_reserved_bits[cr])
  2902. return emulate_gp(ctxt, 0);
  2903. switch (cr) {
  2904. case 0: {
  2905. u64 cr4;
  2906. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2907. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2908. return emulate_gp(ctxt, 0);
  2909. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2910. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2911. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2912. !(cr4 & X86_CR4_PAE))
  2913. return emulate_gp(ctxt, 0);
  2914. break;
  2915. }
  2916. case 3: {
  2917. u64 rsvd = 0;
  2918. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2919. if (efer & EFER_LMA)
  2920. rsvd = CR3_L_MODE_RESERVED_BITS;
  2921. if (new_val & rsvd)
  2922. return emulate_gp(ctxt, 0);
  2923. break;
  2924. }
  2925. case 4: {
  2926. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2927. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2928. return emulate_gp(ctxt, 0);
  2929. break;
  2930. }
  2931. }
  2932. return X86EMUL_CONTINUE;
  2933. }
  2934. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2935. {
  2936. unsigned long dr7;
  2937. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2938. /* Check if DR7.Global_Enable is set */
  2939. return dr7 & (1 << 13);
  2940. }
  2941. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2942. {
  2943. int dr = ctxt->modrm_reg;
  2944. u64 cr4;
  2945. if (dr > 7)
  2946. return emulate_ud(ctxt);
  2947. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2948. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2949. return emulate_ud(ctxt);
  2950. if (check_dr7_gd(ctxt))
  2951. return emulate_db(ctxt);
  2952. return X86EMUL_CONTINUE;
  2953. }
  2954. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2955. {
  2956. u64 new_val = ctxt->src.val64;
  2957. int dr = ctxt->modrm_reg;
  2958. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2959. return emulate_gp(ctxt, 0);
  2960. return check_dr_read(ctxt);
  2961. }
  2962. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2963. {
  2964. u64 efer;
  2965. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2966. if (!(efer & EFER_SVME))
  2967. return emulate_ud(ctxt);
  2968. return X86EMUL_CONTINUE;
  2969. }
  2970. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2971. {
  2972. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  2973. /* Valid physical address? */
  2974. if (rax & 0xffff000000000000ULL)
  2975. return emulate_gp(ctxt, 0);
  2976. return check_svme(ctxt);
  2977. }
  2978. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2979. {
  2980. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2981. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2982. return emulate_ud(ctxt);
  2983. return X86EMUL_CONTINUE;
  2984. }
  2985. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2986. {
  2987. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2988. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2989. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2990. ctxt->ops->check_pmc(ctxt, rcx))
  2991. return emulate_gp(ctxt, 0);
  2992. return X86EMUL_CONTINUE;
  2993. }
  2994. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2995. {
  2996. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2997. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2998. return emulate_gp(ctxt, 0);
  2999. return X86EMUL_CONTINUE;
  3000. }
  3001. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3002. {
  3003. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3004. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3005. return emulate_gp(ctxt, 0);
  3006. return X86EMUL_CONTINUE;
  3007. }
  3008. #define D(_y) { .flags = (_y) }
  3009. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3010. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3011. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3012. #define N D(NotImpl)
  3013. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3014. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3015. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3016. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3017. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3018. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3019. #define II(_f, _e, _i) \
  3020. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3021. #define IIP(_f, _e, _i, _p) \
  3022. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3023. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3024. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3025. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3026. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3027. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3028. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3029. #define I2bvIP(_f, _e, _i, _p) \
  3030. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3031. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3032. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3033. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3034. static const struct opcode group7_rm0[] = {
  3035. N,
  3036. I(SrcNone | Priv | EmulateOnUD, em_vmcall),
  3037. N, N, N, N, N, N,
  3038. };
  3039. static const struct opcode group7_rm1[] = {
  3040. DI(SrcNone | Priv, monitor),
  3041. DI(SrcNone | Priv, mwait),
  3042. N, N, N, N, N, N,
  3043. };
  3044. static const struct opcode group7_rm3[] = {
  3045. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3046. II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
  3047. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3048. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3049. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3050. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3051. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3052. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3053. };
  3054. static const struct opcode group7_rm7[] = {
  3055. N,
  3056. DIP(SrcNone, rdtscp, check_rdtsc),
  3057. N, N, N, N, N, N,
  3058. };
  3059. static const struct opcode group1[] = {
  3060. F(Lock, em_add),
  3061. F(Lock | PageTable, em_or),
  3062. F(Lock, em_adc),
  3063. F(Lock, em_sbb),
  3064. F(Lock | PageTable, em_and),
  3065. F(Lock, em_sub),
  3066. F(Lock, em_xor),
  3067. F(NoWrite, em_cmp),
  3068. };
  3069. static const struct opcode group1A[] = {
  3070. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3071. };
  3072. static const struct opcode group2[] = {
  3073. F(DstMem | ModRM, em_rol),
  3074. F(DstMem | ModRM, em_ror),
  3075. F(DstMem | ModRM, em_rcl),
  3076. F(DstMem | ModRM, em_rcr),
  3077. F(DstMem | ModRM, em_shl),
  3078. F(DstMem | ModRM, em_shr),
  3079. F(DstMem | ModRM, em_shl),
  3080. F(DstMem | ModRM, em_sar),
  3081. };
  3082. static const struct opcode group3[] = {
  3083. F(DstMem | SrcImm | NoWrite, em_test),
  3084. F(DstMem | SrcImm | NoWrite, em_test),
  3085. F(DstMem | SrcNone | Lock, em_not),
  3086. F(DstMem | SrcNone | Lock, em_neg),
  3087. F(DstXacc | Src2Mem, em_mul_ex),
  3088. F(DstXacc | Src2Mem, em_imul_ex),
  3089. F(DstXacc | Src2Mem, em_div_ex),
  3090. F(DstXacc | Src2Mem, em_idiv_ex),
  3091. };
  3092. static const struct opcode group4[] = {
  3093. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3094. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3095. N, N, N, N, N, N,
  3096. };
  3097. static const struct opcode group5[] = {
  3098. F(DstMem | SrcNone | Lock, em_inc),
  3099. F(DstMem | SrcNone | Lock, em_dec),
  3100. I(SrcMem | Stack, em_grp45),
  3101. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3102. I(SrcMem | Stack, em_grp45),
  3103. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3104. I(SrcMem | Stack, em_grp45), D(Undefined),
  3105. };
  3106. static const struct opcode group6[] = {
  3107. DI(Prot, sldt),
  3108. DI(Prot, str),
  3109. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3110. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3111. N, N, N, N,
  3112. };
  3113. static const struct group_dual group7 = { {
  3114. II(Mov | DstMem, em_sgdt, sgdt),
  3115. II(Mov | DstMem, em_sidt, sidt),
  3116. II(SrcMem | Priv, em_lgdt, lgdt),
  3117. II(SrcMem | Priv, em_lidt, lidt),
  3118. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3119. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3120. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3121. }, {
  3122. EXT(0, group7_rm0),
  3123. EXT(0, group7_rm1),
  3124. N, EXT(0, group7_rm3),
  3125. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3126. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3127. EXT(0, group7_rm7),
  3128. } };
  3129. static const struct opcode group8[] = {
  3130. N, N, N, N,
  3131. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3132. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3133. F(DstMem | SrcImmByte | Lock, em_btr),
  3134. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3135. };
  3136. static const struct group_dual group9 = { {
  3137. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3138. }, {
  3139. N, N, N, N, N, N, N, N,
  3140. } };
  3141. static const struct opcode group11[] = {
  3142. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3143. X7(D(Undefined)),
  3144. };
  3145. static const struct gprefix pfx_0f_6f_0f_7f = {
  3146. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3147. };
  3148. static const struct gprefix pfx_0f_2b = {
  3149. I(0, em_mov), I(0, em_mov), N, N,
  3150. };
  3151. static const struct gprefix pfx_0f_28_0f_29 = {
  3152. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3153. };
  3154. static const struct gprefix pfx_0f_e7 = {
  3155. N, I(Sse, em_mov), N, N,
  3156. };
  3157. static const struct escape escape_d9 = { {
  3158. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3159. }, {
  3160. /* 0xC0 - 0xC7 */
  3161. N, N, N, N, N, N, N, N,
  3162. /* 0xC8 - 0xCF */
  3163. N, N, N, N, N, N, N, N,
  3164. /* 0xD0 - 0xC7 */
  3165. N, N, N, N, N, N, N, N,
  3166. /* 0xD8 - 0xDF */
  3167. N, N, N, N, N, N, N, N,
  3168. /* 0xE0 - 0xE7 */
  3169. N, N, N, N, N, N, N, N,
  3170. /* 0xE8 - 0xEF */
  3171. N, N, N, N, N, N, N, N,
  3172. /* 0xF0 - 0xF7 */
  3173. N, N, N, N, N, N, N, N,
  3174. /* 0xF8 - 0xFF */
  3175. N, N, N, N, N, N, N, N,
  3176. } };
  3177. static const struct escape escape_db = { {
  3178. N, N, N, N, N, N, N, N,
  3179. }, {
  3180. /* 0xC0 - 0xC7 */
  3181. N, N, N, N, N, N, N, N,
  3182. /* 0xC8 - 0xCF */
  3183. N, N, N, N, N, N, N, N,
  3184. /* 0xD0 - 0xC7 */
  3185. N, N, N, N, N, N, N, N,
  3186. /* 0xD8 - 0xDF */
  3187. N, N, N, N, N, N, N, N,
  3188. /* 0xE0 - 0xE7 */
  3189. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3190. /* 0xE8 - 0xEF */
  3191. N, N, N, N, N, N, N, N,
  3192. /* 0xF0 - 0xF7 */
  3193. N, N, N, N, N, N, N, N,
  3194. /* 0xF8 - 0xFF */
  3195. N, N, N, N, N, N, N, N,
  3196. } };
  3197. static const struct escape escape_dd = { {
  3198. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3199. }, {
  3200. /* 0xC0 - 0xC7 */
  3201. N, N, N, N, N, N, N, N,
  3202. /* 0xC8 - 0xCF */
  3203. N, N, N, N, N, N, N, N,
  3204. /* 0xD0 - 0xC7 */
  3205. N, N, N, N, N, N, N, N,
  3206. /* 0xD8 - 0xDF */
  3207. N, N, N, N, N, N, N, N,
  3208. /* 0xE0 - 0xE7 */
  3209. N, N, N, N, N, N, N, N,
  3210. /* 0xE8 - 0xEF */
  3211. N, N, N, N, N, N, N, N,
  3212. /* 0xF0 - 0xF7 */
  3213. N, N, N, N, N, N, N, N,
  3214. /* 0xF8 - 0xFF */
  3215. N, N, N, N, N, N, N, N,
  3216. } };
  3217. static const struct opcode opcode_table[256] = {
  3218. /* 0x00 - 0x07 */
  3219. F6ALU(Lock, em_add),
  3220. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3221. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3222. /* 0x08 - 0x0F */
  3223. F6ALU(Lock | PageTable, em_or),
  3224. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3225. N,
  3226. /* 0x10 - 0x17 */
  3227. F6ALU(Lock, em_adc),
  3228. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3229. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3230. /* 0x18 - 0x1F */
  3231. F6ALU(Lock, em_sbb),
  3232. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3233. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3234. /* 0x20 - 0x27 */
  3235. F6ALU(Lock | PageTable, em_and), N, N,
  3236. /* 0x28 - 0x2F */
  3237. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3238. /* 0x30 - 0x37 */
  3239. F6ALU(Lock, em_xor), N, N,
  3240. /* 0x38 - 0x3F */
  3241. F6ALU(NoWrite, em_cmp), N, N,
  3242. /* 0x40 - 0x4F */
  3243. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3244. /* 0x50 - 0x57 */
  3245. X8(I(SrcReg | Stack, em_push)),
  3246. /* 0x58 - 0x5F */
  3247. X8(I(DstReg | Stack, em_pop)),
  3248. /* 0x60 - 0x67 */
  3249. I(ImplicitOps | Stack | No64, em_pusha),
  3250. I(ImplicitOps | Stack | No64, em_popa),
  3251. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3252. N, N, N, N,
  3253. /* 0x68 - 0x6F */
  3254. I(SrcImm | Mov | Stack, em_push),
  3255. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3256. I(SrcImmByte | Mov | Stack, em_push),
  3257. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3258. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3259. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3260. /* 0x70 - 0x7F */
  3261. X16(D(SrcImmByte)),
  3262. /* 0x80 - 0x87 */
  3263. G(ByteOp | DstMem | SrcImm, group1),
  3264. G(DstMem | SrcImm, group1),
  3265. G(ByteOp | DstMem | SrcImm | No64, group1),
  3266. G(DstMem | SrcImmByte, group1),
  3267. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3268. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3269. /* 0x88 - 0x8F */
  3270. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3271. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3272. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3273. D(ModRM | SrcMem | NoAccess | DstReg),
  3274. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3275. G(0, group1A),
  3276. /* 0x90 - 0x97 */
  3277. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3278. /* 0x98 - 0x9F */
  3279. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3280. I(SrcImmFAddr | No64, em_call_far), N,
  3281. II(ImplicitOps | Stack, em_pushf, pushf),
  3282. II(ImplicitOps | Stack, em_popf, popf),
  3283. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3284. /* 0xA0 - 0xA7 */
  3285. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3286. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3287. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3288. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3289. /* 0xA8 - 0xAF */
  3290. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3291. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3292. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3293. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3294. /* 0xB0 - 0xB7 */
  3295. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3296. /* 0xB8 - 0xBF */
  3297. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3298. /* 0xC0 - 0xC7 */
  3299. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3300. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3301. I(ImplicitOps | Stack, em_ret),
  3302. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3303. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3304. G(ByteOp, group11), G(0, group11),
  3305. /* 0xC8 - 0xCF */
  3306. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3307. I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
  3308. I(ImplicitOps | Stack, em_ret_far),
  3309. D(ImplicitOps), DI(SrcImmByte, intn),
  3310. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3311. /* 0xD0 - 0xD7 */
  3312. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3313. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3314. I(DstAcc | SrcImmUByte | No64, em_aam),
  3315. I(DstAcc | SrcImmUByte | No64, em_aad),
  3316. F(DstAcc | ByteOp | No64, em_salc),
  3317. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3318. /* 0xD8 - 0xDF */
  3319. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3320. /* 0xE0 - 0xE7 */
  3321. X3(I(SrcImmByte, em_loop)),
  3322. I(SrcImmByte, em_jcxz),
  3323. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3324. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3325. /* 0xE8 - 0xEF */
  3326. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3327. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3328. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3329. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3330. /* 0xF0 - 0xF7 */
  3331. N, DI(ImplicitOps, icebp), N, N,
  3332. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3333. G(ByteOp, group3), G(0, group3),
  3334. /* 0xF8 - 0xFF */
  3335. D(ImplicitOps), D(ImplicitOps),
  3336. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3337. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3338. };
  3339. static const struct opcode twobyte_table[256] = {
  3340. /* 0x00 - 0x0F */
  3341. G(0, group6), GD(0, &group7), N, N,
  3342. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3343. II(ImplicitOps | Priv, em_clts, clts), N,
  3344. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3345. N, D(ImplicitOps | ModRM), N, N,
  3346. /* 0x10 - 0x1F */
  3347. N, N, N, N, N, N, N, N,
  3348. D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
  3349. /* 0x20 - 0x2F */
  3350. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3351. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3352. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3353. check_cr_write),
  3354. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3355. check_dr_write),
  3356. N, N, N, N,
  3357. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3358. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3359. N, GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_2b),
  3360. N, N, N, N,
  3361. /* 0x30 - 0x3F */
  3362. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3363. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3364. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3365. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3366. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3367. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3368. N, N,
  3369. N, N, N, N, N, N, N, N,
  3370. /* 0x40 - 0x4F */
  3371. X16(D(DstReg | SrcMem | ModRM)),
  3372. /* 0x50 - 0x5F */
  3373. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3374. /* 0x60 - 0x6F */
  3375. N, N, N, N,
  3376. N, N, N, N,
  3377. N, N, N, N,
  3378. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3379. /* 0x70 - 0x7F */
  3380. N, N, N, N,
  3381. N, N, N, N,
  3382. N, N, N, N,
  3383. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3384. /* 0x80 - 0x8F */
  3385. X16(D(SrcImm)),
  3386. /* 0x90 - 0x9F */
  3387. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3388. /* 0xA0 - 0xA7 */
  3389. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3390. II(ImplicitOps, em_cpuid, cpuid),
  3391. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3392. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3393. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3394. /* 0xA8 - 0xAF */
  3395. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3396. DI(ImplicitOps, rsm),
  3397. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3398. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3399. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3400. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3401. /* 0xB0 - 0xB7 */
  3402. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3403. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3404. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3405. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3406. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3407. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3408. /* 0xB8 - 0xBF */
  3409. N, N,
  3410. G(BitOp, group8),
  3411. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3412. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3413. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3414. /* 0xC0 - 0xC7 */
  3415. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3416. N, D(DstMem | SrcReg | ModRM | Mov),
  3417. N, N, N, GD(0, &group9),
  3418. /* 0xC8 - 0xCF */
  3419. X8(I(DstReg, em_bswap)),
  3420. /* 0xD0 - 0xDF */
  3421. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3422. /* 0xE0 - 0xEF */
  3423. N, N, N, N, N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_e7),
  3424. N, N, N, N, N, N, N, N,
  3425. /* 0xF0 - 0xFF */
  3426. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3427. };
  3428. static const struct gprefix three_byte_0f_38_f0 = {
  3429. I(DstReg | SrcMem | Mov, em_movbe), N, N, N
  3430. };
  3431. static const struct gprefix three_byte_0f_38_f1 = {
  3432. I(DstMem | SrcReg | Mov, em_movbe), N, N, N
  3433. };
  3434. /*
  3435. * Insns below are selected by the prefix which indexed by the third opcode
  3436. * byte.
  3437. */
  3438. static const struct opcode opcode_map_0f_38[256] = {
  3439. /* 0x00 - 0x7f */
  3440. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3441. /* 0x80 - 0xef */
  3442. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3443. /* 0xf0 - 0xf1 */
  3444. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
  3445. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
  3446. /* 0xf2 - 0xff */
  3447. N, N, X4(N), X8(N)
  3448. };
  3449. #undef D
  3450. #undef N
  3451. #undef G
  3452. #undef GD
  3453. #undef I
  3454. #undef GP
  3455. #undef EXT
  3456. #undef D2bv
  3457. #undef D2bvIP
  3458. #undef I2bv
  3459. #undef I2bvIP
  3460. #undef I6ALU
  3461. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3462. {
  3463. unsigned size;
  3464. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3465. if (size == 8)
  3466. size = 4;
  3467. return size;
  3468. }
  3469. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3470. unsigned size, bool sign_extension)
  3471. {
  3472. int rc = X86EMUL_CONTINUE;
  3473. op->type = OP_IMM;
  3474. op->bytes = size;
  3475. op->addr.mem.ea = ctxt->_eip;
  3476. /* NB. Immediates are sign-extended as necessary. */
  3477. switch (op->bytes) {
  3478. case 1:
  3479. op->val = insn_fetch(s8, ctxt);
  3480. break;
  3481. case 2:
  3482. op->val = insn_fetch(s16, ctxt);
  3483. break;
  3484. case 4:
  3485. op->val = insn_fetch(s32, ctxt);
  3486. break;
  3487. case 8:
  3488. op->val = insn_fetch(s64, ctxt);
  3489. break;
  3490. }
  3491. if (!sign_extension) {
  3492. switch (op->bytes) {
  3493. case 1:
  3494. op->val &= 0xff;
  3495. break;
  3496. case 2:
  3497. op->val &= 0xffff;
  3498. break;
  3499. case 4:
  3500. op->val &= 0xffffffff;
  3501. break;
  3502. }
  3503. }
  3504. done:
  3505. return rc;
  3506. }
  3507. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3508. unsigned d)
  3509. {
  3510. int rc = X86EMUL_CONTINUE;
  3511. switch (d) {
  3512. case OpReg:
  3513. decode_register_operand(ctxt, op);
  3514. break;
  3515. case OpImmUByte:
  3516. rc = decode_imm(ctxt, op, 1, false);
  3517. break;
  3518. case OpMem:
  3519. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3520. mem_common:
  3521. *op = ctxt->memop;
  3522. ctxt->memopp = op;
  3523. if (ctxt->d & BitOp)
  3524. fetch_bit_operand(ctxt);
  3525. op->orig_val = op->val;
  3526. break;
  3527. case OpMem64:
  3528. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3529. goto mem_common;
  3530. case OpAcc:
  3531. op->type = OP_REG;
  3532. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3533. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3534. fetch_register_operand(op);
  3535. op->orig_val = op->val;
  3536. break;
  3537. case OpAccLo:
  3538. op->type = OP_REG;
  3539. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3540. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3541. fetch_register_operand(op);
  3542. op->orig_val = op->val;
  3543. break;
  3544. case OpAccHi:
  3545. if (ctxt->d & ByteOp) {
  3546. op->type = OP_NONE;
  3547. break;
  3548. }
  3549. op->type = OP_REG;
  3550. op->bytes = ctxt->op_bytes;
  3551. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3552. fetch_register_operand(op);
  3553. op->orig_val = op->val;
  3554. break;
  3555. case OpDI:
  3556. op->type = OP_MEM;
  3557. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3558. op->addr.mem.ea =
  3559. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3560. op->addr.mem.seg = VCPU_SREG_ES;
  3561. op->val = 0;
  3562. op->count = 1;
  3563. break;
  3564. case OpDX:
  3565. op->type = OP_REG;
  3566. op->bytes = 2;
  3567. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3568. fetch_register_operand(op);
  3569. break;
  3570. case OpCL:
  3571. op->bytes = 1;
  3572. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3573. break;
  3574. case OpImmByte:
  3575. rc = decode_imm(ctxt, op, 1, true);
  3576. break;
  3577. case OpOne:
  3578. op->bytes = 1;
  3579. op->val = 1;
  3580. break;
  3581. case OpImm:
  3582. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3583. break;
  3584. case OpImm64:
  3585. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3586. break;
  3587. case OpMem8:
  3588. ctxt->memop.bytes = 1;
  3589. if (ctxt->memop.type == OP_REG) {
  3590. ctxt->memop.addr.reg = decode_register(ctxt,
  3591. ctxt->modrm_rm, true);
  3592. fetch_register_operand(&ctxt->memop);
  3593. }
  3594. goto mem_common;
  3595. case OpMem16:
  3596. ctxt->memop.bytes = 2;
  3597. goto mem_common;
  3598. case OpMem32:
  3599. ctxt->memop.bytes = 4;
  3600. goto mem_common;
  3601. case OpImmU16:
  3602. rc = decode_imm(ctxt, op, 2, false);
  3603. break;
  3604. case OpImmU:
  3605. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3606. break;
  3607. case OpSI:
  3608. op->type = OP_MEM;
  3609. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3610. op->addr.mem.ea =
  3611. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3612. op->addr.mem.seg = ctxt->seg_override;
  3613. op->val = 0;
  3614. op->count = 1;
  3615. break;
  3616. case OpXLat:
  3617. op->type = OP_MEM;
  3618. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3619. op->addr.mem.ea =
  3620. register_address(ctxt,
  3621. reg_read(ctxt, VCPU_REGS_RBX) +
  3622. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3623. op->addr.mem.seg = ctxt->seg_override;
  3624. op->val = 0;
  3625. break;
  3626. case OpImmFAddr:
  3627. op->type = OP_IMM;
  3628. op->addr.mem.ea = ctxt->_eip;
  3629. op->bytes = ctxt->op_bytes + 2;
  3630. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3631. break;
  3632. case OpMemFAddr:
  3633. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3634. goto mem_common;
  3635. case OpES:
  3636. op->val = VCPU_SREG_ES;
  3637. break;
  3638. case OpCS:
  3639. op->val = VCPU_SREG_CS;
  3640. break;
  3641. case OpSS:
  3642. op->val = VCPU_SREG_SS;
  3643. break;
  3644. case OpDS:
  3645. op->val = VCPU_SREG_DS;
  3646. break;
  3647. case OpFS:
  3648. op->val = VCPU_SREG_FS;
  3649. break;
  3650. case OpGS:
  3651. op->val = VCPU_SREG_GS;
  3652. break;
  3653. case OpImplicit:
  3654. /* Special instructions do their own operand decoding. */
  3655. default:
  3656. op->type = OP_NONE; /* Disable writeback. */
  3657. break;
  3658. }
  3659. done:
  3660. return rc;
  3661. }
  3662. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3663. {
  3664. int rc = X86EMUL_CONTINUE;
  3665. int mode = ctxt->mode;
  3666. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3667. bool op_prefix = false;
  3668. bool has_seg_override = false;
  3669. struct opcode opcode;
  3670. ctxt->memop.type = OP_NONE;
  3671. ctxt->memopp = NULL;
  3672. ctxt->_eip = ctxt->eip;
  3673. ctxt->fetch.ptr = ctxt->fetch.data;
  3674. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  3675. ctxt->opcode_len = 1;
  3676. if (insn_len > 0)
  3677. memcpy(ctxt->fetch.data, insn, insn_len);
  3678. else {
  3679. rc = __do_insn_fetch_bytes(ctxt, 1);
  3680. if (rc != X86EMUL_CONTINUE)
  3681. return rc;
  3682. }
  3683. switch (mode) {
  3684. case X86EMUL_MODE_REAL:
  3685. case X86EMUL_MODE_VM86:
  3686. case X86EMUL_MODE_PROT16:
  3687. def_op_bytes = def_ad_bytes = 2;
  3688. break;
  3689. case X86EMUL_MODE_PROT32:
  3690. def_op_bytes = def_ad_bytes = 4;
  3691. break;
  3692. #ifdef CONFIG_X86_64
  3693. case X86EMUL_MODE_PROT64:
  3694. def_op_bytes = 4;
  3695. def_ad_bytes = 8;
  3696. break;
  3697. #endif
  3698. default:
  3699. return EMULATION_FAILED;
  3700. }
  3701. ctxt->op_bytes = def_op_bytes;
  3702. ctxt->ad_bytes = def_ad_bytes;
  3703. /* Legacy prefixes. */
  3704. for (;;) {
  3705. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3706. case 0x66: /* operand-size override */
  3707. op_prefix = true;
  3708. /* switch between 2/4 bytes */
  3709. ctxt->op_bytes = def_op_bytes ^ 6;
  3710. break;
  3711. case 0x67: /* address-size override */
  3712. if (mode == X86EMUL_MODE_PROT64)
  3713. /* switch between 4/8 bytes */
  3714. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3715. else
  3716. /* switch between 2/4 bytes */
  3717. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3718. break;
  3719. case 0x26: /* ES override */
  3720. case 0x2e: /* CS override */
  3721. case 0x36: /* SS override */
  3722. case 0x3e: /* DS override */
  3723. has_seg_override = true;
  3724. ctxt->seg_override = (ctxt->b >> 3) & 3;
  3725. break;
  3726. case 0x64: /* FS override */
  3727. case 0x65: /* GS override */
  3728. has_seg_override = true;
  3729. ctxt->seg_override = ctxt->b & 7;
  3730. break;
  3731. case 0x40 ... 0x4f: /* REX */
  3732. if (mode != X86EMUL_MODE_PROT64)
  3733. goto done_prefixes;
  3734. ctxt->rex_prefix = ctxt->b;
  3735. continue;
  3736. case 0xf0: /* LOCK */
  3737. ctxt->lock_prefix = 1;
  3738. break;
  3739. case 0xf2: /* REPNE/REPNZ */
  3740. case 0xf3: /* REP/REPE/REPZ */
  3741. ctxt->rep_prefix = ctxt->b;
  3742. break;
  3743. default:
  3744. goto done_prefixes;
  3745. }
  3746. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3747. ctxt->rex_prefix = 0;
  3748. }
  3749. done_prefixes:
  3750. /* REX prefix. */
  3751. if (ctxt->rex_prefix & 8)
  3752. ctxt->op_bytes = 8; /* REX.W */
  3753. /* Opcode byte(s). */
  3754. opcode = opcode_table[ctxt->b];
  3755. /* Two-byte opcode? */
  3756. if (ctxt->b == 0x0f) {
  3757. ctxt->opcode_len = 2;
  3758. ctxt->b = insn_fetch(u8, ctxt);
  3759. opcode = twobyte_table[ctxt->b];
  3760. /* 0F_38 opcode map */
  3761. if (ctxt->b == 0x38) {
  3762. ctxt->opcode_len = 3;
  3763. ctxt->b = insn_fetch(u8, ctxt);
  3764. opcode = opcode_map_0f_38[ctxt->b];
  3765. }
  3766. }
  3767. ctxt->d = opcode.flags;
  3768. if (ctxt->d & ModRM)
  3769. ctxt->modrm = insn_fetch(u8, ctxt);
  3770. /* vex-prefix instructions are not implemented */
  3771. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  3772. (mode == X86EMUL_MODE_PROT64 ||
  3773. (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
  3774. ctxt->d = NotImpl;
  3775. }
  3776. while (ctxt->d & GroupMask) {
  3777. switch (ctxt->d & GroupMask) {
  3778. case Group:
  3779. goffset = (ctxt->modrm >> 3) & 7;
  3780. opcode = opcode.u.group[goffset];
  3781. break;
  3782. case GroupDual:
  3783. goffset = (ctxt->modrm >> 3) & 7;
  3784. if ((ctxt->modrm >> 6) == 3)
  3785. opcode = opcode.u.gdual->mod3[goffset];
  3786. else
  3787. opcode = opcode.u.gdual->mod012[goffset];
  3788. break;
  3789. case RMExt:
  3790. goffset = ctxt->modrm & 7;
  3791. opcode = opcode.u.group[goffset];
  3792. break;
  3793. case Prefix:
  3794. if (ctxt->rep_prefix && op_prefix)
  3795. return EMULATION_FAILED;
  3796. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3797. switch (simd_prefix) {
  3798. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3799. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3800. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3801. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3802. }
  3803. break;
  3804. case Escape:
  3805. if (ctxt->modrm > 0xbf)
  3806. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3807. else
  3808. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3809. break;
  3810. default:
  3811. return EMULATION_FAILED;
  3812. }
  3813. ctxt->d &= ~(u64)GroupMask;
  3814. ctxt->d |= opcode.flags;
  3815. }
  3816. /* Unrecognised? */
  3817. if (ctxt->d == 0)
  3818. return EMULATION_FAILED;
  3819. ctxt->execute = opcode.u.execute;
  3820. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  3821. return EMULATION_FAILED;
  3822. if (unlikely(ctxt->d &
  3823. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
  3824. /*
  3825. * These are copied unconditionally here, and checked unconditionally
  3826. * in x86_emulate_insn.
  3827. */
  3828. ctxt->check_perm = opcode.check_perm;
  3829. ctxt->intercept = opcode.intercept;
  3830. if (ctxt->d & NotImpl)
  3831. return EMULATION_FAILED;
  3832. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3833. ctxt->op_bytes = 8;
  3834. if (ctxt->d & Op3264) {
  3835. if (mode == X86EMUL_MODE_PROT64)
  3836. ctxt->op_bytes = 8;
  3837. else
  3838. ctxt->op_bytes = 4;
  3839. }
  3840. if (ctxt->d & Sse)
  3841. ctxt->op_bytes = 16;
  3842. else if (ctxt->d & Mmx)
  3843. ctxt->op_bytes = 8;
  3844. }
  3845. /* ModRM and SIB bytes. */
  3846. if (ctxt->d & ModRM) {
  3847. rc = decode_modrm(ctxt, &ctxt->memop);
  3848. if (!has_seg_override) {
  3849. has_seg_override = true;
  3850. ctxt->seg_override = ctxt->modrm_seg;
  3851. }
  3852. } else if (ctxt->d & MemAbs)
  3853. rc = decode_abs(ctxt, &ctxt->memop);
  3854. if (rc != X86EMUL_CONTINUE)
  3855. goto done;
  3856. if (!has_seg_override)
  3857. ctxt->seg_override = VCPU_SREG_DS;
  3858. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  3859. /*
  3860. * Decode and fetch the source operand: register, memory
  3861. * or immediate.
  3862. */
  3863. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3864. if (rc != X86EMUL_CONTINUE)
  3865. goto done;
  3866. /*
  3867. * Decode and fetch the second source operand: register, memory
  3868. * or immediate.
  3869. */
  3870. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3871. if (rc != X86EMUL_CONTINUE)
  3872. goto done;
  3873. /* Decode and fetch the destination operand: register or memory. */
  3874. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3875. done:
  3876. if (ctxt->rip_relative)
  3877. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3878. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3879. }
  3880. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3881. {
  3882. return ctxt->d & PageTable;
  3883. }
  3884. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3885. {
  3886. /* The second termination condition only applies for REPE
  3887. * and REPNE. Test if the repeat string operation prefix is
  3888. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3889. * corresponding termination condition according to:
  3890. * - if REPE/REPZ and ZF = 0 then done
  3891. * - if REPNE/REPNZ and ZF = 1 then done
  3892. */
  3893. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3894. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3895. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3896. ((ctxt->eflags & EFLG_ZF) == 0))
  3897. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3898. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3899. return true;
  3900. return false;
  3901. }
  3902. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3903. {
  3904. bool fault = false;
  3905. ctxt->ops->get_fpu(ctxt);
  3906. asm volatile("1: fwait \n\t"
  3907. "2: \n\t"
  3908. ".pushsection .fixup,\"ax\" \n\t"
  3909. "3: \n\t"
  3910. "movb $1, %[fault] \n\t"
  3911. "jmp 2b \n\t"
  3912. ".popsection \n\t"
  3913. _ASM_EXTABLE(1b, 3b)
  3914. : [fault]"+qm"(fault));
  3915. ctxt->ops->put_fpu(ctxt);
  3916. if (unlikely(fault))
  3917. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3918. return X86EMUL_CONTINUE;
  3919. }
  3920. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3921. struct operand *op)
  3922. {
  3923. if (op->type == OP_MM)
  3924. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3925. }
  3926. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3927. {
  3928. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3929. if (!(ctxt->d & ByteOp))
  3930. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3931. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3932. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  3933. [fastop]"+S"(fop)
  3934. : "c"(ctxt->src2.val));
  3935. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3936. if (!fop) /* exception is returned in fop variable */
  3937. return emulate_de(ctxt);
  3938. return X86EMUL_CONTINUE;
  3939. }
  3940. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  3941. {
  3942. memset(&ctxt->rip_relative, 0,
  3943. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  3944. ctxt->io_read.pos = 0;
  3945. ctxt->io_read.end = 0;
  3946. ctxt->mem_read.end = 0;
  3947. }
  3948. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3949. {
  3950. const struct x86_emulate_ops *ops = ctxt->ops;
  3951. int rc = X86EMUL_CONTINUE;
  3952. int saved_dst_type = ctxt->dst.type;
  3953. ctxt->mem_read.pos = 0;
  3954. /* LOCK prefix is allowed only with some instructions */
  3955. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3956. rc = emulate_ud(ctxt);
  3957. goto done;
  3958. }
  3959. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3960. rc = emulate_ud(ctxt);
  3961. goto done;
  3962. }
  3963. if (unlikely(ctxt->d &
  3964. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  3965. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3966. (ctxt->d & Undefined)) {
  3967. rc = emulate_ud(ctxt);
  3968. goto done;
  3969. }
  3970. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3971. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3972. rc = emulate_ud(ctxt);
  3973. goto done;
  3974. }
  3975. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3976. rc = emulate_nm(ctxt);
  3977. goto done;
  3978. }
  3979. if (ctxt->d & Mmx) {
  3980. rc = flush_pending_x87_faults(ctxt);
  3981. if (rc != X86EMUL_CONTINUE)
  3982. goto done;
  3983. /*
  3984. * Now that we know the fpu is exception safe, we can fetch
  3985. * operands from it.
  3986. */
  3987. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3988. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3989. if (!(ctxt->d & Mov))
  3990. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3991. }
  3992. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  3993. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3994. X86_ICPT_PRE_EXCEPT);
  3995. if (rc != X86EMUL_CONTINUE)
  3996. goto done;
  3997. }
  3998. /* Privileged instruction can be executed only in CPL=0 */
  3999. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4000. if (ctxt->d & PrivUD)
  4001. rc = emulate_ud(ctxt);
  4002. else
  4003. rc = emulate_gp(ctxt, 0);
  4004. goto done;
  4005. }
  4006. /* Instruction can only be executed in protected mode */
  4007. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4008. rc = emulate_ud(ctxt);
  4009. goto done;
  4010. }
  4011. /* Do instruction specific permission checks */
  4012. if (ctxt->d & CheckPerm) {
  4013. rc = ctxt->check_perm(ctxt);
  4014. if (rc != X86EMUL_CONTINUE)
  4015. goto done;
  4016. }
  4017. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4018. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4019. X86_ICPT_POST_EXCEPT);
  4020. if (rc != X86EMUL_CONTINUE)
  4021. goto done;
  4022. }
  4023. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4024. /* All REP prefixes have the same first termination condition */
  4025. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4026. ctxt->eip = ctxt->_eip;
  4027. ctxt->eflags &= ~EFLG_RF;
  4028. goto done;
  4029. }
  4030. }
  4031. }
  4032. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4033. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4034. ctxt->src.valptr, ctxt->src.bytes);
  4035. if (rc != X86EMUL_CONTINUE)
  4036. goto done;
  4037. ctxt->src.orig_val64 = ctxt->src.val64;
  4038. }
  4039. if (ctxt->src2.type == OP_MEM) {
  4040. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4041. &ctxt->src2.val, ctxt->src2.bytes);
  4042. if (rc != X86EMUL_CONTINUE)
  4043. goto done;
  4044. }
  4045. if ((ctxt->d & DstMask) == ImplicitOps)
  4046. goto special_insn;
  4047. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4048. /* optimisation - avoid slow emulated read if Mov */
  4049. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4050. &ctxt->dst.val, ctxt->dst.bytes);
  4051. if (rc != X86EMUL_CONTINUE)
  4052. goto done;
  4053. }
  4054. ctxt->dst.orig_val = ctxt->dst.val;
  4055. special_insn:
  4056. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4057. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4058. X86_ICPT_POST_MEMACCESS);
  4059. if (rc != X86EMUL_CONTINUE)
  4060. goto done;
  4061. }
  4062. if (ctxt->rep_prefix && (ctxt->d & String))
  4063. ctxt->eflags |= EFLG_RF;
  4064. else
  4065. ctxt->eflags &= ~EFLG_RF;
  4066. if (ctxt->execute) {
  4067. if (ctxt->d & Fastop) {
  4068. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4069. rc = fastop(ctxt, fop);
  4070. if (rc != X86EMUL_CONTINUE)
  4071. goto done;
  4072. goto writeback;
  4073. }
  4074. rc = ctxt->execute(ctxt);
  4075. if (rc != X86EMUL_CONTINUE)
  4076. goto done;
  4077. goto writeback;
  4078. }
  4079. if (ctxt->opcode_len == 2)
  4080. goto twobyte_insn;
  4081. else if (ctxt->opcode_len == 3)
  4082. goto threebyte_insn;
  4083. switch (ctxt->b) {
  4084. case 0x63: /* movsxd */
  4085. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4086. goto cannot_emulate;
  4087. ctxt->dst.val = (s32) ctxt->src.val;
  4088. break;
  4089. case 0x70 ... 0x7f: /* jcc (short) */
  4090. if (test_cc(ctxt->b, ctxt->eflags))
  4091. jmp_rel(ctxt, ctxt->src.val);
  4092. break;
  4093. case 0x8d: /* lea r16/r32, m */
  4094. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4095. break;
  4096. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4097. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4098. ctxt->dst.type = OP_NONE;
  4099. else
  4100. rc = em_xchg(ctxt);
  4101. break;
  4102. case 0x98: /* cbw/cwde/cdqe */
  4103. switch (ctxt->op_bytes) {
  4104. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4105. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4106. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4107. }
  4108. break;
  4109. case 0xcc: /* int3 */
  4110. rc = emulate_int(ctxt, 3);
  4111. break;
  4112. case 0xcd: /* int n */
  4113. rc = emulate_int(ctxt, ctxt->src.val);
  4114. break;
  4115. case 0xce: /* into */
  4116. if (ctxt->eflags & EFLG_OF)
  4117. rc = emulate_int(ctxt, 4);
  4118. break;
  4119. case 0xe9: /* jmp rel */
  4120. case 0xeb: /* jmp rel short */
  4121. jmp_rel(ctxt, ctxt->src.val);
  4122. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4123. break;
  4124. case 0xf4: /* hlt */
  4125. ctxt->ops->halt(ctxt);
  4126. break;
  4127. case 0xf5: /* cmc */
  4128. /* complement carry flag from eflags reg */
  4129. ctxt->eflags ^= EFLG_CF;
  4130. break;
  4131. case 0xf8: /* clc */
  4132. ctxt->eflags &= ~EFLG_CF;
  4133. break;
  4134. case 0xf9: /* stc */
  4135. ctxt->eflags |= EFLG_CF;
  4136. break;
  4137. case 0xfc: /* cld */
  4138. ctxt->eflags &= ~EFLG_DF;
  4139. break;
  4140. case 0xfd: /* std */
  4141. ctxt->eflags |= EFLG_DF;
  4142. break;
  4143. default:
  4144. goto cannot_emulate;
  4145. }
  4146. if (rc != X86EMUL_CONTINUE)
  4147. goto done;
  4148. writeback:
  4149. if (ctxt->d & SrcWrite) {
  4150. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4151. rc = writeback(ctxt, &ctxt->src);
  4152. if (rc != X86EMUL_CONTINUE)
  4153. goto done;
  4154. }
  4155. if (!(ctxt->d & NoWrite)) {
  4156. rc = writeback(ctxt, &ctxt->dst);
  4157. if (rc != X86EMUL_CONTINUE)
  4158. goto done;
  4159. }
  4160. /*
  4161. * restore dst type in case the decoding will be reused
  4162. * (happens for string instruction )
  4163. */
  4164. ctxt->dst.type = saved_dst_type;
  4165. if ((ctxt->d & SrcMask) == SrcSI)
  4166. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4167. if ((ctxt->d & DstMask) == DstDI)
  4168. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4169. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4170. unsigned int count;
  4171. struct read_cache *r = &ctxt->io_read;
  4172. if ((ctxt->d & SrcMask) == SrcSI)
  4173. count = ctxt->src.count;
  4174. else
  4175. count = ctxt->dst.count;
  4176. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4177. -count);
  4178. if (!string_insn_completed(ctxt)) {
  4179. /*
  4180. * Re-enter guest when pio read ahead buffer is empty
  4181. * or, if it is not used, after each 1024 iteration.
  4182. */
  4183. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4184. (r->end == 0 || r->end != r->pos)) {
  4185. /*
  4186. * Reset read cache. Usually happens before
  4187. * decode, but since instruction is restarted
  4188. * we have to do it here.
  4189. */
  4190. ctxt->mem_read.end = 0;
  4191. writeback_registers(ctxt);
  4192. return EMULATION_RESTART;
  4193. }
  4194. goto done; /* skip rip writeback */
  4195. }
  4196. ctxt->eflags &= ~EFLG_RF;
  4197. }
  4198. ctxt->eip = ctxt->_eip;
  4199. done:
  4200. if (rc == X86EMUL_PROPAGATE_FAULT) {
  4201. WARN_ON(ctxt->exception.vector > 0x1f);
  4202. ctxt->have_exception = true;
  4203. }
  4204. if (rc == X86EMUL_INTERCEPTED)
  4205. return EMULATION_INTERCEPTED;
  4206. if (rc == X86EMUL_CONTINUE)
  4207. writeback_registers(ctxt);
  4208. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4209. twobyte_insn:
  4210. switch (ctxt->b) {
  4211. case 0x09: /* wbinvd */
  4212. (ctxt->ops->wbinvd)(ctxt);
  4213. break;
  4214. case 0x08: /* invd */
  4215. case 0x0d: /* GrpP (prefetch) */
  4216. case 0x18: /* Grp16 (prefetch/nop) */
  4217. case 0x1f: /* nop */
  4218. break;
  4219. case 0x20: /* mov cr, reg */
  4220. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4221. break;
  4222. case 0x21: /* mov from dr to reg */
  4223. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4224. break;
  4225. case 0x40 ... 0x4f: /* cmov */
  4226. if (test_cc(ctxt->b, ctxt->eflags))
  4227. ctxt->dst.val = ctxt->src.val;
  4228. else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
  4229. ctxt->op_bytes != 4)
  4230. ctxt->dst.type = OP_NONE; /* no writeback */
  4231. break;
  4232. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4233. if (test_cc(ctxt->b, ctxt->eflags))
  4234. jmp_rel(ctxt, ctxt->src.val);
  4235. break;
  4236. case 0x90 ... 0x9f: /* setcc r/m8 */
  4237. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4238. break;
  4239. case 0xae: /* clflush */
  4240. break;
  4241. case 0xb6 ... 0xb7: /* movzx */
  4242. ctxt->dst.bytes = ctxt->op_bytes;
  4243. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4244. : (u16) ctxt->src.val;
  4245. break;
  4246. case 0xbe ... 0xbf: /* movsx */
  4247. ctxt->dst.bytes = ctxt->op_bytes;
  4248. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4249. (s16) ctxt->src.val;
  4250. break;
  4251. case 0xc3: /* movnti */
  4252. ctxt->dst.bytes = ctxt->op_bytes;
  4253. ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
  4254. (u32) ctxt->src.val;
  4255. break;
  4256. default:
  4257. goto cannot_emulate;
  4258. }
  4259. threebyte_insn:
  4260. if (rc != X86EMUL_CONTINUE)
  4261. goto done;
  4262. goto writeback;
  4263. cannot_emulate:
  4264. return EMULATION_FAILED;
  4265. }
  4266. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4267. {
  4268. invalidate_registers(ctxt);
  4269. }
  4270. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4271. {
  4272. writeback_registers(ctxt);
  4273. }