pmc_atom.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * Intel Atom SOC Power Management Controller Driver
  3. * Copyright (c) 2014, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. */
  15. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  16. #include <linux/module.h>
  17. #include <linux/init.h>
  18. #include <linux/pci.h>
  19. #include <linux/device.h>
  20. #include <linux/debugfs.h>
  21. #include <linux/seq_file.h>
  22. #include <linux/io.h>
  23. #include <asm/pmc_atom.h>
  24. #define DRIVER_NAME KBUILD_MODNAME
  25. struct pmc_dev {
  26. u32 base_addr;
  27. void __iomem *regmap;
  28. #ifdef CONFIG_DEBUG_FS
  29. struct dentry *dbgfs_dir;
  30. #endif /* CONFIG_DEBUG_FS */
  31. };
  32. static struct pmc_dev pmc_device;
  33. static u32 acpi_base_addr;
  34. struct pmc_dev_map {
  35. const char *name;
  36. u32 bit_mask;
  37. };
  38. static const struct pmc_dev_map dev_map[] = {
  39. {"0 - LPSS1_F0_DMA", BIT_LPSS1_F0_DMA},
  40. {"1 - LPSS1_F1_PWM1", BIT_LPSS1_F1_PWM1},
  41. {"2 - LPSS1_F2_PWM2", BIT_LPSS1_F2_PWM2},
  42. {"3 - LPSS1_F3_HSUART1", BIT_LPSS1_F3_HSUART1},
  43. {"4 - LPSS1_F4_HSUART2", BIT_LPSS1_F4_HSUART2},
  44. {"5 - LPSS1_F5_SPI", BIT_LPSS1_F5_SPI},
  45. {"6 - LPSS1_F6_Reserved", BIT_LPSS1_F6_XXX},
  46. {"7 - LPSS1_F7_Reserved", BIT_LPSS1_F7_XXX},
  47. {"8 - SCC_EMMC", BIT_SCC_EMMC},
  48. {"9 - SCC_SDIO", BIT_SCC_SDIO},
  49. {"10 - SCC_SDCARD", BIT_SCC_SDCARD},
  50. {"11 - SCC_MIPI", BIT_SCC_MIPI},
  51. {"12 - HDA", BIT_HDA},
  52. {"13 - LPE", BIT_LPE},
  53. {"14 - OTG", BIT_OTG},
  54. {"15 - USH", BIT_USH},
  55. {"16 - GBE", BIT_GBE},
  56. {"17 - SATA", BIT_SATA},
  57. {"18 - USB_EHCI", BIT_USB_EHCI},
  58. {"19 - SEC", BIT_SEC},
  59. {"20 - PCIE_PORT0", BIT_PCIE_PORT0},
  60. {"21 - PCIE_PORT1", BIT_PCIE_PORT1},
  61. {"22 - PCIE_PORT2", BIT_PCIE_PORT2},
  62. {"23 - PCIE_PORT3", BIT_PCIE_PORT3},
  63. {"24 - LPSS2_F0_DMA", BIT_LPSS2_F0_DMA},
  64. {"25 - LPSS2_F1_I2C1", BIT_LPSS2_F1_I2C1},
  65. {"26 - LPSS2_F2_I2C2", BIT_LPSS2_F2_I2C2},
  66. {"27 - LPSS2_F3_I2C3", BIT_LPSS2_F3_I2C3},
  67. {"28 - LPSS2_F3_I2C4", BIT_LPSS2_F4_I2C4},
  68. {"29 - LPSS2_F5_I2C5", BIT_LPSS2_F5_I2C5},
  69. {"30 - LPSS2_F6_I2C6", BIT_LPSS2_F6_I2C6},
  70. {"31 - LPSS2_F7_I2C7", BIT_LPSS2_F7_I2C7},
  71. {"32 - SMB", BIT_SMB},
  72. {"33 - OTG_SS_PHY", BIT_OTG_SS_PHY},
  73. {"34 - USH_SS_PHY", BIT_USH_SS_PHY},
  74. {"35 - DFX", BIT_DFX},
  75. };
  76. static inline u32 pmc_reg_read(struct pmc_dev *pmc, int reg_offset)
  77. {
  78. return readl(pmc->regmap + reg_offset);
  79. }
  80. static inline void pmc_reg_write(struct pmc_dev *pmc, int reg_offset, u32 val)
  81. {
  82. writel(val, pmc->regmap + reg_offset);
  83. }
  84. static void pmc_power_off(void)
  85. {
  86. u16 pm1_cnt_port;
  87. u32 pm1_cnt_value;
  88. pr_info("Preparing to enter system sleep state S5\n");
  89. pm1_cnt_port = acpi_base_addr + PM1_CNT;
  90. pm1_cnt_value = inl(pm1_cnt_port);
  91. pm1_cnt_value &= SLEEP_TYPE_MASK;
  92. pm1_cnt_value |= SLEEP_TYPE_S5;
  93. pm1_cnt_value |= SLEEP_ENABLE;
  94. outl(pm1_cnt_value, pm1_cnt_port);
  95. }
  96. static void pmc_hw_reg_setup(struct pmc_dev *pmc)
  97. {
  98. /*
  99. * Disable PMC S0IX_WAKE_EN events coming from:
  100. * - LPC clock run
  101. * - GPIO_SUS ored dedicated IRQs
  102. * - GPIO_SCORE ored dedicated IRQs
  103. * - GPIO_SUS shared IRQ
  104. * - GPIO_SCORE shared IRQ
  105. */
  106. pmc_reg_write(pmc, PMC_S0IX_WAKE_EN, (u32)PMC_WAKE_EN_SETTING);
  107. }
  108. #ifdef CONFIG_DEBUG_FS
  109. static int pmc_dev_state_show(struct seq_file *s, void *unused)
  110. {
  111. struct pmc_dev *pmc = s->private;
  112. u32 func_dis, func_dis_2, func_dis_index;
  113. u32 d3_sts_0, d3_sts_1, d3_sts_index;
  114. int dev_num, dev_index, reg_index;
  115. func_dis = pmc_reg_read(pmc, PMC_FUNC_DIS);
  116. func_dis_2 = pmc_reg_read(pmc, PMC_FUNC_DIS_2);
  117. d3_sts_0 = pmc_reg_read(pmc, PMC_D3_STS_0);
  118. d3_sts_1 = pmc_reg_read(pmc, PMC_D3_STS_1);
  119. dev_num = ARRAY_SIZE(dev_map);
  120. for (dev_index = 0; dev_index < dev_num; dev_index++) {
  121. reg_index = dev_index / PMC_REG_BIT_WIDTH;
  122. if (reg_index) {
  123. func_dis_index = func_dis_2;
  124. d3_sts_index = d3_sts_1;
  125. } else {
  126. func_dis_index = func_dis;
  127. d3_sts_index = d3_sts_0;
  128. }
  129. seq_printf(s, "Dev: %-32s\tState: %s [%s]\n",
  130. dev_map[dev_index].name,
  131. dev_map[dev_index].bit_mask & func_dis_index ?
  132. "Disabled" : "Enabled ",
  133. dev_map[dev_index].bit_mask & d3_sts_index ?
  134. "D3" : "D0");
  135. }
  136. return 0;
  137. }
  138. static int pmc_dev_state_open(struct inode *inode, struct file *file)
  139. {
  140. return single_open(file, pmc_dev_state_show, inode->i_private);
  141. }
  142. static const struct file_operations pmc_dev_state_ops = {
  143. .open = pmc_dev_state_open,
  144. .read = seq_read,
  145. .llseek = seq_lseek,
  146. .release = single_release,
  147. };
  148. static int pmc_sleep_tmr_show(struct seq_file *s, void *unused)
  149. {
  150. struct pmc_dev *pmc = s->private;
  151. u64 s0ir_tmr, s0i1_tmr, s0i2_tmr, s0i3_tmr, s0_tmr;
  152. s0ir_tmr = (u64)pmc_reg_read(pmc, PMC_S0IR_TMR) << PMC_TMR_SHIFT;
  153. s0i1_tmr = (u64)pmc_reg_read(pmc, PMC_S0I1_TMR) << PMC_TMR_SHIFT;
  154. s0i2_tmr = (u64)pmc_reg_read(pmc, PMC_S0I2_TMR) << PMC_TMR_SHIFT;
  155. s0i3_tmr = (u64)pmc_reg_read(pmc, PMC_S0I3_TMR) << PMC_TMR_SHIFT;
  156. s0_tmr = (u64)pmc_reg_read(pmc, PMC_S0_TMR) << PMC_TMR_SHIFT;
  157. seq_printf(s, "S0IR Residency:\t%lldus\n", s0ir_tmr);
  158. seq_printf(s, "S0I1 Residency:\t%lldus\n", s0i1_tmr);
  159. seq_printf(s, "S0I2 Residency:\t%lldus\n", s0i2_tmr);
  160. seq_printf(s, "S0I3 Residency:\t%lldus\n", s0i3_tmr);
  161. seq_printf(s, "S0 Residency:\t%lldus\n", s0_tmr);
  162. return 0;
  163. }
  164. static int pmc_sleep_tmr_open(struct inode *inode, struct file *file)
  165. {
  166. return single_open(file, pmc_sleep_tmr_show, inode->i_private);
  167. }
  168. static const struct file_operations pmc_sleep_tmr_ops = {
  169. .open = pmc_sleep_tmr_open,
  170. .read = seq_read,
  171. .llseek = seq_lseek,
  172. .release = single_release,
  173. };
  174. static void pmc_dbgfs_unregister(struct pmc_dev *pmc)
  175. {
  176. if (!pmc->dbgfs_dir)
  177. return;
  178. debugfs_remove_recursive(pmc->dbgfs_dir);
  179. pmc->dbgfs_dir = NULL;
  180. }
  181. static int pmc_dbgfs_register(struct pmc_dev *pmc, struct pci_dev *pdev)
  182. {
  183. struct dentry *dir, *f;
  184. dir = debugfs_create_dir("pmc_atom", NULL);
  185. if (!dir)
  186. return -ENOMEM;
  187. f = debugfs_create_file("dev_state", S_IFREG | S_IRUGO,
  188. dir, pmc, &pmc_dev_state_ops);
  189. if (!f) {
  190. dev_err(&pdev->dev, "dev_states register failed\n");
  191. goto err;
  192. }
  193. f = debugfs_create_file("sleep_state", S_IFREG | S_IRUGO,
  194. dir, pmc, &pmc_sleep_tmr_ops);
  195. if (!f) {
  196. dev_err(&pdev->dev, "sleep_state register failed\n");
  197. goto err;
  198. }
  199. pmc->dbgfs_dir = dir;
  200. return 0;
  201. err:
  202. pmc_dbgfs_unregister(pmc);
  203. return -ENODEV;
  204. }
  205. #else
  206. static int pmc_dbgfs_register(struct pmc_dev *pmc, struct pci_dev *pdev)
  207. {
  208. return 0;
  209. }
  210. #endif /* CONFIG_DEBUG_FS */
  211. static int pmc_setup_dev(struct pci_dev *pdev)
  212. {
  213. struct pmc_dev *pmc = &pmc_device;
  214. int ret;
  215. /* Obtain ACPI base address */
  216. pci_read_config_dword(pdev, ACPI_BASE_ADDR_OFFSET, &acpi_base_addr);
  217. acpi_base_addr &= ACPI_BASE_ADDR_MASK;
  218. /* Install power off function */
  219. if (acpi_base_addr != 0 && pm_power_off == NULL)
  220. pm_power_off = pmc_power_off;
  221. pci_read_config_dword(pdev, PMC_BASE_ADDR_OFFSET, &pmc->base_addr);
  222. pmc->base_addr &= PMC_BASE_ADDR_MASK;
  223. pmc->regmap = ioremap_nocache(pmc->base_addr, PMC_MMIO_REG_LEN);
  224. if (!pmc->regmap) {
  225. dev_err(&pdev->dev, "error: ioremap failed\n");
  226. return -ENOMEM;
  227. }
  228. /* PMC hardware registers setup */
  229. pmc_hw_reg_setup(pmc);
  230. ret = pmc_dbgfs_register(pmc, pdev);
  231. if (ret) {
  232. iounmap(pmc->regmap);
  233. }
  234. return ret;
  235. }
  236. /*
  237. * Data for PCI driver interface
  238. *
  239. * This data only exists for exporting the supported
  240. * PCI ids via MODULE_DEVICE_TABLE. We do not actually
  241. * register a pci_driver, because lpc_ich will register
  242. * a driver on the same PCI id.
  243. */
  244. static const struct pci_device_id pmc_pci_ids[] = {
  245. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_VLV_PMC) },
  246. { 0, },
  247. };
  248. MODULE_DEVICE_TABLE(pci, pmc_pci_ids);
  249. static int __init pmc_atom_init(void)
  250. {
  251. int err = -ENODEV;
  252. struct pci_dev *pdev = NULL;
  253. const struct pci_device_id *ent;
  254. /* We look for our device - PCU PMC
  255. * we assume that there is max. one device.
  256. *
  257. * We can't use plain pci_driver mechanism,
  258. * as the device is really a multiple function device,
  259. * main driver that binds to the pci_device is lpc_ich
  260. * and have to find & bind to the device this way.
  261. */
  262. for_each_pci_dev(pdev) {
  263. ent = pci_match_id(pmc_pci_ids, pdev);
  264. if (ent) {
  265. err = pmc_setup_dev(pdev);
  266. goto out;
  267. }
  268. }
  269. /* Device not found. */
  270. out:
  271. return err;
  272. }
  273. module_init(pmc_atom_init);
  274. /* no module_exit, this driver shouldn't be unloaded */
  275. MODULE_AUTHOR("Aubrey Li <aubrey.li@linux.intel.com>");
  276. MODULE_DESCRIPTION("Intel Atom SOC Power Management Controller Interface");
  277. MODULE_LICENSE("GPL v2");