intel.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755
  1. #include <linux/kernel.h>
  2. #include <linux/string.h>
  3. #include <linux/bitops.h>
  4. #include <linux/smp.h>
  5. #include <linux/sched.h>
  6. #include <linux/thread_info.h>
  7. #include <linux/module.h>
  8. #include <linux/uaccess.h>
  9. #include <asm/processor.h>
  10. #include <asm/pgtable.h>
  11. #include <asm/msr.h>
  12. #include <asm/bugs.h>
  13. #include <asm/cpu.h>
  14. #ifdef CONFIG_X86_64
  15. #include <linux/topology.h>
  16. #endif
  17. #include "cpu.h"
  18. #ifdef CONFIG_X86_LOCAL_APIC
  19. #include <asm/mpspec.h>
  20. #include <asm/apic.h>
  21. #endif
  22. static void early_init_intel(struct cpuinfo_x86 *c)
  23. {
  24. u64 misc_enable;
  25. /* Unmask CPUID levels if masked: */
  26. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  27. if (msr_clear_bit(MSR_IA32_MISC_ENABLE,
  28. MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) > 0) {
  29. c->cpuid_level = cpuid_eax(0);
  30. get_cpu_cap(c);
  31. }
  32. }
  33. if ((c->x86 == 0xf && c->x86_model >= 0x03) ||
  34. (c->x86 == 0x6 && c->x86_model >= 0x0e))
  35. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  36. if (c->x86 >= 6 && !cpu_has(c, X86_FEATURE_IA64)) {
  37. unsigned lower_word;
  38. wrmsr(MSR_IA32_UCODE_REV, 0, 0);
  39. /* Required by the SDM */
  40. sync_core();
  41. rdmsr(MSR_IA32_UCODE_REV, lower_word, c->microcode);
  42. }
  43. /*
  44. * Atom erratum AAE44/AAF40/AAG38/AAH41:
  45. *
  46. * A race condition between speculative fetches and invalidating
  47. * a large page. This is worked around in microcode, but we
  48. * need the microcode to have already been loaded... so if it is
  49. * not, recommend a BIOS update and disable large pages.
  50. */
  51. if (c->x86 == 6 && c->x86_model == 0x1c && c->x86_mask <= 2 &&
  52. c->microcode < 0x20e) {
  53. printk(KERN_WARNING "Atom PSE erratum detected, BIOS microcode update recommended\n");
  54. clear_cpu_cap(c, X86_FEATURE_PSE);
  55. }
  56. #ifdef CONFIG_X86_64
  57. set_cpu_cap(c, X86_FEATURE_SYSENTER32);
  58. #else
  59. /* Netburst reports 64 bytes clflush size, but does IO in 128 bytes */
  60. if (c->x86 == 15 && c->x86_cache_alignment == 64)
  61. c->x86_cache_alignment = 128;
  62. #endif
  63. /* CPUID workaround for 0F33/0F34 CPU */
  64. if (c->x86 == 0xF && c->x86_model == 0x3
  65. && (c->x86_mask == 0x3 || c->x86_mask == 0x4))
  66. c->x86_phys_bits = 36;
  67. /*
  68. * c->x86_power is 8000_0007 edx. Bit 8 is TSC runs at constant rate
  69. * with P/T states and does not stop in deep C-states.
  70. *
  71. * It is also reliable across cores and sockets. (but not across
  72. * cabinets - we turn it off in that case explicitly.)
  73. */
  74. if (c->x86_power & (1 << 8)) {
  75. set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
  76. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC);
  77. if (!check_tsc_unstable())
  78. set_sched_clock_stable();
  79. }
  80. /* Penwell and Cloverview have the TSC which doesn't sleep on S3 */
  81. if (c->x86 == 6) {
  82. switch (c->x86_model) {
  83. case 0x27: /* Penwell */
  84. case 0x35: /* Cloverview */
  85. set_cpu_cap(c, X86_FEATURE_NONSTOP_TSC_S3);
  86. break;
  87. default:
  88. break;
  89. }
  90. }
  91. /*
  92. * There is a known erratum on Pentium III and Core Solo
  93. * and Core Duo CPUs.
  94. * " Page with PAT set to WC while associated MTRR is UC
  95. * may consolidate to UC "
  96. * Because of this erratum, it is better to stick with
  97. * setting WC in MTRR rather than using PAT on these CPUs.
  98. *
  99. * Enable PAT WC only on P4, Core 2 or later CPUs.
  100. */
  101. if (c->x86 == 6 && c->x86_model < 15)
  102. clear_cpu_cap(c, X86_FEATURE_PAT);
  103. #ifdef CONFIG_KMEMCHECK
  104. /*
  105. * P4s have a "fast strings" feature which causes single-
  106. * stepping REP instructions to only generate a #DB on
  107. * cache-line boundaries.
  108. *
  109. * Ingo Molnar reported a Pentium D (model 6) and a Xeon
  110. * (model 2) with the same problem.
  111. */
  112. if (c->x86 == 15)
  113. if (msr_clear_bit(MSR_IA32_MISC_ENABLE,
  114. MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) > 0)
  115. pr_info("kmemcheck: Disabling fast string operations\n");
  116. #endif
  117. /*
  118. * If fast string is not enabled in IA32_MISC_ENABLE for any reason,
  119. * clear the fast string and enhanced fast string CPU capabilities.
  120. */
  121. if (c->x86 > 6 || (c->x86 == 6 && c->x86_model >= 0xd)) {
  122. rdmsrl(MSR_IA32_MISC_ENABLE, misc_enable);
  123. if (!(misc_enable & MSR_IA32_MISC_ENABLE_FAST_STRING)) {
  124. printk(KERN_INFO "Disabled fast string operations\n");
  125. setup_clear_cpu_cap(X86_FEATURE_REP_GOOD);
  126. setup_clear_cpu_cap(X86_FEATURE_ERMS);
  127. }
  128. }
  129. /*
  130. * Intel Quark Core DevMan_001.pdf section 6.4.11
  131. * "The operating system also is required to invalidate (i.e., flush)
  132. * the TLB when any changes are made to any of the page table entries.
  133. * The operating system must reload CR3 to cause the TLB to be flushed"
  134. *
  135. * As a result cpu_has_pge() in arch/x86/include/asm/tlbflush.h should
  136. * be false so that __flush_tlb_all() causes CR3 insted of CR4.PGE
  137. * to be modified
  138. */
  139. if (c->x86 == 5 && c->x86_model == 9) {
  140. pr_info("Disabling PGE capability bit\n");
  141. setup_clear_cpu_cap(X86_FEATURE_PGE);
  142. }
  143. }
  144. #ifdef CONFIG_X86_32
  145. /*
  146. * Early probe support logic for ppro memory erratum #50
  147. *
  148. * This is called before we do cpu ident work
  149. */
  150. int ppro_with_ram_bug(void)
  151. {
  152. /* Uses data from early_cpu_detect now */
  153. if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
  154. boot_cpu_data.x86 == 6 &&
  155. boot_cpu_data.x86_model == 1 &&
  156. boot_cpu_data.x86_mask < 8) {
  157. printk(KERN_INFO "Pentium Pro with Errata#50 detected. Taking evasive action.\n");
  158. return 1;
  159. }
  160. return 0;
  161. }
  162. static void intel_smp_check(struct cpuinfo_x86 *c)
  163. {
  164. /* calling is from identify_secondary_cpu() ? */
  165. if (!c->cpu_index)
  166. return;
  167. /*
  168. * Mask B, Pentium, but not Pentium MMX
  169. */
  170. if (c->x86 == 5 &&
  171. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  172. c->x86_model <= 3) {
  173. /*
  174. * Remember we have B step Pentia with bugs
  175. */
  176. WARN_ONCE(1, "WARNING: SMP operation may be unreliable"
  177. "with B stepping processors.\n");
  178. }
  179. }
  180. static int forcepae;
  181. static int __init forcepae_setup(char *__unused)
  182. {
  183. forcepae = 1;
  184. return 1;
  185. }
  186. __setup("forcepae", forcepae_setup);
  187. static void intel_workarounds(struct cpuinfo_x86 *c)
  188. {
  189. #ifdef CONFIG_X86_F00F_BUG
  190. /*
  191. * All current models of Pentium and Pentium with MMX technology CPUs
  192. * have the F0 0F bug, which lets nonprivileged users lock up the
  193. * system. Announce that the fault handler will be checking for it.
  194. */
  195. clear_cpu_bug(c, X86_BUG_F00F);
  196. if (!paravirt_enabled() && c->x86 == 5) {
  197. static int f00f_workaround_enabled;
  198. set_cpu_bug(c, X86_BUG_F00F);
  199. if (!f00f_workaround_enabled) {
  200. printk(KERN_NOTICE "Intel Pentium with F0 0F bug - workaround enabled.\n");
  201. f00f_workaround_enabled = 1;
  202. }
  203. }
  204. #endif
  205. /*
  206. * SEP CPUID bug: Pentium Pro reports SEP but doesn't have it until
  207. * model 3 mask 3
  208. */
  209. if ((c->x86<<8 | c->x86_model<<4 | c->x86_mask) < 0x633)
  210. clear_cpu_cap(c, X86_FEATURE_SEP);
  211. /*
  212. * PAE CPUID issue: many Pentium M report no PAE but may have a
  213. * functionally usable PAE implementation.
  214. * Forcefully enable PAE if kernel parameter "forcepae" is present.
  215. */
  216. if (forcepae) {
  217. printk(KERN_WARNING "PAE forced!\n");
  218. set_cpu_cap(c, X86_FEATURE_PAE);
  219. add_taint(TAINT_CPU_OUT_OF_SPEC, LOCKDEP_NOW_UNRELIABLE);
  220. }
  221. /*
  222. * P4 Xeon errata 037 workaround.
  223. * Hardware prefetcher may cause stale data to be loaded into the cache.
  224. */
  225. if ((c->x86 == 15) && (c->x86_model == 1) && (c->x86_mask == 1)) {
  226. if (msr_set_bit(MSR_IA32_MISC_ENABLE,
  227. MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT)
  228. > 0) {
  229. pr_info("CPU: C0 stepping P4 Xeon detected.\n");
  230. pr_info("CPU: Disabling hardware prefetching (Errata 037)\n");
  231. }
  232. }
  233. /*
  234. * See if we have a good local APIC by checking for buggy Pentia,
  235. * i.e. all B steppings and the C2 stepping of P54C when using their
  236. * integrated APIC (see 11AP erratum in "Pentium Processor
  237. * Specification Update").
  238. */
  239. if (cpu_has_apic && (c->x86<<8 | c->x86_model<<4) == 0x520 &&
  240. (c->x86_mask < 0x6 || c->x86_mask == 0xb))
  241. set_cpu_bug(c, X86_BUG_11AP);
  242. #ifdef CONFIG_X86_INTEL_USERCOPY
  243. /*
  244. * Set up the preferred alignment for movsl bulk memory moves
  245. */
  246. switch (c->x86) {
  247. case 4: /* 486: untested */
  248. break;
  249. case 5: /* Old Pentia: untested */
  250. break;
  251. case 6: /* PII/PIII only like movsl with 8-byte alignment */
  252. movsl_mask.mask = 7;
  253. break;
  254. case 15: /* P4 is OK down to 8-byte alignment */
  255. movsl_mask.mask = 7;
  256. break;
  257. }
  258. #endif
  259. intel_smp_check(c);
  260. }
  261. #else
  262. static void intel_workarounds(struct cpuinfo_x86 *c)
  263. {
  264. }
  265. #endif
  266. static void srat_detect_node(struct cpuinfo_x86 *c)
  267. {
  268. #ifdef CONFIG_NUMA
  269. unsigned node;
  270. int cpu = smp_processor_id();
  271. /* Don't do the funky fallback heuristics the AMD version employs
  272. for now. */
  273. node = numa_cpu_node(cpu);
  274. if (node == NUMA_NO_NODE || !node_online(node)) {
  275. /* reuse the value from init_cpu_to_node() */
  276. node = cpu_to_node(cpu);
  277. }
  278. numa_set_node(cpu, node);
  279. #endif
  280. }
  281. /*
  282. * find out the number of processor cores on the die
  283. */
  284. static int intel_num_cpu_cores(struct cpuinfo_x86 *c)
  285. {
  286. unsigned int eax, ebx, ecx, edx;
  287. if (c->cpuid_level < 4)
  288. return 1;
  289. /* Intel has a non-standard dependency on %ecx for this CPUID level. */
  290. cpuid_count(4, 0, &eax, &ebx, &ecx, &edx);
  291. if (eax & 0x1f)
  292. return (eax >> 26) + 1;
  293. else
  294. return 1;
  295. }
  296. static void detect_vmx_virtcap(struct cpuinfo_x86 *c)
  297. {
  298. /* Intel VMX MSR indicated features */
  299. #define X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW 0x00200000
  300. #define X86_VMX_FEATURE_PROC_CTLS_VNMI 0x00400000
  301. #define X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS 0x80000000
  302. #define X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC 0x00000001
  303. #define X86_VMX_FEATURE_PROC_CTLS2_EPT 0x00000002
  304. #define X86_VMX_FEATURE_PROC_CTLS2_VPID 0x00000020
  305. u32 vmx_msr_low, vmx_msr_high, msr_ctl, msr_ctl2;
  306. clear_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  307. clear_cpu_cap(c, X86_FEATURE_VNMI);
  308. clear_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  309. clear_cpu_cap(c, X86_FEATURE_EPT);
  310. clear_cpu_cap(c, X86_FEATURE_VPID);
  311. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS, vmx_msr_low, vmx_msr_high);
  312. msr_ctl = vmx_msr_high | vmx_msr_low;
  313. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW)
  314. set_cpu_cap(c, X86_FEATURE_TPR_SHADOW);
  315. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_VNMI)
  316. set_cpu_cap(c, X86_FEATURE_VNMI);
  317. if (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_2ND_CTLS) {
  318. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  319. vmx_msr_low, vmx_msr_high);
  320. msr_ctl2 = vmx_msr_high | vmx_msr_low;
  321. if ((msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VIRT_APIC) &&
  322. (msr_ctl & X86_VMX_FEATURE_PROC_CTLS_TPR_SHADOW))
  323. set_cpu_cap(c, X86_FEATURE_FLEXPRIORITY);
  324. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_EPT)
  325. set_cpu_cap(c, X86_FEATURE_EPT);
  326. if (msr_ctl2 & X86_VMX_FEATURE_PROC_CTLS2_VPID)
  327. set_cpu_cap(c, X86_FEATURE_VPID);
  328. }
  329. }
  330. static void init_intel(struct cpuinfo_x86 *c)
  331. {
  332. unsigned int l2 = 0;
  333. early_init_intel(c);
  334. intel_workarounds(c);
  335. /*
  336. * Detect the extended topology information if available. This
  337. * will reinitialise the initial_apicid which will be used
  338. * in init_intel_cacheinfo()
  339. */
  340. detect_extended_topology(c);
  341. if (!cpu_has(c, X86_FEATURE_XTOPOLOGY)) {
  342. /*
  343. * let's use the legacy cpuid vector 0x1 and 0x4 for topology
  344. * detection.
  345. */
  346. c->x86_max_cores = intel_num_cpu_cores(c);
  347. #ifdef CONFIG_X86_32
  348. detect_ht(c);
  349. #endif
  350. }
  351. l2 = init_intel_cacheinfo(c);
  352. /* Detect legacy cache sizes if init_intel_cacheinfo did not */
  353. if (l2 == 0) {
  354. cpu_detect_cache_sizes(c);
  355. l2 = c->x86_cache_size;
  356. }
  357. if (c->cpuid_level > 9) {
  358. unsigned eax = cpuid_eax(10);
  359. /* Check for version and the number of counters */
  360. if ((eax & 0xff) && (((eax>>8) & 0xff) > 1))
  361. set_cpu_cap(c, X86_FEATURE_ARCH_PERFMON);
  362. }
  363. if (cpu_has_xmm2)
  364. set_cpu_cap(c, X86_FEATURE_LFENCE_RDTSC);
  365. if (cpu_has_ds) {
  366. unsigned int l1;
  367. rdmsr(MSR_IA32_MISC_ENABLE, l1, l2);
  368. if (!(l1 & (1<<11)))
  369. set_cpu_cap(c, X86_FEATURE_BTS);
  370. if (!(l1 & (1<<12)))
  371. set_cpu_cap(c, X86_FEATURE_PEBS);
  372. }
  373. if (c->x86 == 6 && cpu_has_clflush &&
  374. (c->x86_model == 29 || c->x86_model == 46 || c->x86_model == 47))
  375. set_cpu_bug(c, X86_BUG_CLFLUSH_MONITOR);
  376. #ifdef CONFIG_X86_64
  377. if (c->x86 == 15)
  378. c->x86_cache_alignment = c->x86_clflush_size * 2;
  379. if (c->x86 == 6)
  380. set_cpu_cap(c, X86_FEATURE_REP_GOOD);
  381. #else
  382. /*
  383. * Names for the Pentium II/Celeron processors
  384. * detectable only by also checking the cache size.
  385. * Dixon is NOT a Celeron.
  386. */
  387. if (c->x86 == 6) {
  388. char *p = NULL;
  389. switch (c->x86_model) {
  390. case 5:
  391. if (l2 == 0)
  392. p = "Celeron (Covington)";
  393. else if (l2 == 256)
  394. p = "Mobile Pentium II (Dixon)";
  395. break;
  396. case 6:
  397. if (l2 == 128)
  398. p = "Celeron (Mendocino)";
  399. else if (c->x86_mask == 0 || c->x86_mask == 5)
  400. p = "Celeron-A";
  401. break;
  402. case 8:
  403. if (l2 == 128)
  404. p = "Celeron (Coppermine)";
  405. break;
  406. }
  407. if (p)
  408. strcpy(c->x86_model_id, p);
  409. }
  410. if (c->x86 == 15)
  411. set_cpu_cap(c, X86_FEATURE_P4);
  412. if (c->x86 == 6)
  413. set_cpu_cap(c, X86_FEATURE_P3);
  414. #endif
  415. /* Work around errata */
  416. srat_detect_node(c);
  417. if (cpu_has(c, X86_FEATURE_VMX))
  418. detect_vmx_virtcap(c);
  419. /*
  420. * Initialize MSR_IA32_ENERGY_PERF_BIAS if BIOS did not.
  421. * x86_energy_perf_policy(8) is available to change it at run-time
  422. */
  423. if (cpu_has(c, X86_FEATURE_EPB)) {
  424. u64 epb;
  425. rdmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
  426. if ((epb & 0xF) == ENERGY_PERF_BIAS_PERFORMANCE) {
  427. printk_once(KERN_WARNING "ENERGY_PERF_BIAS:"
  428. " Set to 'normal', was 'performance'\n"
  429. "ENERGY_PERF_BIAS: View and update with"
  430. " x86_energy_perf_policy(8)\n");
  431. epb = (epb & ~0xF) | ENERGY_PERF_BIAS_NORMAL;
  432. wrmsrl(MSR_IA32_ENERGY_PERF_BIAS, epb);
  433. }
  434. }
  435. }
  436. #ifdef CONFIG_X86_32
  437. static unsigned int intel_size_cache(struct cpuinfo_x86 *c, unsigned int size)
  438. {
  439. /*
  440. * Intel PIII Tualatin. This comes in two flavours.
  441. * One has 256kb of cache, the other 512. We have no way
  442. * to determine which, so we use a boottime override
  443. * for the 512kb model, and assume 256 otherwise.
  444. */
  445. if ((c->x86 == 6) && (c->x86_model == 11) && (size == 0))
  446. size = 256;
  447. /*
  448. * Intel Quark SoC X1000 contains a 4-way set associative
  449. * 16K cache with a 16 byte cache line and 256 lines per tag
  450. */
  451. if ((c->x86 == 5) && (c->x86_model == 9))
  452. size = 16;
  453. return size;
  454. }
  455. #endif
  456. #define TLB_INST_4K 0x01
  457. #define TLB_INST_4M 0x02
  458. #define TLB_INST_2M_4M 0x03
  459. #define TLB_INST_ALL 0x05
  460. #define TLB_INST_1G 0x06
  461. #define TLB_DATA_4K 0x11
  462. #define TLB_DATA_4M 0x12
  463. #define TLB_DATA_2M_4M 0x13
  464. #define TLB_DATA_4K_4M 0x14
  465. #define TLB_DATA_1G 0x16
  466. #define TLB_DATA0_4K 0x21
  467. #define TLB_DATA0_4M 0x22
  468. #define TLB_DATA0_2M_4M 0x23
  469. #define STLB_4K 0x41
  470. #define STLB_4K_2M 0x42
  471. static const struct _tlb_table intel_tlb_table[] = {
  472. { 0x01, TLB_INST_4K, 32, " TLB_INST 4 KByte pages, 4-way set associative" },
  473. { 0x02, TLB_INST_4M, 2, " TLB_INST 4 MByte pages, full associative" },
  474. { 0x03, TLB_DATA_4K, 64, " TLB_DATA 4 KByte pages, 4-way set associative" },
  475. { 0x04, TLB_DATA_4M, 8, " TLB_DATA 4 MByte pages, 4-way set associative" },
  476. { 0x05, TLB_DATA_4M, 32, " TLB_DATA 4 MByte pages, 4-way set associative" },
  477. { 0x0b, TLB_INST_4M, 4, " TLB_INST 4 MByte pages, 4-way set associative" },
  478. { 0x4f, TLB_INST_4K, 32, " TLB_INST 4 KByte pages */" },
  479. { 0x50, TLB_INST_ALL, 64, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
  480. { 0x51, TLB_INST_ALL, 128, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
  481. { 0x52, TLB_INST_ALL, 256, " TLB_INST 4 KByte and 2-MByte or 4-MByte pages" },
  482. { 0x55, TLB_INST_2M_4M, 7, " TLB_INST 2-MByte or 4-MByte pages, fully associative" },
  483. { 0x56, TLB_DATA0_4M, 16, " TLB_DATA0 4 MByte pages, 4-way set associative" },
  484. { 0x57, TLB_DATA0_4K, 16, " TLB_DATA0 4 KByte pages, 4-way associative" },
  485. { 0x59, TLB_DATA0_4K, 16, " TLB_DATA0 4 KByte pages, fully associative" },
  486. { 0x5a, TLB_DATA0_2M_4M, 32, " TLB_DATA0 2-MByte or 4 MByte pages, 4-way set associative" },
  487. { 0x5b, TLB_DATA_4K_4M, 64, " TLB_DATA 4 KByte and 4 MByte pages" },
  488. { 0x5c, TLB_DATA_4K_4M, 128, " TLB_DATA 4 KByte and 4 MByte pages" },
  489. { 0x5d, TLB_DATA_4K_4M, 256, " TLB_DATA 4 KByte and 4 MByte pages" },
  490. { 0x61, TLB_INST_4K, 48, " TLB_INST 4 KByte pages, full associative" },
  491. { 0x63, TLB_DATA_1G, 4, " TLB_DATA 1 GByte pages, 4-way set associative" },
  492. { 0x76, TLB_INST_2M_4M, 8, " TLB_INST 2-MByte or 4-MByte pages, fully associative" },
  493. { 0xb0, TLB_INST_4K, 128, " TLB_INST 4 KByte pages, 4-way set associative" },
  494. { 0xb1, TLB_INST_2M_4M, 4, " TLB_INST 2M pages, 4-way, 8 entries or 4M pages, 4-way entries" },
  495. { 0xb2, TLB_INST_4K, 64, " TLB_INST 4KByte pages, 4-way set associative" },
  496. { 0xb3, TLB_DATA_4K, 128, " TLB_DATA 4 KByte pages, 4-way set associative" },
  497. { 0xb4, TLB_DATA_4K, 256, " TLB_DATA 4 KByte pages, 4-way associative" },
  498. { 0xb5, TLB_INST_4K, 64, " TLB_INST 4 KByte pages, 8-way set ssociative" },
  499. { 0xb6, TLB_INST_4K, 128, " TLB_INST 4 KByte pages, 8-way set ssociative" },
  500. { 0xba, TLB_DATA_4K, 64, " TLB_DATA 4 KByte pages, 4-way associative" },
  501. { 0xc0, TLB_DATA_4K_4M, 8, " TLB_DATA 4 KByte and 4 MByte pages, 4-way associative" },
  502. { 0xc1, STLB_4K_2M, 1024, " STLB 4 KByte and 2 MByte pages, 8-way associative" },
  503. { 0xc2, TLB_DATA_2M_4M, 16, " DTLB 2 MByte/4MByte pages, 4-way associative" },
  504. { 0xca, STLB_4K, 512, " STLB 4 KByte pages, 4-way associative" },
  505. { 0x00, 0, 0 }
  506. };
  507. static void intel_tlb_lookup(const unsigned char desc)
  508. {
  509. unsigned char k;
  510. if (desc == 0)
  511. return;
  512. /* look up this descriptor in the table */
  513. for (k = 0; intel_tlb_table[k].descriptor != desc && \
  514. intel_tlb_table[k].descriptor != 0; k++)
  515. ;
  516. if (intel_tlb_table[k].tlb_type == 0)
  517. return;
  518. switch (intel_tlb_table[k].tlb_type) {
  519. case STLB_4K:
  520. if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
  521. tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
  522. if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
  523. tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
  524. break;
  525. case STLB_4K_2M:
  526. if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
  527. tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
  528. if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
  529. tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
  530. if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
  531. tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
  532. if (tlb_lld_2m[ENTRIES] < intel_tlb_table[k].entries)
  533. tlb_lld_2m[ENTRIES] = intel_tlb_table[k].entries;
  534. if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
  535. tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
  536. if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
  537. tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
  538. break;
  539. case TLB_INST_ALL:
  540. if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
  541. tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
  542. if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
  543. tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
  544. if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
  545. tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
  546. break;
  547. case TLB_INST_4K:
  548. if (tlb_lli_4k[ENTRIES] < intel_tlb_table[k].entries)
  549. tlb_lli_4k[ENTRIES] = intel_tlb_table[k].entries;
  550. break;
  551. case TLB_INST_4M:
  552. if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
  553. tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
  554. break;
  555. case TLB_INST_2M_4M:
  556. if (tlb_lli_2m[ENTRIES] < intel_tlb_table[k].entries)
  557. tlb_lli_2m[ENTRIES] = intel_tlb_table[k].entries;
  558. if (tlb_lli_4m[ENTRIES] < intel_tlb_table[k].entries)
  559. tlb_lli_4m[ENTRIES] = intel_tlb_table[k].entries;
  560. break;
  561. case TLB_DATA_4K:
  562. case TLB_DATA0_4K:
  563. if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
  564. tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
  565. break;
  566. case TLB_DATA_4M:
  567. case TLB_DATA0_4M:
  568. if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
  569. tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
  570. break;
  571. case TLB_DATA_2M_4M:
  572. case TLB_DATA0_2M_4M:
  573. if (tlb_lld_2m[ENTRIES] < intel_tlb_table[k].entries)
  574. tlb_lld_2m[ENTRIES] = intel_tlb_table[k].entries;
  575. if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
  576. tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
  577. break;
  578. case TLB_DATA_4K_4M:
  579. if (tlb_lld_4k[ENTRIES] < intel_tlb_table[k].entries)
  580. tlb_lld_4k[ENTRIES] = intel_tlb_table[k].entries;
  581. if (tlb_lld_4m[ENTRIES] < intel_tlb_table[k].entries)
  582. tlb_lld_4m[ENTRIES] = intel_tlb_table[k].entries;
  583. break;
  584. case TLB_DATA_1G:
  585. if (tlb_lld_1g[ENTRIES] < intel_tlb_table[k].entries)
  586. tlb_lld_1g[ENTRIES] = intel_tlb_table[k].entries;
  587. break;
  588. }
  589. }
  590. static void intel_detect_tlb(struct cpuinfo_x86 *c)
  591. {
  592. int i, j, n;
  593. unsigned int regs[4];
  594. unsigned char *desc = (unsigned char *)regs;
  595. if (c->cpuid_level < 2)
  596. return;
  597. /* Number of times to iterate */
  598. n = cpuid_eax(2) & 0xFF;
  599. for (i = 0 ; i < n ; i++) {
  600. cpuid(2, &regs[0], &regs[1], &regs[2], &regs[3]);
  601. /* If bit 31 is set, this is an unknown format */
  602. for (j = 0 ; j < 3 ; j++)
  603. if (regs[j] & (1 << 31))
  604. regs[j] = 0;
  605. /* Byte 0 is level count, not a descriptor */
  606. for (j = 1 ; j < 16 ; j++)
  607. intel_tlb_lookup(desc[j]);
  608. }
  609. }
  610. static const struct cpu_dev intel_cpu_dev = {
  611. .c_vendor = "Intel",
  612. .c_ident = { "GenuineIntel" },
  613. #ifdef CONFIG_X86_32
  614. .legacy_models = {
  615. { .family = 4, .model_names =
  616. {
  617. [0] = "486 DX-25/33",
  618. [1] = "486 DX-50",
  619. [2] = "486 SX",
  620. [3] = "486 DX/2",
  621. [4] = "486 SL",
  622. [5] = "486 SX/2",
  623. [7] = "486 DX/2-WB",
  624. [8] = "486 DX/4",
  625. [9] = "486 DX/4-WB"
  626. }
  627. },
  628. { .family = 5, .model_names =
  629. {
  630. [0] = "Pentium 60/66 A-step",
  631. [1] = "Pentium 60/66",
  632. [2] = "Pentium 75 - 200",
  633. [3] = "OverDrive PODP5V83",
  634. [4] = "Pentium MMX",
  635. [7] = "Mobile Pentium 75 - 200",
  636. [8] = "Mobile Pentium MMX",
  637. [9] = "Quark SoC X1000",
  638. }
  639. },
  640. { .family = 6, .model_names =
  641. {
  642. [0] = "Pentium Pro A-step",
  643. [1] = "Pentium Pro",
  644. [3] = "Pentium II (Klamath)",
  645. [4] = "Pentium II (Deschutes)",
  646. [5] = "Pentium II (Deschutes)",
  647. [6] = "Mobile Pentium II",
  648. [7] = "Pentium III (Katmai)",
  649. [8] = "Pentium III (Coppermine)",
  650. [10] = "Pentium III (Cascades)",
  651. [11] = "Pentium III (Tualatin)",
  652. }
  653. },
  654. { .family = 15, .model_names =
  655. {
  656. [0] = "Pentium 4 (Unknown)",
  657. [1] = "Pentium 4 (Willamette)",
  658. [2] = "Pentium 4 (Northwood)",
  659. [4] = "Pentium 4 (Foster)",
  660. [5] = "Pentium 4 (Foster)",
  661. }
  662. },
  663. },
  664. .legacy_cache_size = intel_size_cache,
  665. #endif
  666. .c_detect_tlb = intel_detect_tlb,
  667. .c_early_init = early_init_intel,
  668. .c_init = init_intel,
  669. .c_x86_vendor = X86_VENDOR_INTEL,
  670. };
  671. cpu_dev_register(intel_cpu_dev);