pci-common.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/string.h>
  21. #include <linux/init.h>
  22. #include <linux/bootmem.h>
  23. #include <linux/delay.h>
  24. #include <linux/export.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_pci.h>
  27. #include <linux/mm.h>
  28. #include <linux/list.h>
  29. #include <linux/syscalls.h>
  30. #include <linux/irq.h>
  31. #include <linux/vmalloc.h>
  32. #include <linux/slab.h>
  33. #include <linux/vgaarb.h>
  34. #include <asm/processor.h>
  35. #include <asm/io.h>
  36. #include <asm/prom.h>
  37. #include <asm/pci-bridge.h>
  38. #include <asm/byteorder.h>
  39. #include <asm/machdep.h>
  40. #include <asm/ppc-pci.h>
  41. #include <asm/eeh.h>
  42. static DEFINE_SPINLOCK(hose_spinlock);
  43. LIST_HEAD(hose_list);
  44. /* XXX kill that some day ... */
  45. static int global_phb_number; /* Global phb counter */
  46. /* ISA Memory physical address */
  47. resource_size_t isa_mem_base;
  48. static struct dma_map_ops *pci_dma_ops = &dma_direct_ops;
  49. void set_pci_dma_ops(struct dma_map_ops *dma_ops)
  50. {
  51. pci_dma_ops = dma_ops;
  52. }
  53. struct dma_map_ops *get_pci_dma_ops(void)
  54. {
  55. return pci_dma_ops;
  56. }
  57. EXPORT_SYMBOL(get_pci_dma_ops);
  58. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  59. {
  60. struct pci_controller *phb;
  61. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  62. if (phb == NULL)
  63. return NULL;
  64. spin_lock(&hose_spinlock);
  65. phb->global_number = global_phb_number++;
  66. list_add_tail(&phb->list_node, &hose_list);
  67. spin_unlock(&hose_spinlock);
  68. phb->dn = dev;
  69. phb->is_dynamic = mem_init_done;
  70. #ifdef CONFIG_PPC64
  71. if (dev) {
  72. int nid = of_node_to_nid(dev);
  73. if (nid < 0 || !node_online(nid))
  74. nid = -1;
  75. PHB_SET_NODE(phb, nid);
  76. }
  77. #endif
  78. return phb;
  79. }
  80. void pcibios_free_controller(struct pci_controller *phb)
  81. {
  82. spin_lock(&hose_spinlock);
  83. list_del(&phb->list_node);
  84. spin_unlock(&hose_spinlock);
  85. if (phb->is_dynamic)
  86. kfree(phb);
  87. }
  88. /*
  89. * The function is used to return the minimal alignment
  90. * for memory or I/O windows of the associated P2P bridge.
  91. * By default, 4KiB alignment for I/O windows and 1MiB for
  92. * memory windows.
  93. */
  94. resource_size_t pcibios_window_alignment(struct pci_bus *bus,
  95. unsigned long type)
  96. {
  97. if (ppc_md.pcibios_window_alignment)
  98. return ppc_md.pcibios_window_alignment(bus, type);
  99. /*
  100. * PCI core will figure out the default
  101. * alignment: 4KiB for I/O and 1MiB for
  102. * memory window.
  103. */
  104. return 1;
  105. }
  106. void pcibios_reset_secondary_bus(struct pci_dev *dev)
  107. {
  108. if (ppc_md.pcibios_reset_secondary_bus) {
  109. ppc_md.pcibios_reset_secondary_bus(dev);
  110. return;
  111. }
  112. pci_reset_secondary_bus(dev);
  113. }
  114. static resource_size_t pcibios_io_size(const struct pci_controller *hose)
  115. {
  116. #ifdef CONFIG_PPC64
  117. return hose->pci_io_size;
  118. #else
  119. return resource_size(&hose->io_resource);
  120. #endif
  121. }
  122. int pcibios_vaddr_is_ioport(void __iomem *address)
  123. {
  124. int ret = 0;
  125. struct pci_controller *hose;
  126. resource_size_t size;
  127. spin_lock(&hose_spinlock);
  128. list_for_each_entry(hose, &hose_list, list_node) {
  129. size = pcibios_io_size(hose);
  130. if (address >= hose->io_base_virt &&
  131. address < (hose->io_base_virt + size)) {
  132. ret = 1;
  133. break;
  134. }
  135. }
  136. spin_unlock(&hose_spinlock);
  137. return ret;
  138. }
  139. unsigned long pci_address_to_pio(phys_addr_t address)
  140. {
  141. struct pci_controller *hose;
  142. resource_size_t size;
  143. unsigned long ret = ~0;
  144. spin_lock(&hose_spinlock);
  145. list_for_each_entry(hose, &hose_list, list_node) {
  146. size = pcibios_io_size(hose);
  147. if (address >= hose->io_base_phys &&
  148. address < (hose->io_base_phys + size)) {
  149. unsigned long base =
  150. (unsigned long)hose->io_base_virt - _IO_BASE;
  151. ret = base + (address - hose->io_base_phys);
  152. break;
  153. }
  154. }
  155. spin_unlock(&hose_spinlock);
  156. return ret;
  157. }
  158. EXPORT_SYMBOL_GPL(pci_address_to_pio);
  159. /*
  160. * Return the domain number for this bus.
  161. */
  162. int pci_domain_nr(struct pci_bus *bus)
  163. {
  164. struct pci_controller *hose = pci_bus_to_host(bus);
  165. return hose->global_number;
  166. }
  167. EXPORT_SYMBOL(pci_domain_nr);
  168. /* This routine is meant to be used early during boot, when the
  169. * PCI bus numbers have not yet been assigned, and you need to
  170. * issue PCI config cycles to an OF device.
  171. * It could also be used to "fix" RTAS config cycles if you want
  172. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  173. * config cycles.
  174. */
  175. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  176. {
  177. while(node) {
  178. struct pci_controller *hose, *tmp;
  179. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  180. if (hose->dn == node)
  181. return hose;
  182. node = node->parent;
  183. }
  184. return NULL;
  185. }
  186. /*
  187. * Reads the interrupt pin to determine if interrupt is use by card.
  188. * If the interrupt is used, then gets the interrupt line from the
  189. * openfirmware and sets it in the pci_dev and pci_config line.
  190. */
  191. static int pci_read_irq_line(struct pci_dev *pci_dev)
  192. {
  193. struct of_phandle_args oirq;
  194. unsigned int virq;
  195. pr_debug("PCI: Try to map irq for %s...\n", pci_name(pci_dev));
  196. #ifdef DEBUG
  197. memset(&oirq, 0xff, sizeof(oirq));
  198. #endif
  199. /* Try to get a mapping from the device-tree */
  200. if (of_irq_parse_pci(pci_dev, &oirq)) {
  201. u8 line, pin;
  202. /* If that fails, lets fallback to what is in the config
  203. * space and map that through the default controller. We
  204. * also set the type to level low since that's what PCI
  205. * interrupts are. If your platform does differently, then
  206. * either provide a proper interrupt tree or don't use this
  207. * function.
  208. */
  209. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  210. return -1;
  211. if (pin == 0)
  212. return -1;
  213. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  214. line == 0xff || line == 0) {
  215. return -1;
  216. }
  217. pr_debug(" No map ! Using line %d (pin %d) from PCI config\n",
  218. line, pin);
  219. virq = irq_create_mapping(NULL, line);
  220. if (virq != NO_IRQ)
  221. irq_set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  222. } else {
  223. pr_debug(" Got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  224. oirq.args_count, oirq.args[0], oirq.args[1],
  225. of_node_full_name(oirq.np));
  226. virq = irq_create_of_mapping(&oirq);
  227. }
  228. if(virq == NO_IRQ) {
  229. pr_debug(" Failed to map !\n");
  230. return -1;
  231. }
  232. pr_debug(" Mapped to linux irq %d\n", virq);
  233. pci_dev->irq = virq;
  234. return 0;
  235. }
  236. /*
  237. * Platform support for /proc/bus/pci/X/Y mmap()s,
  238. * modelled on the sparc64 implementation by Dave Miller.
  239. * -- paulus.
  240. */
  241. /*
  242. * Adjust vm_pgoff of VMA such that it is the physical page offset
  243. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  244. *
  245. * Basically, the user finds the base address for his device which he wishes
  246. * to mmap. They read the 32-bit value from the config space base register,
  247. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  248. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  249. *
  250. * Returns negative error code on failure, zero on success.
  251. */
  252. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  253. resource_size_t *offset,
  254. enum pci_mmap_state mmap_state)
  255. {
  256. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  257. unsigned long io_offset = 0;
  258. int i, res_bit;
  259. if (hose == NULL)
  260. return NULL; /* should never happen */
  261. /* If memory, add on the PCI bridge address offset */
  262. if (mmap_state == pci_mmap_mem) {
  263. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  264. *offset += hose->pci_mem_offset;
  265. #endif
  266. res_bit = IORESOURCE_MEM;
  267. } else {
  268. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  269. *offset += io_offset;
  270. res_bit = IORESOURCE_IO;
  271. }
  272. /*
  273. * Check that the offset requested corresponds to one of the
  274. * resources of the device.
  275. */
  276. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  277. struct resource *rp = &dev->resource[i];
  278. int flags = rp->flags;
  279. /* treat ROM as memory (should be already) */
  280. if (i == PCI_ROM_RESOURCE)
  281. flags |= IORESOURCE_MEM;
  282. /* Active and same type? */
  283. if ((flags & res_bit) == 0)
  284. continue;
  285. /* In the range of this resource? */
  286. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  287. continue;
  288. /* found it! construct the final physical address */
  289. if (mmap_state == pci_mmap_io)
  290. *offset += hose->io_base_phys - io_offset;
  291. return rp;
  292. }
  293. return NULL;
  294. }
  295. /*
  296. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  297. * device mapping.
  298. */
  299. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  300. pgprot_t protection,
  301. enum pci_mmap_state mmap_state,
  302. int write_combine)
  303. {
  304. /* Write combine is always 0 on non-memory space mappings. On
  305. * memory space, if the user didn't pass 1, we check for a
  306. * "prefetchable" resource. This is a bit hackish, but we use
  307. * this to workaround the inability of /sysfs to provide a write
  308. * combine bit
  309. */
  310. if (mmap_state != pci_mmap_mem)
  311. write_combine = 0;
  312. else if (write_combine == 0) {
  313. if (rp->flags & IORESOURCE_PREFETCH)
  314. write_combine = 1;
  315. }
  316. /* XXX would be nice to have a way to ask for write-through */
  317. if (write_combine)
  318. return pgprot_noncached_wc(protection);
  319. else
  320. return pgprot_noncached(protection);
  321. }
  322. /*
  323. * This one is used by /dev/mem and fbdev who have no clue about the
  324. * PCI device, it tries to find the PCI device first and calls the
  325. * above routine
  326. */
  327. pgprot_t pci_phys_mem_access_prot(struct file *file,
  328. unsigned long pfn,
  329. unsigned long size,
  330. pgprot_t prot)
  331. {
  332. struct pci_dev *pdev = NULL;
  333. struct resource *found = NULL;
  334. resource_size_t offset = ((resource_size_t)pfn) << PAGE_SHIFT;
  335. int i;
  336. if (page_is_ram(pfn))
  337. return prot;
  338. prot = pgprot_noncached(prot);
  339. for_each_pci_dev(pdev) {
  340. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  341. struct resource *rp = &pdev->resource[i];
  342. int flags = rp->flags;
  343. /* Active and same type? */
  344. if ((flags & IORESOURCE_MEM) == 0)
  345. continue;
  346. /* In the range of this resource? */
  347. if (offset < (rp->start & PAGE_MASK) ||
  348. offset > rp->end)
  349. continue;
  350. found = rp;
  351. break;
  352. }
  353. if (found)
  354. break;
  355. }
  356. if (found) {
  357. if (found->flags & IORESOURCE_PREFETCH)
  358. prot = pgprot_noncached_wc(prot);
  359. pci_dev_put(pdev);
  360. }
  361. pr_debug("PCI: Non-PCI map for %llx, prot: %lx\n",
  362. (unsigned long long)offset, pgprot_val(prot));
  363. return prot;
  364. }
  365. /*
  366. * Perform the actual remap of the pages for a PCI device mapping, as
  367. * appropriate for this architecture. The region in the process to map
  368. * is described by vm_start and vm_end members of VMA, the base physical
  369. * address is found in vm_pgoff.
  370. * The pci device structure is provided so that architectures may make mapping
  371. * decisions on a per-device or per-bus basis.
  372. *
  373. * Returns a negative error code on failure, zero on success.
  374. */
  375. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  376. enum pci_mmap_state mmap_state, int write_combine)
  377. {
  378. resource_size_t offset =
  379. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  380. struct resource *rp;
  381. int ret;
  382. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  383. if (rp == NULL)
  384. return -EINVAL;
  385. vma->vm_pgoff = offset >> PAGE_SHIFT;
  386. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  387. vma->vm_page_prot,
  388. mmap_state, write_combine);
  389. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  390. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  391. return ret;
  392. }
  393. /* This provides legacy IO read access on a bus */
  394. int pci_legacy_read(struct pci_bus *bus, loff_t port, u32 *val, size_t size)
  395. {
  396. unsigned long offset;
  397. struct pci_controller *hose = pci_bus_to_host(bus);
  398. struct resource *rp = &hose->io_resource;
  399. void __iomem *addr;
  400. /* Check if port can be supported by that bus. We only check
  401. * the ranges of the PHB though, not the bus itself as the rules
  402. * for forwarding legacy cycles down bridges are not our problem
  403. * here. So if the host bridge supports it, we do it.
  404. */
  405. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  406. offset += port;
  407. if (!(rp->flags & IORESOURCE_IO))
  408. return -ENXIO;
  409. if (offset < rp->start || (offset + size) > rp->end)
  410. return -ENXIO;
  411. addr = hose->io_base_virt + port;
  412. switch(size) {
  413. case 1:
  414. *((u8 *)val) = in_8(addr);
  415. return 1;
  416. case 2:
  417. if (port & 1)
  418. return -EINVAL;
  419. *((u16 *)val) = in_le16(addr);
  420. return 2;
  421. case 4:
  422. if (port & 3)
  423. return -EINVAL;
  424. *((u32 *)val) = in_le32(addr);
  425. return 4;
  426. }
  427. return -EINVAL;
  428. }
  429. /* This provides legacy IO write access on a bus */
  430. int pci_legacy_write(struct pci_bus *bus, loff_t port, u32 val, size_t size)
  431. {
  432. unsigned long offset;
  433. struct pci_controller *hose = pci_bus_to_host(bus);
  434. struct resource *rp = &hose->io_resource;
  435. void __iomem *addr;
  436. /* Check if port can be supported by that bus. We only check
  437. * the ranges of the PHB though, not the bus itself as the rules
  438. * for forwarding legacy cycles down bridges are not our problem
  439. * here. So if the host bridge supports it, we do it.
  440. */
  441. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  442. offset += port;
  443. if (!(rp->flags & IORESOURCE_IO))
  444. return -ENXIO;
  445. if (offset < rp->start || (offset + size) > rp->end)
  446. return -ENXIO;
  447. addr = hose->io_base_virt + port;
  448. /* WARNING: The generic code is idiotic. It gets passed a pointer
  449. * to what can be a 1, 2 or 4 byte quantity and always reads that
  450. * as a u32, which means that we have to correct the location of
  451. * the data read within those 32 bits for size 1 and 2
  452. */
  453. switch(size) {
  454. case 1:
  455. out_8(addr, val >> 24);
  456. return 1;
  457. case 2:
  458. if (port & 1)
  459. return -EINVAL;
  460. out_le16(addr, val >> 16);
  461. return 2;
  462. case 4:
  463. if (port & 3)
  464. return -EINVAL;
  465. out_le32(addr, val);
  466. return 4;
  467. }
  468. return -EINVAL;
  469. }
  470. /* This provides legacy IO or memory mmap access on a bus */
  471. int pci_mmap_legacy_page_range(struct pci_bus *bus,
  472. struct vm_area_struct *vma,
  473. enum pci_mmap_state mmap_state)
  474. {
  475. struct pci_controller *hose = pci_bus_to_host(bus);
  476. resource_size_t offset =
  477. ((resource_size_t)vma->vm_pgoff) << PAGE_SHIFT;
  478. resource_size_t size = vma->vm_end - vma->vm_start;
  479. struct resource *rp;
  480. pr_debug("pci_mmap_legacy_page_range(%04x:%02x, %s @%llx..%llx)\n",
  481. pci_domain_nr(bus), bus->number,
  482. mmap_state == pci_mmap_mem ? "MEM" : "IO",
  483. (unsigned long long)offset,
  484. (unsigned long long)(offset + size - 1));
  485. if (mmap_state == pci_mmap_mem) {
  486. /* Hack alert !
  487. *
  488. * Because X is lame and can fail starting if it gets an error trying
  489. * to mmap legacy_mem (instead of just moving on without legacy memory
  490. * access) we fake it here by giving it anonymous memory, effectively
  491. * behaving just like /dev/zero
  492. */
  493. if ((offset + size) > hose->isa_mem_size) {
  494. printk(KERN_DEBUG
  495. "Process %s (pid:%d) mapped non-existing PCI legacy memory for 0%04x:%02x\n",
  496. current->comm, current->pid, pci_domain_nr(bus), bus->number);
  497. if (vma->vm_flags & VM_SHARED)
  498. return shmem_zero_setup(vma);
  499. return 0;
  500. }
  501. offset += hose->isa_mem_phys;
  502. } else {
  503. unsigned long io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  504. unsigned long roffset = offset + io_offset;
  505. rp = &hose->io_resource;
  506. if (!(rp->flags & IORESOURCE_IO))
  507. return -ENXIO;
  508. if (roffset < rp->start || (roffset + size) > rp->end)
  509. return -ENXIO;
  510. offset += hose->io_base_phys;
  511. }
  512. pr_debug(" -> mapping phys %llx\n", (unsigned long long)offset);
  513. vma->vm_pgoff = offset >> PAGE_SHIFT;
  514. vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
  515. return remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  516. vma->vm_end - vma->vm_start,
  517. vma->vm_page_prot);
  518. }
  519. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  520. const struct resource *rsrc,
  521. resource_size_t *start, resource_size_t *end)
  522. {
  523. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  524. resource_size_t offset = 0;
  525. if (hose == NULL)
  526. return;
  527. if (rsrc->flags & IORESOURCE_IO)
  528. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  529. /* We pass a fully fixed up address to userland for MMIO instead of
  530. * a BAR value because X is lame and expects to be able to use that
  531. * to pass to /dev/mem !
  532. *
  533. * That means that we'll have potentially 64 bits values where some
  534. * userland apps only expect 32 (like X itself since it thinks only
  535. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  536. * 32 bits CHRPs :-(
  537. *
  538. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  539. * has been fixed (and the fix spread enough), we can re-enable the
  540. * 2 lines below and pass down a BAR value to userland. In that case
  541. * we'll also have to re-enable the matching code in
  542. * __pci_mmap_make_offset().
  543. *
  544. * BenH.
  545. */
  546. #if 0
  547. else if (rsrc->flags & IORESOURCE_MEM)
  548. offset = hose->pci_mem_offset;
  549. #endif
  550. *start = rsrc->start - offset;
  551. *end = rsrc->end - offset;
  552. }
  553. /**
  554. * pci_process_bridge_OF_ranges - Parse PCI bridge resources from device tree
  555. * @hose: newly allocated pci_controller to be setup
  556. * @dev: device node of the host bridge
  557. * @primary: set if primary bus (32 bits only, soon to be deprecated)
  558. *
  559. * This function will parse the "ranges" property of a PCI host bridge device
  560. * node and setup the resource mapping of a pci controller based on its
  561. * content.
  562. *
  563. * Life would be boring if it wasn't for a few issues that we have to deal
  564. * with here:
  565. *
  566. * - We can only cope with one IO space range and up to 3 Memory space
  567. * ranges. However, some machines (thanks Apple !) tend to split their
  568. * space into lots of small contiguous ranges. So we have to coalesce.
  569. *
  570. * - Some busses have IO space not starting at 0, which causes trouble with
  571. * the way we do our IO resource renumbering. The code somewhat deals with
  572. * it for 64 bits but I would expect problems on 32 bits.
  573. *
  574. * - Some 32 bits platforms such as 4xx can have physical space larger than
  575. * 32 bits so we need to use 64 bits values for the parsing
  576. */
  577. void pci_process_bridge_OF_ranges(struct pci_controller *hose,
  578. struct device_node *dev, int primary)
  579. {
  580. int memno = 0;
  581. struct resource *res;
  582. struct of_pci_range range;
  583. struct of_pci_range_parser parser;
  584. printk(KERN_INFO "PCI host bridge %s %s ranges:\n",
  585. dev->full_name, primary ? "(primary)" : "");
  586. /* Check for ranges property */
  587. if (of_pci_range_parser_init(&parser, dev))
  588. return;
  589. /* Parse it */
  590. for_each_of_pci_range(&parser, &range) {
  591. /* If we failed translation or got a zero-sized region
  592. * (some FW try to feed us with non sensical zero sized regions
  593. * such as power3 which look like some kind of attempt at exposing
  594. * the VGA memory hole)
  595. */
  596. if (range.cpu_addr == OF_BAD_ADDR || range.size == 0)
  597. continue;
  598. /* Act based on address space type */
  599. res = NULL;
  600. switch (range.flags & IORESOURCE_TYPE_BITS) {
  601. case IORESOURCE_IO:
  602. printk(KERN_INFO
  603. " IO 0x%016llx..0x%016llx -> 0x%016llx\n",
  604. range.cpu_addr, range.cpu_addr + range.size - 1,
  605. range.pci_addr);
  606. /* We support only one IO range */
  607. if (hose->pci_io_size) {
  608. printk(KERN_INFO
  609. " \\--> Skipped (too many) !\n");
  610. continue;
  611. }
  612. #ifdef CONFIG_PPC32
  613. /* On 32 bits, limit I/O space to 16MB */
  614. if (range.size > 0x01000000)
  615. range.size = 0x01000000;
  616. /* 32 bits needs to map IOs here */
  617. hose->io_base_virt = ioremap(range.cpu_addr,
  618. range.size);
  619. /* Expect trouble if pci_addr is not 0 */
  620. if (primary)
  621. isa_io_base =
  622. (unsigned long)hose->io_base_virt;
  623. #endif /* CONFIG_PPC32 */
  624. /* pci_io_size and io_base_phys always represent IO
  625. * space starting at 0 so we factor in pci_addr
  626. */
  627. hose->pci_io_size = range.pci_addr + range.size;
  628. hose->io_base_phys = range.cpu_addr - range.pci_addr;
  629. /* Build resource */
  630. res = &hose->io_resource;
  631. range.cpu_addr = range.pci_addr;
  632. break;
  633. case IORESOURCE_MEM:
  634. printk(KERN_INFO
  635. " MEM 0x%016llx..0x%016llx -> 0x%016llx %s\n",
  636. range.cpu_addr, range.cpu_addr + range.size - 1,
  637. range.pci_addr,
  638. (range.pci_space & 0x40000000) ?
  639. "Prefetch" : "");
  640. /* We support only 3 memory ranges */
  641. if (memno >= 3) {
  642. printk(KERN_INFO
  643. " \\--> Skipped (too many) !\n");
  644. continue;
  645. }
  646. /* Handles ISA memory hole space here */
  647. if (range.pci_addr == 0) {
  648. if (primary || isa_mem_base == 0)
  649. isa_mem_base = range.cpu_addr;
  650. hose->isa_mem_phys = range.cpu_addr;
  651. hose->isa_mem_size = range.size;
  652. }
  653. /* Build resource */
  654. hose->mem_offset[memno] = range.cpu_addr -
  655. range.pci_addr;
  656. res = &hose->mem_resources[memno++];
  657. break;
  658. }
  659. if (res != NULL) {
  660. res->name = dev->full_name;
  661. res->flags = range.flags;
  662. res->start = range.cpu_addr;
  663. res->end = range.cpu_addr + range.size - 1;
  664. res->parent = res->child = res->sibling = NULL;
  665. }
  666. }
  667. }
  668. /* Decide whether to display the domain number in /proc */
  669. int pci_proc_domain(struct pci_bus *bus)
  670. {
  671. struct pci_controller *hose = pci_bus_to_host(bus);
  672. if (!pci_has_flag(PCI_ENABLE_PROC_DOMAINS))
  673. return 0;
  674. if (pci_has_flag(PCI_COMPAT_DOMAIN_0))
  675. return hose->global_number != 0;
  676. return 1;
  677. }
  678. int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
  679. {
  680. if (ppc_md.pcibios_root_bridge_prepare)
  681. return ppc_md.pcibios_root_bridge_prepare(bridge);
  682. return 0;
  683. }
  684. /* This header fixup will do the resource fixup for all devices as they are
  685. * probed, but not for bridge ranges
  686. */
  687. static void pcibios_fixup_resources(struct pci_dev *dev)
  688. {
  689. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  690. int i;
  691. if (!hose) {
  692. printk(KERN_ERR "No host bridge for PCI dev %s !\n",
  693. pci_name(dev));
  694. return;
  695. }
  696. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  697. struct resource *res = dev->resource + i;
  698. struct pci_bus_region reg;
  699. if (!res->flags)
  700. continue;
  701. /* If we're going to re-assign everything, we mark all resources
  702. * as unset (and 0-base them). In addition, we mark BARs starting
  703. * at 0 as unset as well, except if PCI_PROBE_ONLY is also set
  704. * since in that case, we don't want to re-assign anything
  705. */
  706. pcibios_resource_to_bus(dev->bus, &reg, res);
  707. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC) ||
  708. (reg.start == 0 && !pci_has_flag(PCI_PROBE_ONLY))) {
  709. /* Only print message if not re-assigning */
  710. if (!pci_has_flag(PCI_REASSIGN_ALL_RSRC))
  711. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x] "
  712. "is unassigned\n",
  713. pci_name(dev), i,
  714. (unsigned long long)res->start,
  715. (unsigned long long)res->end,
  716. (unsigned int)res->flags);
  717. res->end -= res->start;
  718. res->start = 0;
  719. res->flags |= IORESOURCE_UNSET;
  720. continue;
  721. }
  722. pr_debug("PCI:%s Resource %d %016llx-%016llx [%x]\n",
  723. pci_name(dev), i,
  724. (unsigned long long)res->start,\
  725. (unsigned long long)res->end,
  726. (unsigned int)res->flags);
  727. }
  728. /* Call machine specific resource fixup */
  729. if (ppc_md.pcibios_fixup_resources)
  730. ppc_md.pcibios_fixup_resources(dev);
  731. }
  732. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, pcibios_fixup_resources);
  733. /* This function tries to figure out if a bridge resource has been initialized
  734. * by the firmware or not. It doesn't have to be absolutely bullet proof, but
  735. * things go more smoothly when it gets it right. It should covers cases such
  736. * as Apple "closed" bridge resources and bare-metal pSeries unassigned bridges
  737. */
  738. static int pcibios_uninitialized_bridge_resource(struct pci_bus *bus,
  739. struct resource *res)
  740. {
  741. struct pci_controller *hose = pci_bus_to_host(bus);
  742. struct pci_dev *dev = bus->self;
  743. resource_size_t offset;
  744. struct pci_bus_region region;
  745. u16 command;
  746. int i;
  747. /* We don't do anything if PCI_PROBE_ONLY is set */
  748. if (pci_has_flag(PCI_PROBE_ONLY))
  749. return 0;
  750. /* Job is a bit different between memory and IO */
  751. if (res->flags & IORESOURCE_MEM) {
  752. pcibios_resource_to_bus(dev->bus, &region, res);
  753. /* If the BAR is non-0 then it's probably been initialized */
  754. if (region.start != 0)
  755. return 0;
  756. /* The BAR is 0, let's check if memory decoding is enabled on
  757. * the bridge. If not, we consider it unassigned
  758. */
  759. pci_read_config_word(dev, PCI_COMMAND, &command);
  760. if ((command & PCI_COMMAND_MEMORY) == 0)
  761. return 1;
  762. /* Memory decoding is enabled and the BAR is 0. If any of the bridge
  763. * resources covers that starting address (0 then it's good enough for
  764. * us for memory space)
  765. */
  766. for (i = 0; i < 3; i++) {
  767. if ((hose->mem_resources[i].flags & IORESOURCE_MEM) &&
  768. hose->mem_resources[i].start == hose->mem_offset[i])
  769. return 0;
  770. }
  771. /* Well, it starts at 0 and we know it will collide so we may as
  772. * well consider it as unassigned. That covers the Apple case.
  773. */
  774. return 1;
  775. } else {
  776. /* If the BAR is non-0, then we consider it assigned */
  777. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  778. if (((res->start - offset) & 0xfffffffful) != 0)
  779. return 0;
  780. /* Here, we are a bit different than memory as typically IO space
  781. * starting at low addresses -is- valid. What we do instead if that
  782. * we consider as unassigned anything that doesn't have IO enabled
  783. * in the PCI command register, and that's it.
  784. */
  785. pci_read_config_word(dev, PCI_COMMAND, &command);
  786. if (command & PCI_COMMAND_IO)
  787. return 0;
  788. /* It's starting at 0 and IO is disabled in the bridge, consider
  789. * it unassigned
  790. */
  791. return 1;
  792. }
  793. }
  794. /* Fixup resources of a PCI<->PCI bridge */
  795. static void pcibios_fixup_bridge(struct pci_bus *bus)
  796. {
  797. struct resource *res;
  798. int i;
  799. struct pci_dev *dev = bus->self;
  800. pci_bus_for_each_resource(bus, res, i) {
  801. if (!res || !res->flags)
  802. continue;
  803. if (i >= 3 && bus->self->transparent)
  804. continue;
  805. /* If we're going to reassign everything, we can
  806. * shrink the P2P resource to have size as being
  807. * of 0 in order to save space.
  808. */
  809. if (pci_has_flag(PCI_REASSIGN_ALL_RSRC)) {
  810. res->flags |= IORESOURCE_UNSET;
  811. res->start = 0;
  812. res->end = -1;
  813. continue;
  814. }
  815. pr_debug("PCI:%s Bus rsrc %d %016llx-%016llx [%x]\n",
  816. pci_name(dev), i,
  817. (unsigned long long)res->start,\
  818. (unsigned long long)res->end,
  819. (unsigned int)res->flags);
  820. /* Try to detect uninitialized P2P bridge resources,
  821. * and clear them out so they get re-assigned later
  822. */
  823. if (pcibios_uninitialized_bridge_resource(bus, res)) {
  824. res->flags = 0;
  825. pr_debug("PCI:%s (unassigned)\n", pci_name(dev));
  826. }
  827. }
  828. }
  829. void pcibios_setup_bus_self(struct pci_bus *bus)
  830. {
  831. /* Fix up the bus resources for P2P bridges */
  832. if (bus->self != NULL)
  833. pcibios_fixup_bridge(bus);
  834. /* Platform specific bus fixups. This is currently only used
  835. * by fsl_pci and I'm hoping to get rid of it at some point
  836. */
  837. if (ppc_md.pcibios_fixup_bus)
  838. ppc_md.pcibios_fixup_bus(bus);
  839. /* Setup bus DMA mappings */
  840. if (ppc_md.pci_dma_bus_setup)
  841. ppc_md.pci_dma_bus_setup(bus);
  842. }
  843. static void pcibios_setup_device(struct pci_dev *dev)
  844. {
  845. /* Fixup NUMA node as it may not be setup yet by the generic
  846. * code and is needed by the DMA init
  847. */
  848. set_dev_node(&dev->dev, pcibus_to_node(dev->bus));
  849. /* Hook up default DMA ops */
  850. set_dma_ops(&dev->dev, pci_dma_ops);
  851. set_dma_offset(&dev->dev, PCI_DRAM_OFFSET);
  852. /* Additional platform DMA/iommu setup */
  853. if (ppc_md.pci_dma_dev_setup)
  854. ppc_md.pci_dma_dev_setup(dev);
  855. /* Read default IRQs and fixup if necessary */
  856. pci_read_irq_line(dev);
  857. if (ppc_md.pci_irq_fixup)
  858. ppc_md.pci_irq_fixup(dev);
  859. }
  860. int pcibios_add_device(struct pci_dev *dev)
  861. {
  862. /*
  863. * We can only call pcibios_setup_device() after bus setup is complete,
  864. * since some of the platform specific DMA setup code depends on it.
  865. */
  866. if (dev->bus->is_added)
  867. pcibios_setup_device(dev);
  868. return 0;
  869. }
  870. void pcibios_setup_bus_devices(struct pci_bus *bus)
  871. {
  872. struct pci_dev *dev;
  873. pr_debug("PCI: Fixup bus devices %d (%s)\n",
  874. bus->number, bus->self ? pci_name(bus->self) : "PHB");
  875. list_for_each_entry(dev, &bus->devices, bus_list) {
  876. /* Cardbus can call us to add new devices to a bus, so ignore
  877. * those who are already fully discovered
  878. */
  879. if (dev->is_added)
  880. continue;
  881. pcibios_setup_device(dev);
  882. }
  883. }
  884. void pcibios_set_master(struct pci_dev *dev)
  885. {
  886. /* No special bus mastering setup handling */
  887. }
  888. void pcibios_fixup_bus(struct pci_bus *bus)
  889. {
  890. /* When called from the generic PCI probe, read PCI<->PCI bridge
  891. * bases. This is -not- called when generating the PCI tree from
  892. * the OF device-tree.
  893. */
  894. pci_read_bridge_bases(bus);
  895. /* Now fixup the bus bus */
  896. pcibios_setup_bus_self(bus);
  897. /* Now fixup devices on that bus */
  898. pcibios_setup_bus_devices(bus);
  899. }
  900. EXPORT_SYMBOL(pcibios_fixup_bus);
  901. void pci_fixup_cardbus(struct pci_bus *bus)
  902. {
  903. /* Now fixup devices on that bus */
  904. pcibios_setup_bus_devices(bus);
  905. }
  906. static int skip_isa_ioresource_align(struct pci_dev *dev)
  907. {
  908. if (pci_has_flag(PCI_CAN_SKIP_ISA_ALIGN) &&
  909. !(dev->bus->bridge_ctl & PCI_BRIDGE_CTL_ISA))
  910. return 1;
  911. return 0;
  912. }
  913. /*
  914. * We need to avoid collisions with `mirrored' VGA ports
  915. * and other strange ISA hardware, so we always want the
  916. * addresses to be allocated in the 0x000-0x0ff region
  917. * modulo 0x400.
  918. *
  919. * Why? Because some silly external IO cards only decode
  920. * the low 10 bits of the IO address. The 0x00-0xff region
  921. * is reserved for motherboard devices that decode all 16
  922. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  923. * but we want to try to avoid allocating at 0x2900-0x2bff
  924. * which might have be mirrored at 0x0100-0x03ff..
  925. */
  926. resource_size_t pcibios_align_resource(void *data, const struct resource *res,
  927. resource_size_t size, resource_size_t align)
  928. {
  929. struct pci_dev *dev = data;
  930. resource_size_t start = res->start;
  931. if (res->flags & IORESOURCE_IO) {
  932. if (skip_isa_ioresource_align(dev))
  933. return start;
  934. if (start & 0x300)
  935. start = (start + 0x3ff) & ~0x3ff;
  936. }
  937. return start;
  938. }
  939. EXPORT_SYMBOL(pcibios_align_resource);
  940. /*
  941. * Reparent resource children of pr that conflict with res
  942. * under res, and make res replace those children.
  943. */
  944. static int reparent_resources(struct resource *parent,
  945. struct resource *res)
  946. {
  947. struct resource *p, **pp;
  948. struct resource **firstpp = NULL;
  949. for (pp = &parent->child; (p = *pp) != NULL; pp = &p->sibling) {
  950. if (p->end < res->start)
  951. continue;
  952. if (res->end < p->start)
  953. break;
  954. if (p->start < res->start || p->end > res->end)
  955. return -1; /* not completely contained */
  956. if (firstpp == NULL)
  957. firstpp = pp;
  958. }
  959. if (firstpp == NULL)
  960. return -1; /* didn't find any conflicting entries? */
  961. res->parent = parent;
  962. res->child = *firstpp;
  963. res->sibling = *pp;
  964. *firstpp = res;
  965. *pp = NULL;
  966. for (p = res->child; p != NULL; p = p->sibling) {
  967. p->parent = res;
  968. pr_debug("PCI: Reparented %s [%llx..%llx] under %s\n",
  969. p->name,
  970. (unsigned long long)p->start,
  971. (unsigned long long)p->end, res->name);
  972. }
  973. return 0;
  974. }
  975. /*
  976. * Handle resources of PCI devices. If the world were perfect, we could
  977. * just allocate all the resource regions and do nothing more. It isn't.
  978. * On the other hand, we cannot just re-allocate all devices, as it would
  979. * require us to know lots of host bridge internals. So we attempt to
  980. * keep as much of the original configuration as possible, but tweak it
  981. * when it's found to be wrong.
  982. *
  983. * Known BIOS problems we have to work around:
  984. * - I/O or memory regions not configured
  985. * - regions configured, but not enabled in the command register
  986. * - bogus I/O addresses above 64K used
  987. * - expansion ROMs left enabled (this may sound harmless, but given
  988. * the fact the PCI specs explicitly allow address decoders to be
  989. * shared between expansion ROMs and other resource regions, it's
  990. * at least dangerous)
  991. *
  992. * Our solution:
  993. * (1) Allocate resources for all buses behind PCI-to-PCI bridges.
  994. * This gives us fixed barriers on where we can allocate.
  995. * (2) Allocate resources for all enabled devices. If there is
  996. * a collision, just mark the resource as unallocated. Also
  997. * disable expansion ROMs during this step.
  998. * (3) Try to allocate resources for disabled devices. If the
  999. * resources were assigned correctly, everything goes well,
  1000. * if they weren't, they won't disturb allocation of other
  1001. * resources.
  1002. * (4) Assign new addresses to resources which were either
  1003. * not configured at all or misconfigured. If explicitly
  1004. * requested by the user, configure expansion ROM address
  1005. * as well.
  1006. */
  1007. static void pcibios_allocate_bus_resources(struct pci_bus *bus)
  1008. {
  1009. struct pci_bus *b;
  1010. int i;
  1011. struct resource *res, *pr;
  1012. pr_debug("PCI: Allocating bus resources for %04x:%02x...\n",
  1013. pci_domain_nr(bus), bus->number);
  1014. pci_bus_for_each_resource(bus, res, i) {
  1015. if (!res || !res->flags || res->start > res->end || res->parent)
  1016. continue;
  1017. /* If the resource was left unset at this point, we clear it */
  1018. if (res->flags & IORESOURCE_UNSET)
  1019. goto clear_resource;
  1020. if (bus->parent == NULL)
  1021. pr = (res->flags & IORESOURCE_IO) ?
  1022. &ioport_resource : &iomem_resource;
  1023. else {
  1024. pr = pci_find_parent_resource(bus->self, res);
  1025. if (pr == res) {
  1026. /* this happens when the generic PCI
  1027. * code (wrongly) decides that this
  1028. * bridge is transparent -- paulus
  1029. */
  1030. continue;
  1031. }
  1032. }
  1033. pr_debug("PCI: %s (bus %d) bridge rsrc %d: %016llx-%016llx "
  1034. "[0x%x], parent %p (%s)\n",
  1035. bus->self ? pci_name(bus->self) : "PHB",
  1036. bus->number, i,
  1037. (unsigned long long)res->start,
  1038. (unsigned long long)res->end,
  1039. (unsigned int)res->flags,
  1040. pr, (pr && pr->name) ? pr->name : "nil");
  1041. if (pr && !(pr->flags & IORESOURCE_UNSET)) {
  1042. if (request_resource(pr, res) == 0)
  1043. continue;
  1044. /*
  1045. * Must be a conflict with an existing entry.
  1046. * Move that entry (or entries) under the
  1047. * bridge resource and try again.
  1048. */
  1049. if (reparent_resources(pr, res) == 0)
  1050. continue;
  1051. }
  1052. pr_warning("PCI: Cannot allocate resource region "
  1053. "%d of PCI bridge %d, will remap\n", i, bus->number);
  1054. clear_resource:
  1055. /* The resource might be figured out when doing
  1056. * reassignment based on the resources required
  1057. * by the downstream PCI devices. Here we set
  1058. * the size of the resource to be 0 in order to
  1059. * save more space.
  1060. */
  1061. res->start = 0;
  1062. res->end = -1;
  1063. res->flags = 0;
  1064. }
  1065. list_for_each_entry(b, &bus->children, node)
  1066. pcibios_allocate_bus_resources(b);
  1067. }
  1068. static inline void alloc_resource(struct pci_dev *dev, int idx)
  1069. {
  1070. struct resource *pr, *r = &dev->resource[idx];
  1071. pr_debug("PCI: Allocating %s: Resource %d: %016llx..%016llx [%x]\n",
  1072. pci_name(dev), idx,
  1073. (unsigned long long)r->start,
  1074. (unsigned long long)r->end,
  1075. (unsigned int)r->flags);
  1076. pr = pci_find_parent_resource(dev, r);
  1077. if (!pr || (pr->flags & IORESOURCE_UNSET) ||
  1078. request_resource(pr, r) < 0) {
  1079. printk(KERN_WARNING "PCI: Cannot allocate resource region %d"
  1080. " of device %s, will remap\n", idx, pci_name(dev));
  1081. if (pr)
  1082. pr_debug("PCI: parent is %p: %016llx-%016llx [%x]\n",
  1083. pr,
  1084. (unsigned long long)pr->start,
  1085. (unsigned long long)pr->end,
  1086. (unsigned int)pr->flags);
  1087. /* We'll assign a new address later */
  1088. r->flags |= IORESOURCE_UNSET;
  1089. r->end -= r->start;
  1090. r->start = 0;
  1091. }
  1092. }
  1093. static void __init pcibios_allocate_resources(int pass)
  1094. {
  1095. struct pci_dev *dev = NULL;
  1096. int idx, disabled;
  1097. u16 command;
  1098. struct resource *r;
  1099. for_each_pci_dev(dev) {
  1100. pci_read_config_word(dev, PCI_COMMAND, &command);
  1101. for (idx = 0; idx <= PCI_ROM_RESOURCE; idx++) {
  1102. r = &dev->resource[idx];
  1103. if (r->parent) /* Already allocated */
  1104. continue;
  1105. if (!r->flags || (r->flags & IORESOURCE_UNSET))
  1106. continue; /* Not assigned at all */
  1107. /* We only allocate ROMs on pass 1 just in case they
  1108. * have been screwed up by firmware
  1109. */
  1110. if (idx == PCI_ROM_RESOURCE )
  1111. disabled = 1;
  1112. if (r->flags & IORESOURCE_IO)
  1113. disabled = !(command & PCI_COMMAND_IO);
  1114. else
  1115. disabled = !(command & PCI_COMMAND_MEMORY);
  1116. if (pass == disabled)
  1117. alloc_resource(dev, idx);
  1118. }
  1119. if (pass)
  1120. continue;
  1121. r = &dev->resource[PCI_ROM_RESOURCE];
  1122. if (r->flags) {
  1123. /* Turn the ROM off, leave the resource region,
  1124. * but keep it unregistered.
  1125. */
  1126. u32 reg;
  1127. pci_read_config_dword(dev, dev->rom_base_reg, &reg);
  1128. if (reg & PCI_ROM_ADDRESS_ENABLE) {
  1129. pr_debug("PCI: Switching off ROM of %s\n",
  1130. pci_name(dev));
  1131. r->flags &= ~IORESOURCE_ROM_ENABLE;
  1132. pci_write_config_dword(dev, dev->rom_base_reg,
  1133. reg & ~PCI_ROM_ADDRESS_ENABLE);
  1134. }
  1135. }
  1136. }
  1137. }
  1138. static void __init pcibios_reserve_legacy_regions(struct pci_bus *bus)
  1139. {
  1140. struct pci_controller *hose = pci_bus_to_host(bus);
  1141. resource_size_t offset;
  1142. struct resource *res, *pres;
  1143. int i;
  1144. pr_debug("Reserving legacy ranges for domain %04x\n", pci_domain_nr(bus));
  1145. /* Check for IO */
  1146. if (!(hose->io_resource.flags & IORESOURCE_IO))
  1147. goto no_io;
  1148. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  1149. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1150. BUG_ON(res == NULL);
  1151. res->name = "Legacy IO";
  1152. res->flags = IORESOURCE_IO;
  1153. res->start = offset;
  1154. res->end = (offset + 0xfff) & 0xfffffffful;
  1155. pr_debug("Candidate legacy IO: %pR\n", res);
  1156. if (request_resource(&hose->io_resource, res)) {
  1157. printk(KERN_DEBUG
  1158. "PCI %04x:%02x Cannot reserve Legacy IO %pR\n",
  1159. pci_domain_nr(bus), bus->number, res);
  1160. kfree(res);
  1161. }
  1162. no_io:
  1163. /* Check for memory */
  1164. for (i = 0; i < 3; i++) {
  1165. pres = &hose->mem_resources[i];
  1166. offset = hose->mem_offset[i];
  1167. if (!(pres->flags & IORESOURCE_MEM))
  1168. continue;
  1169. pr_debug("hose mem res: %pR\n", pres);
  1170. if ((pres->start - offset) <= 0xa0000 &&
  1171. (pres->end - offset) >= 0xbffff)
  1172. break;
  1173. }
  1174. if (i >= 3)
  1175. return;
  1176. res = kzalloc(sizeof(struct resource), GFP_KERNEL);
  1177. BUG_ON(res == NULL);
  1178. res->name = "Legacy VGA memory";
  1179. res->flags = IORESOURCE_MEM;
  1180. res->start = 0xa0000 + offset;
  1181. res->end = 0xbffff + offset;
  1182. pr_debug("Candidate VGA memory: %pR\n", res);
  1183. if (request_resource(pres, res)) {
  1184. printk(KERN_DEBUG
  1185. "PCI %04x:%02x Cannot reserve VGA memory %pR\n",
  1186. pci_domain_nr(bus), bus->number, res);
  1187. kfree(res);
  1188. }
  1189. }
  1190. void __init pcibios_resource_survey(void)
  1191. {
  1192. struct pci_bus *b;
  1193. /* Allocate and assign resources */
  1194. list_for_each_entry(b, &pci_root_buses, node)
  1195. pcibios_allocate_bus_resources(b);
  1196. pcibios_allocate_resources(0);
  1197. pcibios_allocate_resources(1);
  1198. /* Before we start assigning unassigned resource, we try to reserve
  1199. * the low IO area and the VGA memory area if they intersect the
  1200. * bus available resources to avoid allocating things on top of them
  1201. */
  1202. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1203. list_for_each_entry(b, &pci_root_buses, node)
  1204. pcibios_reserve_legacy_regions(b);
  1205. }
  1206. /* Now, if the platform didn't decide to blindly trust the firmware,
  1207. * we proceed to assigning things that were left unassigned
  1208. */
  1209. if (!pci_has_flag(PCI_PROBE_ONLY)) {
  1210. pr_debug("PCI: Assigning unassigned resources...\n");
  1211. pci_assign_unassigned_resources();
  1212. }
  1213. /* Call machine dependent fixup */
  1214. if (ppc_md.pcibios_fixup)
  1215. ppc_md.pcibios_fixup();
  1216. }
  1217. /* This is used by the PCI hotplug driver to allocate resource
  1218. * of newly plugged busses. We can try to consolidate with the
  1219. * rest of the code later, for now, keep it as-is as our main
  1220. * resource allocation function doesn't deal with sub-trees yet.
  1221. */
  1222. void pcibios_claim_one_bus(struct pci_bus *bus)
  1223. {
  1224. struct pci_dev *dev;
  1225. struct pci_bus *child_bus;
  1226. list_for_each_entry(dev, &bus->devices, bus_list) {
  1227. int i;
  1228. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  1229. struct resource *r = &dev->resource[i];
  1230. if (r->parent || !r->start || !r->flags)
  1231. continue;
  1232. pr_debug("PCI: Claiming %s: "
  1233. "Resource %d: %016llx..%016llx [%x]\n",
  1234. pci_name(dev), i,
  1235. (unsigned long long)r->start,
  1236. (unsigned long long)r->end,
  1237. (unsigned int)r->flags);
  1238. pci_claim_resource(dev, i);
  1239. }
  1240. }
  1241. list_for_each_entry(child_bus, &bus->children, node)
  1242. pcibios_claim_one_bus(child_bus);
  1243. }
  1244. /* pcibios_finish_adding_to_bus
  1245. *
  1246. * This is to be called by the hotplug code after devices have been
  1247. * added to a bus, this include calling it for a PHB that is just
  1248. * being added
  1249. */
  1250. void pcibios_finish_adding_to_bus(struct pci_bus *bus)
  1251. {
  1252. pr_debug("PCI: Finishing adding to hotplug bus %04x:%02x\n",
  1253. pci_domain_nr(bus), bus->number);
  1254. /* Allocate bus and devices resources */
  1255. pcibios_allocate_bus_resources(bus);
  1256. pcibios_claim_one_bus(bus);
  1257. if (!pci_has_flag(PCI_PROBE_ONLY))
  1258. pci_assign_unassigned_bus_resources(bus);
  1259. /* Fixup EEH */
  1260. eeh_add_device_tree_late(bus);
  1261. /* Add new devices to global lists. Register in proc, sysfs. */
  1262. pci_bus_add_devices(bus);
  1263. /* sysfs files should only be added after devices are added */
  1264. eeh_add_sysfs_files(bus);
  1265. }
  1266. EXPORT_SYMBOL_GPL(pcibios_finish_adding_to_bus);
  1267. int pcibios_enable_device(struct pci_dev *dev, int mask)
  1268. {
  1269. if (ppc_md.pcibios_enable_device_hook)
  1270. if (ppc_md.pcibios_enable_device_hook(dev))
  1271. return -EINVAL;
  1272. return pci_enable_resources(dev, mask);
  1273. }
  1274. resource_size_t pcibios_io_space_offset(struct pci_controller *hose)
  1275. {
  1276. return (unsigned long) hose->io_base_virt - _IO_BASE;
  1277. }
  1278. static void pcibios_setup_phb_resources(struct pci_controller *hose,
  1279. struct list_head *resources)
  1280. {
  1281. struct resource *res;
  1282. resource_size_t offset;
  1283. int i;
  1284. /* Hookup PHB IO resource */
  1285. res = &hose->io_resource;
  1286. if (!res->flags) {
  1287. printk(KERN_WARNING "PCI: I/O resource not set for host"
  1288. " bridge %s (domain %d)\n",
  1289. hose->dn->full_name, hose->global_number);
  1290. } else {
  1291. offset = pcibios_io_space_offset(hose);
  1292. pr_debug("PCI: PHB IO resource = %08llx-%08llx [%lx] off 0x%08llx\n",
  1293. (unsigned long long)res->start,
  1294. (unsigned long long)res->end,
  1295. (unsigned long)res->flags,
  1296. (unsigned long long)offset);
  1297. pci_add_resource_offset(resources, res, offset);
  1298. }
  1299. /* Hookup PHB Memory resources */
  1300. for (i = 0; i < 3; ++i) {
  1301. res = &hose->mem_resources[i];
  1302. if (!res->flags) {
  1303. if (i == 0)
  1304. printk(KERN_ERR "PCI: Memory resource 0 not set for "
  1305. "host bridge %s (domain %d)\n",
  1306. hose->dn->full_name, hose->global_number);
  1307. continue;
  1308. }
  1309. offset = hose->mem_offset[i];
  1310. pr_debug("PCI: PHB MEM resource %d = %08llx-%08llx [%lx] off 0x%08llx\n", i,
  1311. (unsigned long long)res->start,
  1312. (unsigned long long)res->end,
  1313. (unsigned long)res->flags,
  1314. (unsigned long long)offset);
  1315. pci_add_resource_offset(resources, res, offset);
  1316. }
  1317. }
  1318. /*
  1319. * Null PCI config access functions, for the case when we can't
  1320. * find a hose.
  1321. */
  1322. #define NULL_PCI_OP(rw, size, type) \
  1323. static int \
  1324. null_##rw##_config_##size(struct pci_dev *dev, int offset, type val) \
  1325. { \
  1326. return PCIBIOS_DEVICE_NOT_FOUND; \
  1327. }
  1328. static int
  1329. null_read_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1330. int len, u32 *val)
  1331. {
  1332. return PCIBIOS_DEVICE_NOT_FOUND;
  1333. }
  1334. static int
  1335. null_write_config(struct pci_bus *bus, unsigned int devfn, int offset,
  1336. int len, u32 val)
  1337. {
  1338. return PCIBIOS_DEVICE_NOT_FOUND;
  1339. }
  1340. static struct pci_ops null_pci_ops =
  1341. {
  1342. .read = null_read_config,
  1343. .write = null_write_config,
  1344. };
  1345. /*
  1346. * These functions are used early on before PCI scanning is done
  1347. * and all of the pci_dev and pci_bus structures have been created.
  1348. */
  1349. static struct pci_bus *
  1350. fake_pci_bus(struct pci_controller *hose, int busnr)
  1351. {
  1352. static struct pci_bus bus;
  1353. if (hose == NULL) {
  1354. printk(KERN_ERR "Can't find hose for PCI bus %d!\n", busnr);
  1355. }
  1356. bus.number = busnr;
  1357. bus.sysdata = hose;
  1358. bus.ops = hose? hose->ops: &null_pci_ops;
  1359. return &bus;
  1360. }
  1361. #define EARLY_PCI_OP(rw, size, type) \
  1362. int early_##rw##_config_##size(struct pci_controller *hose, int bus, \
  1363. int devfn, int offset, type value) \
  1364. { \
  1365. return pci_bus_##rw##_config_##size(fake_pci_bus(hose, bus), \
  1366. devfn, offset, value); \
  1367. }
  1368. EARLY_PCI_OP(read, byte, u8 *)
  1369. EARLY_PCI_OP(read, word, u16 *)
  1370. EARLY_PCI_OP(read, dword, u32 *)
  1371. EARLY_PCI_OP(write, byte, u8)
  1372. EARLY_PCI_OP(write, word, u16)
  1373. EARLY_PCI_OP(write, dword, u32)
  1374. int early_find_capability(struct pci_controller *hose, int bus, int devfn,
  1375. int cap)
  1376. {
  1377. return pci_bus_find_capability(fake_pci_bus(hose, bus), devfn, cap);
  1378. }
  1379. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  1380. {
  1381. struct pci_controller *hose = bus->sysdata;
  1382. return of_node_get(hose->dn);
  1383. }
  1384. /**
  1385. * pci_scan_phb - Given a pci_controller, setup and scan the PCI bus
  1386. * @hose: Pointer to the PCI host controller instance structure
  1387. */
  1388. void pcibios_scan_phb(struct pci_controller *hose)
  1389. {
  1390. LIST_HEAD(resources);
  1391. struct pci_bus *bus;
  1392. struct device_node *node = hose->dn;
  1393. int mode;
  1394. pr_debug("PCI: Scanning PHB %s\n", of_node_full_name(node));
  1395. /* Get some IO space for the new PHB */
  1396. pcibios_setup_phb_io_space(hose);
  1397. /* Wire up PHB bus resources */
  1398. pcibios_setup_phb_resources(hose, &resources);
  1399. hose->busn.start = hose->first_busno;
  1400. hose->busn.end = hose->last_busno;
  1401. hose->busn.flags = IORESOURCE_BUS;
  1402. pci_add_resource(&resources, &hose->busn);
  1403. /* Create an empty bus for the toplevel */
  1404. bus = pci_create_root_bus(hose->parent, hose->first_busno,
  1405. hose->ops, hose, &resources);
  1406. if (bus == NULL) {
  1407. pr_err("Failed to create bus for PCI domain %04x\n",
  1408. hose->global_number);
  1409. pci_free_resource_list(&resources);
  1410. return;
  1411. }
  1412. hose->bus = bus;
  1413. /* Get probe mode and perform scan */
  1414. mode = PCI_PROBE_NORMAL;
  1415. if (node && ppc_md.pci_probe_mode)
  1416. mode = ppc_md.pci_probe_mode(bus);
  1417. pr_debug(" probe mode: %d\n", mode);
  1418. if (mode == PCI_PROBE_DEVTREE)
  1419. of_scan_bus(node, bus);
  1420. if (mode == PCI_PROBE_NORMAL) {
  1421. pci_bus_update_busn_res_end(bus, 255);
  1422. hose->last_busno = pci_scan_child_bus(bus);
  1423. pci_bus_update_busn_res_end(bus, hose->last_busno);
  1424. }
  1425. /* Platform gets a chance to do some global fixups before
  1426. * we proceed to resource allocation
  1427. */
  1428. if (ppc_md.pcibios_fixup_phb)
  1429. ppc_md.pcibios_fixup_phb(hose);
  1430. /* Configure PCI Express settings */
  1431. if (bus && !pci_has_flag(PCI_PROBE_ONLY)) {
  1432. struct pci_bus *child;
  1433. list_for_each_entry(child, &bus->children, node)
  1434. pcie_bus_configure_settings(child);
  1435. }
  1436. }
  1437. static void fixup_hide_host_resource_fsl(struct pci_dev *dev)
  1438. {
  1439. int i, class = dev->class >> 8;
  1440. /* When configured as agent, programing interface = 1 */
  1441. int prog_if = dev->class & 0xf;
  1442. if ((class == PCI_CLASS_PROCESSOR_POWERPC ||
  1443. class == PCI_CLASS_BRIDGE_OTHER) &&
  1444. (dev->hdr_type == PCI_HEADER_TYPE_NORMAL) &&
  1445. (prog_if == 0) &&
  1446. (dev->bus->parent == NULL)) {
  1447. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1448. dev->resource[i].start = 0;
  1449. dev->resource[i].end = 0;
  1450. dev->resource[i].flags = 0;
  1451. }
  1452. }
  1453. }
  1454. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MOTOROLA, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1455. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, fixup_hide_host_resource_fsl);
  1456. static void fixup_vga(struct pci_dev *pdev)
  1457. {
  1458. u16 cmd;
  1459. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1460. if ((cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) || !vga_default_device())
  1461. vga_set_default_device(pdev);
  1462. }
  1463. DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
  1464. PCI_CLASS_DISPLAY_VGA, 8, fixup_vga);