insn.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961
  1. /*
  2. * Copyright (C) 2013 Huawei Ltd.
  3. * Author: Jiang Liu <liuj97@gmail.com>
  4. *
  5. * Copyright (C) 2014 Zi Shen Lim <zlim.lnx@gmail.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/bitops.h>
  20. #include <linux/compiler.h>
  21. #include <linux/kernel.h>
  22. #include <linux/smp.h>
  23. #include <linux/stop_machine.h>
  24. #include <linux/uaccess.h>
  25. #include <asm/cacheflush.h>
  26. #include <asm/debug-monitors.h>
  27. #include <asm/insn.h>
  28. #define AARCH64_INSN_SF_BIT BIT(31)
  29. #define AARCH64_INSN_N_BIT BIT(22)
  30. static int aarch64_insn_encoding_class[] = {
  31. AARCH64_INSN_CLS_UNKNOWN,
  32. AARCH64_INSN_CLS_UNKNOWN,
  33. AARCH64_INSN_CLS_UNKNOWN,
  34. AARCH64_INSN_CLS_UNKNOWN,
  35. AARCH64_INSN_CLS_LDST,
  36. AARCH64_INSN_CLS_DP_REG,
  37. AARCH64_INSN_CLS_LDST,
  38. AARCH64_INSN_CLS_DP_FPSIMD,
  39. AARCH64_INSN_CLS_DP_IMM,
  40. AARCH64_INSN_CLS_DP_IMM,
  41. AARCH64_INSN_CLS_BR_SYS,
  42. AARCH64_INSN_CLS_BR_SYS,
  43. AARCH64_INSN_CLS_LDST,
  44. AARCH64_INSN_CLS_DP_REG,
  45. AARCH64_INSN_CLS_LDST,
  46. AARCH64_INSN_CLS_DP_FPSIMD,
  47. };
  48. enum aarch64_insn_encoding_class __kprobes aarch64_get_insn_class(u32 insn)
  49. {
  50. return aarch64_insn_encoding_class[(insn >> 25) & 0xf];
  51. }
  52. /* NOP is an alias of HINT */
  53. bool __kprobes aarch64_insn_is_nop(u32 insn)
  54. {
  55. if (!aarch64_insn_is_hint(insn))
  56. return false;
  57. switch (insn & 0xFE0) {
  58. case AARCH64_INSN_HINT_YIELD:
  59. case AARCH64_INSN_HINT_WFE:
  60. case AARCH64_INSN_HINT_WFI:
  61. case AARCH64_INSN_HINT_SEV:
  62. case AARCH64_INSN_HINT_SEVL:
  63. return false;
  64. default:
  65. return true;
  66. }
  67. }
  68. /*
  69. * In ARMv8-A, A64 instructions have a fixed length of 32 bits and are always
  70. * little-endian.
  71. */
  72. int __kprobes aarch64_insn_read(void *addr, u32 *insnp)
  73. {
  74. int ret;
  75. u32 val;
  76. ret = probe_kernel_read(&val, addr, AARCH64_INSN_SIZE);
  77. if (!ret)
  78. *insnp = le32_to_cpu(val);
  79. return ret;
  80. }
  81. int __kprobes aarch64_insn_write(void *addr, u32 insn)
  82. {
  83. insn = cpu_to_le32(insn);
  84. return probe_kernel_write(addr, &insn, AARCH64_INSN_SIZE);
  85. }
  86. static bool __kprobes __aarch64_insn_hotpatch_safe(u32 insn)
  87. {
  88. if (aarch64_get_insn_class(insn) != AARCH64_INSN_CLS_BR_SYS)
  89. return false;
  90. return aarch64_insn_is_b(insn) ||
  91. aarch64_insn_is_bl(insn) ||
  92. aarch64_insn_is_svc(insn) ||
  93. aarch64_insn_is_hvc(insn) ||
  94. aarch64_insn_is_smc(insn) ||
  95. aarch64_insn_is_brk(insn) ||
  96. aarch64_insn_is_nop(insn);
  97. }
  98. /*
  99. * ARM Architecture Reference Manual for ARMv8 Profile-A, Issue A.a
  100. * Section B2.6.5 "Concurrent modification and execution of instructions":
  101. * Concurrent modification and execution of instructions can lead to the
  102. * resulting instruction performing any behavior that can be achieved by
  103. * executing any sequence of instructions that can be executed from the
  104. * same Exception level, except where the instruction before modification
  105. * and the instruction after modification is a B, BL, NOP, BKPT, SVC, HVC,
  106. * or SMC instruction.
  107. */
  108. bool __kprobes aarch64_insn_hotpatch_safe(u32 old_insn, u32 new_insn)
  109. {
  110. return __aarch64_insn_hotpatch_safe(old_insn) &&
  111. __aarch64_insn_hotpatch_safe(new_insn);
  112. }
  113. int __kprobes aarch64_insn_patch_text_nosync(void *addr, u32 insn)
  114. {
  115. u32 *tp = addr;
  116. int ret;
  117. /* A64 instructions must be word aligned */
  118. if ((uintptr_t)tp & 0x3)
  119. return -EINVAL;
  120. ret = aarch64_insn_write(tp, insn);
  121. if (ret == 0)
  122. flush_icache_range((uintptr_t)tp,
  123. (uintptr_t)tp + AARCH64_INSN_SIZE);
  124. return ret;
  125. }
  126. struct aarch64_insn_patch {
  127. void **text_addrs;
  128. u32 *new_insns;
  129. int insn_cnt;
  130. atomic_t cpu_count;
  131. };
  132. static int __kprobes aarch64_insn_patch_text_cb(void *arg)
  133. {
  134. int i, ret = 0;
  135. struct aarch64_insn_patch *pp = arg;
  136. /* The first CPU becomes master */
  137. if (atomic_inc_return(&pp->cpu_count) == 1) {
  138. for (i = 0; ret == 0 && i < pp->insn_cnt; i++)
  139. ret = aarch64_insn_patch_text_nosync(pp->text_addrs[i],
  140. pp->new_insns[i]);
  141. /*
  142. * aarch64_insn_patch_text_nosync() calls flush_icache_range(),
  143. * which ends with "dsb; isb" pair guaranteeing global
  144. * visibility.
  145. */
  146. atomic_set(&pp->cpu_count, -1);
  147. } else {
  148. while (atomic_read(&pp->cpu_count) != -1)
  149. cpu_relax();
  150. isb();
  151. }
  152. return ret;
  153. }
  154. int __kprobes aarch64_insn_patch_text_sync(void *addrs[], u32 insns[], int cnt)
  155. {
  156. struct aarch64_insn_patch patch = {
  157. .text_addrs = addrs,
  158. .new_insns = insns,
  159. .insn_cnt = cnt,
  160. .cpu_count = ATOMIC_INIT(0),
  161. };
  162. if (cnt <= 0)
  163. return -EINVAL;
  164. return stop_machine(aarch64_insn_patch_text_cb, &patch,
  165. cpu_online_mask);
  166. }
  167. int __kprobes aarch64_insn_patch_text(void *addrs[], u32 insns[], int cnt)
  168. {
  169. int ret;
  170. u32 insn;
  171. /* Unsafe to patch multiple instructions without synchronizaiton */
  172. if (cnt == 1) {
  173. ret = aarch64_insn_read(addrs[0], &insn);
  174. if (ret)
  175. return ret;
  176. if (aarch64_insn_hotpatch_safe(insn, insns[0])) {
  177. /*
  178. * ARMv8 architecture doesn't guarantee all CPUs see
  179. * the new instruction after returning from function
  180. * aarch64_insn_patch_text_nosync(). So send IPIs to
  181. * all other CPUs to achieve instruction
  182. * synchronization.
  183. */
  184. ret = aarch64_insn_patch_text_nosync(addrs[0], insns[0]);
  185. kick_all_cpus_sync();
  186. return ret;
  187. }
  188. }
  189. return aarch64_insn_patch_text_sync(addrs, insns, cnt);
  190. }
  191. u32 __kprobes aarch64_insn_encode_immediate(enum aarch64_insn_imm_type type,
  192. u32 insn, u64 imm)
  193. {
  194. u32 immlo, immhi, lomask, himask, mask;
  195. int shift;
  196. switch (type) {
  197. case AARCH64_INSN_IMM_ADR:
  198. lomask = 0x3;
  199. himask = 0x7ffff;
  200. immlo = imm & lomask;
  201. imm >>= 2;
  202. immhi = imm & himask;
  203. imm = (immlo << 24) | (immhi);
  204. mask = (lomask << 24) | (himask);
  205. shift = 5;
  206. break;
  207. case AARCH64_INSN_IMM_26:
  208. mask = BIT(26) - 1;
  209. shift = 0;
  210. break;
  211. case AARCH64_INSN_IMM_19:
  212. mask = BIT(19) - 1;
  213. shift = 5;
  214. break;
  215. case AARCH64_INSN_IMM_16:
  216. mask = BIT(16) - 1;
  217. shift = 5;
  218. break;
  219. case AARCH64_INSN_IMM_14:
  220. mask = BIT(14) - 1;
  221. shift = 5;
  222. break;
  223. case AARCH64_INSN_IMM_12:
  224. mask = BIT(12) - 1;
  225. shift = 10;
  226. break;
  227. case AARCH64_INSN_IMM_9:
  228. mask = BIT(9) - 1;
  229. shift = 12;
  230. break;
  231. case AARCH64_INSN_IMM_7:
  232. mask = BIT(7) - 1;
  233. shift = 15;
  234. break;
  235. case AARCH64_INSN_IMM_6:
  236. case AARCH64_INSN_IMM_S:
  237. mask = BIT(6) - 1;
  238. shift = 10;
  239. break;
  240. case AARCH64_INSN_IMM_R:
  241. mask = BIT(6) - 1;
  242. shift = 16;
  243. break;
  244. default:
  245. pr_err("aarch64_insn_encode_immediate: unknown immediate encoding %d\n",
  246. type);
  247. return 0;
  248. }
  249. /* Update the immediate field. */
  250. insn &= ~(mask << shift);
  251. insn |= (imm & mask) << shift;
  252. return insn;
  253. }
  254. static u32 aarch64_insn_encode_register(enum aarch64_insn_register_type type,
  255. u32 insn,
  256. enum aarch64_insn_register reg)
  257. {
  258. int shift;
  259. if (reg < AARCH64_INSN_REG_0 || reg > AARCH64_INSN_REG_SP) {
  260. pr_err("%s: unknown register encoding %d\n", __func__, reg);
  261. return 0;
  262. }
  263. switch (type) {
  264. case AARCH64_INSN_REGTYPE_RT:
  265. case AARCH64_INSN_REGTYPE_RD:
  266. shift = 0;
  267. break;
  268. case AARCH64_INSN_REGTYPE_RN:
  269. shift = 5;
  270. break;
  271. case AARCH64_INSN_REGTYPE_RT2:
  272. case AARCH64_INSN_REGTYPE_RA:
  273. shift = 10;
  274. break;
  275. case AARCH64_INSN_REGTYPE_RM:
  276. shift = 16;
  277. break;
  278. default:
  279. pr_err("%s: unknown register type encoding %d\n", __func__,
  280. type);
  281. return 0;
  282. }
  283. insn &= ~(GENMASK(4, 0) << shift);
  284. insn |= reg << shift;
  285. return insn;
  286. }
  287. static u32 aarch64_insn_encode_ldst_size(enum aarch64_insn_size_type type,
  288. u32 insn)
  289. {
  290. u32 size;
  291. switch (type) {
  292. case AARCH64_INSN_SIZE_8:
  293. size = 0;
  294. break;
  295. case AARCH64_INSN_SIZE_16:
  296. size = 1;
  297. break;
  298. case AARCH64_INSN_SIZE_32:
  299. size = 2;
  300. break;
  301. case AARCH64_INSN_SIZE_64:
  302. size = 3;
  303. break;
  304. default:
  305. pr_err("%s: unknown size encoding %d\n", __func__, type);
  306. return 0;
  307. }
  308. insn &= ~GENMASK(31, 30);
  309. insn |= size << 30;
  310. return insn;
  311. }
  312. static inline long branch_imm_common(unsigned long pc, unsigned long addr,
  313. long range)
  314. {
  315. long offset;
  316. /*
  317. * PC: A 64-bit Program Counter holding the address of the current
  318. * instruction. A64 instructions must be word-aligned.
  319. */
  320. BUG_ON((pc & 0x3) || (addr & 0x3));
  321. offset = ((long)addr - (long)pc);
  322. BUG_ON(offset < -range || offset >= range);
  323. return offset;
  324. }
  325. u32 __kprobes aarch64_insn_gen_branch_imm(unsigned long pc, unsigned long addr,
  326. enum aarch64_insn_branch_type type)
  327. {
  328. u32 insn;
  329. long offset;
  330. /*
  331. * B/BL support [-128M, 128M) offset
  332. * ARM64 virtual address arrangement guarantees all kernel and module
  333. * texts are within +/-128M.
  334. */
  335. offset = branch_imm_common(pc, addr, SZ_128M);
  336. switch (type) {
  337. case AARCH64_INSN_BRANCH_LINK:
  338. insn = aarch64_insn_get_bl_value();
  339. break;
  340. case AARCH64_INSN_BRANCH_NOLINK:
  341. insn = aarch64_insn_get_b_value();
  342. break;
  343. default:
  344. BUG_ON(1);
  345. return AARCH64_BREAK_FAULT;
  346. }
  347. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_26, insn,
  348. offset >> 2);
  349. }
  350. u32 aarch64_insn_gen_comp_branch_imm(unsigned long pc, unsigned long addr,
  351. enum aarch64_insn_register reg,
  352. enum aarch64_insn_variant variant,
  353. enum aarch64_insn_branch_type type)
  354. {
  355. u32 insn;
  356. long offset;
  357. offset = branch_imm_common(pc, addr, SZ_1M);
  358. switch (type) {
  359. case AARCH64_INSN_BRANCH_COMP_ZERO:
  360. insn = aarch64_insn_get_cbz_value();
  361. break;
  362. case AARCH64_INSN_BRANCH_COMP_NONZERO:
  363. insn = aarch64_insn_get_cbnz_value();
  364. break;
  365. default:
  366. BUG_ON(1);
  367. return AARCH64_BREAK_FAULT;
  368. }
  369. switch (variant) {
  370. case AARCH64_INSN_VARIANT_32BIT:
  371. break;
  372. case AARCH64_INSN_VARIANT_64BIT:
  373. insn |= AARCH64_INSN_SF_BIT;
  374. break;
  375. default:
  376. BUG_ON(1);
  377. return AARCH64_BREAK_FAULT;
  378. }
  379. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, insn, reg);
  380. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_19, insn,
  381. offset >> 2);
  382. }
  383. u32 aarch64_insn_gen_cond_branch_imm(unsigned long pc, unsigned long addr,
  384. enum aarch64_insn_condition cond)
  385. {
  386. u32 insn;
  387. long offset;
  388. offset = branch_imm_common(pc, addr, SZ_1M);
  389. insn = aarch64_insn_get_bcond_value();
  390. BUG_ON(cond < AARCH64_INSN_COND_EQ || cond > AARCH64_INSN_COND_AL);
  391. insn |= cond;
  392. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_19, insn,
  393. offset >> 2);
  394. }
  395. u32 __kprobes aarch64_insn_gen_hint(enum aarch64_insn_hint_op op)
  396. {
  397. return aarch64_insn_get_hint_value() | op;
  398. }
  399. u32 __kprobes aarch64_insn_gen_nop(void)
  400. {
  401. return aarch64_insn_gen_hint(AARCH64_INSN_HINT_NOP);
  402. }
  403. u32 aarch64_insn_gen_branch_reg(enum aarch64_insn_register reg,
  404. enum aarch64_insn_branch_type type)
  405. {
  406. u32 insn;
  407. switch (type) {
  408. case AARCH64_INSN_BRANCH_NOLINK:
  409. insn = aarch64_insn_get_br_value();
  410. break;
  411. case AARCH64_INSN_BRANCH_LINK:
  412. insn = aarch64_insn_get_blr_value();
  413. break;
  414. case AARCH64_INSN_BRANCH_RETURN:
  415. insn = aarch64_insn_get_ret_value();
  416. break;
  417. default:
  418. BUG_ON(1);
  419. return AARCH64_BREAK_FAULT;
  420. }
  421. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, reg);
  422. }
  423. u32 aarch64_insn_gen_load_store_reg(enum aarch64_insn_register reg,
  424. enum aarch64_insn_register base,
  425. enum aarch64_insn_register offset,
  426. enum aarch64_insn_size_type size,
  427. enum aarch64_insn_ldst_type type)
  428. {
  429. u32 insn;
  430. switch (type) {
  431. case AARCH64_INSN_LDST_LOAD_REG_OFFSET:
  432. insn = aarch64_insn_get_ldr_reg_value();
  433. break;
  434. case AARCH64_INSN_LDST_STORE_REG_OFFSET:
  435. insn = aarch64_insn_get_str_reg_value();
  436. break;
  437. default:
  438. BUG_ON(1);
  439. return AARCH64_BREAK_FAULT;
  440. }
  441. insn = aarch64_insn_encode_ldst_size(size, insn);
  442. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, insn, reg);
  443. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
  444. base);
  445. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn,
  446. offset);
  447. }
  448. u32 aarch64_insn_gen_load_store_pair(enum aarch64_insn_register reg1,
  449. enum aarch64_insn_register reg2,
  450. enum aarch64_insn_register base,
  451. int offset,
  452. enum aarch64_insn_variant variant,
  453. enum aarch64_insn_ldst_type type)
  454. {
  455. u32 insn;
  456. int shift;
  457. switch (type) {
  458. case AARCH64_INSN_LDST_LOAD_PAIR_PRE_INDEX:
  459. insn = aarch64_insn_get_ldp_pre_value();
  460. break;
  461. case AARCH64_INSN_LDST_STORE_PAIR_PRE_INDEX:
  462. insn = aarch64_insn_get_stp_pre_value();
  463. break;
  464. case AARCH64_INSN_LDST_LOAD_PAIR_POST_INDEX:
  465. insn = aarch64_insn_get_ldp_post_value();
  466. break;
  467. case AARCH64_INSN_LDST_STORE_PAIR_POST_INDEX:
  468. insn = aarch64_insn_get_stp_post_value();
  469. break;
  470. default:
  471. BUG_ON(1);
  472. return AARCH64_BREAK_FAULT;
  473. }
  474. switch (variant) {
  475. case AARCH64_INSN_VARIANT_32BIT:
  476. /* offset must be multiples of 4 in the range [-256, 252] */
  477. BUG_ON(offset & 0x3);
  478. BUG_ON(offset < -256 || offset > 252);
  479. shift = 2;
  480. break;
  481. case AARCH64_INSN_VARIANT_64BIT:
  482. /* offset must be multiples of 8 in the range [-512, 504] */
  483. BUG_ON(offset & 0x7);
  484. BUG_ON(offset < -512 || offset > 504);
  485. shift = 3;
  486. insn |= AARCH64_INSN_SF_BIT;
  487. break;
  488. default:
  489. BUG_ON(1);
  490. return AARCH64_BREAK_FAULT;
  491. }
  492. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, insn,
  493. reg1);
  494. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT2, insn,
  495. reg2);
  496. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
  497. base);
  498. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_7, insn,
  499. offset >> shift);
  500. }
  501. u32 aarch64_insn_gen_add_sub_imm(enum aarch64_insn_register dst,
  502. enum aarch64_insn_register src,
  503. int imm, enum aarch64_insn_variant variant,
  504. enum aarch64_insn_adsb_type type)
  505. {
  506. u32 insn;
  507. switch (type) {
  508. case AARCH64_INSN_ADSB_ADD:
  509. insn = aarch64_insn_get_add_imm_value();
  510. break;
  511. case AARCH64_INSN_ADSB_SUB:
  512. insn = aarch64_insn_get_sub_imm_value();
  513. break;
  514. case AARCH64_INSN_ADSB_ADD_SETFLAGS:
  515. insn = aarch64_insn_get_adds_imm_value();
  516. break;
  517. case AARCH64_INSN_ADSB_SUB_SETFLAGS:
  518. insn = aarch64_insn_get_subs_imm_value();
  519. break;
  520. default:
  521. BUG_ON(1);
  522. return AARCH64_BREAK_FAULT;
  523. }
  524. switch (variant) {
  525. case AARCH64_INSN_VARIANT_32BIT:
  526. break;
  527. case AARCH64_INSN_VARIANT_64BIT:
  528. insn |= AARCH64_INSN_SF_BIT;
  529. break;
  530. default:
  531. BUG_ON(1);
  532. return AARCH64_BREAK_FAULT;
  533. }
  534. BUG_ON(imm & ~(SZ_4K - 1));
  535. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  536. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  537. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_12, insn, imm);
  538. }
  539. u32 aarch64_insn_gen_bitfield(enum aarch64_insn_register dst,
  540. enum aarch64_insn_register src,
  541. int immr, int imms,
  542. enum aarch64_insn_variant variant,
  543. enum aarch64_insn_bitfield_type type)
  544. {
  545. u32 insn;
  546. u32 mask;
  547. switch (type) {
  548. case AARCH64_INSN_BITFIELD_MOVE:
  549. insn = aarch64_insn_get_bfm_value();
  550. break;
  551. case AARCH64_INSN_BITFIELD_MOVE_UNSIGNED:
  552. insn = aarch64_insn_get_ubfm_value();
  553. break;
  554. case AARCH64_INSN_BITFIELD_MOVE_SIGNED:
  555. insn = aarch64_insn_get_sbfm_value();
  556. break;
  557. default:
  558. BUG_ON(1);
  559. return AARCH64_BREAK_FAULT;
  560. }
  561. switch (variant) {
  562. case AARCH64_INSN_VARIANT_32BIT:
  563. mask = GENMASK(4, 0);
  564. break;
  565. case AARCH64_INSN_VARIANT_64BIT:
  566. insn |= AARCH64_INSN_SF_BIT | AARCH64_INSN_N_BIT;
  567. mask = GENMASK(5, 0);
  568. break;
  569. default:
  570. BUG_ON(1);
  571. return AARCH64_BREAK_FAULT;
  572. }
  573. BUG_ON(immr & ~mask);
  574. BUG_ON(imms & ~mask);
  575. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  576. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  577. insn = aarch64_insn_encode_immediate(AARCH64_INSN_IMM_R, insn, immr);
  578. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_S, insn, imms);
  579. }
  580. u32 aarch64_insn_gen_movewide(enum aarch64_insn_register dst,
  581. int imm, int shift,
  582. enum aarch64_insn_variant variant,
  583. enum aarch64_insn_movewide_type type)
  584. {
  585. u32 insn;
  586. switch (type) {
  587. case AARCH64_INSN_MOVEWIDE_ZERO:
  588. insn = aarch64_insn_get_movz_value();
  589. break;
  590. case AARCH64_INSN_MOVEWIDE_KEEP:
  591. insn = aarch64_insn_get_movk_value();
  592. break;
  593. case AARCH64_INSN_MOVEWIDE_INVERSE:
  594. insn = aarch64_insn_get_movn_value();
  595. break;
  596. default:
  597. BUG_ON(1);
  598. return AARCH64_BREAK_FAULT;
  599. }
  600. BUG_ON(imm & ~(SZ_64K - 1));
  601. switch (variant) {
  602. case AARCH64_INSN_VARIANT_32BIT:
  603. BUG_ON(shift != 0 && shift != 16);
  604. break;
  605. case AARCH64_INSN_VARIANT_64BIT:
  606. insn |= AARCH64_INSN_SF_BIT;
  607. BUG_ON(shift != 0 && shift != 16 && shift != 32 &&
  608. shift != 48);
  609. break;
  610. default:
  611. BUG_ON(1);
  612. return AARCH64_BREAK_FAULT;
  613. }
  614. insn |= (shift >> 4) << 21;
  615. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  616. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_16, insn, imm);
  617. }
  618. u32 aarch64_insn_gen_add_sub_shifted_reg(enum aarch64_insn_register dst,
  619. enum aarch64_insn_register src,
  620. enum aarch64_insn_register reg,
  621. int shift,
  622. enum aarch64_insn_variant variant,
  623. enum aarch64_insn_adsb_type type)
  624. {
  625. u32 insn;
  626. switch (type) {
  627. case AARCH64_INSN_ADSB_ADD:
  628. insn = aarch64_insn_get_add_value();
  629. break;
  630. case AARCH64_INSN_ADSB_SUB:
  631. insn = aarch64_insn_get_sub_value();
  632. break;
  633. case AARCH64_INSN_ADSB_ADD_SETFLAGS:
  634. insn = aarch64_insn_get_adds_value();
  635. break;
  636. case AARCH64_INSN_ADSB_SUB_SETFLAGS:
  637. insn = aarch64_insn_get_subs_value();
  638. break;
  639. default:
  640. BUG_ON(1);
  641. return AARCH64_BREAK_FAULT;
  642. }
  643. switch (variant) {
  644. case AARCH64_INSN_VARIANT_32BIT:
  645. BUG_ON(shift & ~(SZ_32 - 1));
  646. break;
  647. case AARCH64_INSN_VARIANT_64BIT:
  648. insn |= AARCH64_INSN_SF_BIT;
  649. BUG_ON(shift & ~(SZ_64 - 1));
  650. break;
  651. default:
  652. BUG_ON(1);
  653. return AARCH64_BREAK_FAULT;
  654. }
  655. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  656. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  657. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
  658. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_6, insn, shift);
  659. }
  660. u32 aarch64_insn_gen_data1(enum aarch64_insn_register dst,
  661. enum aarch64_insn_register src,
  662. enum aarch64_insn_variant variant,
  663. enum aarch64_insn_data1_type type)
  664. {
  665. u32 insn;
  666. switch (type) {
  667. case AARCH64_INSN_DATA1_REVERSE_16:
  668. insn = aarch64_insn_get_rev16_value();
  669. break;
  670. case AARCH64_INSN_DATA1_REVERSE_32:
  671. insn = aarch64_insn_get_rev32_value();
  672. break;
  673. case AARCH64_INSN_DATA1_REVERSE_64:
  674. BUG_ON(variant != AARCH64_INSN_VARIANT_64BIT);
  675. insn = aarch64_insn_get_rev64_value();
  676. break;
  677. default:
  678. BUG_ON(1);
  679. return AARCH64_BREAK_FAULT;
  680. }
  681. switch (variant) {
  682. case AARCH64_INSN_VARIANT_32BIT:
  683. break;
  684. case AARCH64_INSN_VARIANT_64BIT:
  685. insn |= AARCH64_INSN_SF_BIT;
  686. break;
  687. default:
  688. BUG_ON(1);
  689. return AARCH64_BREAK_FAULT;
  690. }
  691. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  692. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  693. }
  694. u32 aarch64_insn_gen_data2(enum aarch64_insn_register dst,
  695. enum aarch64_insn_register src,
  696. enum aarch64_insn_register reg,
  697. enum aarch64_insn_variant variant,
  698. enum aarch64_insn_data2_type type)
  699. {
  700. u32 insn;
  701. switch (type) {
  702. case AARCH64_INSN_DATA2_UDIV:
  703. insn = aarch64_insn_get_udiv_value();
  704. break;
  705. case AARCH64_INSN_DATA2_SDIV:
  706. insn = aarch64_insn_get_sdiv_value();
  707. break;
  708. case AARCH64_INSN_DATA2_LSLV:
  709. insn = aarch64_insn_get_lslv_value();
  710. break;
  711. case AARCH64_INSN_DATA2_LSRV:
  712. insn = aarch64_insn_get_lsrv_value();
  713. break;
  714. case AARCH64_INSN_DATA2_ASRV:
  715. insn = aarch64_insn_get_asrv_value();
  716. break;
  717. case AARCH64_INSN_DATA2_RORV:
  718. insn = aarch64_insn_get_rorv_value();
  719. break;
  720. default:
  721. BUG_ON(1);
  722. return AARCH64_BREAK_FAULT;
  723. }
  724. switch (variant) {
  725. case AARCH64_INSN_VARIANT_32BIT:
  726. break;
  727. case AARCH64_INSN_VARIANT_64BIT:
  728. insn |= AARCH64_INSN_SF_BIT;
  729. break;
  730. default:
  731. BUG_ON(1);
  732. return AARCH64_BREAK_FAULT;
  733. }
  734. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  735. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  736. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
  737. }
  738. u32 aarch64_insn_gen_data3(enum aarch64_insn_register dst,
  739. enum aarch64_insn_register src,
  740. enum aarch64_insn_register reg1,
  741. enum aarch64_insn_register reg2,
  742. enum aarch64_insn_variant variant,
  743. enum aarch64_insn_data3_type type)
  744. {
  745. u32 insn;
  746. switch (type) {
  747. case AARCH64_INSN_DATA3_MADD:
  748. insn = aarch64_insn_get_madd_value();
  749. break;
  750. case AARCH64_INSN_DATA3_MSUB:
  751. insn = aarch64_insn_get_msub_value();
  752. break;
  753. default:
  754. BUG_ON(1);
  755. return AARCH64_BREAK_FAULT;
  756. }
  757. switch (variant) {
  758. case AARCH64_INSN_VARIANT_32BIT:
  759. break;
  760. case AARCH64_INSN_VARIANT_64BIT:
  761. insn |= AARCH64_INSN_SF_BIT;
  762. break;
  763. default:
  764. BUG_ON(1);
  765. return AARCH64_BREAK_FAULT;
  766. }
  767. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  768. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RA, insn, src);
  769. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn,
  770. reg1);
  771. return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn,
  772. reg2);
  773. }
  774. u32 aarch64_insn_gen_logical_shifted_reg(enum aarch64_insn_register dst,
  775. enum aarch64_insn_register src,
  776. enum aarch64_insn_register reg,
  777. int shift,
  778. enum aarch64_insn_variant variant,
  779. enum aarch64_insn_logic_type type)
  780. {
  781. u32 insn;
  782. switch (type) {
  783. case AARCH64_INSN_LOGIC_AND:
  784. insn = aarch64_insn_get_and_value();
  785. break;
  786. case AARCH64_INSN_LOGIC_BIC:
  787. insn = aarch64_insn_get_bic_value();
  788. break;
  789. case AARCH64_INSN_LOGIC_ORR:
  790. insn = aarch64_insn_get_orr_value();
  791. break;
  792. case AARCH64_INSN_LOGIC_ORN:
  793. insn = aarch64_insn_get_orn_value();
  794. break;
  795. case AARCH64_INSN_LOGIC_EOR:
  796. insn = aarch64_insn_get_eor_value();
  797. break;
  798. case AARCH64_INSN_LOGIC_EON:
  799. insn = aarch64_insn_get_eon_value();
  800. break;
  801. case AARCH64_INSN_LOGIC_AND_SETFLAGS:
  802. insn = aarch64_insn_get_ands_value();
  803. break;
  804. case AARCH64_INSN_LOGIC_BIC_SETFLAGS:
  805. insn = aarch64_insn_get_bics_value();
  806. break;
  807. default:
  808. BUG_ON(1);
  809. return AARCH64_BREAK_FAULT;
  810. }
  811. switch (variant) {
  812. case AARCH64_INSN_VARIANT_32BIT:
  813. BUG_ON(shift & ~(SZ_32 - 1));
  814. break;
  815. case AARCH64_INSN_VARIANT_64BIT:
  816. insn |= AARCH64_INSN_SF_BIT;
  817. BUG_ON(shift & ~(SZ_64 - 1));
  818. break;
  819. default:
  820. BUG_ON(1);
  821. return AARCH64_BREAK_FAULT;
  822. }
  823. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RD, insn, dst);
  824. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RN, insn, src);
  825. insn = aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RM, insn, reg);
  826. return aarch64_insn_encode_immediate(AARCH64_INSN_IMM_6, insn, shift);
  827. }