kvm.h 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * Derived from arch/arm/include/uapi/asm/kvm.h:
  6. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  7. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __ARM_KVM_H__
  22. #define __ARM_KVM_H__
  23. #define KVM_SPSR_EL1 0
  24. #define KVM_SPSR_SVC KVM_SPSR_EL1
  25. #define KVM_SPSR_ABT 1
  26. #define KVM_SPSR_UND 2
  27. #define KVM_SPSR_IRQ 3
  28. #define KVM_SPSR_FIQ 4
  29. #define KVM_NR_SPSR 5
  30. #ifndef __ASSEMBLY__
  31. #include <linux/psci.h>
  32. #include <asm/types.h>
  33. #include <asm/ptrace.h>
  34. #define __KVM_HAVE_GUEST_DEBUG
  35. #define __KVM_HAVE_IRQ_LINE
  36. #define __KVM_HAVE_READONLY_MEM
  37. #define KVM_REG_SIZE(id) \
  38. (1U << (((id) & KVM_REG_SIZE_MASK) >> KVM_REG_SIZE_SHIFT))
  39. struct kvm_regs {
  40. struct user_pt_regs regs; /* sp = sp_el0 */
  41. __u64 sp_el1;
  42. __u64 elr_el1;
  43. __u64 spsr[KVM_NR_SPSR];
  44. struct user_fpsimd_state fp_regs;
  45. };
  46. /* Supported Processor Types */
  47. #define KVM_ARM_TARGET_AEM_V8 0
  48. #define KVM_ARM_TARGET_FOUNDATION_V8 1
  49. #define KVM_ARM_TARGET_CORTEX_A57 2
  50. #define KVM_ARM_TARGET_XGENE_POTENZA 3
  51. #define KVM_ARM_TARGET_CORTEX_A53 4
  52. #define KVM_ARM_NUM_TARGETS 5
  53. /* KVM_ARM_SET_DEVICE_ADDR ioctl id encoding */
  54. #define KVM_ARM_DEVICE_TYPE_SHIFT 0
  55. #define KVM_ARM_DEVICE_TYPE_MASK (0xffff << KVM_ARM_DEVICE_TYPE_SHIFT)
  56. #define KVM_ARM_DEVICE_ID_SHIFT 16
  57. #define KVM_ARM_DEVICE_ID_MASK (0xffff << KVM_ARM_DEVICE_ID_SHIFT)
  58. /* Supported device IDs */
  59. #define KVM_ARM_DEVICE_VGIC_V2 0
  60. /* Supported VGIC address types */
  61. #define KVM_VGIC_V2_ADDR_TYPE_DIST 0
  62. #define KVM_VGIC_V2_ADDR_TYPE_CPU 1
  63. #define KVM_VGIC_V2_DIST_SIZE 0x1000
  64. #define KVM_VGIC_V2_CPU_SIZE 0x2000
  65. #define KVM_ARM_VCPU_POWER_OFF 0 /* CPU is started in OFF state */
  66. #define KVM_ARM_VCPU_EL1_32BIT 1 /* CPU running a 32bit VM */
  67. #define KVM_ARM_VCPU_PSCI_0_2 2 /* CPU uses PSCI v0.2 */
  68. struct kvm_vcpu_init {
  69. __u32 target;
  70. __u32 features[7];
  71. };
  72. struct kvm_sregs {
  73. };
  74. struct kvm_fpu {
  75. };
  76. struct kvm_guest_debug_arch {
  77. };
  78. struct kvm_debug_exit_arch {
  79. };
  80. struct kvm_sync_regs {
  81. };
  82. struct kvm_arch_memory_slot {
  83. };
  84. /* If you need to interpret the index values, here is the key: */
  85. #define KVM_REG_ARM_COPROC_MASK 0x000000000FFF0000
  86. #define KVM_REG_ARM_COPROC_SHIFT 16
  87. /* Normal registers are mapped as coprocessor 16. */
  88. #define KVM_REG_ARM_CORE (0x0010 << KVM_REG_ARM_COPROC_SHIFT)
  89. #define KVM_REG_ARM_CORE_REG(name) (offsetof(struct kvm_regs, name) / sizeof(__u32))
  90. /* Some registers need more space to represent values. */
  91. #define KVM_REG_ARM_DEMUX (0x0011 << KVM_REG_ARM_COPROC_SHIFT)
  92. #define KVM_REG_ARM_DEMUX_ID_MASK 0x000000000000FF00
  93. #define KVM_REG_ARM_DEMUX_ID_SHIFT 8
  94. #define KVM_REG_ARM_DEMUX_ID_CCSIDR (0x00 << KVM_REG_ARM_DEMUX_ID_SHIFT)
  95. #define KVM_REG_ARM_DEMUX_VAL_MASK 0x00000000000000FF
  96. #define KVM_REG_ARM_DEMUX_VAL_SHIFT 0
  97. /* AArch64 system registers */
  98. #define KVM_REG_ARM64_SYSREG (0x0013 << KVM_REG_ARM_COPROC_SHIFT)
  99. #define KVM_REG_ARM64_SYSREG_OP0_MASK 0x000000000000c000
  100. #define KVM_REG_ARM64_SYSREG_OP0_SHIFT 14
  101. #define KVM_REG_ARM64_SYSREG_OP1_MASK 0x0000000000003800
  102. #define KVM_REG_ARM64_SYSREG_OP1_SHIFT 11
  103. #define KVM_REG_ARM64_SYSREG_CRN_MASK 0x0000000000000780
  104. #define KVM_REG_ARM64_SYSREG_CRN_SHIFT 7
  105. #define KVM_REG_ARM64_SYSREG_CRM_MASK 0x0000000000000078
  106. #define KVM_REG_ARM64_SYSREG_CRM_SHIFT 3
  107. #define KVM_REG_ARM64_SYSREG_OP2_MASK 0x0000000000000007
  108. #define KVM_REG_ARM64_SYSREG_OP2_SHIFT 0
  109. #define ARM64_SYS_REG_SHIFT_MASK(x,n) \
  110. (((x) << KVM_REG_ARM64_SYSREG_ ## n ## _SHIFT) & \
  111. KVM_REG_ARM64_SYSREG_ ## n ## _MASK)
  112. #define __ARM64_SYS_REG(op0,op1,crn,crm,op2) \
  113. (KVM_REG_ARM64 | KVM_REG_ARM64_SYSREG | \
  114. ARM64_SYS_REG_SHIFT_MASK(op0, OP0) | \
  115. ARM64_SYS_REG_SHIFT_MASK(op1, OP1) | \
  116. ARM64_SYS_REG_SHIFT_MASK(crn, CRN) | \
  117. ARM64_SYS_REG_SHIFT_MASK(crm, CRM) | \
  118. ARM64_SYS_REG_SHIFT_MASK(op2, OP2))
  119. #define ARM64_SYS_REG(...) (__ARM64_SYS_REG(__VA_ARGS__) | KVM_REG_SIZE_U64)
  120. #define KVM_REG_ARM_TIMER_CTL ARM64_SYS_REG(3, 3, 14, 3, 1)
  121. #define KVM_REG_ARM_TIMER_CNT ARM64_SYS_REG(3, 3, 14, 3, 2)
  122. #define KVM_REG_ARM_TIMER_CVAL ARM64_SYS_REG(3, 3, 14, 0, 2)
  123. /* Device Control API: ARM VGIC */
  124. #define KVM_DEV_ARM_VGIC_GRP_ADDR 0
  125. #define KVM_DEV_ARM_VGIC_GRP_DIST_REGS 1
  126. #define KVM_DEV_ARM_VGIC_GRP_CPU_REGS 2
  127. #define KVM_DEV_ARM_VGIC_CPUID_SHIFT 32
  128. #define KVM_DEV_ARM_VGIC_CPUID_MASK (0xffULL << KVM_DEV_ARM_VGIC_CPUID_SHIFT)
  129. #define KVM_DEV_ARM_VGIC_OFFSET_SHIFT 0
  130. #define KVM_DEV_ARM_VGIC_OFFSET_MASK (0xffffffffULL << KVM_DEV_ARM_VGIC_OFFSET_SHIFT)
  131. #define KVM_DEV_ARM_VGIC_GRP_NR_IRQS 3
  132. /* KVM_IRQ_LINE irq field index values */
  133. #define KVM_ARM_IRQ_TYPE_SHIFT 24
  134. #define KVM_ARM_IRQ_TYPE_MASK 0xff
  135. #define KVM_ARM_IRQ_VCPU_SHIFT 16
  136. #define KVM_ARM_IRQ_VCPU_MASK 0xff
  137. #define KVM_ARM_IRQ_NUM_SHIFT 0
  138. #define KVM_ARM_IRQ_NUM_MASK 0xffff
  139. /* irq_type field */
  140. #define KVM_ARM_IRQ_TYPE_CPU 0
  141. #define KVM_ARM_IRQ_TYPE_SPI 1
  142. #define KVM_ARM_IRQ_TYPE_PPI 2
  143. /* out-of-kernel GIC cpu interrupt injection irq_number field */
  144. #define KVM_ARM_IRQ_CPU_IRQ 0
  145. #define KVM_ARM_IRQ_CPU_FIQ 1
  146. /* Highest supported SPI, from VGIC_NR_IRQS */
  147. #define KVM_ARM_IRQ_GIC_MAX 127
  148. /* PSCI interface */
  149. #define KVM_PSCI_FN_BASE 0x95c1ba5e
  150. #define KVM_PSCI_FN(n) (KVM_PSCI_FN_BASE + (n))
  151. #define KVM_PSCI_FN_CPU_SUSPEND KVM_PSCI_FN(0)
  152. #define KVM_PSCI_FN_CPU_OFF KVM_PSCI_FN(1)
  153. #define KVM_PSCI_FN_CPU_ON KVM_PSCI_FN(2)
  154. #define KVM_PSCI_FN_MIGRATE KVM_PSCI_FN(3)
  155. #define KVM_PSCI_RET_SUCCESS PSCI_RET_SUCCESS
  156. #define KVM_PSCI_RET_NI PSCI_RET_NOT_SUPPORTED
  157. #define KVM_PSCI_RET_INVAL PSCI_RET_INVALID_PARAMS
  158. #define KVM_PSCI_RET_DENIED PSCI_RET_DENIED
  159. #endif
  160. #endif /* __ARM_KVM_H__ */