ptrace.h 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186
  1. /*
  2. * Based on arch/arm/include/asm/ptrace.h
  3. *
  4. * Copyright (C) 1996-2003 Russell King
  5. * Copyright (C) 2012 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #ifndef __ASM_PTRACE_H
  20. #define __ASM_PTRACE_H
  21. #include <uapi/asm/ptrace.h>
  22. /* Current Exception Level values, as contained in CurrentEL */
  23. #define CurrentEL_EL1 (1 << 2)
  24. #define CurrentEL_EL2 (2 << 2)
  25. /* AArch32-specific ptrace requests */
  26. #define COMPAT_PTRACE_GETREGS 12
  27. #define COMPAT_PTRACE_SETREGS 13
  28. #define COMPAT_PTRACE_GET_THREAD_AREA 22
  29. #define COMPAT_PTRACE_SET_SYSCALL 23
  30. #define COMPAT_PTRACE_GETVFPREGS 27
  31. #define COMPAT_PTRACE_SETVFPREGS 28
  32. #define COMPAT_PTRACE_GETHBPREGS 29
  33. #define COMPAT_PTRACE_SETHBPREGS 30
  34. /* AArch32 CPSR bits */
  35. #define COMPAT_PSR_MODE_MASK 0x0000001f
  36. #define COMPAT_PSR_MODE_USR 0x00000010
  37. #define COMPAT_PSR_MODE_FIQ 0x00000011
  38. #define COMPAT_PSR_MODE_IRQ 0x00000012
  39. #define COMPAT_PSR_MODE_SVC 0x00000013
  40. #define COMPAT_PSR_MODE_ABT 0x00000017
  41. #define COMPAT_PSR_MODE_HYP 0x0000001a
  42. #define COMPAT_PSR_MODE_UND 0x0000001b
  43. #define COMPAT_PSR_MODE_SYS 0x0000001f
  44. #define COMPAT_PSR_T_BIT 0x00000020
  45. #define COMPAT_PSR_E_BIT 0x00000200
  46. #define COMPAT_PSR_F_BIT 0x00000040
  47. #define COMPAT_PSR_I_BIT 0x00000080
  48. #define COMPAT_PSR_A_BIT 0x00000100
  49. #define COMPAT_PSR_E_BIT 0x00000200
  50. #define COMPAT_PSR_J_BIT 0x01000000
  51. #define COMPAT_PSR_Q_BIT 0x08000000
  52. #define COMPAT_PSR_V_BIT 0x10000000
  53. #define COMPAT_PSR_C_BIT 0x20000000
  54. #define COMPAT_PSR_Z_BIT 0x40000000
  55. #define COMPAT_PSR_N_BIT 0x80000000
  56. #define COMPAT_PSR_IT_MASK 0x0600fc00 /* If-Then execution state mask */
  57. /*
  58. * These are 'magic' values for PTRACE_PEEKUSR that return info about where a
  59. * process is located in memory.
  60. */
  61. #define COMPAT_PT_TEXT_ADDR 0x10000
  62. #define COMPAT_PT_DATA_ADDR 0x10004
  63. #define COMPAT_PT_TEXT_END_ADDR 0x10008
  64. #ifndef __ASSEMBLY__
  65. /* sizeof(struct user) for AArch32 */
  66. #define COMPAT_USER_SZ 296
  67. /* Architecturally defined mapping between AArch32 and AArch64 registers */
  68. #define compat_usr(x) regs[(x)]
  69. #define compat_fp regs[11]
  70. #define compat_sp regs[13]
  71. #define compat_lr regs[14]
  72. #define compat_sp_hyp regs[15]
  73. #define compat_sp_irq regs[16]
  74. #define compat_lr_irq regs[17]
  75. #define compat_sp_svc regs[18]
  76. #define compat_lr_svc regs[19]
  77. #define compat_sp_abt regs[20]
  78. #define compat_lr_abt regs[21]
  79. #define compat_sp_und regs[22]
  80. #define compat_lr_und regs[23]
  81. #define compat_r8_fiq regs[24]
  82. #define compat_r9_fiq regs[25]
  83. #define compat_r10_fiq regs[26]
  84. #define compat_r11_fiq regs[27]
  85. #define compat_r12_fiq regs[28]
  86. #define compat_sp_fiq regs[29]
  87. #define compat_lr_fiq regs[30]
  88. /*
  89. * This struct defines the way the registers are stored on the stack during an
  90. * exception. Note that sizeof(struct pt_regs) has to be a multiple of 16 (for
  91. * stack alignment). struct user_pt_regs must form a prefix of struct pt_regs.
  92. */
  93. struct pt_regs {
  94. union {
  95. struct user_pt_regs user_regs;
  96. struct {
  97. u64 regs[31];
  98. u64 sp;
  99. u64 pc;
  100. u64 pstate;
  101. };
  102. };
  103. u64 orig_x0;
  104. u64 syscallno;
  105. };
  106. #define arch_has_single_step() (1)
  107. #ifdef CONFIG_COMPAT
  108. #define compat_thumb_mode(regs) \
  109. (((regs)->pstate & COMPAT_PSR_T_BIT))
  110. #else
  111. #define compat_thumb_mode(regs) (0)
  112. #endif
  113. #define user_mode(regs) \
  114. (((regs)->pstate & PSR_MODE_MASK) == PSR_MODE_EL0t)
  115. #define compat_user_mode(regs) \
  116. (((regs)->pstate & (PSR_MODE32_BIT | PSR_MODE_MASK)) == \
  117. (PSR_MODE32_BIT | PSR_MODE_EL0t))
  118. #define processor_mode(regs) \
  119. ((regs)->pstate & PSR_MODE_MASK)
  120. #define interrupts_enabled(regs) \
  121. (!((regs)->pstate & PSR_I_BIT))
  122. #define fast_interrupts_enabled(regs) \
  123. (!((regs)->pstate & PSR_F_BIT))
  124. #define user_stack_pointer(regs) \
  125. (!compat_user_mode(regs) ? (regs)->sp : (regs)->compat_sp)
  126. static inline unsigned long regs_return_value(struct pt_regs *regs)
  127. {
  128. return regs->regs[0];
  129. }
  130. /*
  131. * Are the current registers suitable for user mode? (used to maintain
  132. * security in signal handlers)
  133. */
  134. static inline int valid_user_regs(struct user_pt_regs *regs)
  135. {
  136. if (user_mode(regs) && (regs->pstate & PSR_I_BIT) == 0) {
  137. regs->pstate &= ~(PSR_F_BIT | PSR_A_BIT);
  138. /* The T bit is reserved for AArch64 */
  139. if (!(regs->pstate & PSR_MODE32_BIT))
  140. regs->pstate &= ~COMPAT_PSR_T_BIT;
  141. return 1;
  142. }
  143. /*
  144. * Force PSR to something logical...
  145. */
  146. regs->pstate &= PSR_f | PSR_s | (PSR_x & ~PSR_A_BIT) | \
  147. COMPAT_PSR_T_BIT | PSR_MODE32_BIT;
  148. if (!(regs->pstate & PSR_MODE32_BIT)) {
  149. regs->pstate &= ~COMPAT_PSR_T_BIT;
  150. regs->pstate |= PSR_MODE_EL0t;
  151. }
  152. return 0;
  153. }
  154. #define instruction_pointer(regs) ((unsigned long)(regs)->pc)
  155. #ifdef CONFIG_SMP
  156. extern unsigned long profile_pc(struct pt_regs *regs);
  157. #else
  158. #define profile_pc(regs) instruction_pointer(regs)
  159. #endif
  160. #endif /* __ASSEMBLY__ */
  161. #endif