pgtable-hwdef.h 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright (C) 2012 ARM Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __ASM_PGTABLE_HWDEF_H
  17. #define __ASM_PGTABLE_HWDEF_H
  18. #define PTRS_PER_PTE (1 << (PAGE_SHIFT - 3))
  19. /*
  20. * PMD_SHIFT determines the size a level 2 page table entry can map.
  21. */
  22. #if CONFIG_ARM64_PGTABLE_LEVELS > 2
  23. #define PMD_SHIFT ((PAGE_SHIFT - 3) * 2 + 3)
  24. #define PMD_SIZE (_AC(1, UL) << PMD_SHIFT)
  25. #define PMD_MASK (~(PMD_SIZE-1))
  26. #define PTRS_PER_PMD PTRS_PER_PTE
  27. #endif
  28. /*
  29. * PUD_SHIFT determines the size a level 1 page table entry can map.
  30. */
  31. #if CONFIG_ARM64_PGTABLE_LEVELS > 3
  32. #define PUD_SHIFT ((PAGE_SHIFT - 3) * 3 + 3)
  33. #define PUD_SIZE (_AC(1, UL) << PUD_SHIFT)
  34. #define PUD_MASK (~(PUD_SIZE-1))
  35. #define PTRS_PER_PUD PTRS_PER_PTE
  36. #endif
  37. /*
  38. * PGDIR_SHIFT determines the size a top-level page table entry can map
  39. * (depending on the configuration, this level can be 0, 1 or 2).
  40. */
  41. #define PGDIR_SHIFT ((PAGE_SHIFT - 3) * CONFIG_ARM64_PGTABLE_LEVELS + 3)
  42. #define PGDIR_SIZE (_AC(1, UL) << PGDIR_SHIFT)
  43. #define PGDIR_MASK (~(PGDIR_SIZE-1))
  44. #define PTRS_PER_PGD (1 << (VA_BITS - PGDIR_SHIFT))
  45. /*
  46. * Section address mask and size definitions.
  47. */
  48. #define SECTION_SHIFT PMD_SHIFT
  49. #define SECTION_SIZE (_AC(1, UL) << SECTION_SHIFT)
  50. #define SECTION_MASK (~(SECTION_SIZE-1))
  51. /*
  52. * Hardware page table definitions.
  53. *
  54. * Level 1 descriptor (PUD).
  55. */
  56. #define PUD_TYPE_TABLE (_AT(pudval_t, 3) << 0)
  57. #define PUD_TABLE_BIT (_AT(pgdval_t, 1) << 1)
  58. #define PUD_TYPE_MASK (_AT(pgdval_t, 3) << 0)
  59. #define PUD_TYPE_SECT (_AT(pgdval_t, 1) << 0)
  60. /*
  61. * Level 2 descriptor (PMD).
  62. */
  63. #define PMD_TYPE_MASK (_AT(pmdval_t, 3) << 0)
  64. #define PMD_TYPE_FAULT (_AT(pmdval_t, 0) << 0)
  65. #define PMD_TYPE_TABLE (_AT(pmdval_t, 3) << 0)
  66. #define PMD_TYPE_SECT (_AT(pmdval_t, 1) << 0)
  67. #define PMD_TABLE_BIT (_AT(pmdval_t, 1) << 1)
  68. /*
  69. * Section
  70. */
  71. #define PMD_SECT_VALID (_AT(pmdval_t, 1) << 0)
  72. #define PMD_SECT_PROT_NONE (_AT(pmdval_t, 1) << 58)
  73. #define PMD_SECT_USER (_AT(pmdval_t, 1) << 6) /* AP[1] */
  74. #define PMD_SECT_RDONLY (_AT(pmdval_t, 1) << 7) /* AP[2] */
  75. #define PMD_SECT_S (_AT(pmdval_t, 3) << 8)
  76. #define PMD_SECT_AF (_AT(pmdval_t, 1) << 10)
  77. #define PMD_SECT_NG (_AT(pmdval_t, 1) << 11)
  78. #define PMD_SECT_PXN (_AT(pmdval_t, 1) << 53)
  79. #define PMD_SECT_UXN (_AT(pmdval_t, 1) << 54)
  80. /*
  81. * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
  82. */
  83. #define PMD_ATTRINDX(t) (_AT(pmdval_t, (t)) << 2)
  84. #define PMD_ATTRINDX_MASK (_AT(pmdval_t, 7) << 2)
  85. /*
  86. * Level 3 descriptor (PTE).
  87. */
  88. #define PTE_TYPE_MASK (_AT(pteval_t, 3) << 0)
  89. #define PTE_TYPE_FAULT (_AT(pteval_t, 0) << 0)
  90. #define PTE_TYPE_PAGE (_AT(pteval_t, 3) << 0)
  91. #define PTE_TABLE_BIT (_AT(pteval_t, 1) << 1)
  92. #define PTE_USER (_AT(pteval_t, 1) << 6) /* AP[1] */
  93. #define PTE_RDONLY (_AT(pteval_t, 1) << 7) /* AP[2] */
  94. #define PTE_SHARED (_AT(pteval_t, 3) << 8) /* SH[1:0], inner shareable */
  95. #define PTE_AF (_AT(pteval_t, 1) << 10) /* Access Flag */
  96. #define PTE_NG (_AT(pteval_t, 1) << 11) /* nG */
  97. #define PTE_PXN (_AT(pteval_t, 1) << 53) /* Privileged XN */
  98. #define PTE_UXN (_AT(pteval_t, 1) << 54) /* User XN */
  99. /*
  100. * AttrIndx[2:0] encoding (mapping attributes defined in the MAIR* registers).
  101. */
  102. #define PTE_ATTRINDX(t) (_AT(pteval_t, (t)) << 2)
  103. #define PTE_ATTRINDX_MASK (_AT(pteval_t, 7) << 2)
  104. /*
  105. * 2nd stage PTE definitions
  106. */
  107. #define PTE_S2_RDONLY (_AT(pteval_t, 1) << 6) /* HAP[2:1] */
  108. #define PTE_S2_RDWR (_AT(pteval_t, 3) << 6) /* HAP[2:1] */
  109. #define PMD_S2_RDWR (_AT(pmdval_t, 3) << 6) /* HAP[2:1] */
  110. /*
  111. * Memory Attribute override for Stage-2 (MemAttr[3:0])
  112. */
  113. #define PTE_S2_MEMATTR(t) (_AT(pteval_t, (t)) << 2)
  114. #define PTE_S2_MEMATTR_MASK (_AT(pteval_t, 0xf) << 2)
  115. /*
  116. * EL2/HYP PTE/PMD definitions
  117. */
  118. #define PMD_HYP PMD_SECT_USER
  119. #define PTE_HYP PTE_USER
  120. /*
  121. * Highest possible physical address supported.
  122. */
  123. #define PHYS_MASK_SHIFT (48)
  124. #define PHYS_MASK ((UL(1) << PHYS_MASK_SHIFT) - 1)
  125. /*
  126. * TCR flags.
  127. */
  128. #define TCR_TxSZ(x) (((UL(64) - (x)) << 16) | ((UL(64) - (x)) << 0))
  129. #define TCR_IRGN_NC ((UL(0) << 8) | (UL(0) << 24))
  130. #define TCR_IRGN_WBWA ((UL(1) << 8) | (UL(1) << 24))
  131. #define TCR_IRGN_WT ((UL(2) << 8) | (UL(2) << 24))
  132. #define TCR_IRGN_WBnWA ((UL(3) << 8) | (UL(3) << 24))
  133. #define TCR_IRGN_MASK ((UL(3) << 8) | (UL(3) << 24))
  134. #define TCR_ORGN_NC ((UL(0) << 10) | (UL(0) << 26))
  135. #define TCR_ORGN_WBWA ((UL(1) << 10) | (UL(1) << 26))
  136. #define TCR_ORGN_WT ((UL(2) << 10) | (UL(2) << 26))
  137. #define TCR_ORGN_WBnWA ((UL(3) << 10) | (UL(3) << 26))
  138. #define TCR_ORGN_MASK ((UL(3) << 10) | (UL(3) << 26))
  139. #define TCR_SHARED ((UL(3) << 12) | (UL(3) << 28))
  140. #define TCR_TG0_4K (UL(0) << 14)
  141. #define TCR_TG0_64K (UL(1) << 14)
  142. #define TCR_TG0_16K (UL(2) << 14)
  143. #define TCR_TG1_16K (UL(1) << 30)
  144. #define TCR_TG1_4K (UL(2) << 30)
  145. #define TCR_TG1_64K (UL(3) << 30)
  146. #define TCR_ASID16 (UL(1) << 36)
  147. #define TCR_TBI0 (UL(1) << 37)
  148. #endif