alignment.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008
  1. /*
  2. * linux/arch/arm/mm/alignment.c
  3. *
  4. * Copyright (C) 1995 Linus Torvalds
  5. * Modifications for ARM processor (c) 1995-2001 Russell King
  6. * Thumb alignment fault fixups (c) 2004 MontaVista Software, Inc.
  7. * - Adapted from gdb/sim/arm/thumbemu.c -- Thumb instruction emulation.
  8. * Copyright (C) 1996, Cygnus Software Technologies Ltd.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/moduleparam.h>
  15. #include <linux/compiler.h>
  16. #include <linux/kernel.h>
  17. #include <linux/errno.h>
  18. #include <linux/string.h>
  19. #include <linux/proc_fs.h>
  20. #include <linux/seq_file.h>
  21. #include <linux/init.h>
  22. #include <linux/sched.h>
  23. #include <linux/uaccess.h>
  24. #include <asm/cp15.h>
  25. #include <asm/system_info.h>
  26. #include <asm/unaligned.h>
  27. #include <asm/opcodes.h>
  28. #include "fault.h"
  29. #include "mm.h"
  30. /*
  31. * 32-bit misaligned trap handler (c) 1998 San Mehat (CCC) -July 1998
  32. * /proc/sys/debug/alignment, modified and integrated into
  33. * Linux 2.1 by Russell King
  34. *
  35. * Speed optimisations and better fault handling by Russell King.
  36. *
  37. * *** NOTE ***
  38. * This code is not portable to processors with late data abort handling.
  39. */
  40. #define CODING_BITS(i) (i & 0x0e000000)
  41. #define COND_BITS(i) (i & 0xf0000000)
  42. #define LDST_I_BIT(i) (i & (1 << 26)) /* Immediate constant */
  43. #define LDST_P_BIT(i) (i & (1 << 24)) /* Preindex */
  44. #define LDST_U_BIT(i) (i & (1 << 23)) /* Add offset */
  45. #define LDST_W_BIT(i) (i & (1 << 21)) /* Writeback */
  46. #define LDST_L_BIT(i) (i & (1 << 20)) /* Load */
  47. #define LDST_P_EQ_U(i) ((((i) ^ ((i) >> 1)) & (1 << 23)) == 0)
  48. #define LDSTHD_I_BIT(i) (i & (1 << 22)) /* double/half-word immed */
  49. #define LDM_S_BIT(i) (i & (1 << 22)) /* write CPSR from SPSR */
  50. #define RN_BITS(i) ((i >> 16) & 15) /* Rn */
  51. #define RD_BITS(i) ((i >> 12) & 15) /* Rd */
  52. #define RM_BITS(i) (i & 15) /* Rm */
  53. #define REGMASK_BITS(i) (i & 0xffff)
  54. #define OFFSET_BITS(i) (i & 0x0fff)
  55. #define IS_SHIFT(i) (i & 0x0ff0)
  56. #define SHIFT_BITS(i) ((i >> 7) & 0x1f)
  57. #define SHIFT_TYPE(i) (i & 0x60)
  58. #define SHIFT_LSL 0x00
  59. #define SHIFT_LSR 0x20
  60. #define SHIFT_ASR 0x40
  61. #define SHIFT_RORRRX 0x60
  62. #define BAD_INSTR 0xdeadc0de
  63. /* Thumb-2 32 bit format per ARMv7 DDI0406A A6.3, either f800h,e800h,f800h */
  64. #define IS_T32(hi16) \
  65. (((hi16) & 0xe000) == 0xe000 && ((hi16) & 0x1800))
  66. static unsigned long ai_user;
  67. static unsigned long ai_sys;
  68. static void *ai_sys_last_pc;
  69. static unsigned long ai_skipped;
  70. static unsigned long ai_half;
  71. static unsigned long ai_word;
  72. static unsigned long ai_dword;
  73. static unsigned long ai_multi;
  74. static int ai_usermode;
  75. static unsigned long cr_no_alignment;
  76. core_param(alignment, ai_usermode, int, 0600);
  77. #define UM_WARN (1 << 0)
  78. #define UM_FIXUP (1 << 1)
  79. #define UM_SIGNAL (1 << 2)
  80. /* Return true if and only if the ARMv6 unaligned access model is in use. */
  81. static bool cpu_is_v6_unaligned(void)
  82. {
  83. return cpu_architecture() >= CPU_ARCH_ARMv6 && get_cr() & CR_U;
  84. }
  85. static int safe_usermode(int new_usermode, bool warn)
  86. {
  87. /*
  88. * ARMv6 and later CPUs can perform unaligned accesses for
  89. * most single load and store instructions up to word size.
  90. * LDM, STM, LDRD and STRD still need to be handled.
  91. *
  92. * Ignoring the alignment fault is not an option on these
  93. * CPUs since we spin re-faulting the instruction without
  94. * making any progress.
  95. */
  96. if (cpu_is_v6_unaligned() && !(new_usermode & (UM_FIXUP | UM_SIGNAL))) {
  97. new_usermode |= UM_FIXUP;
  98. if (warn)
  99. printk(KERN_WARNING "alignment: ignoring faults is unsafe on this CPU. Defaulting to fixup mode.\n");
  100. }
  101. return new_usermode;
  102. }
  103. #ifdef CONFIG_PROC_FS
  104. static const char *usermode_action[] = {
  105. "ignored",
  106. "warn",
  107. "fixup",
  108. "fixup+warn",
  109. "signal",
  110. "signal+warn"
  111. };
  112. static int alignment_proc_show(struct seq_file *m, void *v)
  113. {
  114. seq_printf(m, "User:\t\t%lu\n", ai_user);
  115. seq_printf(m, "System:\t\t%lu (%pF)\n", ai_sys, ai_sys_last_pc);
  116. seq_printf(m, "Skipped:\t%lu\n", ai_skipped);
  117. seq_printf(m, "Half:\t\t%lu\n", ai_half);
  118. seq_printf(m, "Word:\t\t%lu\n", ai_word);
  119. if (cpu_architecture() >= CPU_ARCH_ARMv5TE)
  120. seq_printf(m, "DWord:\t\t%lu\n", ai_dword);
  121. seq_printf(m, "Multi:\t\t%lu\n", ai_multi);
  122. seq_printf(m, "User faults:\t%i (%s)\n", ai_usermode,
  123. usermode_action[ai_usermode]);
  124. return 0;
  125. }
  126. static int alignment_proc_open(struct inode *inode, struct file *file)
  127. {
  128. return single_open(file, alignment_proc_show, NULL);
  129. }
  130. static ssize_t alignment_proc_write(struct file *file, const char __user *buffer,
  131. size_t count, loff_t *pos)
  132. {
  133. char mode;
  134. if (count > 0) {
  135. if (get_user(mode, buffer))
  136. return -EFAULT;
  137. if (mode >= '0' && mode <= '5')
  138. ai_usermode = safe_usermode(mode - '0', true);
  139. }
  140. return count;
  141. }
  142. static const struct file_operations alignment_proc_fops = {
  143. .open = alignment_proc_open,
  144. .read = seq_read,
  145. .llseek = seq_lseek,
  146. .release = single_release,
  147. .write = alignment_proc_write,
  148. };
  149. #endif /* CONFIG_PROC_FS */
  150. union offset_union {
  151. unsigned long un;
  152. signed long sn;
  153. };
  154. #define TYPE_ERROR 0
  155. #define TYPE_FAULT 1
  156. #define TYPE_LDST 2
  157. #define TYPE_DONE 3
  158. #ifdef __ARMEB__
  159. #define BE 1
  160. #define FIRST_BYTE_16 "mov %1, %1, ror #8\n"
  161. #define FIRST_BYTE_32 "mov %1, %1, ror #24\n"
  162. #define NEXT_BYTE "ror #24"
  163. #else
  164. #define BE 0
  165. #define FIRST_BYTE_16
  166. #define FIRST_BYTE_32
  167. #define NEXT_BYTE "lsr #8"
  168. #endif
  169. #define __get8_unaligned_check(ins,val,addr,err) \
  170. __asm__( \
  171. ARM( "1: "ins" %1, [%2], #1\n" ) \
  172. THUMB( "1: "ins" %1, [%2]\n" ) \
  173. THUMB( " add %2, %2, #1\n" ) \
  174. "2:\n" \
  175. " .pushsection .fixup,\"ax\"\n" \
  176. " .align 2\n" \
  177. "3: mov %0, #1\n" \
  178. " b 2b\n" \
  179. " .popsection\n" \
  180. " .pushsection __ex_table,\"a\"\n" \
  181. " .align 3\n" \
  182. " .long 1b, 3b\n" \
  183. " .popsection\n" \
  184. : "=r" (err), "=&r" (val), "=r" (addr) \
  185. : "0" (err), "2" (addr))
  186. #define __get16_unaligned_check(ins,val,addr) \
  187. do { \
  188. unsigned int err = 0, v, a = addr; \
  189. __get8_unaligned_check(ins,v,a,err); \
  190. val = v << ((BE) ? 8 : 0); \
  191. __get8_unaligned_check(ins,v,a,err); \
  192. val |= v << ((BE) ? 0 : 8); \
  193. if (err) \
  194. goto fault; \
  195. } while (0)
  196. #define get16_unaligned_check(val,addr) \
  197. __get16_unaligned_check("ldrb",val,addr)
  198. #define get16t_unaligned_check(val,addr) \
  199. __get16_unaligned_check("ldrbt",val,addr)
  200. #define __get32_unaligned_check(ins,val,addr) \
  201. do { \
  202. unsigned int err = 0, v, a = addr; \
  203. __get8_unaligned_check(ins,v,a,err); \
  204. val = v << ((BE) ? 24 : 0); \
  205. __get8_unaligned_check(ins,v,a,err); \
  206. val |= v << ((BE) ? 16 : 8); \
  207. __get8_unaligned_check(ins,v,a,err); \
  208. val |= v << ((BE) ? 8 : 16); \
  209. __get8_unaligned_check(ins,v,a,err); \
  210. val |= v << ((BE) ? 0 : 24); \
  211. if (err) \
  212. goto fault; \
  213. } while (0)
  214. #define get32_unaligned_check(val,addr) \
  215. __get32_unaligned_check("ldrb",val,addr)
  216. #define get32t_unaligned_check(val,addr) \
  217. __get32_unaligned_check("ldrbt",val,addr)
  218. #define __put16_unaligned_check(ins,val,addr) \
  219. do { \
  220. unsigned int err = 0, v = val, a = addr; \
  221. __asm__( FIRST_BYTE_16 \
  222. ARM( "1: "ins" %1, [%2], #1\n" ) \
  223. THUMB( "1: "ins" %1, [%2]\n" ) \
  224. THUMB( " add %2, %2, #1\n" ) \
  225. " mov %1, %1, "NEXT_BYTE"\n" \
  226. "2: "ins" %1, [%2]\n" \
  227. "3:\n" \
  228. " .pushsection .fixup,\"ax\"\n" \
  229. " .align 2\n" \
  230. "4: mov %0, #1\n" \
  231. " b 3b\n" \
  232. " .popsection\n" \
  233. " .pushsection __ex_table,\"a\"\n" \
  234. " .align 3\n" \
  235. " .long 1b, 4b\n" \
  236. " .long 2b, 4b\n" \
  237. " .popsection\n" \
  238. : "=r" (err), "=&r" (v), "=&r" (a) \
  239. : "0" (err), "1" (v), "2" (a)); \
  240. if (err) \
  241. goto fault; \
  242. } while (0)
  243. #define put16_unaligned_check(val,addr) \
  244. __put16_unaligned_check("strb",val,addr)
  245. #define put16t_unaligned_check(val,addr) \
  246. __put16_unaligned_check("strbt",val,addr)
  247. #define __put32_unaligned_check(ins,val,addr) \
  248. do { \
  249. unsigned int err = 0, v = val, a = addr; \
  250. __asm__( FIRST_BYTE_32 \
  251. ARM( "1: "ins" %1, [%2], #1\n" ) \
  252. THUMB( "1: "ins" %1, [%2]\n" ) \
  253. THUMB( " add %2, %2, #1\n" ) \
  254. " mov %1, %1, "NEXT_BYTE"\n" \
  255. ARM( "2: "ins" %1, [%2], #1\n" ) \
  256. THUMB( "2: "ins" %1, [%2]\n" ) \
  257. THUMB( " add %2, %2, #1\n" ) \
  258. " mov %1, %1, "NEXT_BYTE"\n" \
  259. ARM( "3: "ins" %1, [%2], #1\n" ) \
  260. THUMB( "3: "ins" %1, [%2]\n" ) \
  261. THUMB( " add %2, %2, #1\n" ) \
  262. " mov %1, %1, "NEXT_BYTE"\n" \
  263. "4: "ins" %1, [%2]\n" \
  264. "5:\n" \
  265. " .pushsection .fixup,\"ax\"\n" \
  266. " .align 2\n" \
  267. "6: mov %0, #1\n" \
  268. " b 5b\n" \
  269. " .popsection\n" \
  270. " .pushsection __ex_table,\"a\"\n" \
  271. " .align 3\n" \
  272. " .long 1b, 6b\n" \
  273. " .long 2b, 6b\n" \
  274. " .long 3b, 6b\n" \
  275. " .long 4b, 6b\n" \
  276. " .popsection\n" \
  277. : "=r" (err), "=&r" (v), "=&r" (a) \
  278. : "0" (err), "1" (v), "2" (a)); \
  279. if (err) \
  280. goto fault; \
  281. } while (0)
  282. #define put32_unaligned_check(val,addr) \
  283. __put32_unaligned_check("strb", val, addr)
  284. #define put32t_unaligned_check(val,addr) \
  285. __put32_unaligned_check("strbt", val, addr)
  286. static void
  287. do_alignment_finish_ldst(unsigned long addr, unsigned long instr, struct pt_regs *regs, union offset_union offset)
  288. {
  289. if (!LDST_U_BIT(instr))
  290. offset.un = -offset.un;
  291. if (!LDST_P_BIT(instr))
  292. addr += offset.un;
  293. if (!LDST_P_BIT(instr) || LDST_W_BIT(instr))
  294. regs->uregs[RN_BITS(instr)] = addr;
  295. }
  296. static int
  297. do_alignment_ldrhstrh(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  298. {
  299. unsigned int rd = RD_BITS(instr);
  300. ai_half += 1;
  301. if (user_mode(regs))
  302. goto user;
  303. if (LDST_L_BIT(instr)) {
  304. unsigned long val;
  305. get16_unaligned_check(val, addr);
  306. /* signed half-word? */
  307. if (instr & 0x40)
  308. val = (signed long)((signed short) val);
  309. regs->uregs[rd] = val;
  310. } else
  311. put16_unaligned_check(regs->uregs[rd], addr);
  312. return TYPE_LDST;
  313. user:
  314. if (LDST_L_BIT(instr)) {
  315. unsigned long val;
  316. get16t_unaligned_check(val, addr);
  317. /* signed half-word? */
  318. if (instr & 0x40)
  319. val = (signed long)((signed short) val);
  320. regs->uregs[rd] = val;
  321. } else
  322. put16t_unaligned_check(regs->uregs[rd], addr);
  323. return TYPE_LDST;
  324. fault:
  325. return TYPE_FAULT;
  326. }
  327. static int
  328. do_alignment_ldrdstrd(unsigned long addr, unsigned long instr,
  329. struct pt_regs *regs)
  330. {
  331. unsigned int rd = RD_BITS(instr);
  332. unsigned int rd2;
  333. int load;
  334. if ((instr & 0xfe000000) == 0xe8000000) {
  335. /* ARMv7 Thumb-2 32-bit LDRD/STRD */
  336. rd2 = (instr >> 8) & 0xf;
  337. load = !!(LDST_L_BIT(instr));
  338. } else if (((rd & 1) == 1) || (rd == 14))
  339. goto bad;
  340. else {
  341. load = ((instr & 0xf0) == 0xd0);
  342. rd2 = rd + 1;
  343. }
  344. ai_dword += 1;
  345. if (user_mode(regs))
  346. goto user;
  347. if (load) {
  348. unsigned long val;
  349. get32_unaligned_check(val, addr);
  350. regs->uregs[rd] = val;
  351. get32_unaligned_check(val, addr + 4);
  352. regs->uregs[rd2] = val;
  353. } else {
  354. put32_unaligned_check(regs->uregs[rd], addr);
  355. put32_unaligned_check(regs->uregs[rd2], addr + 4);
  356. }
  357. return TYPE_LDST;
  358. user:
  359. if (load) {
  360. unsigned long val;
  361. get32t_unaligned_check(val, addr);
  362. regs->uregs[rd] = val;
  363. get32t_unaligned_check(val, addr + 4);
  364. regs->uregs[rd2] = val;
  365. } else {
  366. put32t_unaligned_check(regs->uregs[rd], addr);
  367. put32t_unaligned_check(regs->uregs[rd2], addr + 4);
  368. }
  369. return TYPE_LDST;
  370. bad:
  371. return TYPE_ERROR;
  372. fault:
  373. return TYPE_FAULT;
  374. }
  375. static int
  376. do_alignment_ldrstr(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  377. {
  378. unsigned int rd = RD_BITS(instr);
  379. ai_word += 1;
  380. if ((!LDST_P_BIT(instr) && LDST_W_BIT(instr)) || user_mode(regs))
  381. goto trans;
  382. if (LDST_L_BIT(instr)) {
  383. unsigned int val;
  384. get32_unaligned_check(val, addr);
  385. regs->uregs[rd] = val;
  386. } else
  387. put32_unaligned_check(regs->uregs[rd], addr);
  388. return TYPE_LDST;
  389. trans:
  390. if (LDST_L_BIT(instr)) {
  391. unsigned int val;
  392. get32t_unaligned_check(val, addr);
  393. regs->uregs[rd] = val;
  394. } else
  395. put32t_unaligned_check(regs->uregs[rd], addr);
  396. return TYPE_LDST;
  397. fault:
  398. return TYPE_FAULT;
  399. }
  400. /*
  401. * LDM/STM alignment handler.
  402. *
  403. * There are 4 variants of this instruction:
  404. *
  405. * B = rn pointer before instruction, A = rn pointer after instruction
  406. * ------ increasing address ----->
  407. * | | r0 | r1 | ... | rx | |
  408. * PU = 01 B A
  409. * PU = 11 B A
  410. * PU = 00 A B
  411. * PU = 10 A B
  412. */
  413. static int
  414. do_alignment_ldmstm(unsigned long addr, unsigned long instr, struct pt_regs *regs)
  415. {
  416. unsigned int rd, rn, correction, nr_regs, regbits;
  417. unsigned long eaddr, newaddr;
  418. if (LDM_S_BIT(instr))
  419. goto bad;
  420. correction = 4; /* processor implementation defined */
  421. regs->ARM_pc += correction;
  422. ai_multi += 1;
  423. /* count the number of registers in the mask to be transferred */
  424. nr_regs = hweight16(REGMASK_BITS(instr)) * 4;
  425. rn = RN_BITS(instr);
  426. newaddr = eaddr = regs->uregs[rn];
  427. if (!LDST_U_BIT(instr))
  428. nr_regs = -nr_regs;
  429. newaddr += nr_regs;
  430. if (!LDST_U_BIT(instr))
  431. eaddr = newaddr;
  432. if (LDST_P_EQ_U(instr)) /* U = P */
  433. eaddr += 4;
  434. /*
  435. * For alignment faults on the ARM922T/ARM920T the MMU makes
  436. * the FSR (and hence addr) equal to the updated base address
  437. * of the multiple access rather than the restored value.
  438. * Switch this message off if we've got a ARM92[02], otherwise
  439. * [ls]dm alignment faults are noisy!
  440. */
  441. #if !(defined CONFIG_CPU_ARM922T) && !(defined CONFIG_CPU_ARM920T)
  442. /*
  443. * This is a "hint" - we already have eaddr worked out by the
  444. * processor for us.
  445. */
  446. if (addr != eaddr) {
  447. printk(KERN_ERR "LDMSTM: PC = %08lx, instr = %08lx, "
  448. "addr = %08lx, eaddr = %08lx\n",
  449. instruction_pointer(regs), instr, addr, eaddr);
  450. show_regs(regs);
  451. }
  452. #endif
  453. if (user_mode(regs)) {
  454. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  455. regbits >>= 1, rd += 1)
  456. if (regbits & 1) {
  457. if (LDST_L_BIT(instr)) {
  458. unsigned int val;
  459. get32t_unaligned_check(val, eaddr);
  460. regs->uregs[rd] = val;
  461. } else
  462. put32t_unaligned_check(regs->uregs[rd], eaddr);
  463. eaddr += 4;
  464. }
  465. } else {
  466. for (regbits = REGMASK_BITS(instr), rd = 0; regbits;
  467. regbits >>= 1, rd += 1)
  468. if (regbits & 1) {
  469. if (LDST_L_BIT(instr)) {
  470. unsigned int val;
  471. get32_unaligned_check(val, eaddr);
  472. regs->uregs[rd] = val;
  473. } else
  474. put32_unaligned_check(regs->uregs[rd], eaddr);
  475. eaddr += 4;
  476. }
  477. }
  478. if (LDST_W_BIT(instr))
  479. regs->uregs[rn] = newaddr;
  480. if (!LDST_L_BIT(instr) || !(REGMASK_BITS(instr) & (1 << 15)))
  481. regs->ARM_pc -= correction;
  482. return TYPE_DONE;
  483. fault:
  484. regs->ARM_pc -= correction;
  485. return TYPE_FAULT;
  486. bad:
  487. printk(KERN_ERR "Alignment trap: not handling ldm with s-bit set\n");
  488. return TYPE_ERROR;
  489. }
  490. /*
  491. * Convert Thumb ld/st instruction forms to equivalent ARM instructions so
  492. * we can reuse ARM userland alignment fault fixups for Thumb.
  493. *
  494. * This implementation was initially based on the algorithm found in
  495. * gdb/sim/arm/thumbemu.c. It is basically just a code reduction of same
  496. * to convert only Thumb ld/st instruction forms to equivalent ARM forms.
  497. *
  498. * NOTES:
  499. * 1. Comments below refer to ARM ARM DDI0100E Thumb Instruction sections.
  500. * 2. If for some reason we're passed an non-ld/st Thumb instruction to
  501. * decode, we return 0xdeadc0de. This should never happen under normal
  502. * circumstances but if it does, we've got other problems to deal with
  503. * elsewhere and we obviously can't fix those problems here.
  504. */
  505. static unsigned long
  506. thumb2arm(u16 tinstr)
  507. {
  508. u32 L = (tinstr & (1<<11)) >> 11;
  509. switch ((tinstr & 0xf800) >> 11) {
  510. /* 6.5.1 Format 1: */
  511. case 0x6000 >> 11: /* 7.1.52 STR(1) */
  512. case 0x6800 >> 11: /* 7.1.26 LDR(1) */
  513. case 0x7000 >> 11: /* 7.1.55 STRB(1) */
  514. case 0x7800 >> 11: /* 7.1.30 LDRB(1) */
  515. return 0xe5800000 |
  516. ((tinstr & (1<<12)) << (22-12)) | /* fixup */
  517. (L<<20) | /* L==1? */
  518. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  519. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  520. ((tinstr & (31<<6)) >> /* immed_5 */
  521. (6 - ((tinstr & (1<<12)) ? 0 : 2)));
  522. case 0x8000 >> 11: /* 7.1.57 STRH(1) */
  523. case 0x8800 >> 11: /* 7.1.32 LDRH(1) */
  524. return 0xe1c000b0 |
  525. (L<<20) | /* L==1? */
  526. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  527. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  528. ((tinstr & (7<<6)) >> (6-1)) | /* immed_5[2:0] */
  529. ((tinstr & (3<<9)) >> (9-8)); /* immed_5[4:3] */
  530. /* 6.5.1 Format 2: */
  531. case 0x5000 >> 11:
  532. case 0x5800 >> 11:
  533. {
  534. static const u32 subset[8] = {
  535. 0xe7800000, /* 7.1.53 STR(2) */
  536. 0xe18000b0, /* 7.1.58 STRH(2) */
  537. 0xe7c00000, /* 7.1.56 STRB(2) */
  538. 0xe19000d0, /* 7.1.34 LDRSB */
  539. 0xe7900000, /* 7.1.27 LDR(2) */
  540. 0xe19000b0, /* 7.1.33 LDRH(2) */
  541. 0xe7d00000, /* 7.1.31 LDRB(2) */
  542. 0xe19000f0 /* 7.1.35 LDRSH */
  543. };
  544. return subset[(tinstr & (7<<9)) >> 9] |
  545. ((tinstr & (7<<0)) << (12-0)) | /* Rd */
  546. ((tinstr & (7<<3)) << (16-3)) | /* Rn */
  547. ((tinstr & (7<<6)) >> (6-0)); /* Rm */
  548. }
  549. /* 6.5.1 Format 3: */
  550. case 0x4800 >> 11: /* 7.1.28 LDR(3) */
  551. /* NOTE: This case is not technically possible. We're
  552. * loading 32-bit memory data via PC relative
  553. * addressing mode. So we can and should eliminate
  554. * this case. But I'll leave it here for now.
  555. */
  556. return 0xe59f0000 |
  557. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  558. ((tinstr & 255) << (2-0)); /* immed_8 */
  559. /* 6.5.1 Format 4: */
  560. case 0x9000 >> 11: /* 7.1.54 STR(3) */
  561. case 0x9800 >> 11: /* 7.1.29 LDR(4) */
  562. return 0xe58d0000 |
  563. (L<<20) | /* L==1? */
  564. ((tinstr & (7<<8)) << (12-8)) | /* Rd */
  565. ((tinstr & 255) << 2); /* immed_8 */
  566. /* 6.6.1 Format 1: */
  567. case 0xc000 >> 11: /* 7.1.51 STMIA */
  568. case 0xc800 >> 11: /* 7.1.25 LDMIA */
  569. {
  570. u32 Rn = (tinstr & (7<<8)) >> 8;
  571. u32 W = ((L<<Rn) & (tinstr&255)) ? 0 : 1<<21;
  572. return 0xe8800000 | W | (L<<20) | (Rn<<16) |
  573. (tinstr&255);
  574. }
  575. /* 6.6.1 Format 2: */
  576. case 0xb000 >> 11: /* 7.1.48 PUSH */
  577. case 0xb800 >> 11: /* 7.1.47 POP */
  578. if ((tinstr & (3 << 9)) == 0x0400) {
  579. static const u32 subset[4] = {
  580. 0xe92d0000, /* STMDB sp!,{registers} */
  581. 0xe92d4000, /* STMDB sp!,{registers,lr} */
  582. 0xe8bd0000, /* LDMIA sp!,{registers} */
  583. 0xe8bd8000 /* LDMIA sp!,{registers,pc} */
  584. };
  585. return subset[(L<<1) | ((tinstr & (1<<8)) >> 8)] |
  586. (tinstr & 255); /* register_list */
  587. }
  588. /* Else fall through for illegal instruction case */
  589. default:
  590. return BAD_INSTR;
  591. }
  592. }
  593. /*
  594. * Convert Thumb-2 32 bit LDM, STM, LDRD, STRD to equivalent instruction
  595. * handlable by ARM alignment handler, also find the corresponding handler,
  596. * so that we can reuse ARM userland alignment fault fixups for Thumb.
  597. *
  598. * @pinstr: original Thumb-2 instruction; returns new handlable instruction
  599. * @regs: register context.
  600. * @poffset: return offset from faulted addr for later writeback
  601. *
  602. * NOTES:
  603. * 1. Comments below refer to ARMv7 DDI0406A Thumb Instruction sections.
  604. * 2. Register name Rt from ARMv7 is same as Rd from ARMv6 (Rd is Rt)
  605. */
  606. static void *
  607. do_alignment_t32_to_handler(unsigned long *pinstr, struct pt_regs *regs,
  608. union offset_union *poffset)
  609. {
  610. unsigned long instr = *pinstr;
  611. u16 tinst1 = (instr >> 16) & 0xffff;
  612. u16 tinst2 = instr & 0xffff;
  613. switch (tinst1 & 0xffe0) {
  614. /* A6.3.5 Load/Store multiple */
  615. case 0xe880: /* STM/STMIA/STMEA,LDM/LDMIA, PUSH/POP T2 */
  616. case 0xe8a0: /* ...above writeback version */
  617. case 0xe900: /* STMDB/STMFD, LDMDB/LDMEA */
  618. case 0xe920: /* ...above writeback version */
  619. /* no need offset decision since handler calculates it */
  620. return do_alignment_ldmstm;
  621. case 0xf840: /* POP/PUSH T3 (single register) */
  622. if (RN_BITS(instr) == 13 && (tinst2 & 0x09ff) == 0x0904) {
  623. u32 L = !!(LDST_L_BIT(instr));
  624. const u32 subset[2] = {
  625. 0xe92d0000, /* STMDB sp!,{registers} */
  626. 0xe8bd0000, /* LDMIA sp!,{registers} */
  627. };
  628. *pinstr = subset[L] | (1<<RD_BITS(instr));
  629. return do_alignment_ldmstm;
  630. }
  631. /* Else fall through for illegal instruction case */
  632. break;
  633. /* A6.3.6 Load/store double, STRD/LDRD(immed, lit, reg) */
  634. case 0xe860:
  635. case 0xe960:
  636. case 0xe8e0:
  637. case 0xe9e0:
  638. poffset->un = (tinst2 & 0xff) << 2;
  639. case 0xe940:
  640. case 0xe9c0:
  641. return do_alignment_ldrdstrd;
  642. /*
  643. * No need to handle load/store instructions up to word size
  644. * since ARMv6 and later CPUs can perform unaligned accesses.
  645. */
  646. default:
  647. break;
  648. }
  649. return NULL;
  650. }
  651. static int
  652. do_alignment(unsigned long addr, unsigned int fsr, struct pt_regs *regs)
  653. {
  654. union offset_union uninitialized_var(offset);
  655. unsigned long instr = 0, instrptr;
  656. int (*handler)(unsigned long addr, unsigned long instr, struct pt_regs *regs);
  657. unsigned int type;
  658. unsigned int fault;
  659. u16 tinstr = 0;
  660. int isize = 4;
  661. int thumb2_32b = 0;
  662. if (interrupts_enabled(regs))
  663. local_irq_enable();
  664. instrptr = instruction_pointer(regs);
  665. if (thumb_mode(regs)) {
  666. u16 *ptr = (u16 *)(instrptr & ~1);
  667. fault = probe_kernel_address(ptr, tinstr);
  668. tinstr = __mem_to_opcode_thumb16(tinstr);
  669. if (!fault) {
  670. if (cpu_architecture() >= CPU_ARCH_ARMv7 &&
  671. IS_T32(tinstr)) {
  672. /* Thumb-2 32-bit */
  673. u16 tinst2 = 0;
  674. fault = probe_kernel_address(ptr + 1, tinst2);
  675. tinst2 = __mem_to_opcode_thumb16(tinst2);
  676. instr = __opcode_thumb32_compose(tinstr, tinst2);
  677. thumb2_32b = 1;
  678. } else {
  679. isize = 2;
  680. instr = thumb2arm(tinstr);
  681. }
  682. }
  683. } else {
  684. fault = probe_kernel_address(instrptr, instr);
  685. instr = __mem_to_opcode_arm(instr);
  686. }
  687. if (fault) {
  688. type = TYPE_FAULT;
  689. goto bad_or_fault;
  690. }
  691. if (user_mode(regs))
  692. goto user;
  693. ai_sys += 1;
  694. ai_sys_last_pc = (void *)instruction_pointer(regs);
  695. fixup:
  696. regs->ARM_pc += isize;
  697. switch (CODING_BITS(instr)) {
  698. case 0x00000000: /* 3.13.4 load/store instruction extensions */
  699. if (LDSTHD_I_BIT(instr))
  700. offset.un = (instr & 0xf00) >> 4 | (instr & 15);
  701. else
  702. offset.un = regs->uregs[RM_BITS(instr)];
  703. if ((instr & 0x000000f0) == 0x000000b0 || /* LDRH, STRH */
  704. (instr & 0x001000f0) == 0x001000f0) /* LDRSH */
  705. handler = do_alignment_ldrhstrh;
  706. else if ((instr & 0x001000f0) == 0x000000d0 || /* LDRD */
  707. (instr & 0x001000f0) == 0x000000f0) /* STRD */
  708. handler = do_alignment_ldrdstrd;
  709. else if ((instr & 0x01f00ff0) == 0x01000090) /* SWP */
  710. goto swp;
  711. else
  712. goto bad;
  713. break;
  714. case 0x04000000: /* ldr or str immediate */
  715. if (COND_BITS(instr) == 0xf0000000) /* NEON VLDn, VSTn */
  716. goto bad;
  717. offset.un = OFFSET_BITS(instr);
  718. handler = do_alignment_ldrstr;
  719. break;
  720. case 0x06000000: /* ldr or str register */
  721. offset.un = regs->uregs[RM_BITS(instr)];
  722. if (IS_SHIFT(instr)) {
  723. unsigned int shiftval = SHIFT_BITS(instr);
  724. switch(SHIFT_TYPE(instr)) {
  725. case SHIFT_LSL:
  726. offset.un <<= shiftval;
  727. break;
  728. case SHIFT_LSR:
  729. offset.un >>= shiftval;
  730. break;
  731. case SHIFT_ASR:
  732. offset.sn >>= shiftval;
  733. break;
  734. case SHIFT_RORRRX:
  735. if (shiftval == 0) {
  736. offset.un >>= 1;
  737. if (regs->ARM_cpsr & PSR_C_BIT)
  738. offset.un |= 1 << 31;
  739. } else
  740. offset.un = offset.un >> shiftval |
  741. offset.un << (32 - shiftval);
  742. break;
  743. }
  744. }
  745. handler = do_alignment_ldrstr;
  746. break;
  747. case 0x08000000: /* ldm or stm, or thumb-2 32bit instruction */
  748. if (thumb2_32b) {
  749. offset.un = 0;
  750. handler = do_alignment_t32_to_handler(&instr, regs, &offset);
  751. } else {
  752. offset.un = 0;
  753. handler = do_alignment_ldmstm;
  754. }
  755. break;
  756. default:
  757. goto bad;
  758. }
  759. if (!handler)
  760. goto bad;
  761. type = handler(addr, instr, regs);
  762. if (type == TYPE_ERROR || type == TYPE_FAULT) {
  763. regs->ARM_pc -= isize;
  764. goto bad_or_fault;
  765. }
  766. if (type == TYPE_LDST)
  767. do_alignment_finish_ldst(addr, instr, regs, offset);
  768. return 0;
  769. bad_or_fault:
  770. if (type == TYPE_ERROR)
  771. goto bad;
  772. /*
  773. * We got a fault - fix it up, or die.
  774. */
  775. do_bad_area(addr, fsr, regs);
  776. return 0;
  777. swp:
  778. printk(KERN_ERR "Alignment trap: not handling swp instruction\n");
  779. bad:
  780. /*
  781. * Oops, we didn't handle the instruction.
  782. */
  783. printk(KERN_ERR "Alignment trap: not handling instruction "
  784. "%0*lx at [<%08lx>]\n",
  785. isize << 1,
  786. isize == 2 ? tinstr : instr, instrptr);
  787. ai_skipped += 1;
  788. return 1;
  789. user:
  790. ai_user += 1;
  791. if (ai_usermode & UM_WARN)
  792. printk("Alignment trap: %s (%d) PC=0x%08lx Instr=0x%0*lx "
  793. "Address=0x%08lx FSR 0x%03x\n", current->comm,
  794. task_pid_nr(current), instrptr,
  795. isize << 1,
  796. isize == 2 ? tinstr : instr,
  797. addr, fsr);
  798. if (ai_usermode & UM_FIXUP)
  799. goto fixup;
  800. if (ai_usermode & UM_SIGNAL) {
  801. siginfo_t si;
  802. si.si_signo = SIGBUS;
  803. si.si_errno = 0;
  804. si.si_code = BUS_ADRALN;
  805. si.si_addr = (void __user *)addr;
  806. force_sig_info(si.si_signo, &si, current);
  807. } else {
  808. /*
  809. * We're about to disable the alignment trap and return to
  810. * user space. But if an interrupt occurs before actually
  811. * reaching user space, then the IRQ vector entry code will
  812. * notice that we were still in kernel space and therefore
  813. * the alignment trap won't be re-enabled in that case as it
  814. * is presumed to be always on from kernel space.
  815. * Let's prevent that race by disabling interrupts here (they
  816. * are disabled on the way back to user space anyway in
  817. * entry-common.S) and disable the alignment trap only if
  818. * there is no work pending for this thread.
  819. */
  820. raw_local_irq_disable();
  821. if (!(current_thread_info()->flags & _TIF_WORK_MASK))
  822. set_cr(cr_no_alignment);
  823. }
  824. return 0;
  825. }
  826. static int __init noalign_setup(char *__unused)
  827. {
  828. set_cr(__clear_cr(CR_A));
  829. return 1;
  830. }
  831. __setup("noalign", noalign_setup);
  832. /*
  833. * This needs to be done after sysctl_init, otherwise sys/ will be
  834. * overwritten. Actually, this shouldn't be in sys/ at all since
  835. * it isn't a sysctl, and it doesn't contain sysctl information.
  836. * We now locate it in /proc/cpu/alignment instead.
  837. */
  838. static int __init alignment_init(void)
  839. {
  840. #ifdef CONFIG_PROC_FS
  841. struct proc_dir_entry *res;
  842. res = proc_create("cpu/alignment", S_IWUSR | S_IRUGO, NULL,
  843. &alignment_proc_fops);
  844. if (!res)
  845. return -ENOMEM;
  846. #endif
  847. if (cpu_is_v6_unaligned()) {
  848. set_cr(__clear_cr(CR_A));
  849. ai_usermode = safe_usermode(ai_usermode, false);
  850. }
  851. cr_no_alignment = get_cr() & ~CR_A;
  852. hook_fault_code(FAULT_CODE_ALIGNMENT, do_alignment, SIGBUS, BUS_ADRALN,
  853. "alignment exception");
  854. /*
  855. * ARMv6K and ARMv7 use fault status 3 (0b00011) as Access Flag section
  856. * fault, not as alignment error.
  857. *
  858. * TODO: handle ARMv6K properly. Runtime check for 'K' extension is
  859. * needed.
  860. */
  861. if (cpu_architecture() <= CPU_ARCH_ARMv6) {
  862. hook_fault_code(3, do_alignment, SIGBUS, BUS_ADRALN,
  863. "alignment exception");
  864. }
  865. return 0;
  866. }
  867. fs_initcall(alignment_init);