slcr.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /*
  2. * Xilinx SLCR driver
  3. *
  4. * Copyright (c) 2011-2013 Xilinx Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. *
  11. * You should have received a copy of the GNU General Public
  12. * License along with this program; if not, write to the Free
  13. * Software Foundation, Inc., 675 Mass Ave, Cambridge, MA
  14. * 02139, USA.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/of_address.h>
  19. #include <linux/regmap.h>
  20. #include <linux/clk/zynq.h>
  21. #include "common.h"
  22. /* register offsets */
  23. #define SLCR_UNLOCK_OFFSET 0x8 /* SCLR unlock register */
  24. #define SLCR_PS_RST_CTRL_OFFSET 0x200 /* PS Software Reset Control */
  25. #define SLCR_A9_CPU_RST_CTRL_OFFSET 0x244 /* CPU Software Reset Control */
  26. #define SLCR_REBOOT_STATUS_OFFSET 0x258 /* PS Reboot Status */
  27. #define SLCR_PSS_IDCODE 0x530 /* PS IDCODE */
  28. #define SLCR_UNLOCK_MAGIC 0xDF0D
  29. #define SLCR_A9_CPU_CLKSTOP 0x10
  30. #define SLCR_A9_CPU_RST 0x1
  31. #define SLCR_PSS_IDCODE_DEVICE_SHIFT 12
  32. #define SLCR_PSS_IDCODE_DEVICE_MASK 0x1F
  33. static void __iomem *zynq_slcr_base;
  34. static struct regmap *zynq_slcr_regmap;
  35. /**
  36. * zynq_slcr_write - Write to a register in SLCR block
  37. *
  38. * @val: Value to write to the register
  39. * @offset: Register offset in SLCR block
  40. *
  41. * Return: a negative value on error, 0 on success
  42. */
  43. static int zynq_slcr_write(u32 val, u32 offset)
  44. {
  45. if (!zynq_slcr_regmap) {
  46. writel(val, zynq_slcr_base + offset);
  47. return 0;
  48. }
  49. return regmap_write(zynq_slcr_regmap, offset, val);
  50. }
  51. /**
  52. * zynq_slcr_read - Read a register in SLCR block
  53. *
  54. * @val: Pointer to value to be read from SLCR
  55. * @offset: Register offset in SLCR block
  56. *
  57. * Return: a negative value on error, 0 on success
  58. */
  59. static int zynq_slcr_read(u32 *val, u32 offset)
  60. {
  61. if (zynq_slcr_regmap)
  62. return regmap_read(zynq_slcr_regmap, offset, val);
  63. *val = readl(zynq_slcr_base + offset);
  64. return 0;
  65. }
  66. /**
  67. * zynq_slcr_unlock - Unlock SLCR registers
  68. *
  69. * Return: a negative value on error, 0 on success
  70. */
  71. static inline int zynq_slcr_unlock(void)
  72. {
  73. zynq_slcr_write(SLCR_UNLOCK_MAGIC, SLCR_UNLOCK_OFFSET);
  74. return 0;
  75. }
  76. /**
  77. * zynq_slcr_get_device_id - Read device code id
  78. *
  79. * Return: Device code id
  80. */
  81. u32 zynq_slcr_get_device_id(void)
  82. {
  83. u32 val;
  84. zynq_slcr_read(&val, SLCR_PSS_IDCODE);
  85. val >>= SLCR_PSS_IDCODE_DEVICE_SHIFT;
  86. val &= SLCR_PSS_IDCODE_DEVICE_MASK;
  87. return val;
  88. }
  89. /**
  90. * zynq_slcr_system_reset - Reset the entire system.
  91. */
  92. void zynq_slcr_system_reset(void)
  93. {
  94. u32 reboot;
  95. /*
  96. * Unlock the SLCR then reset the system.
  97. * Note that this seems to require raw i/o
  98. * functions or there's a lockup?
  99. */
  100. zynq_slcr_unlock();
  101. /*
  102. * Clear 0x0F000000 bits of reboot status register to workaround
  103. * the FSBL not loading the bitstream after soft-reboot
  104. * This is a temporary solution until we know more.
  105. */
  106. zynq_slcr_read(&reboot, SLCR_REBOOT_STATUS_OFFSET);
  107. zynq_slcr_write(reboot & 0xF0FFFFFF, SLCR_REBOOT_STATUS_OFFSET);
  108. zynq_slcr_write(1, SLCR_PS_RST_CTRL_OFFSET);
  109. }
  110. /**
  111. * zynq_slcr_cpu_start - Start cpu
  112. * @cpu: cpu number
  113. */
  114. void zynq_slcr_cpu_start(int cpu)
  115. {
  116. u32 reg;
  117. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  118. reg &= ~(SLCR_A9_CPU_RST << cpu);
  119. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  120. reg &= ~(SLCR_A9_CPU_CLKSTOP << cpu);
  121. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  122. zynq_slcr_cpu_state_write(cpu, false);
  123. }
  124. /**
  125. * zynq_slcr_cpu_stop - Stop cpu
  126. * @cpu: cpu number
  127. */
  128. void zynq_slcr_cpu_stop(int cpu)
  129. {
  130. u32 reg;
  131. zynq_slcr_read(&reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  132. reg |= (SLCR_A9_CPU_CLKSTOP | SLCR_A9_CPU_RST) << cpu;
  133. zynq_slcr_write(reg, SLCR_A9_CPU_RST_CTRL_OFFSET);
  134. }
  135. /**
  136. * zynq_slcr_cpu_state - Read/write cpu state
  137. * @cpu: cpu number
  138. *
  139. * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
  140. * 0 means cpu is running, 1 cpu is going to die.
  141. *
  142. * Return: true if cpu is running, false if cpu is going to die
  143. */
  144. bool zynq_slcr_cpu_state_read(int cpu)
  145. {
  146. u32 state;
  147. state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  148. state &= 1 << (31 - cpu);
  149. return !state;
  150. }
  151. /**
  152. * zynq_slcr_cpu_state - Read/write cpu state
  153. * @cpu: cpu number
  154. * @die: cpu state - true if cpu is going to die
  155. *
  156. * SLCR_REBOOT_STATUS save upper 2 bits (31/30 cpu states for cpu0 and cpu1)
  157. * 0 means cpu is running, 1 cpu is going to die.
  158. */
  159. void zynq_slcr_cpu_state_write(int cpu, bool die)
  160. {
  161. u32 state, mask;
  162. state = readl(zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  163. mask = 1 << (31 - cpu);
  164. if (die)
  165. state |= mask;
  166. else
  167. state &= ~mask;
  168. writel(state, zynq_slcr_base + SLCR_REBOOT_STATUS_OFFSET);
  169. }
  170. /**
  171. * zynq_slcr_init - Regular slcr driver init
  172. * Return: 0 on success, negative errno otherwise.
  173. *
  174. * Called early during boot from platform code to remap SLCR area.
  175. */
  176. int __init zynq_slcr_init(void)
  177. {
  178. zynq_slcr_regmap = syscon_regmap_lookup_by_compatible("xlnx,zynq-slcr");
  179. if (IS_ERR(zynq_slcr_regmap)) {
  180. pr_err("%s: failed to find zynq-slcr\n", __func__);
  181. return -ENODEV;
  182. }
  183. return 0;
  184. }
  185. /**
  186. * zynq_early_slcr_init - Early slcr init function
  187. *
  188. * Return: 0 on success, negative errno otherwise.
  189. *
  190. * Called very early during boot from platform code to unlock SLCR.
  191. */
  192. int __init zynq_early_slcr_init(void)
  193. {
  194. struct device_node *np;
  195. np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-slcr");
  196. if (!np) {
  197. pr_err("%s: no slcr node found\n", __func__);
  198. BUG();
  199. }
  200. zynq_slcr_base = of_iomap(np, 0);
  201. if (!zynq_slcr_base) {
  202. pr_err("%s: Unable to map I/O memory\n", __func__);
  203. BUG();
  204. }
  205. np->data = (__force void *)zynq_slcr_base;
  206. /* unlock the SLCR so that registers can be changed */
  207. zynq_slcr_unlock();
  208. pr_info("%s mapped to %p\n", np->name, zynq_slcr_base);
  209. of_node_put(np);
  210. return 0;
  211. }