clock-r8a7790.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /*
  2. * r8a7790 clock framework support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/kernel.h>
  23. #include <linux/sh_clk.h>
  24. #include <linux/clkdev.h>
  25. #include "clock.h"
  26. #include "common.h"
  27. #include "r8a7790.h"
  28. #include "rcar-gen2.h"
  29. /*
  30. * MD EXTAL PLL0 PLL1 PLL3
  31. * 14 13 19 (MHz) *1 *1
  32. *---------------------------------------------------
  33. * 0 0 0 15 x 1 x172/2 x208/2 x106
  34. * 0 0 1 15 x 1 x172/2 x208/2 x88
  35. * 0 1 0 20 x 1 x130/2 x156/2 x80
  36. * 0 1 1 20 x 1 x130/2 x156/2 x66
  37. * 1 0 0 26 / 2 x200/2 x240/2 x122
  38. * 1 0 1 26 / 2 x200/2 x240/2 x102
  39. * 1 1 0 30 / 2 x172/2 x208/2 x106
  40. * 1 1 1 30 / 2 x172/2 x208/2 x88
  41. *
  42. * *1 : Table 7.6 indicates VCO ouput (PLLx = VCO/2)
  43. * see "p1 / 2" on R8A7790_CLOCK_ROOT() below
  44. */
  45. #define CPG_BASE 0xe6150000
  46. #define CPG_LEN 0x1000
  47. #define SMSTPCR1 0xe6150134
  48. #define SMSTPCR2 0xe6150138
  49. #define SMSTPCR3 0xe615013c
  50. #define SMSTPCR5 0xe6150144
  51. #define SMSTPCR7 0xe615014c
  52. #define SMSTPCR8 0xe6150990
  53. #define SMSTPCR9 0xe6150994
  54. #define SMSTPCR10 0xe6150998
  55. #define MSTPSR1 IOMEM(0xe6150038)
  56. #define MSTPSR2 IOMEM(0xe6150040)
  57. #define MSTPSR3 IOMEM(0xe6150048)
  58. #define MSTPSR5 IOMEM(0xe615003c)
  59. #define MSTPSR7 IOMEM(0xe61501c4)
  60. #define MSTPSR8 IOMEM(0xe61509a0)
  61. #define MSTPSR9 IOMEM(0xe61509a4)
  62. #define MSTPSR10 IOMEM(0xe61509a8)
  63. #define SDCKCR 0xE6150074
  64. #define SD2CKCR 0xE6150078
  65. #define SD3CKCR 0xE615007C
  66. #define MMC0CKCR 0xE6150240
  67. #define MMC1CKCR 0xE6150244
  68. #define SSPCKCR 0xE6150248
  69. #define SSPRSCKCR 0xE615024C
  70. static struct clk_mapping cpg_mapping = {
  71. .phys = CPG_BASE,
  72. .len = CPG_LEN,
  73. };
  74. static struct clk extal_clk = {
  75. /* .rate will be updated on r8a7790_clock_init() */
  76. .mapping = &cpg_mapping,
  77. };
  78. static struct sh_clk_ops followparent_clk_ops = {
  79. .recalc = followparent_recalc,
  80. };
  81. static struct clk main_clk = {
  82. /* .parent will be set r8a7790_clock_init */
  83. .ops = &followparent_clk_ops,
  84. };
  85. static struct clk audio_clk_a = {
  86. };
  87. static struct clk audio_clk_b = {
  88. };
  89. static struct clk audio_clk_c = {
  90. };
  91. /*
  92. * clock ratio of these clock will be updated
  93. * on r8a7790_clock_init()
  94. */
  95. SH_FIXED_RATIO_CLK_SET(pll1_clk, main_clk, 1, 1);
  96. SH_FIXED_RATIO_CLK_SET(pll3_clk, main_clk, 1, 1);
  97. SH_FIXED_RATIO_CLK_SET(lb_clk, pll1_clk, 1, 1);
  98. SH_FIXED_RATIO_CLK_SET(qspi_clk, pll1_clk, 1, 1);
  99. /* fixed ratio clock */
  100. SH_FIXED_RATIO_CLK_SET(extal_div2_clk, extal_clk, 1, 2);
  101. SH_FIXED_RATIO_CLK_SET(cp_clk, extal_clk, 1, 2);
  102. SH_FIXED_RATIO_CLK_SET(pll1_div2_clk, pll1_clk, 1, 2);
  103. SH_FIXED_RATIO_CLK_SET(zg_clk, pll1_clk, 1, 3);
  104. SH_FIXED_RATIO_CLK_SET(zx_clk, pll1_clk, 1, 3);
  105. SH_FIXED_RATIO_CLK_SET(zs_clk, pll1_clk, 1, 6);
  106. SH_FIXED_RATIO_CLK_SET(hp_clk, pll1_clk, 1, 12);
  107. SH_FIXED_RATIO_CLK_SET(i_clk, pll1_clk, 1, 2);
  108. SH_FIXED_RATIO_CLK_SET(b_clk, pll1_clk, 1, 12);
  109. SH_FIXED_RATIO_CLK_SET(p_clk, pll1_clk, 1, 24);
  110. SH_FIXED_RATIO_CLK_SET(cl_clk, pll1_clk, 1, 48);
  111. SH_FIXED_RATIO_CLK_SET(m2_clk, pll1_clk, 1, 8);
  112. SH_FIXED_RATIO_CLK_SET(imp_clk, pll1_clk, 1, 4);
  113. SH_FIXED_RATIO_CLK_SET(rclk_clk, pll1_clk, 1, (48 * 1024));
  114. SH_FIXED_RATIO_CLK_SET(oscclk_clk, pll1_clk, 1, (12 * 1024));
  115. SH_FIXED_RATIO_CLK_SET(zb3_clk, pll3_clk, 1, 4);
  116. SH_FIXED_RATIO_CLK_SET(zb3d2_clk, pll3_clk, 1, 8);
  117. SH_FIXED_RATIO_CLK_SET(ddr_clk, pll3_clk, 1, 8);
  118. SH_FIXED_RATIO_CLK_SET(mp_clk, pll1_div2_clk, 1, 15);
  119. static struct clk *main_clks[] = {
  120. &audio_clk_a,
  121. &audio_clk_b,
  122. &audio_clk_c,
  123. &extal_clk,
  124. &extal_div2_clk,
  125. &main_clk,
  126. &pll1_clk,
  127. &pll1_div2_clk,
  128. &pll3_clk,
  129. &lb_clk,
  130. &qspi_clk,
  131. &zg_clk,
  132. &zx_clk,
  133. &zs_clk,
  134. &hp_clk,
  135. &i_clk,
  136. &b_clk,
  137. &p_clk,
  138. &cl_clk,
  139. &m2_clk,
  140. &imp_clk,
  141. &rclk_clk,
  142. &oscclk_clk,
  143. &zb3_clk,
  144. &zb3d2_clk,
  145. &ddr_clk,
  146. &mp_clk,
  147. &cp_clk,
  148. };
  149. /* SDHI (DIV4) clock */
  150. static int divisors[] = { 2, 3, 4, 6, 8, 12, 16, 18, 24, 0, 36, 48, 10 };
  151. static struct clk_div_mult_table div4_div_mult_table = {
  152. .divisors = divisors,
  153. .nr_divisors = ARRAY_SIZE(divisors),
  154. };
  155. static struct clk_div4_table div4_table = {
  156. .div_mult_table = &div4_div_mult_table,
  157. };
  158. enum {
  159. DIV4_SDH, DIV4_SD0, DIV4_SD1, DIV4_NR
  160. };
  161. static struct clk div4_clks[DIV4_NR] = {
  162. [DIV4_SDH] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 8, 0x0dff, CLK_ENABLE_ON_INIT),
  163. [DIV4_SD0] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 4, 0x1df0, CLK_ENABLE_ON_INIT),
  164. [DIV4_SD1] = SH_CLK_DIV4(&pll1_clk, SDCKCR, 0, 0x1df0, CLK_ENABLE_ON_INIT),
  165. };
  166. /* DIV6 clocks */
  167. enum {
  168. DIV6_SD2, DIV6_SD3,
  169. DIV6_MMC0, DIV6_MMC1,
  170. DIV6_SSP, DIV6_SSPRS,
  171. DIV6_NR
  172. };
  173. static struct clk div6_clks[DIV6_NR] = {
  174. [DIV6_SD2] = SH_CLK_DIV6(&pll1_div2_clk, SD2CKCR, 0),
  175. [DIV6_SD3] = SH_CLK_DIV6(&pll1_div2_clk, SD3CKCR, 0),
  176. [DIV6_MMC0] = SH_CLK_DIV6(&pll1_div2_clk, MMC0CKCR, 0),
  177. [DIV6_MMC1] = SH_CLK_DIV6(&pll1_div2_clk, MMC1CKCR, 0),
  178. [DIV6_SSP] = SH_CLK_DIV6(&pll1_div2_clk, SSPCKCR, 0),
  179. [DIV6_SSPRS] = SH_CLK_DIV6(&pll1_div2_clk, SSPRSCKCR, 0),
  180. };
  181. /* MSTP */
  182. enum {
  183. MSTP1017, /* parent of SCU */
  184. MSTP1031, MSTP1030,
  185. MSTP1029, MSTP1028, MSTP1027, MSTP1026, MSTP1025, MSTP1024, MSTP1023, MSTP1022,
  186. MSTP1015, MSTP1014, MSTP1013, MSTP1012, MSTP1011, MSTP1010,
  187. MSTP1009, MSTP1008, MSTP1007, MSTP1006, MSTP1005,
  188. MSTP931, MSTP930, MSTP929, MSTP928,
  189. MSTP917,
  190. MSTP815, MSTP814,
  191. MSTP813,
  192. MSTP811, MSTP810, MSTP809, MSTP808,
  193. MSTP726, MSTP725, MSTP724, MSTP723, MSTP722, MSTP721, MSTP720,
  194. MSTP717, MSTP716,
  195. MSTP704, MSTP703,
  196. MSTP522,
  197. MSTP502, MSTP501,
  198. MSTP315, MSTP314, MSTP313, MSTP312, MSTP311, MSTP305, MSTP304,
  199. MSTP216, MSTP207, MSTP206, MSTP204, MSTP203, MSTP202,
  200. MSTP124,
  201. MSTP_NR
  202. };
  203. static struct clk mstp_clks[MSTP_NR] = {
  204. [MSTP1031] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 31, MSTPSR10, 0), /* SCU0 */
  205. [MSTP1030] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 30, MSTPSR10, 0), /* SCU1 */
  206. [MSTP1029] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 29, MSTPSR10, 0), /* SCU2 */
  207. [MSTP1028] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 28, MSTPSR10, 0), /* SCU3 */
  208. [MSTP1027] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 27, MSTPSR10, 0), /* SCU4 */
  209. [MSTP1026] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 26, MSTPSR10, 0), /* SCU5 */
  210. [MSTP1025] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 25, MSTPSR10, 0), /* SCU6 */
  211. [MSTP1024] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 24, MSTPSR10, 0), /* SCU7 */
  212. [MSTP1023] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 23, MSTPSR10, 0), /* SCU8 */
  213. [MSTP1022] = SH_CLK_MSTP32_STS(&mstp_clks[MSTP1017], SMSTPCR10, 22, MSTPSR10, 0), /* SCU9 */
  214. [MSTP1017] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 17, MSTPSR10, 0), /* SCU */
  215. [MSTP1015] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 15, MSTPSR10, 0), /* SSI0 */
  216. [MSTP1014] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 14, MSTPSR10, 0), /* SSI1 */
  217. [MSTP1013] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 13, MSTPSR10, 0), /* SSI2 */
  218. [MSTP1012] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 12, MSTPSR10, 0), /* SSI3 */
  219. [MSTP1011] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 11, MSTPSR10, 0), /* SSI4 */
  220. [MSTP1010] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 10, MSTPSR10, 0), /* SSI5 */
  221. [MSTP1009] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 9, MSTPSR10, 0), /* SSI6 */
  222. [MSTP1008] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 8, MSTPSR10, 0), /* SSI7 */
  223. [MSTP1007] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 7, MSTPSR10, 0), /* SSI8 */
  224. [MSTP1006] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 6, MSTPSR10, 0), /* SSI9 */
  225. [MSTP1005] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR10, 5, MSTPSR10, 0), /* SSI ALL */
  226. [MSTP931] = SH_CLK_MSTP32_STS(&hp_clk, SMSTPCR9, 31, MSTPSR9, 0), /* I2C0 */
  227. [MSTP930] = SH_CLK_MSTP32_STS(&hp_clk, SMSTPCR9, 30, MSTPSR9, 0), /* I2C1 */
  228. [MSTP929] = SH_CLK_MSTP32_STS(&hp_clk, SMSTPCR9, 29, MSTPSR9, 0), /* I2C2 */
  229. [MSTP928] = SH_CLK_MSTP32_STS(&hp_clk, SMSTPCR9, 28, MSTPSR9, 0), /* I2C3 */
  230. [MSTP917] = SH_CLK_MSTP32_STS(&qspi_clk, SMSTPCR9, 17, MSTPSR9, 0), /* QSPI */
  231. [MSTP815] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR8, 15, MSTPSR8, 0), /* SATA0 */
  232. [MSTP814] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR8, 14, MSTPSR8, 0), /* SATA1 */
  233. [MSTP813] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR8, 13, MSTPSR8, 0), /* Ether */
  234. [MSTP811] = SH_CLK_MSTP32_STS(&zg_clk, SMSTPCR8, 11, MSTPSR8, 0), /* VIN0 */
  235. [MSTP810] = SH_CLK_MSTP32_STS(&zg_clk, SMSTPCR8, 10, MSTPSR8, 0), /* VIN1 */
  236. [MSTP809] = SH_CLK_MSTP32_STS(&zg_clk, SMSTPCR8, 9, MSTPSR8, 0), /* VIN2 */
  237. [MSTP808] = SH_CLK_MSTP32_STS(&zg_clk, SMSTPCR8, 8, MSTPSR8, 0), /* VIN3 */
  238. [MSTP726] = SH_CLK_MSTP32_STS(&zx_clk, SMSTPCR7, 26, MSTPSR7, 0), /* LVDS0 */
  239. [MSTP725] = SH_CLK_MSTP32_STS(&zx_clk, SMSTPCR7, 25, MSTPSR7, 0), /* LVDS1 */
  240. [MSTP724] = SH_CLK_MSTP32_STS(&zx_clk, SMSTPCR7, 24, MSTPSR7, 0), /* DU0 */
  241. [MSTP723] = SH_CLK_MSTP32_STS(&zx_clk, SMSTPCR7, 23, MSTPSR7, 0), /* DU1 */
  242. [MSTP722] = SH_CLK_MSTP32_STS(&zx_clk, SMSTPCR7, 22, MSTPSR7, 0), /* DU2 */
  243. [MSTP721] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR7, 21, MSTPSR7, 0), /* SCIF0 */
  244. [MSTP720] = SH_CLK_MSTP32_STS(&p_clk, SMSTPCR7, 20, MSTPSR7, 0), /* SCIF1 */
  245. [MSTP717] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR7, 17, MSTPSR7, 0), /* HSCIF0 */
  246. [MSTP716] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR7, 16, MSTPSR7, 0), /* HSCIF1 */
  247. [MSTP704] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR7, 4, MSTPSR7, 0), /* HSUSB */
  248. [MSTP703] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR7, 3, MSTPSR7, 0), /* EHCI */
  249. [MSTP522] = SH_CLK_MSTP32_STS(&extal_clk, SMSTPCR5, 22, MSTPSR5, 0), /* Thermal */
  250. [MSTP502] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR5, 2, MSTPSR5, 0), /* Audio-DMAC low */
  251. [MSTP501] = SH_CLK_MSTP32_STS(&zs_clk, SMSTPCR5, 1, MSTPSR5, 0), /* Audio-DMAC hi */
  252. [MSTP315] = SH_CLK_MSTP32_STS(&div6_clks[DIV6_MMC0], SMSTPCR3, 15, MSTPSR3, 0), /* MMC0 */
  253. [MSTP314] = SH_CLK_MSTP32_STS(&div4_clks[DIV4_SD0], SMSTPCR3, 14, MSTPSR3, 0), /* SDHI0 */
  254. [MSTP313] = SH_CLK_MSTP32_STS(&div4_clks[DIV4_SD1], SMSTPCR3, 13, MSTPSR3, 0), /* SDHI1 */
  255. [MSTP312] = SH_CLK_MSTP32_STS(&div6_clks[DIV6_SD2], SMSTPCR3, 12, MSTPSR3, 0), /* SDHI2 */
  256. [MSTP311] = SH_CLK_MSTP32_STS(&div6_clks[DIV6_SD3], SMSTPCR3, 11, MSTPSR3, 0), /* SDHI3 */
  257. [MSTP305] = SH_CLK_MSTP32_STS(&div6_clks[DIV6_MMC1], SMSTPCR3, 5, MSTPSR3, 0), /* MMC1 */
  258. [MSTP304] = SH_CLK_MSTP32_STS(&cp_clk, SMSTPCR3, 4, MSTPSR3, 0), /* TPU0 */
  259. [MSTP216] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 16, MSTPSR2, 0), /* SCIFB2 */
  260. [MSTP207] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 7, MSTPSR2, 0), /* SCIFB1 */
  261. [MSTP206] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 6, MSTPSR2, 0), /* SCIFB0 */
  262. [MSTP204] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 4, MSTPSR2, 0), /* SCIFA0 */
  263. [MSTP203] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 3, MSTPSR2, 0), /* SCIFA1 */
  264. [MSTP202] = SH_CLK_MSTP32_STS(&mp_clk, SMSTPCR2, 2, MSTPSR2, 0), /* SCIFA2 */
  265. [MSTP124] = SH_CLK_MSTP32_STS(&rclk_clk, SMSTPCR1, 24, MSTPSR1, 0), /* CMT0 */
  266. };
  267. static struct clk_lookup lookups[] = {
  268. /* main clocks */
  269. CLKDEV_CON_ID("extal", &extal_clk),
  270. CLKDEV_CON_ID("extal_div2", &extal_div2_clk),
  271. CLKDEV_CON_ID("main", &main_clk),
  272. CLKDEV_CON_ID("pll1", &pll1_clk),
  273. CLKDEV_CON_ID("pll1_div2", &pll1_div2_clk),
  274. CLKDEV_CON_ID("pll3", &pll3_clk),
  275. CLKDEV_CON_ID("zg", &zg_clk),
  276. CLKDEV_CON_ID("zx", &zx_clk),
  277. CLKDEV_CON_ID("zs", &zs_clk),
  278. CLKDEV_CON_ID("hp", &hp_clk),
  279. CLKDEV_CON_ID("i", &i_clk),
  280. CLKDEV_CON_ID("b", &b_clk),
  281. CLKDEV_CON_ID("lb", &lb_clk),
  282. CLKDEV_CON_ID("p", &p_clk),
  283. CLKDEV_CON_ID("cl", &cl_clk),
  284. CLKDEV_CON_ID("m2", &m2_clk),
  285. CLKDEV_CON_ID("imp", &imp_clk),
  286. CLKDEV_CON_ID("rclk", &rclk_clk),
  287. CLKDEV_CON_ID("oscclk", &oscclk_clk),
  288. CLKDEV_CON_ID("zb3", &zb3_clk),
  289. CLKDEV_CON_ID("zb3d2", &zb3d2_clk),
  290. CLKDEV_CON_ID("ddr", &ddr_clk),
  291. CLKDEV_CON_ID("mp", &mp_clk),
  292. CLKDEV_CON_ID("qspi", &qspi_clk),
  293. CLKDEV_CON_ID("cp", &cp_clk),
  294. /* DIV4 */
  295. CLKDEV_CON_ID("sdh", &div4_clks[DIV4_SDH]),
  296. /* DIV6 */
  297. CLKDEV_CON_ID("ssp", &div6_clks[DIV6_SSP]),
  298. CLKDEV_CON_ID("ssprs", &div6_clks[DIV6_SSPRS]),
  299. /* MSTP */
  300. CLKDEV_DEV_ID("rcar_sound", &mstp_clks[MSTP1005]),
  301. CLKDEV_DEV_ID("sh-sci.0", &mstp_clks[MSTP204]),
  302. CLKDEV_DEV_ID("sh-sci.1", &mstp_clks[MSTP203]),
  303. CLKDEV_DEV_ID("sh-sci.2", &mstp_clks[MSTP206]),
  304. CLKDEV_DEV_ID("sh-sci.3", &mstp_clks[MSTP207]),
  305. CLKDEV_DEV_ID("sh-sci.4", &mstp_clks[MSTP216]),
  306. CLKDEV_DEV_ID("sh-sci.5", &mstp_clks[MSTP202]),
  307. CLKDEV_DEV_ID("sh-sci.6", &mstp_clks[MSTP721]),
  308. CLKDEV_DEV_ID("sh-sci.7", &mstp_clks[MSTP720]),
  309. CLKDEV_DEV_ID("sh-sci.8", &mstp_clks[MSTP717]),
  310. CLKDEV_DEV_ID("sh-sci.9", &mstp_clks[MSTP716]),
  311. CLKDEV_DEV_ID("i2c-rcar_gen2.0", &mstp_clks[MSTP931]),
  312. CLKDEV_DEV_ID("i2c-rcar_gen2.1", &mstp_clks[MSTP930]),
  313. CLKDEV_DEV_ID("i2c-rcar_gen2.2", &mstp_clks[MSTP929]),
  314. CLKDEV_DEV_ID("i2c-rcar_gen2.3", &mstp_clks[MSTP928]),
  315. CLKDEV_DEV_ID("r8a7790-ether", &mstp_clks[MSTP813]),
  316. CLKDEV_DEV_ID("r8a7790-vin.0", &mstp_clks[MSTP811]),
  317. CLKDEV_DEV_ID("r8a7790-vin.1", &mstp_clks[MSTP810]),
  318. CLKDEV_DEV_ID("r8a7790-vin.2", &mstp_clks[MSTP809]),
  319. CLKDEV_DEV_ID("r8a7790-vin.3", &mstp_clks[MSTP808]),
  320. CLKDEV_DEV_ID("rcar_thermal", &mstp_clks[MSTP522]),
  321. CLKDEV_DEV_ID("sh-dma-engine.0", &mstp_clks[MSTP502]),
  322. CLKDEV_DEV_ID("sh-dma-engine.1", &mstp_clks[MSTP501]),
  323. CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[MSTP315]),
  324. CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]),
  325. CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP313]),
  326. CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP312]),
  327. CLKDEV_DEV_ID("sh_mobile_sdhi.3", &mstp_clks[MSTP311]),
  328. CLKDEV_DEV_ID("sh_mmcif.1", &mstp_clks[MSTP305]),
  329. CLKDEV_DEV_ID("qspi.0", &mstp_clks[MSTP917]),
  330. CLKDEV_DEV_ID("renesas_usbhs", &mstp_clks[MSTP704]),
  331. CLKDEV_DEV_ID("pci-rcar-gen2.0", &mstp_clks[MSTP703]),
  332. CLKDEV_DEV_ID("pci-rcar-gen2.1", &mstp_clks[MSTP703]),
  333. CLKDEV_DEV_ID("pci-rcar-gen2.2", &mstp_clks[MSTP703]),
  334. CLKDEV_DEV_ID("sata-r8a7790.0", &mstp_clks[MSTP815]),
  335. CLKDEV_DEV_ID("sata-r8a7790.1", &mstp_clks[MSTP814]),
  336. /* ICK */
  337. CLKDEV_ICK_ID("fck", "sh-cmt-48-gen2.0", &mstp_clks[MSTP124]),
  338. CLKDEV_ICK_ID("usbhs", "usb_phy_rcar_gen2", &mstp_clks[MSTP704]),
  339. CLKDEV_ICK_ID("lvds.0", "rcar-du-r8a7790", &mstp_clks[MSTP726]),
  340. CLKDEV_ICK_ID("lvds.1", "rcar-du-r8a7790", &mstp_clks[MSTP725]),
  341. CLKDEV_ICK_ID("du.0", "rcar-du-r8a7790", &mstp_clks[MSTP724]),
  342. CLKDEV_ICK_ID("du.1", "rcar-du-r8a7790", &mstp_clks[MSTP723]),
  343. CLKDEV_ICK_ID("du.2", "rcar-du-r8a7790", &mstp_clks[MSTP722]),
  344. CLKDEV_ICK_ID("clk_a", "rcar_sound", &audio_clk_a),
  345. CLKDEV_ICK_ID("clk_b", "rcar_sound", &audio_clk_b),
  346. CLKDEV_ICK_ID("clk_c", "rcar_sound", &audio_clk_c),
  347. CLKDEV_ICK_ID("clk_i", "rcar_sound", &m2_clk),
  348. CLKDEV_ICK_ID("src.0", "rcar_sound", &mstp_clks[MSTP1031]),
  349. CLKDEV_ICK_ID("src.1", "rcar_sound", &mstp_clks[MSTP1030]),
  350. CLKDEV_ICK_ID("src.2", "rcar_sound", &mstp_clks[MSTP1029]),
  351. CLKDEV_ICK_ID("src.3", "rcar_sound", &mstp_clks[MSTP1028]),
  352. CLKDEV_ICK_ID("src.4", "rcar_sound", &mstp_clks[MSTP1027]),
  353. CLKDEV_ICK_ID("src.5", "rcar_sound", &mstp_clks[MSTP1026]),
  354. CLKDEV_ICK_ID("src.6", "rcar_sound", &mstp_clks[MSTP1025]),
  355. CLKDEV_ICK_ID("src.7", "rcar_sound", &mstp_clks[MSTP1024]),
  356. CLKDEV_ICK_ID("src.8", "rcar_sound", &mstp_clks[MSTP1023]),
  357. CLKDEV_ICK_ID("src.9", "rcar_sound", &mstp_clks[MSTP1022]),
  358. CLKDEV_ICK_ID("ssi.0", "rcar_sound", &mstp_clks[MSTP1015]),
  359. CLKDEV_ICK_ID("ssi.1", "rcar_sound", &mstp_clks[MSTP1014]),
  360. CLKDEV_ICK_ID("ssi.2", "rcar_sound", &mstp_clks[MSTP1013]),
  361. CLKDEV_ICK_ID("ssi.3", "rcar_sound", &mstp_clks[MSTP1012]),
  362. CLKDEV_ICK_ID("ssi.4", "rcar_sound", &mstp_clks[MSTP1011]),
  363. CLKDEV_ICK_ID("ssi.5", "rcar_sound", &mstp_clks[MSTP1010]),
  364. CLKDEV_ICK_ID("ssi.6", "rcar_sound", &mstp_clks[MSTP1009]),
  365. CLKDEV_ICK_ID("ssi.7", "rcar_sound", &mstp_clks[MSTP1008]),
  366. CLKDEV_ICK_ID("ssi.8", "rcar_sound", &mstp_clks[MSTP1007]),
  367. CLKDEV_ICK_ID("ssi.9", "rcar_sound", &mstp_clks[MSTP1006]),
  368. };
  369. #define R8A7790_CLOCK_ROOT(e, m, p0, p1, p30, p31) \
  370. extal_clk.rate = e * 1000 * 1000; \
  371. main_clk.parent = m; \
  372. SH_CLK_SET_RATIO(&pll1_clk_ratio, p1 / 2, 1); \
  373. if (mode & MD(19)) \
  374. SH_CLK_SET_RATIO(&pll3_clk_ratio, p31, 1); \
  375. else \
  376. SH_CLK_SET_RATIO(&pll3_clk_ratio, p30, 1)
  377. void __init r8a7790_clock_init(void)
  378. {
  379. u32 mode = rcar_gen2_read_mode_pins();
  380. int k, ret = 0;
  381. switch (mode & (MD(14) | MD(13))) {
  382. case 0:
  383. R8A7790_CLOCK_ROOT(15, &extal_clk, 172, 208, 106, 88);
  384. break;
  385. case MD(13):
  386. R8A7790_CLOCK_ROOT(20, &extal_clk, 130, 156, 80, 66);
  387. break;
  388. case MD(14):
  389. R8A7790_CLOCK_ROOT(26 / 2, &extal_div2_clk, 200, 240, 122, 102);
  390. break;
  391. case MD(13) | MD(14):
  392. R8A7790_CLOCK_ROOT(30 / 2, &extal_div2_clk, 172, 208, 106, 88);
  393. break;
  394. }
  395. if (mode & (MD(18)))
  396. SH_CLK_SET_RATIO(&lb_clk_ratio, 1, 36);
  397. else
  398. SH_CLK_SET_RATIO(&lb_clk_ratio, 1, 24);
  399. if ((mode & (MD(3) | MD(2) | MD(1))) == MD(2))
  400. SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 16);
  401. else
  402. SH_CLK_SET_RATIO(&qspi_clk_ratio, 1, 20);
  403. for (k = 0; !ret && (k < ARRAY_SIZE(main_clks)); k++)
  404. ret = clk_register(main_clks[k]);
  405. if (!ret)
  406. ret = sh_clk_div4_register(div4_clks, DIV4_NR, &div4_table);
  407. if (!ret)
  408. ret = sh_clk_div6_register(div6_clks, DIV6_NR);
  409. if (!ret)
  410. ret = sh_clk_mstp_register(mstp_clks, MSTP_NR);
  411. clkdev_add_table(lookups, ARRAY_SIZE(lookups));
  412. if (!ret)
  413. shmobile_clk_init();
  414. else
  415. panic("failed to setup r8a7790 clocks\n");
  416. }