regs-pmu.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329
  1. /*
  2. * Copyright (c) 2010-2012 Samsung Electronics Co., Ltd.
  3. * http://www.samsung.com
  4. *
  5. * EXYNOS - Power management unit definition
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef __ASM_ARCH_REGS_PMU_H
  12. #define __ASM_ARCH_REGS_PMU_H __FILE__
  13. #define S5P_CENTRAL_SEQ_CONFIGURATION 0x0200
  14. #define S5P_CENTRAL_LOWPWR_CFG (1 << 16)
  15. #define S5P_CENTRAL_SEQ_OPTION 0x0208
  16. #define S5P_USE_STANDBY_WFI0 (1 << 16)
  17. #define S5P_USE_STANDBY_WFE0 (1 << 24)
  18. #define EXYNOS_SWRESET 0x0400
  19. #define EXYNOS5440_SWRESET 0x00C4
  20. #define S5P_WAKEUP_STAT 0x0600
  21. #define S5P_EINT_WAKEUP_MASK 0x0604
  22. #define S5P_WAKEUP_MASK 0x0608
  23. #define S5P_INFORM0 0x0800
  24. #define S5P_INFORM1 0x0804
  25. #define S5P_INFORM5 0x0814
  26. #define S5P_INFORM6 0x0818
  27. #define S5P_INFORM7 0x081C
  28. #define S5P_PMU_SPARE3 0x090C
  29. #define S5P_ARM_CORE0_LOWPWR 0x1000
  30. #define S5P_DIS_IRQ_CORE0 0x1004
  31. #define S5P_DIS_IRQ_CENTRAL0 0x1008
  32. #define S5P_ARM_CORE1_LOWPWR 0x1010
  33. #define S5P_DIS_IRQ_CORE1 0x1014
  34. #define S5P_DIS_IRQ_CENTRAL1 0x1018
  35. #define S5P_ARM_COMMON_LOWPWR 0x1080
  36. #define S5P_L2_0_LOWPWR 0x10C0
  37. #define S5P_L2_1_LOWPWR 0x10C4
  38. #define S5P_CMU_ACLKSTOP_LOWPWR 0x1100
  39. #define S5P_CMU_SCLKSTOP_LOWPWR 0x1104
  40. #define S5P_CMU_RESET_LOWPWR 0x110C
  41. #define S5P_APLL_SYSCLK_LOWPWR 0x1120
  42. #define S5P_MPLL_SYSCLK_LOWPWR 0x1124
  43. #define S5P_VPLL_SYSCLK_LOWPWR 0x1128
  44. #define S5P_EPLL_SYSCLK_LOWPWR 0x112C
  45. #define S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR 0x1138
  46. #define S5P_CMU_RESET_GPSALIVE_LOWPWR 0x113C
  47. #define S5P_CMU_CLKSTOP_CAM_LOWPWR 0x1140
  48. #define S5P_CMU_CLKSTOP_TV_LOWPWR 0x1144
  49. #define S5P_CMU_CLKSTOP_MFC_LOWPWR 0x1148
  50. #define S5P_CMU_CLKSTOP_G3D_LOWPWR 0x114C
  51. #define S5P_CMU_CLKSTOP_LCD0_LOWPWR 0x1150
  52. #define S5P_CMU_CLKSTOP_MAUDIO_LOWPWR 0x1158
  53. #define S5P_CMU_CLKSTOP_GPS_LOWPWR 0x115C
  54. #define S5P_CMU_RESET_CAM_LOWPWR 0x1160
  55. #define S5P_CMU_RESET_TV_LOWPWR 0x1164
  56. #define S5P_CMU_RESET_MFC_LOWPWR 0x1168
  57. #define S5P_CMU_RESET_G3D_LOWPWR 0x116C
  58. #define S5P_CMU_RESET_LCD0_LOWPWR 0x1170
  59. #define S5P_CMU_RESET_MAUDIO_LOWPWR 0x1178
  60. #define S5P_CMU_RESET_GPS_LOWPWR 0x117C
  61. #define S5P_TOP_BUS_LOWPWR 0x1180
  62. #define S5P_TOP_RETENTION_LOWPWR 0x1184
  63. #define S5P_TOP_PWR_LOWPWR 0x1188
  64. #define S5P_LOGIC_RESET_LOWPWR 0x11A0
  65. #define S5P_ONENAND_MEM_LOWPWR 0x11C0
  66. #define S5P_G2D_ACP_MEM_LOWPWR 0x11C8
  67. #define S5P_USBOTG_MEM_LOWPWR 0x11CC
  68. #define S5P_HSMMC_MEM_LOWPWR 0x11D0
  69. #define S5P_CSSYS_MEM_LOWPWR 0x11D4
  70. #define S5P_SECSS_MEM_LOWPWR 0x11D8
  71. #define S5P_PAD_RETENTION_DRAM_LOWPWR 0x1200
  72. #define S5P_PAD_RETENTION_MAUDIO_LOWPWR 0x1204
  73. #define S5P_PAD_RETENTION_GPIO_LOWPWR 0x1220
  74. #define S5P_PAD_RETENTION_UART_LOWPWR 0x1224
  75. #define S5P_PAD_RETENTION_MMCA_LOWPWR 0x1228
  76. #define S5P_PAD_RETENTION_MMCB_LOWPWR 0x122C
  77. #define S5P_PAD_RETENTION_EBIA_LOWPWR 0x1230
  78. #define S5P_PAD_RETENTION_EBIB_LOWPWR 0x1234
  79. #define S5P_PAD_RETENTION_ISOLATION_LOWPWR 0x1240
  80. #define S5P_PAD_RETENTION_ALV_SEL_LOWPWR 0x1260
  81. #define S5P_XUSBXTI_LOWPWR 0x1280
  82. #define S5P_XXTI_LOWPWR 0x1284
  83. #define S5P_EXT_REGULATOR_LOWPWR 0x12C0
  84. #define S5P_GPIO_MODE_LOWPWR 0x1300
  85. #define S5P_GPIO_MODE_MAUDIO_LOWPWR 0x1340
  86. #define S5P_CAM_LOWPWR 0x1380
  87. #define S5P_TV_LOWPWR 0x1384
  88. #define S5P_MFC_LOWPWR 0x1388
  89. #define S5P_G3D_LOWPWR 0x138C
  90. #define S5P_LCD0_LOWPWR 0x1390
  91. #define S5P_MAUDIO_LOWPWR 0x1398
  92. #define S5P_GPS_LOWPWR 0x139C
  93. #define S5P_GPS_ALIVE_LOWPWR 0x13A0
  94. #define EXYNOS_ARM_CORE0_CONFIGURATION 0x2000
  95. #define EXYNOS_ARM_CORE_CONFIGURATION(_nr) \
  96. (EXYNOS_ARM_CORE0_CONFIGURATION + (0x80 * (_nr)))
  97. #define EXYNOS_ARM_CORE_STATUS(_nr) \
  98. (EXYNOS_ARM_CORE_CONFIGURATION(_nr) + 0x4)
  99. #define EXYNOS_ARM_COMMON_CONFIGURATION 0x2500
  100. #define EXYNOS_COMMON_CONFIGURATION(_nr) \
  101. (EXYNOS_ARM_COMMON_CONFIGURATION + (0x80 * (_nr)))
  102. #define EXYNOS_COMMON_STATUS(_nr) \
  103. (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x4)
  104. #define EXYNOS_COMMON_OPTION(_nr) \
  105. (EXYNOS_COMMON_CONFIGURATION(_nr) + 0x8)
  106. #define S5P_PAD_RET_MAUDIO_OPTION 0x3028
  107. #define S5P_PAD_RET_GPIO_OPTION 0x3108
  108. #define S5P_PAD_RET_UART_OPTION 0x3128
  109. #define S5P_PAD_RET_MMCA_OPTION 0x3148
  110. #define S5P_PAD_RET_MMCB_OPTION 0x3168
  111. #define S5P_PAD_RET_EBIA_OPTION 0x3188
  112. #define S5P_PAD_RET_EBIB_OPTION 0x31A8
  113. #define S5P_CORE_LOCAL_PWR_EN 0x3
  114. /* Only for EXYNOS4210 */
  115. #define S5P_CMU_CLKSTOP_LCD1_LOWPWR 0x1154
  116. #define S5P_CMU_RESET_LCD1_LOWPWR 0x1174
  117. #define S5P_MODIMIF_MEM_LOWPWR 0x11C4
  118. #define S5P_PCIE_MEM_LOWPWR 0x11E0
  119. #define S5P_SATA_MEM_LOWPWR 0x11E4
  120. #define S5P_LCD1_LOWPWR 0x1394
  121. /* Only for EXYNOS4x12 */
  122. #define S5P_ISP_ARM_LOWPWR 0x1050
  123. #define S5P_DIS_IRQ_ISP_ARM_LOCAL_LOWPWR 0x1054
  124. #define S5P_DIS_IRQ_ISP_ARM_CENTRAL_LOWPWR 0x1058
  125. #define S5P_CMU_ACLKSTOP_COREBLK_LOWPWR 0x1110
  126. #define S5P_CMU_SCLKSTOP_COREBLK_LOWPWR 0x1114
  127. #define S5P_CMU_RESET_COREBLK_LOWPWR 0x111C
  128. #define S5P_MPLLUSER_SYSCLK_LOWPWR 0x1130
  129. #define S5P_CMU_CLKSTOP_ISP_LOWPWR 0x1154
  130. #define S5P_CMU_RESET_ISP_LOWPWR 0x1174
  131. #define S5P_TOP_BUS_COREBLK_LOWPWR 0x1190
  132. #define S5P_TOP_RETENTION_COREBLK_LOWPWR 0x1194
  133. #define S5P_TOP_PWR_COREBLK_LOWPWR 0x1198
  134. #define S5P_OSCCLK_GATE_LOWPWR 0x11A4
  135. #define S5P_LOGIC_RESET_COREBLK_LOWPWR 0x11B0
  136. #define S5P_OSCCLK_GATE_COREBLK_LOWPWR 0x11B4
  137. #define S5P_HSI_MEM_LOWPWR 0x11C4
  138. #define S5P_ROTATOR_MEM_LOWPWR 0x11DC
  139. #define S5P_PAD_RETENTION_GPIO_COREBLK_LOWPWR 0x123C
  140. #define S5P_PAD_ISOLATION_COREBLK_LOWPWR 0x1250
  141. #define S5P_GPIO_MODE_COREBLK_LOWPWR 0x1320
  142. #define S5P_TOP_ASB_RESET_LOWPWR 0x1344
  143. #define S5P_TOP_ASB_ISOLATION_LOWPWR 0x1348
  144. #define S5P_ISP_LOWPWR 0x1394
  145. #define S5P_DRAM_FREQ_DOWN_LOWPWR 0x13B0
  146. #define S5P_DDRPHY_DLLOFF_LOWPWR 0x13B4
  147. #define S5P_CMU_SYSCLK_ISP_LOWPWR 0x13B8
  148. #define S5P_CMU_SYSCLK_GPS_LOWPWR 0x13BC
  149. #define S5P_LPDDR_PHY_DLL_LOCK_LOWPWR 0x13C0
  150. #define S5P_ARM_L2_0_OPTION 0x2608
  151. #define S5P_ARM_L2_1_OPTION 0x2628
  152. #define S5P_ONENAND_MEM_OPTION 0x2E08
  153. #define S5P_HSI_MEM_OPTION 0x2E28
  154. #define S5P_G2D_ACP_MEM_OPTION 0x2E48
  155. #define S5P_USBOTG_MEM_OPTION 0x2E68
  156. #define S5P_HSMMC_MEM_OPTION 0x2E88
  157. #define S5P_CSSYS_MEM_OPTION 0x2EA8
  158. #define S5P_SECSS_MEM_OPTION 0x2EC8
  159. #define S5P_ROTATOR_MEM_OPTION 0x2F48
  160. /* Only for EXYNOS4412 */
  161. #define S5P_ARM_CORE2_LOWPWR 0x1020
  162. #define S5P_DIS_IRQ_CORE2 0x1024
  163. #define S5P_DIS_IRQ_CENTRAL2 0x1028
  164. #define S5P_ARM_CORE3_LOWPWR 0x1030
  165. #define S5P_DIS_IRQ_CORE3 0x1034
  166. #define S5P_DIS_IRQ_CENTRAL3 0x1038
  167. /* For EXYNOS5 */
  168. #define EXYNOS5_AUTO_WDTRESET_DISABLE 0x0408
  169. #define EXYNOS5_MASK_WDTRESET_REQUEST 0x040C
  170. #define EXYNOS5_SYS_WDTRESET (1 << 20)
  171. #define EXYNOS5_ARM_CORE0_SYS_PWR_REG 0x1000
  172. #define EXYNOS5_DIS_IRQ_ARM_CORE0_LOCAL_SYS_PWR_REG 0x1004
  173. #define EXYNOS5_DIS_IRQ_ARM_CORE0_CENTRAL_SYS_PWR_REG 0x1008
  174. #define EXYNOS5_ARM_CORE1_SYS_PWR_REG 0x1010
  175. #define EXYNOS5_DIS_IRQ_ARM_CORE1_LOCAL_SYS_PWR_REG 0x1014
  176. #define EXYNOS5_DIS_IRQ_ARM_CORE1_CENTRAL_SYS_PWR_REG 0x1018
  177. #define EXYNOS5_FSYS_ARM_SYS_PWR_REG 0x1040
  178. #define EXYNOS5_DIS_IRQ_FSYS_ARM_CENTRAL_SYS_PWR_REG 0x1048
  179. #define EXYNOS5_ISP_ARM_SYS_PWR_REG 0x1050
  180. #define EXYNOS5_DIS_IRQ_ISP_ARM_LOCAL_SYS_PWR_REG 0x1054
  181. #define EXYNOS5_DIS_IRQ_ISP_ARM_CENTRAL_SYS_PWR_REG 0x1058
  182. #define EXYNOS5_ARM_COMMON_SYS_PWR_REG 0x1080
  183. #define EXYNOS5_ARM_L2_SYS_PWR_REG 0x10C0
  184. #define EXYNOS5_CMU_ACLKSTOP_SYS_PWR_REG 0x1100
  185. #define EXYNOS5_CMU_SCLKSTOP_SYS_PWR_REG 0x1104
  186. #define EXYNOS5_CMU_RESET_SYS_PWR_REG 0x110C
  187. #define EXYNOS5_CMU_ACLKSTOP_SYSMEM_SYS_PWR_REG 0x1120
  188. #define EXYNOS5_CMU_SCLKSTOP_SYSMEM_SYS_PWR_REG 0x1124
  189. #define EXYNOS5_CMU_RESET_SYSMEM_SYS_PWR_REG 0x112C
  190. #define EXYNOS5_DRAM_FREQ_DOWN_SYS_PWR_REG 0x1130
  191. #define EXYNOS5_DDRPHY_DLLOFF_SYS_PWR_REG 0x1134
  192. #define EXYNOS5_DDRPHY_DLLLOCK_SYS_PWR_REG 0x1138
  193. #define EXYNOS5_APLL_SYSCLK_SYS_PWR_REG 0x1140
  194. #define EXYNOS5_MPLL_SYSCLK_SYS_PWR_REG 0x1144
  195. #define EXYNOS5_VPLL_SYSCLK_SYS_PWR_REG 0x1148
  196. #define EXYNOS5_EPLL_SYSCLK_SYS_PWR_REG 0x114C
  197. #define EXYNOS5_BPLL_SYSCLK_SYS_PWR_REG 0x1150
  198. #define EXYNOS5_CPLL_SYSCLK_SYS_PWR_REG 0x1154
  199. #define EXYNOS5_MPLLUSER_SYSCLK_SYS_PWR_REG 0x1164
  200. #define EXYNOS5_BPLLUSER_SYSCLK_SYS_PWR_REG 0x1170
  201. #define EXYNOS5_TOP_BUS_SYS_PWR_REG 0x1180
  202. #define EXYNOS5_TOP_RETENTION_SYS_PWR_REG 0x1184
  203. #define EXYNOS5_TOP_PWR_SYS_PWR_REG 0x1188
  204. #define EXYNOS5_TOP_BUS_SYSMEM_SYS_PWR_REG 0x1190
  205. #define EXYNOS5_TOP_RETENTION_SYSMEM_SYS_PWR_REG 0x1194
  206. #define EXYNOS5_TOP_PWR_SYSMEM_SYS_PWR_REG 0x1198
  207. #define EXYNOS5_LOGIC_RESET_SYS_PWR_REG 0x11A0
  208. #define EXYNOS5_OSCCLK_GATE_SYS_PWR_REG 0x11A4
  209. #define EXYNOS5_LOGIC_RESET_SYSMEM_SYS_PWR_REG 0x11B0
  210. #define EXYNOS5_OSCCLK_GATE_SYSMEM_SYS_PWR_REG 0x11B4
  211. #define EXYNOS5_USBOTG_MEM_SYS_PWR_REG 0x11C0
  212. #define EXYNOS5_G2D_MEM_SYS_PWR_REG 0x11C8
  213. #define EXYNOS5_USBDRD_MEM_SYS_PWR_REG 0x11CC
  214. #define EXYNOS5_SDMMC_MEM_SYS_PWR_REG 0x11D0
  215. #define EXYNOS5_CSSYS_MEM_SYS_PWR_REG 0x11D4
  216. #define EXYNOS5_SECSS_MEM_SYS_PWR_REG 0x11D8
  217. #define EXYNOS5_ROTATOR_MEM_SYS_PWR_REG 0x11DC
  218. #define EXYNOS5_INTRAM_MEM_SYS_PWR_REG 0x11E0
  219. #define EXYNOS5_INTROM_MEM_SYS_PWR_REG 0x11E4
  220. #define EXYNOS5_JPEG_MEM_SYS_PWR_REG 0x11E8
  221. #define EXYNOS5_HSI_MEM_SYS_PWR_REG 0x11EC
  222. #define EXYNOS5_MCUIOP_MEM_SYS_PWR_REG 0x11F4
  223. #define EXYNOS5_SATA_MEM_SYS_PWR_REG 0x11FC
  224. #define EXYNOS5_PAD_RETENTION_DRAM_SYS_PWR_REG 0x1200
  225. #define EXYNOS5_PAD_RETENTION_MAU_SYS_PWR_REG 0x1204
  226. #define EXYNOS5_PAD_RETENTION_EFNAND_SYS_PWR_REG 0x1208
  227. #define EXYNOS5_PAD_RETENTION_GPIO_SYS_PWR_REG 0x1220
  228. #define EXYNOS5_PAD_RETENTION_UART_SYS_PWR_REG 0x1224
  229. #define EXYNOS5_PAD_RETENTION_MMCA_SYS_PWR_REG 0x1228
  230. #define EXYNOS5_PAD_RETENTION_MMCB_SYS_PWR_REG 0x122C
  231. #define EXYNOS5_PAD_RETENTION_EBIA_SYS_PWR_REG 0x1230
  232. #define EXYNOS5_PAD_RETENTION_EBIB_SYS_PWR_REG 0x1234
  233. #define EXYNOS5_PAD_RETENTION_SPI_SYS_PWR_REG 0x1238
  234. #define EXYNOS5_PAD_RETENTION_GPIO_SYSMEM_SYS_PWR_REG 0x123C
  235. #define EXYNOS5_PAD_ISOLATION_SYS_PWR_REG 0x1240
  236. #define EXYNOS5_PAD_ISOLATION_SYSMEM_SYS_PWR_REG 0x1250
  237. #define EXYNOS5_PAD_ALV_SEL_SYS_PWR_REG 0x1260
  238. #define EXYNOS5_XUSBXTI_SYS_PWR_REG 0x1280
  239. #define EXYNOS5_XXTI_SYS_PWR_REG 0x1284
  240. #define EXYNOS5_EXT_REGULATOR_SYS_PWR_REG 0x12C0
  241. #define EXYNOS5_GPIO_MODE_SYS_PWR_REG 0x1300
  242. #define EXYNOS5_GPIO_MODE_SYSMEM_SYS_PWR_REG 0x1320
  243. #define EXYNOS5_GPIO_MODE_MAU_SYS_PWR_REG 0x1340
  244. #define EXYNOS5_TOP_ASB_RESET_SYS_PWR_REG 0x1344
  245. #define EXYNOS5_TOP_ASB_ISOLATION_SYS_PWR_REG 0x1348
  246. #define EXYNOS5_GSCL_SYS_PWR_REG 0x1400
  247. #define EXYNOS5_ISP_SYS_PWR_REG 0x1404
  248. #define EXYNOS5_MFC_SYS_PWR_REG 0x1408
  249. #define EXYNOS5_G3D_SYS_PWR_REG 0x140C
  250. #define EXYNOS5_DISP1_SYS_PWR_REG 0x1414
  251. #define EXYNOS5_MAU_SYS_PWR_REG 0x1418
  252. #define EXYNOS5_CMU_CLKSTOP_GSCL_SYS_PWR_REG 0x1480
  253. #define EXYNOS5_CMU_CLKSTOP_ISP_SYS_PWR_REG 0x1484
  254. #define EXYNOS5_CMU_CLKSTOP_MFC_SYS_PWR_REG 0x1488
  255. #define EXYNOS5_CMU_CLKSTOP_G3D_SYS_PWR_REG 0x148C
  256. #define EXYNOS5_CMU_CLKSTOP_DISP1_SYS_PWR_REG 0x1494
  257. #define EXYNOS5_CMU_CLKSTOP_MAU_SYS_PWR_REG 0x1498
  258. #define EXYNOS5_CMU_SYSCLK_GSCL_SYS_PWR_REG 0x14C0
  259. #define EXYNOS5_CMU_SYSCLK_ISP_SYS_PWR_REG 0x14C4
  260. #define EXYNOS5_CMU_SYSCLK_MFC_SYS_PWR_REG 0x14C8
  261. #define EXYNOS5_CMU_SYSCLK_G3D_SYS_PWR_REG 0x14CC
  262. #define EXYNOS5_CMU_SYSCLK_DISP1_SYS_PWR_REG 0x14D4
  263. #define EXYNOS5_CMU_SYSCLK_MAU_SYS_PWR_REG 0x14D8
  264. #define EXYNOS5_CMU_RESET_GSCL_SYS_PWR_REG 0x1580
  265. #define EXYNOS5_CMU_RESET_ISP_SYS_PWR_REG 0x1584
  266. #define EXYNOS5_CMU_RESET_MFC_SYS_PWR_REG 0x1588
  267. #define EXYNOS5_CMU_RESET_G3D_SYS_PWR_REG 0x158C
  268. #define EXYNOS5_CMU_RESET_DISP1_SYS_PWR_REG 0x1594
  269. #define EXYNOS5_CMU_RESET_MAU_SYS_PWR_REG 0x1598
  270. #define EXYNOS5_ARM_CORE0_OPTION 0x2008
  271. #define EXYNOS5_ARM_CORE1_OPTION 0x2088
  272. #define EXYNOS5_FSYS_ARM_OPTION 0x2208
  273. #define EXYNOS5_ISP_ARM_OPTION 0x2288
  274. #define EXYNOS5_ARM_COMMON_OPTION 0x2408
  275. #define EXYNOS5_ARM_L2_OPTION 0x2608
  276. #define EXYNOS5_TOP_PWR_OPTION 0x2C48
  277. #define EXYNOS5_TOP_PWR_SYSMEM_OPTION 0x2CC8
  278. #define EXYNOS5_JPEG_MEM_OPTION 0x2F48
  279. #define EXYNOS5_GSCL_OPTION 0x4008
  280. #define EXYNOS5_ISP_OPTION 0x4028
  281. #define EXYNOS5_MFC_OPTION 0x4048
  282. #define EXYNOS5_G3D_OPTION 0x4068
  283. #define EXYNOS5_DISP1_OPTION 0x40A8
  284. #define EXYNOS5_MAU_OPTION 0x40C8
  285. #define EXYNOS5_USE_SC_FEEDBACK (1 << 1)
  286. #define EXYNOS5_USE_SC_COUNTER (1 << 0)
  287. #define EXYNOS5_SKIP_DEACTIVATE_ACEACP_IN_PWDN (1 << 7)
  288. #define EXYNOS5_OPTION_USE_STANDBYWFE (1 << 24)
  289. #define EXYNOS5_OPTION_USE_STANDBYWFI (1 << 16)
  290. #define EXYNOS5_OPTION_USE_RETENTION (1 << 4)
  291. #define EXYNOS5420_SWRESET_KFC_SEL 0x3
  292. #include <asm/cputype.h>
  293. #define MAX_CPUS_IN_CLUSTER 4
  294. static inline unsigned int exynos_pmu_cpunr(unsigned int mpidr)
  295. {
  296. return ((MPIDR_AFFINITY_LEVEL(mpidr, 1) * MAX_CPUS_IN_CLUSTER)
  297. + MPIDR_AFFINITY_LEVEL(mpidr, 0));
  298. }
  299. #endif /* __ASM_ARCH_REGS_PMU_H */