sam9_smc.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * linux/arch/arm/mach-at91/sam9_smc.c
  3. *
  4. * Copyright (C) 2008 Andrew Victor
  5. * Copyright (C) 2011 Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/io.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <mach/at91sam9_smc.h>
  16. #include "sam9_smc.h"
  17. #define AT91_SMC_CS(id, n) (smc_base_addr[id] + ((n) * 0x10))
  18. static void __iomem *smc_base_addr[2];
  19. static void sam9_smc_cs_write_mode(void __iomem *base,
  20. struct sam9_smc_config *config)
  21. {
  22. __raw_writel(config->mode
  23. | AT91_SMC_TDF_(config->tdf_cycles),
  24. base + AT91_SMC_MODE);
  25. }
  26. void sam9_smc_write_mode(int id, int cs,
  27. struct sam9_smc_config *config)
  28. {
  29. sam9_smc_cs_write_mode(AT91_SMC_CS(id, cs), config);
  30. }
  31. EXPORT_SYMBOL_GPL(sam9_smc_write_mode);
  32. static void sam9_smc_cs_configure(void __iomem *base,
  33. struct sam9_smc_config *config)
  34. {
  35. /* Setup register */
  36. __raw_writel(AT91_SMC_NWESETUP_(config->nwe_setup)
  37. | AT91_SMC_NCS_WRSETUP_(config->ncs_write_setup)
  38. | AT91_SMC_NRDSETUP_(config->nrd_setup)
  39. | AT91_SMC_NCS_RDSETUP_(config->ncs_read_setup),
  40. base + AT91_SMC_SETUP);
  41. /* Pulse register */
  42. __raw_writel(AT91_SMC_NWEPULSE_(config->nwe_pulse)
  43. | AT91_SMC_NCS_WRPULSE_(config->ncs_write_pulse)
  44. | AT91_SMC_NRDPULSE_(config->nrd_pulse)
  45. | AT91_SMC_NCS_RDPULSE_(config->ncs_read_pulse),
  46. base + AT91_SMC_PULSE);
  47. /* Cycle register */
  48. __raw_writel(AT91_SMC_NWECYCLE_(config->write_cycle)
  49. | AT91_SMC_NRDCYCLE_(config->read_cycle),
  50. base + AT91_SMC_CYCLE);
  51. /* Mode register */
  52. sam9_smc_cs_write_mode(base, config);
  53. }
  54. void sam9_smc_configure(int id, int cs,
  55. struct sam9_smc_config *config)
  56. {
  57. sam9_smc_cs_configure(AT91_SMC_CS(id, cs), config);
  58. }
  59. EXPORT_SYMBOL_GPL(sam9_smc_configure);
  60. static void sam9_smc_cs_read_mode(void __iomem *base,
  61. struct sam9_smc_config *config)
  62. {
  63. u32 val = __raw_readl(base + AT91_SMC_MODE);
  64. config->mode = (val & ~AT91_SMC_NWECYCLE);
  65. config->tdf_cycles = (val & AT91_SMC_NWECYCLE) >> 16 ;
  66. }
  67. void sam9_smc_read_mode(int id, int cs,
  68. struct sam9_smc_config *config)
  69. {
  70. sam9_smc_cs_read_mode(AT91_SMC_CS(id, cs), config);
  71. }
  72. EXPORT_SYMBOL_GPL(sam9_smc_read_mode);
  73. static void sam9_smc_cs_read(void __iomem *base,
  74. struct sam9_smc_config *config)
  75. {
  76. u32 val;
  77. /* Setup register */
  78. val = __raw_readl(base + AT91_SMC_SETUP);
  79. config->nwe_setup = val & AT91_SMC_NWESETUP;
  80. config->ncs_write_setup = (val & AT91_SMC_NCS_WRSETUP) >> 8;
  81. config->nrd_setup = (val & AT91_SMC_NRDSETUP) >> 16;
  82. config->ncs_read_setup = (val & AT91_SMC_NCS_RDSETUP) >> 24;
  83. /* Pulse register */
  84. val = __raw_readl(base + AT91_SMC_PULSE);
  85. config->nwe_pulse = val & AT91_SMC_NWEPULSE;
  86. config->ncs_write_pulse = (val & AT91_SMC_NCS_WRPULSE) >> 8;
  87. config->nrd_pulse = (val & AT91_SMC_NRDPULSE) >> 16;
  88. config->ncs_read_pulse = (val & AT91_SMC_NCS_RDPULSE) >> 24;
  89. /* Cycle register */
  90. val = __raw_readl(base + AT91_SMC_CYCLE);
  91. config->write_cycle = val & AT91_SMC_NWECYCLE;
  92. config->read_cycle = (val & AT91_SMC_NRDCYCLE) >> 16;
  93. /* Mode register */
  94. sam9_smc_cs_read_mode(base, config);
  95. }
  96. void sam9_smc_read(int id, int cs, struct sam9_smc_config *config)
  97. {
  98. sam9_smc_cs_read(AT91_SMC_CS(id, cs), config);
  99. }
  100. void __init at91sam9_ioremap_smc(int id, u32 addr)
  101. {
  102. if (id > 1) {
  103. pr_warn("%s: id > 2\n", __func__);
  104. return;
  105. }
  106. smc_base_addr[id] = ioremap(addr, 512);
  107. if (!smc_base_addr[id])
  108. pr_warn("Impossible to ioremap smc.%d 0x%x\n", id, addr);
  109. }