at91sam9rl.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. /*
  2. * arch/arm/mach-at91/at91sam9rl.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. * Copyright (C) 2007 Atmel Corporation
  6. *
  7. * This file is subject to the terms and conditions of the GNU General Public
  8. * License. See the file COPYING in the main directory of this archive for
  9. * more details.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/clk/at91_pmc.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/arch.h>
  17. #include <asm/mach/map.h>
  18. #include <asm/system_misc.h>
  19. #include <mach/cpu.h>
  20. #include <mach/at91_dbgu.h>
  21. #include <mach/at91sam9rl.h>
  22. #include <mach/hardware.h>
  23. #include "at91_aic.h"
  24. #include "soc.h"
  25. #include "generic.h"
  26. #include "sam9_smc.h"
  27. #include "pm.h"
  28. /* --------------------------------------------------------------------
  29. * Clocks
  30. * -------------------------------------------------------------------- */
  31. #if defined(CONFIG_OLD_CLK_AT91)
  32. #include "clock.h"
  33. /*
  34. * The peripheral clocks.
  35. */
  36. static struct clk pioA_clk = {
  37. .name = "pioA_clk",
  38. .pmc_mask = 1 << AT91SAM9RL_ID_PIOA,
  39. .type = CLK_TYPE_PERIPHERAL,
  40. };
  41. static struct clk pioB_clk = {
  42. .name = "pioB_clk",
  43. .pmc_mask = 1 << AT91SAM9RL_ID_PIOB,
  44. .type = CLK_TYPE_PERIPHERAL,
  45. };
  46. static struct clk pioC_clk = {
  47. .name = "pioC_clk",
  48. .pmc_mask = 1 << AT91SAM9RL_ID_PIOC,
  49. .type = CLK_TYPE_PERIPHERAL,
  50. };
  51. static struct clk pioD_clk = {
  52. .name = "pioD_clk",
  53. .pmc_mask = 1 << AT91SAM9RL_ID_PIOD,
  54. .type = CLK_TYPE_PERIPHERAL,
  55. };
  56. static struct clk usart0_clk = {
  57. .name = "usart0_clk",
  58. .pmc_mask = 1 << AT91SAM9RL_ID_US0,
  59. .type = CLK_TYPE_PERIPHERAL,
  60. };
  61. static struct clk usart1_clk = {
  62. .name = "usart1_clk",
  63. .pmc_mask = 1 << AT91SAM9RL_ID_US1,
  64. .type = CLK_TYPE_PERIPHERAL,
  65. };
  66. static struct clk usart2_clk = {
  67. .name = "usart2_clk",
  68. .pmc_mask = 1 << AT91SAM9RL_ID_US2,
  69. .type = CLK_TYPE_PERIPHERAL,
  70. };
  71. static struct clk usart3_clk = {
  72. .name = "usart3_clk",
  73. .pmc_mask = 1 << AT91SAM9RL_ID_US3,
  74. .type = CLK_TYPE_PERIPHERAL,
  75. };
  76. static struct clk mmc_clk = {
  77. .name = "mci_clk",
  78. .pmc_mask = 1 << AT91SAM9RL_ID_MCI,
  79. .type = CLK_TYPE_PERIPHERAL,
  80. };
  81. static struct clk twi0_clk = {
  82. .name = "twi0_clk",
  83. .pmc_mask = 1 << AT91SAM9RL_ID_TWI0,
  84. .type = CLK_TYPE_PERIPHERAL,
  85. };
  86. static struct clk twi1_clk = {
  87. .name = "twi1_clk",
  88. .pmc_mask = 1 << AT91SAM9RL_ID_TWI1,
  89. .type = CLK_TYPE_PERIPHERAL,
  90. };
  91. static struct clk spi_clk = {
  92. .name = "spi_clk",
  93. .pmc_mask = 1 << AT91SAM9RL_ID_SPI,
  94. .type = CLK_TYPE_PERIPHERAL,
  95. };
  96. static struct clk ssc0_clk = {
  97. .name = "ssc0_clk",
  98. .pmc_mask = 1 << AT91SAM9RL_ID_SSC0,
  99. .type = CLK_TYPE_PERIPHERAL,
  100. };
  101. static struct clk ssc1_clk = {
  102. .name = "ssc1_clk",
  103. .pmc_mask = 1 << AT91SAM9RL_ID_SSC1,
  104. .type = CLK_TYPE_PERIPHERAL,
  105. };
  106. static struct clk tc0_clk = {
  107. .name = "tc0_clk",
  108. .pmc_mask = 1 << AT91SAM9RL_ID_TC0,
  109. .type = CLK_TYPE_PERIPHERAL,
  110. };
  111. static struct clk tc1_clk = {
  112. .name = "tc1_clk",
  113. .pmc_mask = 1 << AT91SAM9RL_ID_TC1,
  114. .type = CLK_TYPE_PERIPHERAL,
  115. };
  116. static struct clk tc2_clk = {
  117. .name = "tc2_clk",
  118. .pmc_mask = 1 << AT91SAM9RL_ID_TC2,
  119. .type = CLK_TYPE_PERIPHERAL,
  120. };
  121. static struct clk pwm_clk = {
  122. .name = "pwm_clk",
  123. .pmc_mask = 1 << AT91SAM9RL_ID_PWMC,
  124. .type = CLK_TYPE_PERIPHERAL,
  125. };
  126. static struct clk tsc_clk = {
  127. .name = "tsc_clk",
  128. .pmc_mask = 1 << AT91SAM9RL_ID_TSC,
  129. .type = CLK_TYPE_PERIPHERAL,
  130. };
  131. static struct clk dma_clk = {
  132. .name = "dma_clk",
  133. .pmc_mask = 1 << AT91SAM9RL_ID_DMA,
  134. .type = CLK_TYPE_PERIPHERAL,
  135. };
  136. static struct clk udphs_clk = {
  137. .name = "udphs_clk",
  138. .pmc_mask = 1 << AT91SAM9RL_ID_UDPHS,
  139. .type = CLK_TYPE_PERIPHERAL,
  140. };
  141. static struct clk lcdc_clk = {
  142. .name = "lcdc_clk",
  143. .pmc_mask = 1 << AT91SAM9RL_ID_LCDC,
  144. .type = CLK_TYPE_PERIPHERAL,
  145. };
  146. static struct clk ac97_clk = {
  147. .name = "ac97_clk",
  148. .pmc_mask = 1 << AT91SAM9RL_ID_AC97C,
  149. .type = CLK_TYPE_PERIPHERAL,
  150. };
  151. static struct clk adc_op_clk = {
  152. .name = "adc_op_clk",
  153. .type = CLK_TYPE_PERIPHERAL,
  154. .rate_hz = 1000000,
  155. };
  156. static struct clk *periph_clocks[] __initdata = {
  157. &pioA_clk,
  158. &pioB_clk,
  159. &pioC_clk,
  160. &pioD_clk,
  161. &usart0_clk,
  162. &usart1_clk,
  163. &usart2_clk,
  164. &usart3_clk,
  165. &mmc_clk,
  166. &twi0_clk,
  167. &twi1_clk,
  168. &spi_clk,
  169. &ssc0_clk,
  170. &ssc1_clk,
  171. &tc0_clk,
  172. &tc1_clk,
  173. &tc2_clk,
  174. &pwm_clk,
  175. &tsc_clk,
  176. &dma_clk,
  177. &udphs_clk,
  178. &lcdc_clk,
  179. &ac97_clk,
  180. &adc_op_clk,
  181. // irq0
  182. };
  183. static struct clk_lookup periph_clocks_lookups[] = {
  184. CLKDEV_CON_DEV_ID("hclk", "at91sam9rl-lcdfb.0", &lcdc_clk),
  185. CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
  186. CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
  187. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  188. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  189. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  190. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  191. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  192. CLKDEV_CON_DEV_ID("pclk", "fffc0000.ssc", &ssc0_clk),
  193. CLKDEV_CON_DEV_ID("pclk", "fffc4000.ssc", &ssc1_clk),
  194. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi0_clk),
  195. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.1", &twi1_clk),
  196. CLKDEV_CON_DEV_ID(NULL, "at91sam9rl-pwm", &pwm_clk),
  197. CLKDEV_CON_ID("pioA", &pioA_clk),
  198. CLKDEV_CON_ID("pioB", &pioB_clk),
  199. CLKDEV_CON_ID("pioC", &pioC_clk),
  200. CLKDEV_CON_ID("pioD", &pioD_clk),
  201. /* more lookup table for DT entries */
  202. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  203. CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
  204. CLKDEV_CON_DEV_ID("usart", "ffffb400.serial", &usart1_clk),
  205. CLKDEV_CON_DEV_ID("usart", "ffffb800.serial", &usart2_clk),
  206. CLKDEV_CON_DEV_ID("usart", "ffffbc00.serial", &usart3_clk),
  207. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  208. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  209. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  210. CLKDEV_CON_DEV_ID("mci_clk", "fffa4000.mmc", &mmc_clk),
  211. CLKDEV_CON_DEV_ID(NULL, "fffa8000.i2c", &twi0_clk),
  212. CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi1_clk),
  213. CLKDEV_CON_DEV_ID(NULL, "fffc8000.pwm", &pwm_clk),
  214. CLKDEV_CON_DEV_ID(NULL, "ffffc800.pwm", &pwm_clk),
  215. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
  216. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
  217. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
  218. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
  219. CLKDEV_CON_ID("adc_clk", &tsc_clk),
  220. };
  221. static struct clk_lookup usart_clocks_lookups[] = {
  222. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  223. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  224. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  225. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  226. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  227. };
  228. /*
  229. * The two programmable clocks.
  230. * You must configure pin multiplexing to bring these signals out.
  231. */
  232. static struct clk pck0 = {
  233. .name = "pck0",
  234. .pmc_mask = AT91_PMC_PCK0,
  235. .type = CLK_TYPE_PROGRAMMABLE,
  236. .id = 0,
  237. };
  238. static struct clk pck1 = {
  239. .name = "pck1",
  240. .pmc_mask = AT91_PMC_PCK1,
  241. .type = CLK_TYPE_PROGRAMMABLE,
  242. .id = 1,
  243. };
  244. static void __init at91sam9rl_register_clocks(void)
  245. {
  246. int i;
  247. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  248. clk_register(periph_clocks[i]);
  249. clkdev_add_table(periph_clocks_lookups,
  250. ARRAY_SIZE(periph_clocks_lookups));
  251. clkdev_add_table(usart_clocks_lookups,
  252. ARRAY_SIZE(usart_clocks_lookups));
  253. clk_register(&pck0);
  254. clk_register(&pck1);
  255. }
  256. #endif
  257. /* --------------------------------------------------------------------
  258. * GPIO
  259. * -------------------------------------------------------------------- */
  260. static struct at91_gpio_bank at91sam9rl_gpio[] __initdata = {
  261. {
  262. .id = AT91SAM9RL_ID_PIOA,
  263. .regbase = AT91SAM9RL_BASE_PIOA,
  264. }, {
  265. .id = AT91SAM9RL_ID_PIOB,
  266. .regbase = AT91SAM9RL_BASE_PIOB,
  267. }, {
  268. .id = AT91SAM9RL_ID_PIOC,
  269. .regbase = AT91SAM9RL_BASE_PIOC,
  270. }, {
  271. .id = AT91SAM9RL_ID_PIOD,
  272. .regbase = AT91SAM9RL_BASE_PIOD,
  273. }
  274. };
  275. /* --------------------------------------------------------------------
  276. * AT91SAM9RL processor initialization
  277. * -------------------------------------------------------------------- */
  278. static void __init at91sam9rl_map_io(void)
  279. {
  280. unsigned long sram_size;
  281. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  282. case AT91_CIDR_SRAMSIZ_32K:
  283. sram_size = 2 * SZ_16K;
  284. break;
  285. case AT91_CIDR_SRAMSIZ_16K:
  286. default:
  287. sram_size = SZ_16K;
  288. }
  289. /* Map SRAM */
  290. at91_init_sram(0, AT91SAM9RL_SRAM_BASE, sram_size);
  291. }
  292. static void __init at91sam9rl_ioremap_registers(void)
  293. {
  294. at91_ioremap_ramc(0, AT91SAM9RL_BASE_SDRAMC, 512);
  295. at91sam926x_ioremap_pit(AT91SAM9RL_BASE_PIT);
  296. at91sam9_ioremap_smc(0, AT91SAM9RL_BASE_SMC);
  297. at91_ioremap_matrix(AT91SAM9RL_BASE_MATRIX);
  298. at91_pm_set_standby(at91sam9_sdram_standby);
  299. }
  300. static void __init at91sam9rl_initialize(void)
  301. {
  302. arm_pm_idle = at91sam9_idle;
  303. at91_sysirq_mask_rtc(AT91SAM9RL_BASE_RTC);
  304. at91_sysirq_mask_rtt(AT91SAM9RL_BASE_RTT);
  305. /* Register GPIO subsystem */
  306. at91_gpio_init(at91sam9rl_gpio, 4);
  307. }
  308. static struct resource rstc_resources[] = {
  309. [0] = {
  310. .start = AT91SAM9RL_BASE_RSTC,
  311. .end = AT91SAM9RL_BASE_RSTC + SZ_16 - 1,
  312. .flags = IORESOURCE_MEM,
  313. },
  314. [1] = {
  315. .start = AT91SAM9RL_BASE_SDRAMC,
  316. .end = AT91SAM9RL_BASE_SDRAMC + SZ_512 - 1,
  317. .flags = IORESOURCE_MEM,
  318. },
  319. };
  320. static struct platform_device rstc_device = {
  321. .name = "at91-sam9260-reset",
  322. .resource = rstc_resources,
  323. .num_resources = ARRAY_SIZE(rstc_resources),
  324. };
  325. static struct resource shdwc_resources[] = {
  326. [0] = {
  327. .start = AT91SAM9RL_BASE_SHDWC,
  328. .end = AT91SAM9RL_BASE_SHDWC + SZ_16 - 1,
  329. .flags = IORESOURCE_MEM,
  330. },
  331. };
  332. static struct platform_device shdwc_device = {
  333. .name = "at91-poweroff",
  334. .resource = shdwc_resources,
  335. .num_resources = ARRAY_SIZE(shdwc_resources),
  336. };
  337. static void __init at91sam9rl_register_devices(void)
  338. {
  339. platform_device_register(&rstc_device);
  340. platform_device_register(&shdwc_device);
  341. }
  342. /* --------------------------------------------------------------------
  343. * Interrupt initialization
  344. * -------------------------------------------------------------------- */
  345. /*
  346. * The default interrupt priority levels (0 = lowest, 7 = highest).
  347. */
  348. static unsigned int at91sam9rl_default_irq_priority[NR_AIC_IRQS] __initdata = {
  349. 7, /* Advanced Interrupt Controller */
  350. 7, /* System Peripherals */
  351. 1, /* Parallel IO Controller A */
  352. 1, /* Parallel IO Controller B */
  353. 1, /* Parallel IO Controller C */
  354. 1, /* Parallel IO Controller D */
  355. 5, /* USART 0 */
  356. 5, /* USART 1 */
  357. 5, /* USART 2 */
  358. 5, /* USART 3 */
  359. 0, /* Multimedia Card Interface */
  360. 6, /* Two-Wire Interface 0 */
  361. 6, /* Two-Wire Interface 1 */
  362. 5, /* Serial Peripheral Interface */
  363. 4, /* Serial Synchronous Controller 0 */
  364. 4, /* Serial Synchronous Controller 1 */
  365. 0, /* Timer Counter 0 */
  366. 0, /* Timer Counter 1 */
  367. 0, /* Timer Counter 2 */
  368. 0,
  369. 0, /* Touch Screen Controller */
  370. 0, /* DMA Controller */
  371. 2, /* USB Device High speed port */
  372. 2, /* LCD Controller */
  373. 6, /* AC97 Controller */
  374. 0,
  375. 0,
  376. 0,
  377. 0,
  378. 0,
  379. 0,
  380. 0, /* Advanced Interrupt Controller */
  381. };
  382. static void __init at91sam9rl_init_time(void)
  383. {
  384. at91sam926x_pit_init(NR_IRQS_LEGACY + AT91_ID_SYS);
  385. }
  386. AT91_SOC_START(at91sam9rl)
  387. .map_io = at91sam9rl_map_io,
  388. .default_irq_priority = at91sam9rl_default_irq_priority,
  389. .extern_irq = (1 << AT91SAM9RL_ID_IRQ0),
  390. .ioremap_registers = at91sam9rl_ioremap_registers,
  391. #if defined(CONFIG_OLD_CLK_AT91)
  392. .register_clocks = at91sam9rl_register_clocks,
  393. #endif
  394. .register_devices = at91sam9rl_register_devices,
  395. .init = at91sam9rl_initialize,
  396. .init_time = at91sam9rl_init_time,
  397. AT91_SOC_END