at91sam9260.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458
  1. /*
  2. * arch/arm/mach-at91/at91sam9260.c
  3. *
  4. * Copyright (C) 2006 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/clk/at91_pmc.h>
  15. #include <asm/proc-fns.h>
  16. #include <asm/irq.h>
  17. #include <asm/mach/arch.h>
  18. #include <asm/mach/map.h>
  19. #include <asm/system_misc.h>
  20. #include <mach/cpu.h>
  21. #include <mach/at91_dbgu.h>
  22. #include <mach/at91sam9260.h>
  23. #include <mach/hardware.h>
  24. #include "at91_aic.h"
  25. #include "soc.h"
  26. #include "generic.h"
  27. #include "sam9_smc.h"
  28. #include "pm.h"
  29. #if defined(CONFIG_OLD_CLK_AT91)
  30. #include "clock.h"
  31. /* --------------------------------------------------------------------
  32. * Clocks
  33. * -------------------------------------------------------------------- */
  34. /*
  35. * The peripheral clocks.
  36. */
  37. static struct clk pioA_clk = {
  38. .name = "pioA_clk",
  39. .pmc_mask = 1 << AT91SAM9260_ID_PIOA,
  40. .type = CLK_TYPE_PERIPHERAL,
  41. };
  42. static struct clk pioB_clk = {
  43. .name = "pioB_clk",
  44. .pmc_mask = 1 << AT91SAM9260_ID_PIOB,
  45. .type = CLK_TYPE_PERIPHERAL,
  46. };
  47. static struct clk pioC_clk = {
  48. .name = "pioC_clk",
  49. .pmc_mask = 1 << AT91SAM9260_ID_PIOC,
  50. .type = CLK_TYPE_PERIPHERAL,
  51. };
  52. static struct clk adc_clk = {
  53. .name = "adc_clk",
  54. .pmc_mask = 1 << AT91SAM9260_ID_ADC,
  55. .type = CLK_TYPE_PERIPHERAL,
  56. };
  57. static struct clk adc_op_clk = {
  58. .name = "adc_op_clk",
  59. .type = CLK_TYPE_PERIPHERAL,
  60. .rate_hz = 5000000,
  61. };
  62. static struct clk usart0_clk = {
  63. .name = "usart0_clk",
  64. .pmc_mask = 1 << AT91SAM9260_ID_US0,
  65. .type = CLK_TYPE_PERIPHERAL,
  66. };
  67. static struct clk usart1_clk = {
  68. .name = "usart1_clk",
  69. .pmc_mask = 1 << AT91SAM9260_ID_US1,
  70. .type = CLK_TYPE_PERIPHERAL,
  71. };
  72. static struct clk usart2_clk = {
  73. .name = "usart2_clk",
  74. .pmc_mask = 1 << AT91SAM9260_ID_US2,
  75. .type = CLK_TYPE_PERIPHERAL,
  76. };
  77. static struct clk mmc_clk = {
  78. .name = "mci_clk",
  79. .pmc_mask = 1 << AT91SAM9260_ID_MCI,
  80. .type = CLK_TYPE_PERIPHERAL,
  81. };
  82. static struct clk udc_clk = {
  83. .name = "udc_clk",
  84. .pmc_mask = 1 << AT91SAM9260_ID_UDP,
  85. .type = CLK_TYPE_PERIPHERAL,
  86. };
  87. static struct clk twi_clk = {
  88. .name = "twi_clk",
  89. .pmc_mask = 1 << AT91SAM9260_ID_TWI,
  90. .type = CLK_TYPE_PERIPHERAL,
  91. };
  92. static struct clk spi0_clk = {
  93. .name = "spi0_clk",
  94. .pmc_mask = 1 << AT91SAM9260_ID_SPI0,
  95. .type = CLK_TYPE_PERIPHERAL,
  96. };
  97. static struct clk spi1_clk = {
  98. .name = "spi1_clk",
  99. .pmc_mask = 1 << AT91SAM9260_ID_SPI1,
  100. .type = CLK_TYPE_PERIPHERAL,
  101. };
  102. static struct clk ssc_clk = {
  103. .name = "ssc_clk",
  104. .pmc_mask = 1 << AT91SAM9260_ID_SSC,
  105. .type = CLK_TYPE_PERIPHERAL,
  106. };
  107. static struct clk tc0_clk = {
  108. .name = "tc0_clk",
  109. .pmc_mask = 1 << AT91SAM9260_ID_TC0,
  110. .type = CLK_TYPE_PERIPHERAL,
  111. };
  112. static struct clk tc1_clk = {
  113. .name = "tc1_clk",
  114. .pmc_mask = 1 << AT91SAM9260_ID_TC1,
  115. .type = CLK_TYPE_PERIPHERAL,
  116. };
  117. static struct clk tc2_clk = {
  118. .name = "tc2_clk",
  119. .pmc_mask = 1 << AT91SAM9260_ID_TC2,
  120. .type = CLK_TYPE_PERIPHERAL,
  121. };
  122. static struct clk ohci_clk = {
  123. .name = "ohci_clk",
  124. .pmc_mask = 1 << AT91SAM9260_ID_UHP,
  125. .type = CLK_TYPE_PERIPHERAL,
  126. };
  127. static struct clk macb_clk = {
  128. .name = "pclk",
  129. .pmc_mask = 1 << AT91SAM9260_ID_EMAC,
  130. .type = CLK_TYPE_PERIPHERAL,
  131. };
  132. static struct clk isi_clk = {
  133. .name = "isi_clk",
  134. .pmc_mask = 1 << AT91SAM9260_ID_ISI,
  135. .type = CLK_TYPE_PERIPHERAL,
  136. };
  137. static struct clk usart3_clk = {
  138. .name = "usart3_clk",
  139. .pmc_mask = 1 << AT91SAM9260_ID_US3,
  140. .type = CLK_TYPE_PERIPHERAL,
  141. };
  142. static struct clk usart4_clk = {
  143. .name = "usart4_clk",
  144. .pmc_mask = 1 << AT91SAM9260_ID_US4,
  145. .type = CLK_TYPE_PERIPHERAL,
  146. };
  147. static struct clk usart5_clk = {
  148. .name = "usart5_clk",
  149. .pmc_mask = 1 << AT91SAM9260_ID_US5,
  150. .type = CLK_TYPE_PERIPHERAL,
  151. };
  152. static struct clk tc3_clk = {
  153. .name = "tc3_clk",
  154. .pmc_mask = 1 << AT91SAM9260_ID_TC3,
  155. .type = CLK_TYPE_PERIPHERAL,
  156. };
  157. static struct clk tc4_clk = {
  158. .name = "tc4_clk",
  159. .pmc_mask = 1 << AT91SAM9260_ID_TC4,
  160. .type = CLK_TYPE_PERIPHERAL,
  161. };
  162. static struct clk tc5_clk = {
  163. .name = "tc5_clk",
  164. .pmc_mask = 1 << AT91SAM9260_ID_TC5,
  165. .type = CLK_TYPE_PERIPHERAL,
  166. };
  167. static struct clk *periph_clocks[] __initdata = {
  168. &pioA_clk,
  169. &pioB_clk,
  170. &pioC_clk,
  171. &adc_clk,
  172. &adc_op_clk,
  173. &usart0_clk,
  174. &usart1_clk,
  175. &usart2_clk,
  176. &mmc_clk,
  177. &udc_clk,
  178. &twi_clk,
  179. &spi0_clk,
  180. &spi1_clk,
  181. &ssc_clk,
  182. &tc0_clk,
  183. &tc1_clk,
  184. &tc2_clk,
  185. &ohci_clk,
  186. &macb_clk,
  187. &isi_clk,
  188. &usart3_clk,
  189. &usart4_clk,
  190. &usart5_clk,
  191. &tc3_clk,
  192. &tc4_clk,
  193. &tc5_clk,
  194. // irq0 .. irq2
  195. };
  196. static struct clk_lookup periph_clocks_lookups[] = {
  197. /* One additional fake clock for macb_hclk */
  198. CLKDEV_CON_ID("hclk", &macb_clk),
  199. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
  200. CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
  201. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  202. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  203. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  204. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  205. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  206. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  207. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc_clk),
  208. CLKDEV_CON_DEV_ID("pclk", "fffbc000.ssc", &ssc_clk),
  209. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk),
  210. CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9g20.0", &twi_clk),
  211. /* more usart lookup table for DT entries */
  212. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  213. CLKDEV_CON_DEV_ID("usart", "fffb0000.serial", &usart0_clk),
  214. CLKDEV_CON_DEV_ID("usart", "fffb4000.serial", &usart1_clk),
  215. CLKDEV_CON_DEV_ID("usart", "fffb8000.serial", &usart2_clk),
  216. CLKDEV_CON_DEV_ID("usart", "fffd0000.serial", &usart3_clk),
  217. CLKDEV_CON_DEV_ID("usart", "fffd4000.serial", &usart4_clk),
  218. CLKDEV_CON_DEV_ID("usart", "fffd8000.serial", &usart5_clk),
  219. CLKDEV_CON_DEV_ID(NULL, "fffac000.i2c", &twi_clk),
  220. /* more tc lookup table for DT entries */
  221. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  222. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  223. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  224. CLKDEV_CON_DEV_ID("t0_clk", "fffdc000.timer", &tc3_clk),
  225. CLKDEV_CON_DEV_ID("t1_clk", "fffdc000.timer", &tc4_clk),
  226. CLKDEV_CON_DEV_ID("t2_clk", "fffdc000.timer", &tc5_clk),
  227. CLKDEV_CON_DEV_ID("hclk", "500000.ohci", &ohci_clk),
  228. CLKDEV_CON_DEV_ID("mci_clk", "fffa8000.mmc", &mmc_clk),
  229. CLKDEV_CON_DEV_ID("spi_clk", "fffc8000.spi", &spi0_clk),
  230. CLKDEV_CON_DEV_ID("spi_clk", "fffcc000.spi", &spi1_clk),
  231. /* fake hclk clock */
  232. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  233. CLKDEV_CON_ID("pioA", &pioA_clk),
  234. CLKDEV_CON_ID("pioB", &pioB_clk),
  235. CLKDEV_CON_ID("pioC", &pioC_clk),
  236. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
  237. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
  238. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
  239. };
  240. static struct clk_lookup usart_clocks_lookups[] = {
  241. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  242. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  243. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  244. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  245. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  246. CLKDEV_CON_DEV_ID("usart", "atmel_usart.5", &usart4_clk),
  247. CLKDEV_CON_DEV_ID("usart", "atmel_usart.6", &usart5_clk),
  248. };
  249. /*
  250. * The two programmable clocks.
  251. * You must configure pin multiplexing to bring these signals out.
  252. */
  253. static struct clk pck0 = {
  254. .name = "pck0",
  255. .pmc_mask = AT91_PMC_PCK0,
  256. .type = CLK_TYPE_PROGRAMMABLE,
  257. .id = 0,
  258. };
  259. static struct clk pck1 = {
  260. .name = "pck1",
  261. .pmc_mask = AT91_PMC_PCK1,
  262. .type = CLK_TYPE_PROGRAMMABLE,
  263. .id = 1,
  264. };
  265. static void __init at91sam9260_register_clocks(void)
  266. {
  267. int i;
  268. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  269. clk_register(periph_clocks[i]);
  270. clkdev_add_table(periph_clocks_lookups,
  271. ARRAY_SIZE(periph_clocks_lookups));
  272. clkdev_add_table(usart_clocks_lookups,
  273. ARRAY_SIZE(usart_clocks_lookups));
  274. clk_register(&pck0);
  275. clk_register(&pck1);
  276. }
  277. #else
  278. #define at91sam9260_register_clocks NULL
  279. #endif
  280. /* --------------------------------------------------------------------
  281. * GPIO
  282. * -------------------------------------------------------------------- */
  283. static struct at91_gpio_bank at91sam9260_gpio[] __initdata = {
  284. {
  285. .id = AT91SAM9260_ID_PIOA,
  286. .regbase = AT91SAM9260_BASE_PIOA,
  287. }, {
  288. .id = AT91SAM9260_ID_PIOB,
  289. .regbase = AT91SAM9260_BASE_PIOB,
  290. }, {
  291. .id = AT91SAM9260_ID_PIOC,
  292. .regbase = AT91SAM9260_BASE_PIOC,
  293. }
  294. };
  295. /* --------------------------------------------------------------------
  296. * AT91SAM9260 processor initialization
  297. * -------------------------------------------------------------------- */
  298. static void __init at91sam9xe_map_io(void)
  299. {
  300. unsigned long sram_size;
  301. switch (at91_soc_initdata.cidr & AT91_CIDR_SRAMSIZ) {
  302. case AT91_CIDR_SRAMSIZ_32K:
  303. sram_size = 2 * SZ_16K;
  304. break;
  305. case AT91_CIDR_SRAMSIZ_16K:
  306. default:
  307. sram_size = SZ_16K;
  308. }
  309. at91_init_sram(0, AT91SAM9XE_SRAM_BASE, sram_size);
  310. }
  311. static void __init at91sam9260_map_io(void)
  312. {
  313. if (cpu_is_at91sam9xe())
  314. at91sam9xe_map_io();
  315. else if (cpu_is_at91sam9g20())
  316. at91_init_sram(0, AT91SAM9G20_SRAM_BASE, AT91SAM9G20_SRAM_SIZE);
  317. else
  318. at91_init_sram(0, AT91SAM9260_SRAM_BASE, AT91SAM9260_SRAM_SIZE);
  319. }
  320. static void __init at91sam9260_ioremap_registers(void)
  321. {
  322. at91_ioremap_ramc(0, AT91SAM9260_BASE_SDRAMC, 512);
  323. at91sam926x_ioremap_pit(AT91SAM9260_BASE_PIT);
  324. at91sam9_ioremap_smc(0, AT91SAM9260_BASE_SMC);
  325. at91_ioremap_matrix(AT91SAM9260_BASE_MATRIX);
  326. at91_pm_set_standby(at91sam9_sdram_standby);
  327. }
  328. static void __init at91sam9260_initialize(void)
  329. {
  330. arm_pm_idle = at91sam9_idle;
  331. at91_sysirq_mask_rtt(AT91SAM9260_BASE_RTT);
  332. /* Register GPIO subsystem */
  333. at91_gpio_init(at91sam9260_gpio, 3);
  334. }
  335. static struct resource rstc_resources[] = {
  336. [0] = {
  337. .start = AT91SAM9260_BASE_RSTC,
  338. .end = AT91SAM9260_BASE_RSTC + SZ_16 - 1,
  339. .flags = IORESOURCE_MEM,
  340. },
  341. [1] = {
  342. .start = AT91SAM9260_BASE_SDRAMC,
  343. .end = AT91SAM9260_BASE_SDRAMC + SZ_512 - 1,
  344. .flags = IORESOURCE_MEM,
  345. },
  346. };
  347. static struct platform_device rstc_device = {
  348. .name = "at91-sam9260-reset",
  349. .resource = rstc_resources,
  350. .num_resources = ARRAY_SIZE(rstc_resources),
  351. };
  352. static struct resource shdwc_resources[] = {
  353. [0] = {
  354. .start = AT91SAM9260_BASE_SHDWC,
  355. .end = AT91SAM9260_BASE_SHDWC + SZ_16 - 1,
  356. .flags = IORESOURCE_MEM,
  357. },
  358. };
  359. static struct platform_device shdwc_device = {
  360. .name = "at91-poweroff",
  361. .resource = shdwc_resources,
  362. .num_resources = ARRAY_SIZE(shdwc_resources),
  363. };
  364. static void __init at91sam9260_register_devices(void)
  365. {
  366. platform_device_register(&rstc_device);
  367. platform_device_register(&shdwc_device);
  368. }
  369. /* --------------------------------------------------------------------
  370. * Interrupt initialization
  371. * -------------------------------------------------------------------- */
  372. /*
  373. * The default interrupt priority levels (0 = lowest, 7 = highest).
  374. */
  375. static unsigned int at91sam9260_default_irq_priority[NR_AIC_IRQS] __initdata = {
  376. 7, /* Advanced Interrupt Controller */
  377. 7, /* System Peripherals */
  378. 1, /* Parallel IO Controller A */
  379. 1, /* Parallel IO Controller B */
  380. 1, /* Parallel IO Controller C */
  381. 0, /* Analog-to-Digital Converter */
  382. 5, /* USART 0 */
  383. 5, /* USART 1 */
  384. 5, /* USART 2 */
  385. 0, /* Multimedia Card Interface */
  386. 2, /* USB Device Port */
  387. 6, /* Two-Wire Interface */
  388. 5, /* Serial Peripheral Interface 0 */
  389. 5, /* Serial Peripheral Interface 1 */
  390. 5, /* Serial Synchronous Controller */
  391. 0,
  392. 0,
  393. 0, /* Timer Counter 0 */
  394. 0, /* Timer Counter 1 */
  395. 0, /* Timer Counter 2 */
  396. 2, /* USB Host port */
  397. 3, /* Ethernet */
  398. 0, /* Image Sensor Interface */
  399. 5, /* USART 3 */
  400. 5, /* USART 4 */
  401. 5, /* USART 5 */
  402. 0, /* Timer Counter 3 */
  403. 0, /* Timer Counter 4 */
  404. 0, /* Timer Counter 5 */
  405. 0, /* Advanced Interrupt Controller */
  406. 0, /* Advanced Interrupt Controller */
  407. 0, /* Advanced Interrupt Controller */
  408. };
  409. static void __init at91sam9260_init_time(void)
  410. {
  411. at91sam926x_pit_init(NR_IRQS_LEGACY + AT91_ID_SYS);
  412. }
  413. AT91_SOC_START(at91sam9260)
  414. .map_io = at91sam9260_map_io,
  415. .default_irq_priority = at91sam9260_default_irq_priority,
  416. .extern_irq = (1 << AT91SAM9260_ID_IRQ0) | (1 << AT91SAM9260_ID_IRQ1)
  417. | (1 << AT91SAM9260_ID_IRQ2),
  418. .ioremap_registers = at91sam9260_ioremap_registers,
  419. .register_clocks = at91sam9260_register_clocks,
  420. .register_devices = at91sam9260_register_devices,
  421. .init = at91sam9260_initialize,
  422. .init_time = at91sam9260_init_time,
  423. AT91_SOC_END