at91rm9200.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402
  1. /*
  2. * arch/arm/mach-at91/at91rm9200.c
  3. *
  4. * Copyright (C) 2005 SAN People
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/reboot.h>
  14. #include <linux/clk/at91_pmc.h>
  15. #include <asm/irq.h>
  16. #include <asm/mach/arch.h>
  17. #include <asm/mach/map.h>
  18. #include <asm/system_misc.h>
  19. #include <mach/at91rm9200.h>
  20. #include <mach/at91_st.h>
  21. #include <mach/cpu.h>
  22. #include <mach/hardware.h>
  23. #include "at91_aic.h"
  24. #include "soc.h"
  25. #include "generic.h"
  26. #include "sam9_smc.h"
  27. #include "pm.h"
  28. #if defined(CONFIG_OLD_CLK_AT91)
  29. #include "clock.h"
  30. /* --------------------------------------------------------------------
  31. * Clocks
  32. * -------------------------------------------------------------------- */
  33. /*
  34. * The peripheral clocks.
  35. */
  36. static struct clk udc_clk = {
  37. .name = "udc_clk",
  38. .pmc_mask = 1 << AT91RM9200_ID_UDP,
  39. .type = CLK_TYPE_PERIPHERAL,
  40. };
  41. static struct clk ohci_clk = {
  42. .name = "ohci_clk",
  43. .pmc_mask = 1 << AT91RM9200_ID_UHP,
  44. .type = CLK_TYPE_PERIPHERAL,
  45. };
  46. static struct clk ether_clk = {
  47. .name = "ether_clk",
  48. .pmc_mask = 1 << AT91RM9200_ID_EMAC,
  49. .type = CLK_TYPE_PERIPHERAL,
  50. };
  51. static struct clk mmc_clk = {
  52. .name = "mci_clk",
  53. .pmc_mask = 1 << AT91RM9200_ID_MCI,
  54. .type = CLK_TYPE_PERIPHERAL,
  55. };
  56. static struct clk twi_clk = {
  57. .name = "twi_clk",
  58. .pmc_mask = 1 << AT91RM9200_ID_TWI,
  59. .type = CLK_TYPE_PERIPHERAL,
  60. };
  61. static struct clk usart0_clk = {
  62. .name = "usart0_clk",
  63. .pmc_mask = 1 << AT91RM9200_ID_US0,
  64. .type = CLK_TYPE_PERIPHERAL,
  65. };
  66. static struct clk usart1_clk = {
  67. .name = "usart1_clk",
  68. .pmc_mask = 1 << AT91RM9200_ID_US1,
  69. .type = CLK_TYPE_PERIPHERAL,
  70. };
  71. static struct clk usart2_clk = {
  72. .name = "usart2_clk",
  73. .pmc_mask = 1 << AT91RM9200_ID_US2,
  74. .type = CLK_TYPE_PERIPHERAL,
  75. };
  76. static struct clk usart3_clk = {
  77. .name = "usart3_clk",
  78. .pmc_mask = 1 << AT91RM9200_ID_US3,
  79. .type = CLK_TYPE_PERIPHERAL,
  80. };
  81. static struct clk spi_clk = {
  82. .name = "spi_clk",
  83. .pmc_mask = 1 << AT91RM9200_ID_SPI,
  84. .type = CLK_TYPE_PERIPHERAL,
  85. };
  86. static struct clk pioA_clk = {
  87. .name = "pioA_clk",
  88. .pmc_mask = 1 << AT91RM9200_ID_PIOA,
  89. .type = CLK_TYPE_PERIPHERAL,
  90. };
  91. static struct clk pioB_clk = {
  92. .name = "pioB_clk",
  93. .pmc_mask = 1 << AT91RM9200_ID_PIOB,
  94. .type = CLK_TYPE_PERIPHERAL,
  95. };
  96. static struct clk pioC_clk = {
  97. .name = "pioC_clk",
  98. .pmc_mask = 1 << AT91RM9200_ID_PIOC,
  99. .type = CLK_TYPE_PERIPHERAL,
  100. };
  101. static struct clk pioD_clk = {
  102. .name = "pioD_clk",
  103. .pmc_mask = 1 << AT91RM9200_ID_PIOD,
  104. .type = CLK_TYPE_PERIPHERAL,
  105. };
  106. static struct clk ssc0_clk = {
  107. .name = "ssc0_clk",
  108. .pmc_mask = 1 << AT91RM9200_ID_SSC0,
  109. .type = CLK_TYPE_PERIPHERAL,
  110. };
  111. static struct clk ssc1_clk = {
  112. .name = "ssc1_clk",
  113. .pmc_mask = 1 << AT91RM9200_ID_SSC1,
  114. .type = CLK_TYPE_PERIPHERAL,
  115. };
  116. static struct clk ssc2_clk = {
  117. .name = "ssc2_clk",
  118. .pmc_mask = 1 << AT91RM9200_ID_SSC2,
  119. .type = CLK_TYPE_PERIPHERAL,
  120. };
  121. static struct clk tc0_clk = {
  122. .name = "tc0_clk",
  123. .pmc_mask = 1 << AT91RM9200_ID_TC0,
  124. .type = CLK_TYPE_PERIPHERAL,
  125. };
  126. static struct clk tc1_clk = {
  127. .name = "tc1_clk",
  128. .pmc_mask = 1 << AT91RM9200_ID_TC1,
  129. .type = CLK_TYPE_PERIPHERAL,
  130. };
  131. static struct clk tc2_clk = {
  132. .name = "tc2_clk",
  133. .pmc_mask = 1 << AT91RM9200_ID_TC2,
  134. .type = CLK_TYPE_PERIPHERAL,
  135. };
  136. static struct clk tc3_clk = {
  137. .name = "tc3_clk",
  138. .pmc_mask = 1 << AT91RM9200_ID_TC3,
  139. .type = CLK_TYPE_PERIPHERAL,
  140. };
  141. static struct clk tc4_clk = {
  142. .name = "tc4_clk",
  143. .pmc_mask = 1 << AT91RM9200_ID_TC4,
  144. .type = CLK_TYPE_PERIPHERAL,
  145. };
  146. static struct clk tc5_clk = {
  147. .name = "tc5_clk",
  148. .pmc_mask = 1 << AT91RM9200_ID_TC5,
  149. .type = CLK_TYPE_PERIPHERAL,
  150. };
  151. static struct clk *periph_clocks[] __initdata = {
  152. &pioA_clk,
  153. &pioB_clk,
  154. &pioC_clk,
  155. &pioD_clk,
  156. &usart0_clk,
  157. &usart1_clk,
  158. &usart2_clk,
  159. &usart3_clk,
  160. &mmc_clk,
  161. &udc_clk,
  162. &twi_clk,
  163. &spi_clk,
  164. &ssc0_clk,
  165. &ssc1_clk,
  166. &ssc2_clk,
  167. &tc0_clk,
  168. &tc1_clk,
  169. &tc2_clk,
  170. &tc3_clk,
  171. &tc4_clk,
  172. &tc5_clk,
  173. &ohci_clk,
  174. &ether_clk,
  175. // irq0 .. irq6
  176. };
  177. static struct clk_lookup periph_clocks_lookups[] = {
  178. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
  179. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
  180. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
  181. CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
  182. CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
  183. CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
  184. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
  185. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
  186. CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
  187. CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
  188. CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
  189. CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
  190. CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
  191. /* fake hclk clock */
  192. CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
  193. CLKDEV_CON_ID("pioA", &pioA_clk),
  194. CLKDEV_CON_ID("pioB", &pioB_clk),
  195. CLKDEV_CON_ID("pioC", &pioC_clk),
  196. CLKDEV_CON_ID("pioD", &pioD_clk),
  197. /* usart lookup table for DT entries */
  198. CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
  199. CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
  200. CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
  201. CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
  202. CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
  203. /* tc lookup table for DT entries */
  204. CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
  205. CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
  206. CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
  207. CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
  208. CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
  209. CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
  210. CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
  211. CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
  212. CLKDEV_CON_DEV_ID(NULL, "fffb8000.i2c", &twi_clk),
  213. CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
  214. CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
  215. CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
  216. CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
  217. CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
  218. };
  219. static struct clk_lookup usart_clocks_lookups[] = {
  220. CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
  221. CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
  222. CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
  223. CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
  224. CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
  225. };
  226. /*
  227. * The four programmable clocks.
  228. * You must configure pin multiplexing to bring these signals out.
  229. */
  230. static struct clk pck0 = {
  231. .name = "pck0",
  232. .pmc_mask = AT91_PMC_PCK0,
  233. .type = CLK_TYPE_PROGRAMMABLE,
  234. .id = 0,
  235. };
  236. static struct clk pck1 = {
  237. .name = "pck1",
  238. .pmc_mask = AT91_PMC_PCK1,
  239. .type = CLK_TYPE_PROGRAMMABLE,
  240. .id = 1,
  241. };
  242. static struct clk pck2 = {
  243. .name = "pck2",
  244. .pmc_mask = AT91_PMC_PCK2,
  245. .type = CLK_TYPE_PROGRAMMABLE,
  246. .id = 2,
  247. };
  248. static struct clk pck3 = {
  249. .name = "pck3",
  250. .pmc_mask = AT91_PMC_PCK3,
  251. .type = CLK_TYPE_PROGRAMMABLE,
  252. .id = 3,
  253. };
  254. static void __init at91rm9200_register_clocks(void)
  255. {
  256. int i;
  257. for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
  258. clk_register(periph_clocks[i]);
  259. clkdev_add_table(periph_clocks_lookups,
  260. ARRAY_SIZE(periph_clocks_lookups));
  261. clkdev_add_table(usart_clocks_lookups,
  262. ARRAY_SIZE(usart_clocks_lookups));
  263. clk_register(&pck0);
  264. clk_register(&pck1);
  265. clk_register(&pck2);
  266. clk_register(&pck3);
  267. }
  268. #else
  269. #define at91rm9200_register_clocks NULL
  270. #endif
  271. /* --------------------------------------------------------------------
  272. * GPIO
  273. * -------------------------------------------------------------------- */
  274. static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
  275. {
  276. .id = AT91RM9200_ID_PIOA,
  277. .regbase = AT91RM9200_BASE_PIOA,
  278. }, {
  279. .id = AT91RM9200_ID_PIOB,
  280. .regbase = AT91RM9200_BASE_PIOB,
  281. }, {
  282. .id = AT91RM9200_ID_PIOC,
  283. .regbase = AT91RM9200_BASE_PIOC,
  284. }, {
  285. .id = AT91RM9200_ID_PIOD,
  286. .regbase = AT91RM9200_BASE_PIOD,
  287. }
  288. };
  289. static void at91rm9200_idle(void)
  290. {
  291. /*
  292. * Disable the processor clock. The processor will be automatically
  293. * re-enabled by an interrupt or by a reset.
  294. */
  295. at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
  296. }
  297. static void at91rm9200_restart(enum reboot_mode reboot_mode, const char *cmd)
  298. {
  299. /*
  300. * Perform a hardware reset with the use of the Watchdog timer.
  301. */
  302. at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
  303. at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
  304. }
  305. /* --------------------------------------------------------------------
  306. * AT91RM9200 processor initialization
  307. * -------------------------------------------------------------------- */
  308. static void __init at91rm9200_map_io(void)
  309. {
  310. /* Map peripherals */
  311. at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
  312. }
  313. static void __init at91rm9200_ioremap_registers(void)
  314. {
  315. at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
  316. at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
  317. at91_pm_set_standby(at91rm9200_standby);
  318. }
  319. static void __init at91rm9200_initialize(void)
  320. {
  321. arm_pm_idle = at91rm9200_idle;
  322. arm_pm_restart = at91rm9200_restart;
  323. /* Initialize GPIO subsystem */
  324. at91_gpio_init(at91rm9200_gpio,
  325. cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
  326. }
  327. /* --------------------------------------------------------------------
  328. * Interrupt initialization
  329. * -------------------------------------------------------------------- */
  330. /*
  331. * The default interrupt priority levels (0 = lowest, 7 = highest).
  332. */
  333. static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
  334. 7, /* Advanced Interrupt Controller (FIQ) */
  335. 7, /* System Peripherals */
  336. 1, /* Parallel IO Controller A */
  337. 1, /* Parallel IO Controller B */
  338. 1, /* Parallel IO Controller C */
  339. 1, /* Parallel IO Controller D */
  340. 5, /* USART 0 */
  341. 5, /* USART 1 */
  342. 5, /* USART 2 */
  343. 5, /* USART 3 */
  344. 0, /* Multimedia Card Interface */
  345. 2, /* USB Device Port */
  346. 6, /* Two-Wire Interface */
  347. 5, /* Serial Peripheral Interface */
  348. 4, /* Serial Synchronous Controller 0 */
  349. 4, /* Serial Synchronous Controller 1 */
  350. 4, /* Serial Synchronous Controller 2 */
  351. 0, /* Timer Counter 0 */
  352. 0, /* Timer Counter 1 */
  353. 0, /* Timer Counter 2 */
  354. 0, /* Timer Counter 3 */
  355. 0, /* Timer Counter 4 */
  356. 0, /* Timer Counter 5 */
  357. 2, /* USB Host port */
  358. 3, /* Ethernet MAC */
  359. 0, /* Advanced Interrupt Controller (IRQ0) */
  360. 0, /* Advanced Interrupt Controller (IRQ1) */
  361. 0, /* Advanced Interrupt Controller (IRQ2) */
  362. 0, /* Advanced Interrupt Controller (IRQ3) */
  363. 0, /* Advanced Interrupt Controller (IRQ4) */
  364. 0, /* Advanced Interrupt Controller (IRQ5) */
  365. 0 /* Advanced Interrupt Controller (IRQ6) */
  366. };
  367. AT91_SOC_START(at91rm9200)
  368. .map_io = at91rm9200_map_io,
  369. .default_irq_priority = at91rm9200_default_irq_priority,
  370. .extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
  371. | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
  372. | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
  373. | (1 << AT91RM9200_ID_IRQ6),
  374. .ioremap_registers = at91rm9200_ioremap_registers,
  375. .register_clocks = at91rm9200_register_clocks,
  376. .init = at91rm9200_initialize,
  377. AT91_SOC_END