process.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. // SPDX-License-Identifier: GPL-2.0
  2. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  3. #include <linux/errno.h>
  4. #include <linux/kernel.h>
  5. #include <linux/mm.h>
  6. #include <linux/smp.h>
  7. #include <linux/prctl.h>
  8. #include <linux/slab.h>
  9. #include <linux/sched.h>
  10. #include <linux/sched/idle.h>
  11. #include <linux/sched/debug.h>
  12. #include <linux/sched/task.h>
  13. #include <linux/sched/task_stack.h>
  14. #include <linux/init.h>
  15. #include <linux/export.h>
  16. #include <linux/pm.h>
  17. #include <linux/tick.h>
  18. #include <linux/random.h>
  19. #include <linux/user-return-notifier.h>
  20. #include <linux/dmi.h>
  21. #include <linux/utsname.h>
  22. #include <linux/stackprotector.h>
  23. #include <linux/cpuidle.h>
  24. #include <trace/events/power.h>
  25. #include <linux/hw_breakpoint.h>
  26. #include <asm/cpu.h>
  27. #include <asm/apic.h>
  28. #include <asm/syscalls.h>
  29. #include <linux/uaccess.h>
  30. #include <asm/mwait.h>
  31. #include <asm/fpu/internal.h>
  32. #include <asm/debugreg.h>
  33. #include <asm/nmi.h>
  34. #include <asm/tlbflush.h>
  35. #include <asm/mce.h>
  36. #include <asm/vm86.h>
  37. #include <asm/switch_to.h>
  38. #include <asm/desc.h>
  39. #include <asm/prctl.h>
  40. #include <asm/spec-ctrl.h>
  41. /*
  42. * per-CPU TSS segments. Threads are completely 'soft' on Linux,
  43. * no more per-task TSS's. The TSS size is kept cacheline-aligned
  44. * so they are allowed to end up in the .data..cacheline_aligned
  45. * section. Since TSS's are completely CPU-local, we want them
  46. * on exact cacheline boundaries, to eliminate cacheline ping-pong.
  47. */
  48. __visible DEFINE_PER_CPU_PAGE_ALIGNED(struct tss_struct, cpu_tss_rw) = {
  49. .x86_tss = {
  50. /*
  51. * .sp0 is only used when entering ring 0 from a lower
  52. * privilege level. Since the init task never runs anything
  53. * but ring 0 code, there is no need for a valid value here.
  54. * Poison it.
  55. */
  56. .sp0 = (1UL << (BITS_PER_LONG-1)) + 1,
  57. /*
  58. * .sp1 is cpu_current_top_of_stack. The init task never
  59. * runs user code, but cpu_current_top_of_stack should still
  60. * be well defined before the first context switch.
  61. */
  62. .sp1 = TOP_OF_INIT_STACK,
  63. #ifdef CONFIG_X86_32
  64. .ss0 = __KERNEL_DS,
  65. .ss1 = __KERNEL_CS,
  66. .io_bitmap_base = INVALID_IO_BITMAP_OFFSET,
  67. #endif
  68. },
  69. #ifdef CONFIG_X86_32
  70. /*
  71. * Note that the .io_bitmap member must be extra-big. This is because
  72. * the CPU will access an additional byte beyond the end of the IO
  73. * permission bitmap. The extra byte must be all 1 bits, and must
  74. * be within the limit.
  75. */
  76. .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 },
  77. #endif
  78. };
  79. EXPORT_PER_CPU_SYMBOL(cpu_tss_rw);
  80. DEFINE_PER_CPU(bool, __tss_limit_invalid);
  81. EXPORT_PER_CPU_SYMBOL_GPL(__tss_limit_invalid);
  82. /*
  83. * this gets called so that we can store lazy state into memory and copy the
  84. * current task into the new thread.
  85. */
  86. int arch_dup_task_struct(struct task_struct *dst, struct task_struct *src)
  87. {
  88. memcpy(dst, src, arch_task_struct_size);
  89. #ifdef CONFIG_VM86
  90. dst->thread.vm86 = NULL;
  91. #endif
  92. return fpu__copy(&dst->thread.fpu, &src->thread.fpu);
  93. }
  94. /*
  95. * Free current thread data structures etc..
  96. */
  97. void exit_thread(struct task_struct *tsk)
  98. {
  99. struct thread_struct *t = &tsk->thread;
  100. unsigned long *bp = t->io_bitmap_ptr;
  101. struct fpu *fpu = &t->fpu;
  102. if (bp) {
  103. struct tss_struct *tss = &per_cpu(cpu_tss_rw, get_cpu());
  104. t->io_bitmap_ptr = NULL;
  105. clear_thread_flag(TIF_IO_BITMAP);
  106. /*
  107. * Careful, clear this in the TSS too:
  108. */
  109. memset(tss->io_bitmap, 0xff, t->io_bitmap_max);
  110. t->io_bitmap_max = 0;
  111. put_cpu();
  112. kfree(bp);
  113. }
  114. free_vm86(t);
  115. fpu__drop(fpu);
  116. }
  117. void flush_thread(void)
  118. {
  119. struct task_struct *tsk = current;
  120. flush_ptrace_hw_breakpoint(tsk);
  121. memset(tsk->thread.tls_array, 0, sizeof(tsk->thread.tls_array));
  122. fpu__clear(&tsk->thread.fpu);
  123. }
  124. void disable_TSC(void)
  125. {
  126. preempt_disable();
  127. if (!test_and_set_thread_flag(TIF_NOTSC))
  128. /*
  129. * Must flip the CPU state synchronously with
  130. * TIF_NOTSC in the current running context.
  131. */
  132. cr4_set_bits(X86_CR4_TSD);
  133. preempt_enable();
  134. }
  135. static void enable_TSC(void)
  136. {
  137. preempt_disable();
  138. if (test_and_clear_thread_flag(TIF_NOTSC))
  139. /*
  140. * Must flip the CPU state synchronously with
  141. * TIF_NOTSC in the current running context.
  142. */
  143. cr4_clear_bits(X86_CR4_TSD);
  144. preempt_enable();
  145. }
  146. int get_tsc_mode(unsigned long adr)
  147. {
  148. unsigned int val;
  149. if (test_thread_flag(TIF_NOTSC))
  150. val = PR_TSC_SIGSEGV;
  151. else
  152. val = PR_TSC_ENABLE;
  153. return put_user(val, (unsigned int __user *)adr);
  154. }
  155. int set_tsc_mode(unsigned int val)
  156. {
  157. if (val == PR_TSC_SIGSEGV)
  158. disable_TSC();
  159. else if (val == PR_TSC_ENABLE)
  160. enable_TSC();
  161. else
  162. return -EINVAL;
  163. return 0;
  164. }
  165. DEFINE_PER_CPU(u64, msr_misc_features_shadow);
  166. static void set_cpuid_faulting(bool on)
  167. {
  168. u64 msrval;
  169. msrval = this_cpu_read(msr_misc_features_shadow);
  170. msrval &= ~MSR_MISC_FEATURES_ENABLES_CPUID_FAULT;
  171. msrval |= (on << MSR_MISC_FEATURES_ENABLES_CPUID_FAULT_BIT);
  172. this_cpu_write(msr_misc_features_shadow, msrval);
  173. wrmsrl(MSR_MISC_FEATURES_ENABLES, msrval);
  174. }
  175. static void disable_cpuid(void)
  176. {
  177. preempt_disable();
  178. if (!test_and_set_thread_flag(TIF_NOCPUID)) {
  179. /*
  180. * Must flip the CPU state synchronously with
  181. * TIF_NOCPUID in the current running context.
  182. */
  183. set_cpuid_faulting(true);
  184. }
  185. preempt_enable();
  186. }
  187. static void enable_cpuid(void)
  188. {
  189. preempt_disable();
  190. if (test_and_clear_thread_flag(TIF_NOCPUID)) {
  191. /*
  192. * Must flip the CPU state synchronously with
  193. * TIF_NOCPUID in the current running context.
  194. */
  195. set_cpuid_faulting(false);
  196. }
  197. preempt_enable();
  198. }
  199. static int get_cpuid_mode(void)
  200. {
  201. return !test_thread_flag(TIF_NOCPUID);
  202. }
  203. static int set_cpuid_mode(struct task_struct *task, unsigned long cpuid_enabled)
  204. {
  205. if (!static_cpu_has(X86_FEATURE_CPUID_FAULT))
  206. return -ENODEV;
  207. if (cpuid_enabled)
  208. enable_cpuid();
  209. else
  210. disable_cpuid();
  211. return 0;
  212. }
  213. /*
  214. * Called immediately after a successful exec.
  215. */
  216. void arch_setup_new_exec(void)
  217. {
  218. /* If cpuid was previously disabled for this task, re-enable it. */
  219. if (test_thread_flag(TIF_NOCPUID))
  220. enable_cpuid();
  221. }
  222. static inline void switch_to_bitmap(struct tss_struct *tss,
  223. struct thread_struct *prev,
  224. struct thread_struct *next,
  225. unsigned long tifp, unsigned long tifn)
  226. {
  227. if (tifn & _TIF_IO_BITMAP) {
  228. /*
  229. * Copy the relevant range of the IO bitmap.
  230. * Normally this is 128 bytes or less:
  231. */
  232. memcpy(tss->io_bitmap, next->io_bitmap_ptr,
  233. max(prev->io_bitmap_max, next->io_bitmap_max));
  234. /*
  235. * Make sure that the TSS limit is correct for the CPU
  236. * to notice the IO bitmap.
  237. */
  238. refresh_tss_limit();
  239. } else if (tifp & _TIF_IO_BITMAP) {
  240. /*
  241. * Clear any possible leftover bits:
  242. */
  243. memset(tss->io_bitmap, 0xff, prev->io_bitmap_max);
  244. }
  245. }
  246. #ifdef CONFIG_SMP
  247. struct ssb_state {
  248. struct ssb_state *shared_state;
  249. raw_spinlock_t lock;
  250. unsigned int disable_state;
  251. unsigned long local_state;
  252. };
  253. #define LSTATE_SSB 0
  254. static DEFINE_PER_CPU(struct ssb_state, ssb_state);
  255. void speculative_store_bypass_ht_init(void)
  256. {
  257. struct ssb_state *st = this_cpu_ptr(&ssb_state);
  258. unsigned int this_cpu = smp_processor_id();
  259. unsigned int cpu;
  260. st->local_state = 0;
  261. /*
  262. * Shared state setup happens once on the first bringup
  263. * of the CPU. It's not destroyed on CPU hotunplug.
  264. */
  265. if (st->shared_state)
  266. return;
  267. raw_spin_lock_init(&st->lock);
  268. /*
  269. * Go over HT siblings and check whether one of them has set up the
  270. * shared state pointer already.
  271. */
  272. for_each_cpu(cpu, topology_sibling_cpumask(this_cpu)) {
  273. if (cpu == this_cpu)
  274. continue;
  275. if (!per_cpu(ssb_state, cpu).shared_state)
  276. continue;
  277. /* Link it to the state of the sibling: */
  278. st->shared_state = per_cpu(ssb_state, cpu).shared_state;
  279. return;
  280. }
  281. /*
  282. * First HT sibling to come up on the core. Link shared state of
  283. * the first HT sibling to itself. The siblings on the same core
  284. * which come up later will see the shared state pointer and link
  285. * themself to the state of this CPU.
  286. */
  287. st->shared_state = st;
  288. }
  289. /*
  290. * Logic is: First HT sibling enables SSBD for both siblings in the core
  291. * and last sibling to disable it, disables it for the whole core. This how
  292. * MSR_SPEC_CTRL works in "hardware":
  293. *
  294. * CORE_SPEC_CTRL = THREAD0_SPEC_CTRL | THREAD1_SPEC_CTRL
  295. */
  296. static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
  297. {
  298. struct ssb_state *st = this_cpu_ptr(&ssb_state);
  299. u64 msr = x86_amd_ls_cfg_base;
  300. if (!static_cpu_has(X86_FEATURE_ZEN)) {
  301. msr |= ssbd_tif_to_amd_ls_cfg(tifn);
  302. wrmsrl(MSR_AMD64_LS_CFG, msr);
  303. return;
  304. }
  305. if (tifn & _TIF_SSBD) {
  306. /*
  307. * Since this can race with prctl(), block reentry on the
  308. * same CPU.
  309. */
  310. if (__test_and_set_bit(LSTATE_SSB, &st->local_state))
  311. return;
  312. msr |= x86_amd_ls_cfg_ssbd_mask;
  313. raw_spin_lock(&st->shared_state->lock);
  314. /* First sibling enables SSBD: */
  315. if (!st->shared_state->disable_state)
  316. wrmsrl(MSR_AMD64_LS_CFG, msr);
  317. st->shared_state->disable_state++;
  318. raw_spin_unlock(&st->shared_state->lock);
  319. } else {
  320. if (!__test_and_clear_bit(LSTATE_SSB, &st->local_state))
  321. return;
  322. raw_spin_lock(&st->shared_state->lock);
  323. st->shared_state->disable_state--;
  324. if (!st->shared_state->disable_state)
  325. wrmsrl(MSR_AMD64_LS_CFG, msr);
  326. raw_spin_unlock(&st->shared_state->lock);
  327. }
  328. }
  329. #else
  330. static __always_inline void amd_set_core_ssb_state(unsigned long tifn)
  331. {
  332. u64 msr = x86_amd_ls_cfg_base | ssbd_tif_to_amd_ls_cfg(tifn);
  333. wrmsrl(MSR_AMD64_LS_CFG, msr);
  334. }
  335. #endif
  336. static __always_inline void amd_set_ssb_virt_state(unsigned long tifn)
  337. {
  338. /*
  339. * SSBD has the same definition in SPEC_CTRL and VIRT_SPEC_CTRL,
  340. * so ssbd_tif_to_spec_ctrl() just works.
  341. */
  342. wrmsrl(MSR_AMD64_VIRT_SPEC_CTRL, ssbd_tif_to_spec_ctrl(tifn));
  343. }
  344. static __always_inline void intel_set_ssb_state(unsigned long tifn)
  345. {
  346. u64 msr = x86_spec_ctrl_base | ssbd_tif_to_spec_ctrl(tifn);
  347. wrmsrl(MSR_IA32_SPEC_CTRL, msr);
  348. }
  349. static __always_inline void __speculative_store_bypass_update(unsigned long tifn)
  350. {
  351. if (static_cpu_has(X86_FEATURE_VIRT_SSBD))
  352. amd_set_ssb_virt_state(tifn);
  353. else if (static_cpu_has(X86_FEATURE_LS_CFG_SSBD))
  354. amd_set_core_ssb_state(tifn);
  355. else
  356. intel_set_ssb_state(tifn);
  357. }
  358. void speculative_store_bypass_update(unsigned long tif)
  359. {
  360. preempt_disable();
  361. __speculative_store_bypass_update(tif);
  362. preempt_enable();
  363. }
  364. void __switch_to_xtra(struct task_struct *prev_p, struct task_struct *next_p,
  365. struct tss_struct *tss)
  366. {
  367. struct thread_struct *prev, *next;
  368. unsigned long tifp, tifn;
  369. prev = &prev_p->thread;
  370. next = &next_p->thread;
  371. tifn = READ_ONCE(task_thread_info(next_p)->flags);
  372. tifp = READ_ONCE(task_thread_info(prev_p)->flags);
  373. switch_to_bitmap(tss, prev, next, tifp, tifn);
  374. propagate_user_return_notify(prev_p, next_p);
  375. if ((tifp & _TIF_BLOCKSTEP || tifn & _TIF_BLOCKSTEP) &&
  376. arch_has_block_step()) {
  377. unsigned long debugctl, msk;
  378. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
  379. debugctl &= ~DEBUGCTLMSR_BTF;
  380. msk = tifn & _TIF_BLOCKSTEP;
  381. debugctl |= (msk >> TIF_BLOCKSTEP) << DEBUGCTLMSR_BTF_SHIFT;
  382. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctl);
  383. }
  384. if ((tifp ^ tifn) & _TIF_NOTSC)
  385. cr4_toggle_bits_irqsoff(X86_CR4_TSD);
  386. if ((tifp ^ tifn) & _TIF_NOCPUID)
  387. set_cpuid_faulting(!!(tifn & _TIF_NOCPUID));
  388. if ((tifp ^ tifn) & _TIF_SSBD)
  389. __speculative_store_bypass_update(tifn);
  390. }
  391. /*
  392. * Idle related variables and functions
  393. */
  394. unsigned long boot_option_idle_override = IDLE_NO_OVERRIDE;
  395. EXPORT_SYMBOL(boot_option_idle_override);
  396. static void (*x86_idle)(void);
  397. #ifndef CONFIG_SMP
  398. static inline void play_dead(void)
  399. {
  400. BUG();
  401. }
  402. #endif
  403. void arch_cpu_idle_enter(void)
  404. {
  405. tsc_verify_tsc_adjust(false);
  406. local_touch_nmi();
  407. }
  408. void arch_cpu_idle_dead(void)
  409. {
  410. play_dead();
  411. }
  412. /*
  413. * Called from the generic idle code.
  414. */
  415. void arch_cpu_idle(void)
  416. {
  417. x86_idle();
  418. }
  419. /*
  420. * We use this if we don't have any better idle routine..
  421. */
  422. void __cpuidle default_idle(void)
  423. {
  424. trace_cpu_idle_rcuidle(1, smp_processor_id());
  425. safe_halt();
  426. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  427. }
  428. #ifdef CONFIG_APM_MODULE
  429. EXPORT_SYMBOL(default_idle);
  430. #endif
  431. #ifdef CONFIG_XEN
  432. bool xen_set_default_idle(void)
  433. {
  434. bool ret = !!x86_idle;
  435. x86_idle = default_idle;
  436. return ret;
  437. }
  438. #endif
  439. void stop_this_cpu(void *dummy)
  440. {
  441. local_irq_disable();
  442. /*
  443. * Remove this CPU:
  444. */
  445. set_cpu_online(smp_processor_id(), false);
  446. disable_local_APIC();
  447. mcheck_cpu_clear(this_cpu_ptr(&cpu_info));
  448. /*
  449. * Use wbinvd on processors that support SME. This provides support
  450. * for performing a successful kexec when going from SME inactive
  451. * to SME active (or vice-versa). The cache must be cleared so that
  452. * if there are entries with the same physical address, both with and
  453. * without the encryption bit, they don't race each other when flushed
  454. * and potentially end up with the wrong entry being committed to
  455. * memory.
  456. */
  457. if (boot_cpu_has(X86_FEATURE_SME))
  458. native_wbinvd();
  459. for (;;) {
  460. /*
  461. * Use native_halt() so that memory contents don't change
  462. * (stack usage and variables) after possibly issuing the
  463. * native_wbinvd() above.
  464. */
  465. native_halt();
  466. }
  467. }
  468. /*
  469. * AMD Erratum 400 aware idle routine. We handle it the same way as C3 power
  470. * states (local apic timer and TSC stop).
  471. */
  472. static void amd_e400_idle(void)
  473. {
  474. /*
  475. * We cannot use static_cpu_has_bug() here because X86_BUG_AMD_APIC_C1E
  476. * gets set after static_cpu_has() places have been converted via
  477. * alternatives.
  478. */
  479. if (!boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  480. default_idle();
  481. return;
  482. }
  483. tick_broadcast_enter();
  484. default_idle();
  485. /*
  486. * The switch back from broadcast mode needs to be called with
  487. * interrupts disabled.
  488. */
  489. local_irq_disable();
  490. tick_broadcast_exit();
  491. local_irq_enable();
  492. }
  493. /*
  494. * Intel Core2 and older machines prefer MWAIT over HALT for C1.
  495. * We can't rely on cpuidle installing MWAIT, because it will not load
  496. * on systems that support only C1 -- so the boot default must be MWAIT.
  497. *
  498. * Some AMD machines are the opposite, they depend on using HALT.
  499. *
  500. * So for default C1, which is used during boot until cpuidle loads,
  501. * use MWAIT-C1 on Intel HW that has it, else use HALT.
  502. */
  503. static int prefer_mwait_c1_over_halt(const struct cpuinfo_x86 *c)
  504. {
  505. if (c->x86_vendor != X86_VENDOR_INTEL)
  506. return 0;
  507. if (!cpu_has(c, X86_FEATURE_MWAIT) || static_cpu_has_bug(X86_BUG_MONITOR))
  508. return 0;
  509. return 1;
  510. }
  511. /*
  512. * MONITOR/MWAIT with no hints, used for default C1 state. This invokes MWAIT
  513. * with interrupts enabled and no flags, which is backwards compatible with the
  514. * original MWAIT implementation.
  515. */
  516. static __cpuidle void mwait_idle(void)
  517. {
  518. if (!current_set_polling_and_test()) {
  519. trace_cpu_idle_rcuidle(1, smp_processor_id());
  520. if (this_cpu_has(X86_BUG_CLFLUSH_MONITOR)) {
  521. mb(); /* quirk */
  522. clflush((void *)&current_thread_info()->flags);
  523. mb(); /* quirk */
  524. }
  525. __monitor((void *)&current_thread_info()->flags, 0, 0);
  526. if (!need_resched())
  527. __sti_mwait(0, 0);
  528. else
  529. local_irq_enable();
  530. trace_cpu_idle_rcuidle(PWR_EVENT_EXIT, smp_processor_id());
  531. } else {
  532. local_irq_enable();
  533. }
  534. __current_clr_polling();
  535. }
  536. void select_idle_routine(const struct cpuinfo_x86 *c)
  537. {
  538. #ifdef CONFIG_SMP
  539. if (boot_option_idle_override == IDLE_POLL && smp_num_siblings > 1)
  540. pr_warn_once("WARNING: polling idle and HT enabled, performance may degrade\n");
  541. #endif
  542. if (x86_idle || boot_option_idle_override == IDLE_POLL)
  543. return;
  544. if (boot_cpu_has_bug(X86_BUG_AMD_E400)) {
  545. pr_info("using AMD E400 aware idle routine\n");
  546. x86_idle = amd_e400_idle;
  547. } else if (prefer_mwait_c1_over_halt(c)) {
  548. pr_info("using mwait in idle threads\n");
  549. x86_idle = mwait_idle;
  550. } else
  551. x86_idle = default_idle;
  552. }
  553. void amd_e400_c1e_apic_setup(void)
  554. {
  555. if (boot_cpu_has_bug(X86_BUG_AMD_APIC_C1E)) {
  556. pr_info("Switch to broadcast mode on CPU%d\n", smp_processor_id());
  557. local_irq_disable();
  558. tick_broadcast_force();
  559. local_irq_enable();
  560. }
  561. }
  562. void __init arch_post_acpi_subsys_init(void)
  563. {
  564. u32 lo, hi;
  565. if (!boot_cpu_has_bug(X86_BUG_AMD_E400))
  566. return;
  567. /*
  568. * AMD E400 detection needs to happen after ACPI has been enabled. If
  569. * the machine is affected K8_INTP_C1E_ACTIVE_MASK bits are set in
  570. * MSR_K8_INT_PENDING_MSG.
  571. */
  572. rdmsr(MSR_K8_INT_PENDING_MSG, lo, hi);
  573. if (!(lo & K8_INTP_C1E_ACTIVE_MASK))
  574. return;
  575. boot_cpu_set_bug(X86_BUG_AMD_APIC_C1E);
  576. if (!boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
  577. mark_tsc_unstable("TSC halt in AMD C1E");
  578. pr_info("System has AMD C1E enabled\n");
  579. }
  580. static int __init idle_setup(char *str)
  581. {
  582. if (!str)
  583. return -EINVAL;
  584. if (!strcmp(str, "poll")) {
  585. pr_info("using polling idle threads\n");
  586. boot_option_idle_override = IDLE_POLL;
  587. cpu_idle_poll_ctrl(true);
  588. } else if (!strcmp(str, "halt")) {
  589. /*
  590. * When the boot option of idle=halt is added, halt is
  591. * forced to be used for CPU idle. In such case CPU C2/C3
  592. * won't be used again.
  593. * To continue to load the CPU idle driver, don't touch
  594. * the boot_option_idle_override.
  595. */
  596. x86_idle = default_idle;
  597. boot_option_idle_override = IDLE_HALT;
  598. } else if (!strcmp(str, "nomwait")) {
  599. /*
  600. * If the boot option of "idle=nomwait" is added,
  601. * it means that mwait will be disabled for CPU C2/C3
  602. * states. In such case it won't touch the variable
  603. * of boot_option_idle_override.
  604. */
  605. boot_option_idle_override = IDLE_NOMWAIT;
  606. } else
  607. return -1;
  608. return 0;
  609. }
  610. early_param("idle", idle_setup);
  611. unsigned long arch_align_stack(unsigned long sp)
  612. {
  613. if (!(current->personality & ADDR_NO_RANDOMIZE) && randomize_va_space)
  614. sp -= get_random_int() % 8192;
  615. return sp & ~0xf;
  616. }
  617. unsigned long arch_randomize_brk(struct mm_struct *mm)
  618. {
  619. return randomize_page(mm->brk, 0x02000000);
  620. }
  621. /*
  622. * Called from fs/proc with a reference on @p to find the function
  623. * which called into schedule(). This needs to be done carefully
  624. * because the task might wake up and we might look at a stack
  625. * changing under us.
  626. */
  627. unsigned long get_wchan(struct task_struct *p)
  628. {
  629. unsigned long start, bottom, top, sp, fp, ip, ret = 0;
  630. int count = 0;
  631. if (!p || p == current || p->state == TASK_RUNNING)
  632. return 0;
  633. if (!try_get_task_stack(p))
  634. return 0;
  635. start = (unsigned long)task_stack_page(p);
  636. if (!start)
  637. goto out;
  638. /*
  639. * Layout of the stack page:
  640. *
  641. * ----------- topmax = start + THREAD_SIZE - sizeof(unsigned long)
  642. * PADDING
  643. * ----------- top = topmax - TOP_OF_KERNEL_STACK_PADDING
  644. * stack
  645. * ----------- bottom = start
  646. *
  647. * The tasks stack pointer points at the location where the
  648. * framepointer is stored. The data on the stack is:
  649. * ... IP FP ... IP FP
  650. *
  651. * We need to read FP and IP, so we need to adjust the upper
  652. * bound by another unsigned long.
  653. */
  654. top = start + THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING;
  655. top -= 2 * sizeof(unsigned long);
  656. bottom = start;
  657. sp = READ_ONCE(p->thread.sp);
  658. if (sp < bottom || sp > top)
  659. goto out;
  660. fp = READ_ONCE_NOCHECK(((struct inactive_task_frame *)sp)->bp);
  661. do {
  662. if (fp < bottom || fp > top)
  663. goto out;
  664. ip = READ_ONCE_NOCHECK(*(unsigned long *)(fp + sizeof(unsigned long)));
  665. if (!in_sched_functions(ip)) {
  666. ret = ip;
  667. goto out;
  668. }
  669. fp = READ_ONCE_NOCHECK(*(unsigned long *)fp);
  670. } while (count++ < 16 && p->state != TASK_RUNNING);
  671. out:
  672. put_task_stack(p);
  673. return ret;
  674. }
  675. long do_arch_prctl_common(struct task_struct *task, int option,
  676. unsigned long cpuid_enabled)
  677. {
  678. switch (option) {
  679. case ARCH_GET_CPUID:
  680. return get_cpuid_mode();
  681. case ARCH_SET_CPUID:
  682. return set_cpuid_mode(task, cpuid_enabled);
  683. }
  684. return -EINVAL;
  685. }