traps.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
  7. * Copyright (C) 1995, 1996 Paul M. Antoine
  8. * Copyright (C) 1998 Ulf Carlsson
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
  11. * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
  12. * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
  13. * Copyright (C) 2014, Imagination Technologies Ltd.
  14. */
  15. #include <linux/bitops.h>
  16. #include <linux/bug.h>
  17. #include <linux/compiler.h>
  18. #include <linux/context_tracking.h>
  19. #include <linux/cpu_pm.h>
  20. #include <linux/kexec.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/extable.h>
  25. #include <linux/mm.h>
  26. #include <linux/sched/mm.h>
  27. #include <linux/sched/debug.h>
  28. #include <linux/smp.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/kallsyms.h>
  31. #include <linux/bootmem.h>
  32. #include <linux/memblock.h>
  33. #include <linux/interrupt.h>
  34. #include <linux/ptrace.h>
  35. #include <linux/kgdb.h>
  36. #include <linux/kdebug.h>
  37. #include <linux/kprobes.h>
  38. #include <linux/notifier.h>
  39. #include <linux/kdb.h>
  40. #include <linux/irq.h>
  41. #include <linux/perf_event.h>
  42. #include <asm/addrspace.h>
  43. #include <asm/bootinfo.h>
  44. #include <asm/branch.h>
  45. #include <asm/break.h>
  46. #include <asm/cop2.h>
  47. #include <asm/cpu.h>
  48. #include <asm/cpu-type.h>
  49. #include <asm/dsp.h>
  50. #include <asm/fpu.h>
  51. #include <asm/fpu_emulator.h>
  52. #include <asm/idle.h>
  53. #include <asm/mips-cps.h>
  54. #include <asm/mips-r2-to-r6-emul.h>
  55. #include <asm/mipsregs.h>
  56. #include <asm/mipsmtregs.h>
  57. #include <asm/module.h>
  58. #include <asm/msa.h>
  59. #include <asm/pgtable.h>
  60. #include <asm/ptrace.h>
  61. #include <asm/sections.h>
  62. #include <asm/siginfo.h>
  63. #include <asm/tlbdebug.h>
  64. #include <asm/traps.h>
  65. #include <linux/uaccess.h>
  66. #include <asm/watch.h>
  67. #include <asm/mmu_context.h>
  68. #include <asm/types.h>
  69. #include <asm/stacktrace.h>
  70. #include <asm/tlbex.h>
  71. #include <asm/uasm.h>
  72. extern void check_wait(void);
  73. extern asmlinkage void rollback_handle_int(void);
  74. extern asmlinkage void handle_int(void);
  75. extern asmlinkage void handle_adel(void);
  76. extern asmlinkage void handle_ades(void);
  77. extern asmlinkage void handle_ibe(void);
  78. extern asmlinkage void handle_dbe(void);
  79. extern asmlinkage void handle_sys(void);
  80. extern asmlinkage void handle_bp(void);
  81. extern asmlinkage void handle_ri(void);
  82. extern asmlinkage void handle_ri_rdhwr_tlbp(void);
  83. extern asmlinkage void handle_ri_rdhwr(void);
  84. extern asmlinkage void handle_cpu(void);
  85. extern asmlinkage void handle_ov(void);
  86. extern asmlinkage void handle_tr(void);
  87. extern asmlinkage void handle_msa_fpe(void);
  88. extern asmlinkage void handle_fpe(void);
  89. extern asmlinkage void handle_ftlb(void);
  90. extern asmlinkage void handle_msa(void);
  91. extern asmlinkage void handle_mdmx(void);
  92. extern asmlinkage void handle_watch(void);
  93. extern asmlinkage void handle_mt(void);
  94. extern asmlinkage void handle_dsp(void);
  95. extern asmlinkage void handle_mcheck(void);
  96. extern asmlinkage void handle_reserved(void);
  97. extern void tlb_do_page_fault_0(void);
  98. void (*board_be_init)(void);
  99. int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
  100. void (*board_nmi_handler_setup)(void);
  101. void (*board_ejtag_handler_setup)(void);
  102. void (*board_bind_eic_interrupt)(int irq, int regset);
  103. void (*board_ebase_setup)(void);
  104. void(*board_cache_error_setup)(void);
  105. static void show_raw_backtrace(unsigned long reg29)
  106. {
  107. unsigned long *sp = (unsigned long *)(reg29 & ~3);
  108. unsigned long addr;
  109. printk("Call Trace:");
  110. #ifdef CONFIG_KALLSYMS
  111. printk("\n");
  112. #endif
  113. while (!kstack_end(sp)) {
  114. unsigned long __user *p =
  115. (unsigned long __user *)(unsigned long)sp++;
  116. if (__get_user(addr, p)) {
  117. printk(" (Bad stack address)");
  118. break;
  119. }
  120. if (__kernel_text_address(addr))
  121. print_ip_sym(addr);
  122. }
  123. printk("\n");
  124. }
  125. #ifdef CONFIG_KALLSYMS
  126. int raw_show_trace;
  127. static int __init set_raw_show_trace(char *str)
  128. {
  129. raw_show_trace = 1;
  130. return 1;
  131. }
  132. __setup("raw_show_trace", set_raw_show_trace);
  133. #endif
  134. static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
  135. {
  136. unsigned long sp = regs->regs[29];
  137. unsigned long ra = regs->regs[31];
  138. unsigned long pc = regs->cp0_epc;
  139. if (!task)
  140. task = current;
  141. if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
  142. show_raw_backtrace(sp);
  143. return;
  144. }
  145. printk("Call Trace:\n");
  146. do {
  147. print_ip_sym(pc);
  148. pc = unwind_stack(task, &sp, pc, &ra);
  149. } while (pc);
  150. pr_cont("\n");
  151. }
  152. /*
  153. * This routine abuses get_user()/put_user() to reference pointers
  154. * with at least a bit of error checking ...
  155. */
  156. static void show_stacktrace(struct task_struct *task,
  157. const struct pt_regs *regs)
  158. {
  159. const int field = 2 * sizeof(unsigned long);
  160. long stackdata;
  161. int i;
  162. unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
  163. printk("Stack :");
  164. i = 0;
  165. while ((unsigned long) sp & (PAGE_SIZE - 1)) {
  166. if (i && ((i % (64 / field)) == 0)) {
  167. pr_cont("\n");
  168. printk(" ");
  169. }
  170. if (i > 39) {
  171. pr_cont(" ...");
  172. break;
  173. }
  174. if (__get_user(stackdata, sp++)) {
  175. pr_cont(" (Bad stack address)");
  176. break;
  177. }
  178. pr_cont(" %0*lx", field, stackdata);
  179. i++;
  180. }
  181. pr_cont("\n");
  182. show_backtrace(task, regs);
  183. }
  184. void show_stack(struct task_struct *task, unsigned long *sp)
  185. {
  186. struct pt_regs regs;
  187. mm_segment_t old_fs = get_fs();
  188. regs.cp0_status = KSU_KERNEL;
  189. if (sp) {
  190. regs.regs[29] = (unsigned long)sp;
  191. regs.regs[31] = 0;
  192. regs.cp0_epc = 0;
  193. } else {
  194. if (task && task != current) {
  195. regs.regs[29] = task->thread.reg29;
  196. regs.regs[31] = 0;
  197. regs.cp0_epc = task->thread.reg31;
  198. #ifdef CONFIG_KGDB_KDB
  199. } else if (atomic_read(&kgdb_active) != -1 &&
  200. kdb_current_regs) {
  201. memcpy(&regs, kdb_current_regs, sizeof(regs));
  202. #endif /* CONFIG_KGDB_KDB */
  203. } else {
  204. prepare_frametrace(&regs);
  205. }
  206. }
  207. /*
  208. * show_stack() deals exclusively with kernel mode, so be sure to access
  209. * the stack in the kernel (not user) address space.
  210. */
  211. set_fs(KERNEL_DS);
  212. show_stacktrace(task, &regs);
  213. set_fs(old_fs);
  214. }
  215. static void show_code(unsigned int __user *pc)
  216. {
  217. long i;
  218. unsigned short __user *pc16 = NULL;
  219. printk("Code:");
  220. if ((unsigned long)pc & 1)
  221. pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
  222. for(i = -3 ; i < 6 ; i++) {
  223. unsigned int insn;
  224. if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
  225. pr_cont(" (Bad address in epc)\n");
  226. break;
  227. }
  228. pr_cont("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
  229. }
  230. pr_cont("\n");
  231. }
  232. static void __show_regs(const struct pt_regs *regs)
  233. {
  234. const int field = 2 * sizeof(unsigned long);
  235. unsigned int cause = regs->cp0_cause;
  236. unsigned int exccode;
  237. int i;
  238. show_regs_print_info(KERN_DEFAULT);
  239. /*
  240. * Saved main processor registers
  241. */
  242. for (i = 0; i < 32; ) {
  243. if ((i % 4) == 0)
  244. printk("$%2d :", i);
  245. if (i == 0)
  246. pr_cont(" %0*lx", field, 0UL);
  247. else if (i == 26 || i == 27)
  248. pr_cont(" %*s", field, "");
  249. else
  250. pr_cont(" %0*lx", field, regs->regs[i]);
  251. i++;
  252. if ((i % 4) == 0)
  253. pr_cont("\n");
  254. }
  255. #ifdef CONFIG_CPU_HAS_SMARTMIPS
  256. printk("Acx : %0*lx\n", field, regs->acx);
  257. #endif
  258. printk("Hi : %0*lx\n", field, regs->hi);
  259. printk("Lo : %0*lx\n", field, regs->lo);
  260. /*
  261. * Saved cp0 registers
  262. */
  263. printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
  264. (void *) regs->cp0_epc);
  265. printk("ra : %0*lx %pS\n", field, regs->regs[31],
  266. (void *) regs->regs[31]);
  267. printk("Status: %08x ", (uint32_t) regs->cp0_status);
  268. if (cpu_has_3kex) {
  269. if (regs->cp0_status & ST0_KUO)
  270. pr_cont("KUo ");
  271. if (regs->cp0_status & ST0_IEO)
  272. pr_cont("IEo ");
  273. if (regs->cp0_status & ST0_KUP)
  274. pr_cont("KUp ");
  275. if (regs->cp0_status & ST0_IEP)
  276. pr_cont("IEp ");
  277. if (regs->cp0_status & ST0_KUC)
  278. pr_cont("KUc ");
  279. if (regs->cp0_status & ST0_IEC)
  280. pr_cont("IEc ");
  281. } else if (cpu_has_4kex) {
  282. if (regs->cp0_status & ST0_KX)
  283. pr_cont("KX ");
  284. if (regs->cp0_status & ST0_SX)
  285. pr_cont("SX ");
  286. if (regs->cp0_status & ST0_UX)
  287. pr_cont("UX ");
  288. switch (regs->cp0_status & ST0_KSU) {
  289. case KSU_USER:
  290. pr_cont("USER ");
  291. break;
  292. case KSU_SUPERVISOR:
  293. pr_cont("SUPERVISOR ");
  294. break;
  295. case KSU_KERNEL:
  296. pr_cont("KERNEL ");
  297. break;
  298. default:
  299. pr_cont("BAD_MODE ");
  300. break;
  301. }
  302. if (regs->cp0_status & ST0_ERL)
  303. pr_cont("ERL ");
  304. if (regs->cp0_status & ST0_EXL)
  305. pr_cont("EXL ");
  306. if (regs->cp0_status & ST0_IE)
  307. pr_cont("IE ");
  308. }
  309. pr_cont("\n");
  310. exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
  311. printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
  312. if (1 <= exccode && exccode <= 5)
  313. printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
  314. printk("PrId : %08x (%s)\n", read_c0_prid(),
  315. cpu_name_string());
  316. }
  317. /*
  318. * FIXME: really the generic show_regs should take a const pointer argument.
  319. */
  320. void show_regs(struct pt_regs *regs)
  321. {
  322. __show_regs(regs);
  323. dump_stack();
  324. }
  325. void show_registers(struct pt_regs *regs)
  326. {
  327. const int field = 2 * sizeof(unsigned long);
  328. mm_segment_t old_fs = get_fs();
  329. __show_regs(regs);
  330. print_modules();
  331. printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
  332. current->comm, current->pid, current_thread_info(), current,
  333. field, current_thread_info()->tp_value);
  334. if (cpu_has_userlocal) {
  335. unsigned long tls;
  336. tls = read_c0_userlocal();
  337. if (tls != current_thread_info()->tp_value)
  338. printk("*HwTLS: %0*lx\n", field, tls);
  339. }
  340. if (!user_mode(regs))
  341. /* Necessary for getting the correct stack content */
  342. set_fs(KERNEL_DS);
  343. show_stacktrace(current, regs);
  344. show_code((unsigned int __user *) regs->cp0_epc);
  345. printk("\n");
  346. set_fs(old_fs);
  347. }
  348. static DEFINE_RAW_SPINLOCK(die_lock);
  349. void __noreturn die(const char *str, struct pt_regs *regs)
  350. {
  351. static int die_counter;
  352. int sig = SIGSEGV;
  353. oops_enter();
  354. if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
  355. SIGSEGV) == NOTIFY_STOP)
  356. sig = 0;
  357. console_verbose();
  358. raw_spin_lock_irq(&die_lock);
  359. bust_spinlocks(1);
  360. printk("%s[#%d]:\n", str, ++die_counter);
  361. show_registers(regs);
  362. add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
  363. raw_spin_unlock_irq(&die_lock);
  364. oops_exit();
  365. if (in_interrupt())
  366. panic("Fatal exception in interrupt");
  367. if (panic_on_oops)
  368. panic("Fatal exception");
  369. if (regs && kexec_should_crash(current))
  370. crash_kexec(regs);
  371. do_exit(sig);
  372. }
  373. extern struct exception_table_entry __start___dbe_table[];
  374. extern struct exception_table_entry __stop___dbe_table[];
  375. __asm__(
  376. " .section __dbe_table, \"a\"\n"
  377. " .previous \n");
  378. /* Given an address, look for it in the exception tables. */
  379. static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
  380. {
  381. const struct exception_table_entry *e;
  382. e = search_extable(__start___dbe_table,
  383. __stop___dbe_table - __start___dbe_table, addr);
  384. if (!e)
  385. e = search_module_dbetables(addr);
  386. return e;
  387. }
  388. asmlinkage void do_be(struct pt_regs *regs)
  389. {
  390. const int field = 2 * sizeof(unsigned long);
  391. const struct exception_table_entry *fixup = NULL;
  392. int data = regs->cp0_cause & 4;
  393. int action = MIPS_BE_FATAL;
  394. enum ctx_state prev_state;
  395. prev_state = exception_enter();
  396. /* XXX For now. Fixme, this searches the wrong table ... */
  397. if (data && !user_mode(regs))
  398. fixup = search_dbe_tables(exception_epc(regs));
  399. if (fixup)
  400. action = MIPS_BE_FIXUP;
  401. if (board_be_handler)
  402. action = board_be_handler(regs, fixup != NULL);
  403. else
  404. mips_cm_error_report();
  405. switch (action) {
  406. case MIPS_BE_DISCARD:
  407. goto out;
  408. case MIPS_BE_FIXUP:
  409. if (fixup) {
  410. regs->cp0_epc = fixup->nextinsn;
  411. goto out;
  412. }
  413. break;
  414. default:
  415. break;
  416. }
  417. /*
  418. * Assume it would be too dangerous to continue ...
  419. */
  420. printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
  421. data ? "Data" : "Instruction",
  422. field, regs->cp0_epc, field, regs->regs[31]);
  423. if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
  424. SIGBUS) == NOTIFY_STOP)
  425. goto out;
  426. die_if_kernel("Oops", regs);
  427. force_sig(SIGBUS, current);
  428. out:
  429. exception_exit(prev_state);
  430. }
  431. /*
  432. * ll/sc, rdhwr, sync emulation
  433. */
  434. #define OPCODE 0xfc000000
  435. #define BASE 0x03e00000
  436. #define RT 0x001f0000
  437. #define OFFSET 0x0000ffff
  438. #define LL 0xc0000000
  439. #define SC 0xe0000000
  440. #define SPEC0 0x00000000
  441. #define SPEC3 0x7c000000
  442. #define RD 0x0000f800
  443. #define FUNC 0x0000003f
  444. #define SYNC 0x0000000f
  445. #define RDHWR 0x0000003b
  446. /* microMIPS definitions */
  447. #define MM_POOL32A_FUNC 0xfc00ffff
  448. #define MM_RDHWR 0x00006b3c
  449. #define MM_RS 0x001f0000
  450. #define MM_RT 0x03e00000
  451. /*
  452. * The ll_bit is cleared by r*_switch.S
  453. */
  454. unsigned int ll_bit;
  455. struct task_struct *ll_task;
  456. static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
  457. {
  458. unsigned long value, __user *vaddr;
  459. long offset;
  460. /*
  461. * analyse the ll instruction that just caused a ri exception
  462. * and put the referenced address to addr.
  463. */
  464. /* sign extend offset */
  465. offset = opcode & OFFSET;
  466. offset <<= 16;
  467. offset >>= 16;
  468. vaddr = (unsigned long __user *)
  469. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  470. if ((unsigned long)vaddr & 3)
  471. return SIGBUS;
  472. if (get_user(value, vaddr))
  473. return SIGSEGV;
  474. preempt_disable();
  475. if (ll_task == NULL || ll_task == current) {
  476. ll_bit = 1;
  477. } else {
  478. ll_bit = 0;
  479. }
  480. ll_task = current;
  481. preempt_enable();
  482. regs->regs[(opcode & RT) >> 16] = value;
  483. return 0;
  484. }
  485. static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
  486. {
  487. unsigned long __user *vaddr;
  488. unsigned long reg;
  489. long offset;
  490. /*
  491. * analyse the sc instruction that just caused a ri exception
  492. * and put the referenced address to addr.
  493. */
  494. /* sign extend offset */
  495. offset = opcode & OFFSET;
  496. offset <<= 16;
  497. offset >>= 16;
  498. vaddr = (unsigned long __user *)
  499. ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
  500. reg = (opcode & RT) >> 16;
  501. if ((unsigned long)vaddr & 3)
  502. return SIGBUS;
  503. preempt_disable();
  504. if (ll_bit == 0 || ll_task != current) {
  505. regs->regs[reg] = 0;
  506. preempt_enable();
  507. return 0;
  508. }
  509. preempt_enable();
  510. if (put_user(regs->regs[reg], vaddr))
  511. return SIGSEGV;
  512. regs->regs[reg] = 1;
  513. return 0;
  514. }
  515. /*
  516. * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
  517. * opcodes are supposed to result in coprocessor unusable exceptions if
  518. * executed on ll/sc-less processors. That's the theory. In practice a
  519. * few processors such as NEC's VR4100 throw reserved instruction exceptions
  520. * instead, so we're doing the emulation thing in both exception handlers.
  521. */
  522. static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
  523. {
  524. if ((opcode & OPCODE) == LL) {
  525. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  526. 1, regs, 0);
  527. return simulate_ll(regs, opcode);
  528. }
  529. if ((opcode & OPCODE) == SC) {
  530. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  531. 1, regs, 0);
  532. return simulate_sc(regs, opcode);
  533. }
  534. return -1; /* Must be something else ... */
  535. }
  536. /*
  537. * Simulate trapping 'rdhwr' instructions to provide user accessible
  538. * registers not implemented in hardware.
  539. */
  540. static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
  541. {
  542. struct thread_info *ti = task_thread_info(current);
  543. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  544. 1, regs, 0);
  545. switch (rd) {
  546. case MIPS_HWR_CPUNUM: /* CPU number */
  547. regs->regs[rt] = smp_processor_id();
  548. return 0;
  549. case MIPS_HWR_SYNCISTEP: /* SYNCI length */
  550. regs->regs[rt] = min(current_cpu_data.dcache.linesz,
  551. current_cpu_data.icache.linesz);
  552. return 0;
  553. case MIPS_HWR_CC: /* Read count register */
  554. regs->regs[rt] = read_c0_count();
  555. return 0;
  556. case MIPS_HWR_CCRES: /* Count register resolution */
  557. switch (current_cpu_type()) {
  558. case CPU_20KC:
  559. case CPU_25KF:
  560. regs->regs[rt] = 1;
  561. break;
  562. default:
  563. regs->regs[rt] = 2;
  564. }
  565. return 0;
  566. case MIPS_HWR_ULR: /* Read UserLocal register */
  567. regs->regs[rt] = ti->tp_value;
  568. return 0;
  569. default:
  570. return -1;
  571. }
  572. }
  573. static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
  574. {
  575. if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
  576. int rd = (opcode & RD) >> 11;
  577. int rt = (opcode & RT) >> 16;
  578. simulate_rdhwr(regs, rd, rt);
  579. return 0;
  580. }
  581. /* Not ours. */
  582. return -1;
  583. }
  584. static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
  585. {
  586. if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
  587. int rd = (opcode & MM_RS) >> 16;
  588. int rt = (opcode & MM_RT) >> 21;
  589. simulate_rdhwr(regs, rd, rt);
  590. return 0;
  591. }
  592. /* Not ours. */
  593. return -1;
  594. }
  595. static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
  596. {
  597. if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
  598. perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
  599. 1, regs, 0);
  600. return 0;
  601. }
  602. return -1; /* Must be something else ... */
  603. }
  604. asmlinkage void do_ov(struct pt_regs *regs)
  605. {
  606. enum ctx_state prev_state;
  607. prev_state = exception_enter();
  608. die_if_kernel("Integer overflow", regs);
  609. force_sig_fault(SIGFPE, FPE_INTOVF, (void __user *)regs->cp0_epc, current);
  610. exception_exit(prev_state);
  611. }
  612. /*
  613. * Send SIGFPE according to FCSR Cause bits, which must have already
  614. * been masked against Enable bits. This is impotant as Inexact can
  615. * happen together with Overflow or Underflow, and `ptrace' can set
  616. * any bits.
  617. */
  618. void force_fcr31_sig(unsigned long fcr31, void __user *fault_addr,
  619. struct task_struct *tsk)
  620. {
  621. int si_code = FPE_FLTUNK;
  622. if (fcr31 & FPU_CSR_INV_X)
  623. si_code = FPE_FLTINV;
  624. else if (fcr31 & FPU_CSR_DIV_X)
  625. si_code = FPE_FLTDIV;
  626. else if (fcr31 & FPU_CSR_OVF_X)
  627. si_code = FPE_FLTOVF;
  628. else if (fcr31 & FPU_CSR_UDF_X)
  629. si_code = FPE_FLTUND;
  630. else if (fcr31 & FPU_CSR_INE_X)
  631. si_code = FPE_FLTRES;
  632. force_sig_fault(SIGFPE, si_code, fault_addr, tsk);
  633. }
  634. int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
  635. {
  636. int si_code;
  637. struct vm_area_struct *vma;
  638. switch (sig) {
  639. case 0:
  640. return 0;
  641. case SIGFPE:
  642. force_fcr31_sig(fcr31, fault_addr, current);
  643. return 1;
  644. case SIGBUS:
  645. force_sig_fault(SIGBUS, BUS_ADRERR, fault_addr, current);
  646. return 1;
  647. case SIGSEGV:
  648. down_read(&current->mm->mmap_sem);
  649. vma = find_vma(current->mm, (unsigned long)fault_addr);
  650. if (vma && (vma->vm_start <= (unsigned long)fault_addr))
  651. si_code = SEGV_ACCERR;
  652. else
  653. si_code = SEGV_MAPERR;
  654. up_read(&current->mm->mmap_sem);
  655. force_sig_fault(SIGSEGV, si_code, fault_addr, current);
  656. return 1;
  657. default:
  658. force_sig(sig, current);
  659. return 1;
  660. }
  661. }
  662. static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
  663. unsigned long old_epc, unsigned long old_ra)
  664. {
  665. union mips_instruction inst = { .word = opcode };
  666. void __user *fault_addr;
  667. unsigned long fcr31;
  668. int sig;
  669. /* If it's obviously not an FP instruction, skip it */
  670. switch (inst.i_format.opcode) {
  671. case cop1_op:
  672. case cop1x_op:
  673. case lwc1_op:
  674. case ldc1_op:
  675. case swc1_op:
  676. case sdc1_op:
  677. break;
  678. default:
  679. return -1;
  680. }
  681. /*
  682. * do_ri skipped over the instruction via compute_return_epc, undo
  683. * that for the FPU emulator.
  684. */
  685. regs->cp0_epc = old_epc;
  686. regs->regs[31] = old_ra;
  687. /* Save the FP context to struct thread_struct */
  688. lose_fpu(1);
  689. /* Run the emulator */
  690. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
  691. &fault_addr);
  692. /*
  693. * We can't allow the emulated instruction to leave any
  694. * enabled Cause bits set in $fcr31.
  695. */
  696. fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
  697. current->thread.fpu.fcr31 &= ~fcr31;
  698. /* Restore the hardware register state */
  699. own_fpu(1);
  700. /* Send a signal if required. */
  701. process_fpemu_return(sig, fault_addr, fcr31);
  702. return 0;
  703. }
  704. /*
  705. * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
  706. */
  707. asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
  708. {
  709. enum ctx_state prev_state;
  710. void __user *fault_addr;
  711. int sig;
  712. prev_state = exception_enter();
  713. if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
  714. SIGFPE) == NOTIFY_STOP)
  715. goto out;
  716. /* Clear FCSR.Cause before enabling interrupts */
  717. write_32bit_cp1_register(CP1_STATUS, fcr31 & ~mask_fcr31_x(fcr31));
  718. local_irq_enable();
  719. die_if_kernel("FP exception in kernel code", regs);
  720. if (fcr31 & FPU_CSR_UNI_X) {
  721. /*
  722. * Unimplemented operation exception. If we've got the full
  723. * software emulator on-board, let's use it...
  724. *
  725. * Force FPU to dump state into task/thread context. We're
  726. * moving a lot of data here for what is probably a single
  727. * instruction, but the alternative is to pre-decode the FP
  728. * register operands before invoking the emulator, which seems
  729. * a bit extreme for what should be an infrequent event.
  730. */
  731. /* Ensure 'resume' not overwrite saved fp context again. */
  732. lose_fpu(1);
  733. /* Run the emulator */
  734. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
  735. &fault_addr);
  736. /*
  737. * We can't allow the emulated instruction to leave any
  738. * enabled Cause bits set in $fcr31.
  739. */
  740. fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
  741. current->thread.fpu.fcr31 &= ~fcr31;
  742. /* Restore the hardware register state */
  743. own_fpu(1); /* Using the FPU again. */
  744. } else {
  745. sig = SIGFPE;
  746. fault_addr = (void __user *) regs->cp0_epc;
  747. }
  748. /* Send a signal if required. */
  749. process_fpemu_return(sig, fault_addr, fcr31);
  750. out:
  751. exception_exit(prev_state);
  752. }
  753. void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
  754. const char *str)
  755. {
  756. char b[40];
  757. #ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
  758. if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
  759. SIGTRAP) == NOTIFY_STOP)
  760. return;
  761. #endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
  762. if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
  763. SIGTRAP) == NOTIFY_STOP)
  764. return;
  765. /*
  766. * A short test says that IRIX 5.3 sends SIGTRAP for all trap
  767. * insns, even for trap and break codes that indicate arithmetic
  768. * failures. Weird ...
  769. * But should we continue the brokenness??? --macro
  770. */
  771. switch (code) {
  772. case BRK_OVERFLOW:
  773. case BRK_DIVZERO:
  774. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  775. die_if_kernel(b, regs);
  776. force_sig_fault(SIGFPE,
  777. code == BRK_DIVZERO ? FPE_INTDIV : FPE_INTOVF,
  778. (void __user *) regs->cp0_epc, current);
  779. break;
  780. case BRK_BUG:
  781. die_if_kernel("Kernel bug detected", regs);
  782. force_sig(SIGTRAP, current);
  783. break;
  784. case BRK_MEMU:
  785. /*
  786. * This breakpoint code is used by the FPU emulator to retake
  787. * control of the CPU after executing the instruction from the
  788. * delay slot of an emulated branch.
  789. *
  790. * Terminate if exception was recognized as a delay slot return
  791. * otherwise handle as normal.
  792. */
  793. if (do_dsemulret(regs))
  794. return;
  795. die_if_kernel("Math emu break/trap", regs);
  796. force_sig(SIGTRAP, current);
  797. break;
  798. default:
  799. scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
  800. die_if_kernel(b, regs);
  801. if (si_code) {
  802. force_sig_fault(SIGTRAP, si_code, NULL, current);
  803. } else {
  804. force_sig(SIGTRAP, current);
  805. }
  806. }
  807. }
  808. asmlinkage void do_bp(struct pt_regs *regs)
  809. {
  810. unsigned long epc = msk_isa16_mode(exception_epc(regs));
  811. unsigned int opcode, bcode;
  812. enum ctx_state prev_state;
  813. mm_segment_t seg;
  814. seg = get_fs();
  815. if (!user_mode(regs))
  816. set_fs(KERNEL_DS);
  817. prev_state = exception_enter();
  818. current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
  819. if (get_isa16_mode(regs->cp0_epc)) {
  820. u16 instr[2];
  821. if (__get_user(instr[0], (u16 __user *)epc))
  822. goto out_sigsegv;
  823. if (!cpu_has_mmips) {
  824. /* MIPS16e mode */
  825. bcode = (instr[0] >> 5) & 0x3f;
  826. } else if (mm_insn_16bit(instr[0])) {
  827. /* 16-bit microMIPS BREAK */
  828. bcode = instr[0] & 0xf;
  829. } else {
  830. /* 32-bit microMIPS BREAK */
  831. if (__get_user(instr[1], (u16 __user *)(epc + 2)))
  832. goto out_sigsegv;
  833. opcode = (instr[0] << 16) | instr[1];
  834. bcode = (opcode >> 6) & ((1 << 20) - 1);
  835. }
  836. } else {
  837. if (__get_user(opcode, (unsigned int __user *)epc))
  838. goto out_sigsegv;
  839. bcode = (opcode >> 6) & ((1 << 20) - 1);
  840. }
  841. /*
  842. * There is the ancient bug in the MIPS assemblers that the break
  843. * code starts left to bit 16 instead to bit 6 in the opcode.
  844. * Gas is bug-compatible, but not always, grrr...
  845. * We handle both cases with a simple heuristics. --macro
  846. */
  847. if (bcode >= (1 << 10))
  848. bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
  849. /*
  850. * notify the kprobe handlers, if instruction is likely to
  851. * pertain to them.
  852. */
  853. switch (bcode) {
  854. case BRK_UPROBE:
  855. if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
  856. current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
  857. goto out;
  858. else
  859. break;
  860. case BRK_UPROBE_XOL:
  861. if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
  862. current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
  863. goto out;
  864. else
  865. break;
  866. case BRK_KPROBE_BP:
  867. if (notify_die(DIE_BREAK, "debug", regs, bcode,
  868. current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
  869. goto out;
  870. else
  871. break;
  872. case BRK_KPROBE_SSTEPBP:
  873. if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
  874. current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
  875. goto out;
  876. else
  877. break;
  878. default:
  879. break;
  880. }
  881. do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
  882. out:
  883. set_fs(seg);
  884. exception_exit(prev_state);
  885. return;
  886. out_sigsegv:
  887. force_sig(SIGSEGV, current);
  888. goto out;
  889. }
  890. asmlinkage void do_tr(struct pt_regs *regs)
  891. {
  892. u32 opcode, tcode = 0;
  893. enum ctx_state prev_state;
  894. u16 instr[2];
  895. mm_segment_t seg;
  896. unsigned long epc = msk_isa16_mode(exception_epc(regs));
  897. seg = get_fs();
  898. if (!user_mode(regs))
  899. set_fs(get_ds());
  900. prev_state = exception_enter();
  901. current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
  902. if (get_isa16_mode(regs->cp0_epc)) {
  903. if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
  904. __get_user(instr[1], (u16 __user *)(epc + 2)))
  905. goto out_sigsegv;
  906. opcode = (instr[0] << 16) | instr[1];
  907. /* Immediate versions don't provide a code. */
  908. if (!(opcode & OPCODE))
  909. tcode = (opcode >> 12) & ((1 << 4) - 1);
  910. } else {
  911. if (__get_user(opcode, (u32 __user *)epc))
  912. goto out_sigsegv;
  913. /* Immediate versions don't provide a code. */
  914. if (!(opcode & OPCODE))
  915. tcode = (opcode >> 6) & ((1 << 10) - 1);
  916. }
  917. do_trap_or_bp(regs, tcode, 0, "Trap");
  918. out:
  919. set_fs(seg);
  920. exception_exit(prev_state);
  921. return;
  922. out_sigsegv:
  923. force_sig(SIGSEGV, current);
  924. goto out;
  925. }
  926. asmlinkage void do_ri(struct pt_regs *regs)
  927. {
  928. unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
  929. unsigned long old_epc = regs->cp0_epc;
  930. unsigned long old31 = regs->regs[31];
  931. enum ctx_state prev_state;
  932. unsigned int opcode = 0;
  933. int status = -1;
  934. /*
  935. * Avoid any kernel code. Just emulate the R2 instruction
  936. * as quickly as possible.
  937. */
  938. if (mipsr2_emulation && cpu_has_mips_r6 &&
  939. likely(user_mode(regs)) &&
  940. likely(get_user(opcode, epc) >= 0)) {
  941. unsigned long fcr31 = 0;
  942. status = mipsr2_decoder(regs, opcode, &fcr31);
  943. switch (status) {
  944. case 0:
  945. case SIGEMT:
  946. return;
  947. case SIGILL:
  948. goto no_r2_instr;
  949. default:
  950. process_fpemu_return(status,
  951. &current->thread.cp0_baduaddr,
  952. fcr31);
  953. return;
  954. }
  955. }
  956. no_r2_instr:
  957. prev_state = exception_enter();
  958. current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
  959. if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
  960. SIGILL) == NOTIFY_STOP)
  961. goto out;
  962. die_if_kernel("Reserved instruction in kernel code", regs);
  963. if (unlikely(compute_return_epc(regs) < 0))
  964. goto out;
  965. if (!get_isa16_mode(regs->cp0_epc)) {
  966. if (unlikely(get_user(opcode, epc) < 0))
  967. status = SIGSEGV;
  968. if (!cpu_has_llsc && status < 0)
  969. status = simulate_llsc(regs, opcode);
  970. if (status < 0)
  971. status = simulate_rdhwr_normal(regs, opcode);
  972. if (status < 0)
  973. status = simulate_sync(regs, opcode);
  974. if (status < 0)
  975. status = simulate_fp(regs, opcode, old_epc, old31);
  976. } else if (cpu_has_mmips) {
  977. unsigned short mmop[2] = { 0 };
  978. if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
  979. status = SIGSEGV;
  980. if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
  981. status = SIGSEGV;
  982. opcode = mmop[0];
  983. opcode = (opcode << 16) | mmop[1];
  984. if (status < 0)
  985. status = simulate_rdhwr_mm(regs, opcode);
  986. }
  987. if (status < 0)
  988. status = SIGILL;
  989. if (unlikely(status > 0)) {
  990. regs->cp0_epc = old_epc; /* Undo skip-over. */
  991. regs->regs[31] = old31;
  992. force_sig(status, current);
  993. }
  994. out:
  995. exception_exit(prev_state);
  996. }
  997. /*
  998. * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
  999. * emulated more than some threshold number of instructions, force migration to
  1000. * a "CPU" that has FP support.
  1001. */
  1002. static void mt_ase_fp_affinity(void)
  1003. {
  1004. #ifdef CONFIG_MIPS_MT_FPAFF
  1005. if (mt_fpemul_threshold > 0 &&
  1006. ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
  1007. /*
  1008. * If there's no FPU present, or if the application has already
  1009. * restricted the allowed set to exclude any CPUs with FPUs,
  1010. * we'll skip the procedure.
  1011. */
  1012. if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
  1013. cpumask_t tmask;
  1014. current->thread.user_cpus_allowed
  1015. = current->cpus_allowed;
  1016. cpumask_and(&tmask, &current->cpus_allowed,
  1017. &mt_fpu_cpumask);
  1018. set_cpus_allowed_ptr(current, &tmask);
  1019. set_thread_flag(TIF_FPUBOUND);
  1020. }
  1021. }
  1022. #endif /* CONFIG_MIPS_MT_FPAFF */
  1023. }
  1024. /*
  1025. * No lock; only written during early bootup by CPU 0.
  1026. */
  1027. static RAW_NOTIFIER_HEAD(cu2_chain);
  1028. int __ref register_cu2_notifier(struct notifier_block *nb)
  1029. {
  1030. return raw_notifier_chain_register(&cu2_chain, nb);
  1031. }
  1032. int cu2_notifier_call_chain(unsigned long val, void *v)
  1033. {
  1034. return raw_notifier_call_chain(&cu2_chain, val, v);
  1035. }
  1036. static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
  1037. void *data)
  1038. {
  1039. struct pt_regs *regs = data;
  1040. die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
  1041. "instruction", regs);
  1042. force_sig(SIGILL, current);
  1043. return NOTIFY_OK;
  1044. }
  1045. static int enable_restore_fp_context(int msa)
  1046. {
  1047. int err, was_fpu_owner, prior_msa;
  1048. if (!used_math()) {
  1049. /* First time FP context user. */
  1050. preempt_disable();
  1051. err = init_fpu();
  1052. if (msa && !err) {
  1053. enable_msa();
  1054. init_msa_upper();
  1055. set_thread_flag(TIF_USEDMSA);
  1056. set_thread_flag(TIF_MSA_CTX_LIVE);
  1057. }
  1058. preempt_enable();
  1059. if (!err)
  1060. set_used_math();
  1061. return err;
  1062. }
  1063. /*
  1064. * This task has formerly used the FP context.
  1065. *
  1066. * If this thread has no live MSA vector context then we can simply
  1067. * restore the scalar FP context. If it has live MSA vector context
  1068. * (that is, it has or may have used MSA since last performing a
  1069. * function call) then we'll need to restore the vector context. This
  1070. * applies even if we're currently only executing a scalar FP
  1071. * instruction. This is because if we were to later execute an MSA
  1072. * instruction then we'd either have to:
  1073. *
  1074. * - Restore the vector context & clobber any registers modified by
  1075. * scalar FP instructions between now & then.
  1076. *
  1077. * or
  1078. *
  1079. * - Not restore the vector context & lose the most significant bits
  1080. * of all vector registers.
  1081. *
  1082. * Neither of those options is acceptable. We cannot restore the least
  1083. * significant bits of the registers now & only restore the most
  1084. * significant bits later because the most significant bits of any
  1085. * vector registers whose aliased FP register is modified now will have
  1086. * been zeroed. We'd have no way to know that when restoring the vector
  1087. * context & thus may load an outdated value for the most significant
  1088. * bits of a vector register.
  1089. */
  1090. if (!msa && !thread_msa_context_live())
  1091. return own_fpu(1);
  1092. /*
  1093. * This task is using or has previously used MSA. Thus we require
  1094. * that Status.FR == 1.
  1095. */
  1096. preempt_disable();
  1097. was_fpu_owner = is_fpu_owner();
  1098. err = own_fpu_inatomic(0);
  1099. if (err)
  1100. goto out;
  1101. enable_msa();
  1102. write_msa_csr(current->thread.fpu.msacsr);
  1103. set_thread_flag(TIF_USEDMSA);
  1104. /*
  1105. * If this is the first time that the task is using MSA and it has
  1106. * previously used scalar FP in this time slice then we already nave
  1107. * FP context which we shouldn't clobber. We do however need to clear
  1108. * the upper 64b of each vector register so that this task has no
  1109. * opportunity to see data left behind by another.
  1110. */
  1111. prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
  1112. if (!prior_msa && was_fpu_owner) {
  1113. init_msa_upper();
  1114. goto out;
  1115. }
  1116. if (!prior_msa) {
  1117. /*
  1118. * Restore the least significant 64b of each vector register
  1119. * from the existing scalar FP context.
  1120. */
  1121. _restore_fp(current);
  1122. /*
  1123. * The task has not formerly used MSA, so clear the upper 64b
  1124. * of each vector register such that it cannot see data left
  1125. * behind by another task.
  1126. */
  1127. init_msa_upper();
  1128. } else {
  1129. /* We need to restore the vector context. */
  1130. restore_msa(current);
  1131. /* Restore the scalar FP control & status register */
  1132. if (!was_fpu_owner)
  1133. write_32bit_cp1_register(CP1_STATUS,
  1134. current->thread.fpu.fcr31);
  1135. }
  1136. out:
  1137. preempt_enable();
  1138. return 0;
  1139. }
  1140. asmlinkage void do_cpu(struct pt_regs *regs)
  1141. {
  1142. enum ctx_state prev_state;
  1143. unsigned int __user *epc;
  1144. unsigned long old_epc, old31;
  1145. void __user *fault_addr;
  1146. unsigned int opcode;
  1147. unsigned long fcr31;
  1148. unsigned int cpid;
  1149. int status, err;
  1150. int sig;
  1151. prev_state = exception_enter();
  1152. cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
  1153. if (cpid != 2)
  1154. die_if_kernel("do_cpu invoked from kernel context!", regs);
  1155. switch (cpid) {
  1156. case 0:
  1157. epc = (unsigned int __user *)exception_epc(regs);
  1158. old_epc = regs->cp0_epc;
  1159. old31 = regs->regs[31];
  1160. opcode = 0;
  1161. status = -1;
  1162. if (unlikely(compute_return_epc(regs) < 0))
  1163. break;
  1164. if (!get_isa16_mode(regs->cp0_epc)) {
  1165. if (unlikely(get_user(opcode, epc) < 0))
  1166. status = SIGSEGV;
  1167. if (!cpu_has_llsc && status < 0)
  1168. status = simulate_llsc(regs, opcode);
  1169. }
  1170. if (status < 0)
  1171. status = SIGILL;
  1172. if (unlikely(status > 0)) {
  1173. regs->cp0_epc = old_epc; /* Undo skip-over. */
  1174. regs->regs[31] = old31;
  1175. force_sig(status, current);
  1176. }
  1177. break;
  1178. case 3:
  1179. /*
  1180. * The COP3 opcode space and consequently the CP0.Status.CU3
  1181. * bit and the CP0.Cause.CE=3 encoding have been removed as
  1182. * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
  1183. * up the space has been reused for COP1X instructions, that
  1184. * are enabled by the CP0.Status.CU1 bit and consequently
  1185. * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
  1186. * exceptions. Some FPU-less processors that implement one
  1187. * of these ISAs however use this code erroneously for COP1X
  1188. * instructions. Therefore we redirect this trap to the FP
  1189. * emulator too.
  1190. */
  1191. if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
  1192. force_sig(SIGILL, current);
  1193. break;
  1194. }
  1195. /* Fall through. */
  1196. case 1:
  1197. err = enable_restore_fp_context(0);
  1198. if (raw_cpu_has_fpu && !err)
  1199. break;
  1200. sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
  1201. &fault_addr);
  1202. /*
  1203. * We can't allow the emulated instruction to leave
  1204. * any enabled Cause bits set in $fcr31.
  1205. */
  1206. fcr31 = mask_fcr31_x(current->thread.fpu.fcr31);
  1207. current->thread.fpu.fcr31 &= ~fcr31;
  1208. /* Send a signal if required. */
  1209. if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
  1210. mt_ase_fp_affinity();
  1211. break;
  1212. case 2:
  1213. raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
  1214. break;
  1215. }
  1216. exception_exit(prev_state);
  1217. }
  1218. asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
  1219. {
  1220. enum ctx_state prev_state;
  1221. prev_state = exception_enter();
  1222. current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
  1223. if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
  1224. current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
  1225. goto out;
  1226. /* Clear MSACSR.Cause before enabling interrupts */
  1227. write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
  1228. local_irq_enable();
  1229. die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
  1230. force_sig(SIGFPE, current);
  1231. out:
  1232. exception_exit(prev_state);
  1233. }
  1234. asmlinkage void do_msa(struct pt_regs *regs)
  1235. {
  1236. enum ctx_state prev_state;
  1237. int err;
  1238. prev_state = exception_enter();
  1239. if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
  1240. force_sig(SIGILL, current);
  1241. goto out;
  1242. }
  1243. die_if_kernel("do_msa invoked from kernel context!", regs);
  1244. err = enable_restore_fp_context(1);
  1245. if (err)
  1246. force_sig(SIGILL, current);
  1247. out:
  1248. exception_exit(prev_state);
  1249. }
  1250. asmlinkage void do_mdmx(struct pt_regs *regs)
  1251. {
  1252. enum ctx_state prev_state;
  1253. prev_state = exception_enter();
  1254. force_sig(SIGILL, current);
  1255. exception_exit(prev_state);
  1256. }
  1257. /*
  1258. * Called with interrupts disabled.
  1259. */
  1260. asmlinkage void do_watch(struct pt_regs *regs)
  1261. {
  1262. enum ctx_state prev_state;
  1263. prev_state = exception_enter();
  1264. /*
  1265. * Clear WP (bit 22) bit of cause register so we don't loop
  1266. * forever.
  1267. */
  1268. clear_c0_cause(CAUSEF_WP);
  1269. /*
  1270. * If the current thread has the watch registers loaded, save
  1271. * their values and send SIGTRAP. Otherwise another thread
  1272. * left the registers set, clear them and continue.
  1273. */
  1274. if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
  1275. mips_read_watch_registers();
  1276. local_irq_enable();
  1277. force_sig_fault(SIGTRAP, TRAP_HWBKPT, NULL, current);
  1278. } else {
  1279. mips_clear_watch_registers();
  1280. local_irq_enable();
  1281. }
  1282. exception_exit(prev_state);
  1283. }
  1284. asmlinkage void do_mcheck(struct pt_regs *regs)
  1285. {
  1286. int multi_match = regs->cp0_status & ST0_TS;
  1287. enum ctx_state prev_state;
  1288. mm_segment_t old_fs = get_fs();
  1289. prev_state = exception_enter();
  1290. show_regs(regs);
  1291. if (multi_match) {
  1292. dump_tlb_regs();
  1293. pr_info("\n");
  1294. dump_tlb_all();
  1295. }
  1296. if (!user_mode(regs))
  1297. set_fs(KERNEL_DS);
  1298. show_code((unsigned int __user *) regs->cp0_epc);
  1299. set_fs(old_fs);
  1300. /*
  1301. * Some chips may have other causes of machine check (e.g. SB1
  1302. * graduation timer)
  1303. */
  1304. panic("Caught Machine Check exception - %scaused by multiple "
  1305. "matching entries in the TLB.",
  1306. (multi_match) ? "" : "not ");
  1307. }
  1308. asmlinkage void do_mt(struct pt_regs *regs)
  1309. {
  1310. int subcode;
  1311. subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
  1312. >> VPECONTROL_EXCPT_SHIFT;
  1313. switch (subcode) {
  1314. case 0:
  1315. printk(KERN_DEBUG "Thread Underflow\n");
  1316. break;
  1317. case 1:
  1318. printk(KERN_DEBUG "Thread Overflow\n");
  1319. break;
  1320. case 2:
  1321. printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
  1322. break;
  1323. case 3:
  1324. printk(KERN_DEBUG "Gating Storage Exception\n");
  1325. break;
  1326. case 4:
  1327. printk(KERN_DEBUG "YIELD Scheduler Exception\n");
  1328. break;
  1329. case 5:
  1330. printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
  1331. break;
  1332. default:
  1333. printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
  1334. subcode);
  1335. break;
  1336. }
  1337. die_if_kernel("MIPS MT Thread exception in kernel", regs);
  1338. force_sig(SIGILL, current);
  1339. }
  1340. asmlinkage void do_dsp(struct pt_regs *regs)
  1341. {
  1342. if (cpu_has_dsp)
  1343. panic("Unexpected DSP exception");
  1344. force_sig(SIGILL, current);
  1345. }
  1346. asmlinkage void do_reserved(struct pt_regs *regs)
  1347. {
  1348. /*
  1349. * Game over - no way to handle this if it ever occurs. Most probably
  1350. * caused by a new unknown cpu type or after another deadly
  1351. * hard/software error.
  1352. */
  1353. show_regs(regs);
  1354. panic("Caught reserved exception %ld - should not happen.",
  1355. (regs->cp0_cause & 0x7f) >> 2);
  1356. }
  1357. static int __initdata l1parity = 1;
  1358. static int __init nol1parity(char *s)
  1359. {
  1360. l1parity = 0;
  1361. return 1;
  1362. }
  1363. __setup("nol1par", nol1parity);
  1364. static int __initdata l2parity = 1;
  1365. static int __init nol2parity(char *s)
  1366. {
  1367. l2parity = 0;
  1368. return 1;
  1369. }
  1370. __setup("nol2par", nol2parity);
  1371. /*
  1372. * Some MIPS CPUs can enable/disable for cache parity detection, but do
  1373. * it different ways.
  1374. */
  1375. static inline void parity_protection_init(void)
  1376. {
  1377. #define ERRCTL_PE 0x80000000
  1378. #define ERRCTL_L2P 0x00800000
  1379. if (mips_cm_revision() >= CM_REV_CM3) {
  1380. ulong gcr_ectl, cp0_ectl;
  1381. /*
  1382. * With CM3 systems we need to ensure that the L1 & L2
  1383. * parity enables are set to the same value, since this
  1384. * is presumed by the hardware engineers.
  1385. *
  1386. * If the user disabled either of L1 or L2 ECC checking,
  1387. * disable both.
  1388. */
  1389. l1parity &= l2parity;
  1390. l2parity &= l1parity;
  1391. /* Probe L1 ECC support */
  1392. cp0_ectl = read_c0_ecc();
  1393. write_c0_ecc(cp0_ectl | ERRCTL_PE);
  1394. back_to_back_c0_hazard();
  1395. cp0_ectl = read_c0_ecc();
  1396. /* Probe L2 ECC support */
  1397. gcr_ectl = read_gcr_err_control();
  1398. if (!(gcr_ectl & CM_GCR_ERR_CONTROL_L2_ECC_SUPPORT) ||
  1399. !(cp0_ectl & ERRCTL_PE)) {
  1400. /*
  1401. * One of L1 or L2 ECC checking isn't supported,
  1402. * so we cannot enable either.
  1403. */
  1404. l1parity = l2parity = 0;
  1405. }
  1406. /* Configure L1 ECC checking */
  1407. if (l1parity)
  1408. cp0_ectl |= ERRCTL_PE;
  1409. else
  1410. cp0_ectl &= ~ERRCTL_PE;
  1411. write_c0_ecc(cp0_ectl);
  1412. back_to_back_c0_hazard();
  1413. WARN_ON(!!(read_c0_ecc() & ERRCTL_PE) != l1parity);
  1414. /* Configure L2 ECC checking */
  1415. if (l2parity)
  1416. gcr_ectl |= CM_GCR_ERR_CONTROL_L2_ECC_EN;
  1417. else
  1418. gcr_ectl &= ~CM_GCR_ERR_CONTROL_L2_ECC_EN;
  1419. write_gcr_err_control(gcr_ectl);
  1420. gcr_ectl = read_gcr_err_control();
  1421. gcr_ectl &= CM_GCR_ERR_CONTROL_L2_ECC_EN;
  1422. WARN_ON(!!gcr_ectl != l2parity);
  1423. pr_info("Cache parity protection %sabled\n",
  1424. l1parity ? "en" : "dis");
  1425. return;
  1426. }
  1427. switch (current_cpu_type()) {
  1428. case CPU_24K:
  1429. case CPU_34K:
  1430. case CPU_74K:
  1431. case CPU_1004K:
  1432. case CPU_1074K:
  1433. case CPU_INTERAPTIV:
  1434. case CPU_PROAPTIV:
  1435. case CPU_P5600:
  1436. case CPU_QEMU_GENERIC:
  1437. case CPU_P6600:
  1438. {
  1439. unsigned long errctl;
  1440. unsigned int l1parity_present, l2parity_present;
  1441. errctl = read_c0_ecc();
  1442. errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
  1443. /* probe L1 parity support */
  1444. write_c0_ecc(errctl | ERRCTL_PE);
  1445. back_to_back_c0_hazard();
  1446. l1parity_present = (read_c0_ecc() & ERRCTL_PE);
  1447. /* probe L2 parity support */
  1448. write_c0_ecc(errctl|ERRCTL_L2P);
  1449. back_to_back_c0_hazard();
  1450. l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
  1451. if (l1parity_present && l2parity_present) {
  1452. if (l1parity)
  1453. errctl |= ERRCTL_PE;
  1454. if (l1parity ^ l2parity)
  1455. errctl |= ERRCTL_L2P;
  1456. } else if (l1parity_present) {
  1457. if (l1parity)
  1458. errctl |= ERRCTL_PE;
  1459. } else if (l2parity_present) {
  1460. if (l2parity)
  1461. errctl |= ERRCTL_L2P;
  1462. } else {
  1463. /* No parity available */
  1464. }
  1465. printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
  1466. write_c0_ecc(errctl);
  1467. back_to_back_c0_hazard();
  1468. errctl = read_c0_ecc();
  1469. printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
  1470. if (l1parity_present)
  1471. printk(KERN_INFO "Cache parity protection %sabled\n",
  1472. (errctl & ERRCTL_PE) ? "en" : "dis");
  1473. if (l2parity_present) {
  1474. if (l1parity_present && l1parity)
  1475. errctl ^= ERRCTL_L2P;
  1476. printk(KERN_INFO "L2 cache parity protection %sabled\n",
  1477. (errctl & ERRCTL_L2P) ? "en" : "dis");
  1478. }
  1479. }
  1480. break;
  1481. case CPU_5KC:
  1482. case CPU_5KE:
  1483. case CPU_LOONGSON1:
  1484. write_c0_ecc(0x80000000);
  1485. back_to_back_c0_hazard();
  1486. /* Set the PE bit (bit 31) in the c0_errctl register. */
  1487. printk(KERN_INFO "Cache parity protection %sabled\n",
  1488. (read_c0_ecc() & 0x80000000) ? "en" : "dis");
  1489. break;
  1490. case CPU_20KC:
  1491. case CPU_25KF:
  1492. /* Clear the DE bit (bit 16) in the c0_status register. */
  1493. printk(KERN_INFO "Enable cache parity protection for "
  1494. "MIPS 20KC/25KF CPUs.\n");
  1495. clear_c0_status(ST0_DE);
  1496. break;
  1497. default:
  1498. break;
  1499. }
  1500. }
  1501. asmlinkage void cache_parity_error(void)
  1502. {
  1503. const int field = 2 * sizeof(unsigned long);
  1504. unsigned int reg_val;
  1505. /* For the moment, report the problem and hang. */
  1506. printk("Cache error exception:\n");
  1507. printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
  1508. reg_val = read_c0_cacheerr();
  1509. printk("c0_cacheerr == %08x\n", reg_val);
  1510. printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
  1511. reg_val & (1<<30) ? "secondary" : "primary",
  1512. reg_val & (1<<31) ? "data" : "insn");
  1513. if ((cpu_has_mips_r2_r6) &&
  1514. ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
  1515. pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
  1516. reg_val & (1<<29) ? "ED " : "",
  1517. reg_val & (1<<28) ? "ET " : "",
  1518. reg_val & (1<<27) ? "ES " : "",
  1519. reg_val & (1<<26) ? "EE " : "",
  1520. reg_val & (1<<25) ? "EB " : "",
  1521. reg_val & (1<<24) ? "EI " : "",
  1522. reg_val & (1<<23) ? "E1 " : "",
  1523. reg_val & (1<<22) ? "E0 " : "");
  1524. } else {
  1525. pr_err("Error bits: %s%s%s%s%s%s%s\n",
  1526. reg_val & (1<<29) ? "ED " : "",
  1527. reg_val & (1<<28) ? "ET " : "",
  1528. reg_val & (1<<26) ? "EE " : "",
  1529. reg_val & (1<<25) ? "EB " : "",
  1530. reg_val & (1<<24) ? "EI " : "",
  1531. reg_val & (1<<23) ? "E1 " : "",
  1532. reg_val & (1<<22) ? "E0 " : "");
  1533. }
  1534. printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
  1535. #if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
  1536. if (reg_val & (1<<22))
  1537. printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
  1538. if (reg_val & (1<<23))
  1539. printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
  1540. #endif
  1541. panic("Can't handle the cache error!");
  1542. }
  1543. asmlinkage void do_ftlb(void)
  1544. {
  1545. const int field = 2 * sizeof(unsigned long);
  1546. unsigned int reg_val;
  1547. /* For the moment, report the problem and hang. */
  1548. if ((cpu_has_mips_r2_r6) &&
  1549. (((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS) ||
  1550. ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_LOONGSON))) {
  1551. pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
  1552. read_c0_ecc());
  1553. pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
  1554. reg_val = read_c0_cacheerr();
  1555. pr_err("c0_cacheerr == %08x\n", reg_val);
  1556. if ((reg_val & 0xc0000000) == 0xc0000000) {
  1557. pr_err("Decoded c0_cacheerr: FTLB parity error\n");
  1558. } else {
  1559. pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
  1560. reg_val & (1<<30) ? "secondary" : "primary",
  1561. reg_val & (1<<31) ? "data" : "insn");
  1562. }
  1563. } else {
  1564. pr_err("FTLB error exception\n");
  1565. }
  1566. /* Just print the cacheerr bits for now */
  1567. cache_parity_error();
  1568. }
  1569. /*
  1570. * SDBBP EJTAG debug exception handler.
  1571. * We skip the instruction and return to the next instruction.
  1572. */
  1573. void ejtag_exception_handler(struct pt_regs *regs)
  1574. {
  1575. const int field = 2 * sizeof(unsigned long);
  1576. unsigned long depc, old_epc, old_ra;
  1577. unsigned int debug;
  1578. printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
  1579. depc = read_c0_depc();
  1580. debug = read_c0_debug();
  1581. printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
  1582. if (debug & 0x80000000) {
  1583. /*
  1584. * In branch delay slot.
  1585. * We cheat a little bit here and use EPC to calculate the
  1586. * debug return address (DEPC). EPC is restored after the
  1587. * calculation.
  1588. */
  1589. old_epc = regs->cp0_epc;
  1590. old_ra = regs->regs[31];
  1591. regs->cp0_epc = depc;
  1592. compute_return_epc(regs);
  1593. depc = regs->cp0_epc;
  1594. regs->cp0_epc = old_epc;
  1595. regs->regs[31] = old_ra;
  1596. } else
  1597. depc += 4;
  1598. write_c0_depc(depc);
  1599. #if 0
  1600. printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
  1601. write_c0_debug(debug | 0x100);
  1602. #endif
  1603. }
  1604. /*
  1605. * NMI exception handler.
  1606. * No lock; only written during early bootup by CPU 0.
  1607. */
  1608. static RAW_NOTIFIER_HEAD(nmi_chain);
  1609. int register_nmi_notifier(struct notifier_block *nb)
  1610. {
  1611. return raw_notifier_chain_register(&nmi_chain, nb);
  1612. }
  1613. void __noreturn nmi_exception_handler(struct pt_regs *regs)
  1614. {
  1615. char str[100];
  1616. nmi_enter();
  1617. raw_notifier_call_chain(&nmi_chain, 0, regs);
  1618. bust_spinlocks(1);
  1619. snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
  1620. smp_processor_id(), regs->cp0_epc);
  1621. regs->cp0_epc = read_c0_errorepc();
  1622. die(str, regs);
  1623. nmi_exit();
  1624. }
  1625. #define VECTORSPACING 0x100 /* for EI/VI mode */
  1626. unsigned long ebase;
  1627. EXPORT_SYMBOL_GPL(ebase);
  1628. unsigned long exception_handlers[32];
  1629. unsigned long vi_handlers[64];
  1630. void __init *set_except_vector(int n, void *addr)
  1631. {
  1632. unsigned long handler = (unsigned long) addr;
  1633. unsigned long old_handler;
  1634. #ifdef CONFIG_CPU_MICROMIPS
  1635. /*
  1636. * Only the TLB handlers are cache aligned with an even
  1637. * address. All other handlers are on an odd address and
  1638. * require no modification. Otherwise, MIPS32 mode will
  1639. * be entered when handling any TLB exceptions. That
  1640. * would be bad...since we must stay in microMIPS mode.
  1641. */
  1642. if (!(handler & 0x1))
  1643. handler |= 1;
  1644. #endif
  1645. old_handler = xchg(&exception_handlers[n], handler);
  1646. if (n == 0 && cpu_has_divec) {
  1647. #ifdef CONFIG_CPU_MICROMIPS
  1648. unsigned long jump_mask = ~((1 << 27) - 1);
  1649. #else
  1650. unsigned long jump_mask = ~((1 << 28) - 1);
  1651. #endif
  1652. u32 *buf = (u32 *)(ebase + 0x200);
  1653. unsigned int k0 = 26;
  1654. if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
  1655. uasm_i_j(&buf, handler & ~jump_mask);
  1656. uasm_i_nop(&buf);
  1657. } else {
  1658. UASM_i_LA(&buf, k0, handler);
  1659. uasm_i_jr(&buf, k0);
  1660. uasm_i_nop(&buf);
  1661. }
  1662. local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
  1663. }
  1664. return (void *)old_handler;
  1665. }
  1666. static void do_default_vi(void)
  1667. {
  1668. show_regs(get_irq_regs());
  1669. panic("Caught unexpected vectored interrupt.");
  1670. }
  1671. static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
  1672. {
  1673. unsigned long handler;
  1674. unsigned long old_handler = vi_handlers[n];
  1675. int srssets = current_cpu_data.srsets;
  1676. u16 *h;
  1677. unsigned char *b;
  1678. BUG_ON(!cpu_has_veic && !cpu_has_vint);
  1679. if (addr == NULL) {
  1680. handler = (unsigned long) do_default_vi;
  1681. srs = 0;
  1682. } else
  1683. handler = (unsigned long) addr;
  1684. vi_handlers[n] = handler;
  1685. b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
  1686. if (srs >= srssets)
  1687. panic("Shadow register set %d not supported", srs);
  1688. if (cpu_has_veic) {
  1689. if (board_bind_eic_interrupt)
  1690. board_bind_eic_interrupt(n, srs);
  1691. } else if (cpu_has_vint) {
  1692. /* SRSMap is only defined if shadow sets are implemented */
  1693. if (srssets > 1)
  1694. change_c0_srsmap(0xf << n*4, srs << n*4);
  1695. }
  1696. if (srs == 0) {
  1697. /*
  1698. * If no shadow set is selected then use the default handler
  1699. * that does normal register saving and standard interrupt exit
  1700. */
  1701. extern char except_vec_vi, except_vec_vi_lui;
  1702. extern char except_vec_vi_ori, except_vec_vi_end;
  1703. extern char rollback_except_vec_vi;
  1704. char *vec_start = using_rollback_handler() ?
  1705. &rollback_except_vec_vi : &except_vec_vi;
  1706. #if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
  1707. const int lui_offset = &except_vec_vi_lui - vec_start + 2;
  1708. const int ori_offset = &except_vec_vi_ori - vec_start + 2;
  1709. #else
  1710. const int lui_offset = &except_vec_vi_lui - vec_start;
  1711. const int ori_offset = &except_vec_vi_ori - vec_start;
  1712. #endif
  1713. const int handler_len = &except_vec_vi_end - vec_start;
  1714. if (handler_len > VECTORSPACING) {
  1715. /*
  1716. * Sigh... panicing won't help as the console
  1717. * is probably not configured :(
  1718. */
  1719. panic("VECTORSPACING too small");
  1720. }
  1721. set_handler(((unsigned long)b - ebase), vec_start,
  1722. #ifdef CONFIG_CPU_MICROMIPS
  1723. (handler_len - 1));
  1724. #else
  1725. handler_len);
  1726. #endif
  1727. h = (u16 *)(b + lui_offset);
  1728. *h = (handler >> 16) & 0xffff;
  1729. h = (u16 *)(b + ori_offset);
  1730. *h = (handler & 0xffff);
  1731. local_flush_icache_range((unsigned long)b,
  1732. (unsigned long)(b+handler_len));
  1733. }
  1734. else {
  1735. /*
  1736. * In other cases jump directly to the interrupt handler. It
  1737. * is the handler's responsibility to save registers if required
  1738. * (eg hi/lo) and return from the exception using "eret".
  1739. */
  1740. u32 insn;
  1741. h = (u16 *)b;
  1742. /* j handler */
  1743. #ifdef CONFIG_CPU_MICROMIPS
  1744. insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
  1745. #else
  1746. insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
  1747. #endif
  1748. h[0] = (insn >> 16) & 0xffff;
  1749. h[1] = insn & 0xffff;
  1750. h[2] = 0;
  1751. h[3] = 0;
  1752. local_flush_icache_range((unsigned long)b,
  1753. (unsigned long)(b+8));
  1754. }
  1755. return (void *)old_handler;
  1756. }
  1757. void *set_vi_handler(int n, vi_handler_t addr)
  1758. {
  1759. return set_vi_srs_handler(n, addr, 0);
  1760. }
  1761. extern void tlb_init(void);
  1762. /*
  1763. * Timer interrupt
  1764. */
  1765. int cp0_compare_irq;
  1766. EXPORT_SYMBOL_GPL(cp0_compare_irq);
  1767. int cp0_compare_irq_shift;
  1768. /*
  1769. * Performance counter IRQ or -1 if shared with timer
  1770. */
  1771. int cp0_perfcount_irq;
  1772. EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
  1773. /*
  1774. * Fast debug channel IRQ or -1 if not present
  1775. */
  1776. int cp0_fdc_irq;
  1777. EXPORT_SYMBOL_GPL(cp0_fdc_irq);
  1778. static int noulri;
  1779. static int __init ulri_disable(char *s)
  1780. {
  1781. pr_info("Disabling ulri\n");
  1782. noulri = 1;
  1783. return 1;
  1784. }
  1785. __setup("noulri", ulri_disable);
  1786. /* configure STATUS register */
  1787. static void configure_status(void)
  1788. {
  1789. /*
  1790. * Disable coprocessors and select 32-bit or 64-bit addressing
  1791. * and the 16/32 or 32/32 FPR register model. Reset the BEV
  1792. * flag that some firmware may have left set and the TS bit (for
  1793. * IP27). Set XX for ISA IV code to work.
  1794. */
  1795. unsigned int status_set = ST0_CU0;
  1796. #ifdef CONFIG_64BIT
  1797. status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
  1798. #endif
  1799. if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
  1800. status_set |= ST0_XX;
  1801. if (cpu_has_dsp)
  1802. status_set |= ST0_MX;
  1803. change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
  1804. status_set);
  1805. }
  1806. unsigned int hwrena;
  1807. EXPORT_SYMBOL_GPL(hwrena);
  1808. /* configure HWRENA register */
  1809. static void configure_hwrena(void)
  1810. {
  1811. hwrena = cpu_hwrena_impl_bits;
  1812. if (cpu_has_mips_r2_r6)
  1813. hwrena |= MIPS_HWRENA_CPUNUM |
  1814. MIPS_HWRENA_SYNCISTEP |
  1815. MIPS_HWRENA_CC |
  1816. MIPS_HWRENA_CCRES;
  1817. if (!noulri && cpu_has_userlocal)
  1818. hwrena |= MIPS_HWRENA_ULR;
  1819. if (hwrena)
  1820. write_c0_hwrena(hwrena);
  1821. }
  1822. static void configure_exception_vector(void)
  1823. {
  1824. if (cpu_has_veic || cpu_has_vint) {
  1825. unsigned long sr = set_c0_status(ST0_BEV);
  1826. /* If available, use WG to set top bits of EBASE */
  1827. if (cpu_has_ebase_wg) {
  1828. #ifdef CONFIG_64BIT
  1829. write_c0_ebase_64(ebase | MIPS_EBASE_WG);
  1830. #else
  1831. write_c0_ebase(ebase | MIPS_EBASE_WG);
  1832. #endif
  1833. }
  1834. write_c0_ebase(ebase);
  1835. write_c0_status(sr);
  1836. /* Setting vector spacing enables EI/VI mode */
  1837. change_c0_intctl(0x3e0, VECTORSPACING);
  1838. }
  1839. if (cpu_has_divec) {
  1840. if (cpu_has_mipsmt) {
  1841. unsigned int vpflags = dvpe();
  1842. set_c0_cause(CAUSEF_IV);
  1843. evpe(vpflags);
  1844. } else
  1845. set_c0_cause(CAUSEF_IV);
  1846. }
  1847. }
  1848. void per_cpu_trap_init(bool is_boot_cpu)
  1849. {
  1850. unsigned int cpu = smp_processor_id();
  1851. configure_status();
  1852. configure_hwrena();
  1853. configure_exception_vector();
  1854. /*
  1855. * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
  1856. *
  1857. * o read IntCtl.IPTI to determine the timer interrupt
  1858. * o read IntCtl.IPPCI to determine the performance counter interrupt
  1859. * o read IntCtl.IPFDC to determine the fast debug channel interrupt
  1860. */
  1861. if (cpu_has_mips_r2_r6) {
  1862. /*
  1863. * We shouldn't trust a secondary core has a sane EBASE register
  1864. * so use the one calculated by the boot CPU.
  1865. */
  1866. if (!is_boot_cpu) {
  1867. /* If available, use WG to set top bits of EBASE */
  1868. if (cpu_has_ebase_wg) {
  1869. #ifdef CONFIG_64BIT
  1870. write_c0_ebase_64(ebase | MIPS_EBASE_WG);
  1871. #else
  1872. write_c0_ebase(ebase | MIPS_EBASE_WG);
  1873. #endif
  1874. }
  1875. write_c0_ebase(ebase);
  1876. }
  1877. cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
  1878. cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
  1879. cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
  1880. cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
  1881. if (!cp0_fdc_irq)
  1882. cp0_fdc_irq = -1;
  1883. } else {
  1884. cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
  1885. cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
  1886. cp0_perfcount_irq = -1;
  1887. cp0_fdc_irq = -1;
  1888. }
  1889. if (!cpu_data[cpu].asid_cache)
  1890. cpu_data[cpu].asid_cache = asid_first_version(cpu);
  1891. mmgrab(&init_mm);
  1892. current->active_mm = &init_mm;
  1893. BUG_ON(current->mm);
  1894. enter_lazy_tlb(&init_mm, current);
  1895. /* Boot CPU's cache setup in setup_arch(). */
  1896. if (!is_boot_cpu)
  1897. cpu_cache_init();
  1898. tlb_init();
  1899. TLBMISS_HANDLER_SETUP();
  1900. }
  1901. /* Install CPU exception handler */
  1902. void set_handler(unsigned long offset, void *addr, unsigned long size)
  1903. {
  1904. #ifdef CONFIG_CPU_MICROMIPS
  1905. memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
  1906. #else
  1907. memcpy((void *)(ebase + offset), addr, size);
  1908. #endif
  1909. local_flush_icache_range(ebase + offset, ebase + offset + size);
  1910. }
  1911. static const char panic_null_cerr[] =
  1912. "Trying to set NULL cache error exception handler\n";
  1913. /*
  1914. * Install uncached CPU exception handler.
  1915. * This is suitable only for the cache error exception which is the only
  1916. * exception handler that is being run uncached.
  1917. */
  1918. void set_uncached_handler(unsigned long offset, void *addr,
  1919. unsigned long size)
  1920. {
  1921. unsigned long uncached_ebase = CKSEG1ADDR(ebase);
  1922. if (!addr)
  1923. panic(panic_null_cerr);
  1924. memcpy((void *)(uncached_ebase + offset), addr, size);
  1925. }
  1926. static int __initdata rdhwr_noopt;
  1927. static int __init set_rdhwr_noopt(char *str)
  1928. {
  1929. rdhwr_noopt = 1;
  1930. return 1;
  1931. }
  1932. __setup("rdhwr_noopt", set_rdhwr_noopt);
  1933. void __init trap_init(void)
  1934. {
  1935. extern char except_vec3_generic;
  1936. extern char except_vec4;
  1937. extern char except_vec3_r4000;
  1938. unsigned long i;
  1939. check_wait();
  1940. if (cpu_has_veic || cpu_has_vint) {
  1941. unsigned long size = 0x200 + VECTORSPACING*64;
  1942. phys_addr_t ebase_pa;
  1943. memblock_set_bottom_up(true);
  1944. ebase = (unsigned long)
  1945. memblock_alloc_from(size, 1 << fls(size), 0);
  1946. memblock_set_bottom_up(false);
  1947. /*
  1948. * Try to ensure ebase resides in KSeg0 if possible.
  1949. *
  1950. * It shouldn't generally be in XKPhys on MIPS64 to avoid
  1951. * hitting a poorly defined exception base for Cache Errors.
  1952. * The allocation is likely to be in the low 512MB of physical,
  1953. * in which case we should be able to convert to KSeg0.
  1954. *
  1955. * EVA is special though as it allows segments to be rearranged
  1956. * and to become uncached during cache error handling.
  1957. */
  1958. ebase_pa = __pa(ebase);
  1959. if (!IS_ENABLED(CONFIG_EVA) && !WARN_ON(ebase_pa >= 0x20000000))
  1960. ebase = CKSEG0ADDR(ebase_pa);
  1961. } else {
  1962. ebase = CAC_BASE;
  1963. if (cpu_has_mips_r2_r6) {
  1964. if (cpu_has_ebase_wg) {
  1965. #ifdef CONFIG_64BIT
  1966. ebase = (read_c0_ebase_64() & ~0xfff);
  1967. #else
  1968. ebase = (read_c0_ebase() & ~0xfff);
  1969. #endif
  1970. } else {
  1971. ebase += (read_c0_ebase() & 0x3ffff000);
  1972. }
  1973. }
  1974. }
  1975. if (cpu_has_mmips) {
  1976. unsigned int config3 = read_c0_config3();
  1977. if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
  1978. write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
  1979. else
  1980. write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
  1981. }
  1982. if (board_ebase_setup)
  1983. board_ebase_setup();
  1984. per_cpu_trap_init(true);
  1985. /*
  1986. * Copy the generic exception handlers to their final destination.
  1987. * This will be overridden later as suitable for a particular
  1988. * configuration.
  1989. */
  1990. set_handler(0x180, &except_vec3_generic, 0x80);
  1991. /*
  1992. * Setup default vectors
  1993. */
  1994. for (i = 0; i <= 31; i++)
  1995. set_except_vector(i, handle_reserved);
  1996. /*
  1997. * Copy the EJTAG debug exception vector handler code to it's final
  1998. * destination.
  1999. */
  2000. if (cpu_has_ejtag && board_ejtag_handler_setup)
  2001. board_ejtag_handler_setup();
  2002. /*
  2003. * Only some CPUs have the watch exceptions.
  2004. */
  2005. if (cpu_has_watch)
  2006. set_except_vector(EXCCODE_WATCH, handle_watch);
  2007. /*
  2008. * Initialise interrupt handlers
  2009. */
  2010. if (cpu_has_veic || cpu_has_vint) {
  2011. int nvec = cpu_has_veic ? 64 : 8;
  2012. for (i = 0; i < nvec; i++)
  2013. set_vi_handler(i, NULL);
  2014. }
  2015. else if (cpu_has_divec)
  2016. set_handler(0x200, &except_vec4, 0x8);
  2017. /*
  2018. * Some CPUs can enable/disable for cache parity detection, but does
  2019. * it different ways.
  2020. */
  2021. parity_protection_init();
  2022. /*
  2023. * The Data Bus Errors / Instruction Bus Errors are signaled
  2024. * by external hardware. Therefore these two exceptions
  2025. * may have board specific handlers.
  2026. */
  2027. if (board_be_init)
  2028. board_be_init();
  2029. set_except_vector(EXCCODE_INT, using_rollback_handler() ?
  2030. rollback_handle_int : handle_int);
  2031. set_except_vector(EXCCODE_MOD, handle_tlbm);
  2032. set_except_vector(EXCCODE_TLBL, handle_tlbl);
  2033. set_except_vector(EXCCODE_TLBS, handle_tlbs);
  2034. set_except_vector(EXCCODE_ADEL, handle_adel);
  2035. set_except_vector(EXCCODE_ADES, handle_ades);
  2036. set_except_vector(EXCCODE_IBE, handle_ibe);
  2037. set_except_vector(EXCCODE_DBE, handle_dbe);
  2038. set_except_vector(EXCCODE_SYS, handle_sys);
  2039. set_except_vector(EXCCODE_BP, handle_bp);
  2040. if (rdhwr_noopt)
  2041. set_except_vector(EXCCODE_RI, handle_ri);
  2042. else {
  2043. if (cpu_has_vtag_icache)
  2044. set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
  2045. else if (current_cpu_type() == CPU_LOONGSON3)
  2046. set_except_vector(EXCCODE_RI, handle_ri_rdhwr_tlbp);
  2047. else
  2048. set_except_vector(EXCCODE_RI, handle_ri_rdhwr);
  2049. }
  2050. set_except_vector(EXCCODE_CPU, handle_cpu);
  2051. set_except_vector(EXCCODE_OV, handle_ov);
  2052. set_except_vector(EXCCODE_TR, handle_tr);
  2053. set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
  2054. if (board_nmi_handler_setup)
  2055. board_nmi_handler_setup();
  2056. if (cpu_has_fpu && !cpu_has_nofpuex)
  2057. set_except_vector(EXCCODE_FPE, handle_fpe);
  2058. set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
  2059. if (cpu_has_rixiex) {
  2060. set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
  2061. set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
  2062. }
  2063. set_except_vector(EXCCODE_MSADIS, handle_msa);
  2064. set_except_vector(EXCCODE_MDMX, handle_mdmx);
  2065. if (cpu_has_mcheck)
  2066. set_except_vector(EXCCODE_MCHECK, handle_mcheck);
  2067. if (cpu_has_mipsmt)
  2068. set_except_vector(EXCCODE_THREAD, handle_mt);
  2069. set_except_vector(EXCCODE_DSPDIS, handle_dsp);
  2070. if (board_cache_error_setup)
  2071. board_cache_error_setup();
  2072. if (cpu_has_vce)
  2073. /* Special exception: R4[04]00 uses also the divec space. */
  2074. set_handler(0x180, &except_vec3_r4000, 0x100);
  2075. else if (cpu_has_4kex)
  2076. set_handler(0x180, &except_vec3_generic, 0x80);
  2077. else
  2078. set_handler(0x080, &except_vec3_generic, 0x80);
  2079. local_flush_icache_range(ebase, ebase + 0x400);
  2080. sort_extable(__start___dbe_table, __stop___dbe_table);
  2081. cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
  2082. }
  2083. static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
  2084. void *v)
  2085. {
  2086. switch (cmd) {
  2087. case CPU_PM_ENTER_FAILED:
  2088. case CPU_PM_EXIT:
  2089. configure_status();
  2090. configure_hwrena();
  2091. configure_exception_vector();
  2092. /* Restore register with CPU number for TLB handlers */
  2093. TLBMISS_HANDLER_RESTORE();
  2094. break;
  2095. }
  2096. return NOTIFY_OK;
  2097. }
  2098. static struct notifier_block trap_pm_notifier_block = {
  2099. .notifier_call = trap_pm_notifier,
  2100. };
  2101. static int __init trap_pm_init(void)
  2102. {
  2103. return cpu_pm_register_notifier(&trap_pm_notifier_block);
  2104. }
  2105. arch_initcall(trap_pm_init);