dwc_eth_qos.c 83 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994
  1. /* Synopsys DWC Ethernet Quality-of-Service v4.10a linux driver
  2. *
  3. * This is a driver for the Synopsys DWC Ethernet QoS IP version 4.10a (GMAC).
  4. * This version introduced a lot of changes which breaks backwards
  5. * compatibility the non-QoS IP from Synopsys (used in the ST Micro drivers).
  6. * Some fields differ between version 4.00a and 4.10a, mainly the interrupt
  7. * bit fields. The driver could be made compatible with 4.00, if all relevant
  8. * HW erratas are handled.
  9. *
  10. * The GMAC is highly configurable at synthesis time. This driver has been
  11. * developed for a subset of the total available feature set. Currently
  12. * it supports:
  13. * - TSO
  14. * - Checksum offload for RX and TX.
  15. * - Energy efficient ethernet.
  16. * - GMII phy interface.
  17. * - The statistics module.
  18. * - Single RX and TX queue.
  19. *
  20. * Copyright (C) 2015 Axis Communications AB.
  21. *
  22. * This program is free software; you can redistribute it and/or modify it
  23. * under the terms and conditions of the GNU General Public License,
  24. * version 2, as published by the Free Software Foundation.
  25. */
  26. #include <linux/clk.h>
  27. #include <linux/module.h>
  28. #include <linux/kernel.h>
  29. #include <linux/init.h>
  30. #include <linux/io.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/stat.h>
  33. #include <linux/types.h>
  34. #include <linux/types.h>
  35. #include <linux/slab.h>
  36. #include <linux/delay.h>
  37. #include <linux/mm.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/platform_device.h>
  41. #include <linux/phy.h>
  42. #include <linux/mii.h>
  43. #include <linux/delay.h>
  44. #include <linux/dma-mapping.h>
  45. #include <linux/vmalloc.h>
  46. #include <linux/device.h>
  47. #include <linux/bitrev.h>
  48. #include <linux/crc32.h>
  49. #include <linux/of.h>
  50. #include <linux/interrupt.h>
  51. #include <linux/clocksource.h>
  52. #include <linux/net_tstamp.h>
  53. #include <linux/pm_runtime.h>
  54. #include <linux/of_net.h>
  55. #include <linux/of_address.h>
  56. #include <linux/of_mdio.h>
  57. #include <linux/timer.h>
  58. #include <linux/tcp.h>
  59. #define DRIVER_NAME "dwceqos"
  60. #define DRIVER_DESCRIPTION "Synopsys DWC Ethernet QoS driver"
  61. #define DRIVER_VERSION "0.9"
  62. #define DWCEQOS_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | \
  63. NETIF_MSG_LINK | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP)
  64. #define DWCEQOS_TX_TIMEOUT 5 /* Seconds */
  65. #define DWCEQOS_LPI_TIMER_MIN 8
  66. #define DWCEQOS_LPI_TIMER_MAX ((1 << 20) - 1)
  67. #define DWCEQOS_RX_BUF_SIZE 2048
  68. #define DWCEQOS_RX_DCNT 256
  69. #define DWCEQOS_TX_DCNT 256
  70. #define DWCEQOS_HASH_TABLE_SIZE 64
  71. /* The size field in the DMA descriptor is 14 bits */
  72. #define BYTES_PER_DMA_DESC 16376
  73. /* Hardware registers */
  74. #define START_MAC_REG_OFFSET 0x0000
  75. #define MAX_MAC_REG_OFFSET 0x0bd0
  76. #define START_MTL_REG_OFFSET 0x0c00
  77. #define MAX_MTL_REG_OFFSET 0x0d7c
  78. #define START_DMA_REG_OFFSET 0x1000
  79. #define MAX_DMA_REG_OFFSET 0x117C
  80. #define REG_SPACE_SIZE 0x1800
  81. /* DMA */
  82. #define REG_DWCEQOS_DMA_MODE 0x1000
  83. #define REG_DWCEQOS_DMA_SYSBUS_MODE 0x1004
  84. #define REG_DWCEQOS_DMA_IS 0x1008
  85. #define REG_DWCEQOS_DMA_DEBUG_ST0 0x100c
  86. /* DMA channel registers */
  87. #define REG_DWCEQOS_DMA_CH0_CTRL 0x1100
  88. #define REG_DWCEQOS_DMA_CH0_TX_CTRL 0x1104
  89. #define REG_DWCEQOS_DMA_CH0_RX_CTRL 0x1108
  90. #define REG_DWCEQOS_DMA_CH0_TXDESC_LIST 0x1114
  91. #define REG_DWCEQOS_DMA_CH0_RXDESC_LIST 0x111c
  92. #define REG_DWCEQOS_DMA_CH0_TXDESC_TAIL 0x1120
  93. #define REG_DWCEQOS_DMA_CH0_RXDESC_TAIL 0x1128
  94. #define REG_DWCEQOS_DMA_CH0_TXDESC_LEN 0x112c
  95. #define REG_DWCEQOS_DMA_CH0_RXDESC_LEN 0x1130
  96. #define REG_DWCEQOS_DMA_CH0_IE 0x1134
  97. #define REG_DWCEQOS_DMA_CH0_CUR_TXDESC 0x1144
  98. #define REG_DWCEQOS_DMA_CH0_CUR_RXDESC 0x114c
  99. #define REG_DWCEQOS_DMA_CH0_CUR_TXBUF 0x1154
  100. #define REG_DWCEQOS_DMA_CH0_CUR_RXBUG 0x115c
  101. #define REG_DWCEQOS_DMA_CH0_STA 0x1160
  102. #define DWCEQOS_DMA_MODE_TXPR BIT(11)
  103. #define DWCEQOS_DMA_MODE_DA BIT(1)
  104. #define DWCEQOS_DMA_SYSBUS_MODE_EN_LPI BIT(31)
  105. #define DWCEQOS_DMA_SYSBUS_MODE_FB BIT(0)
  106. #define DWCEQOS_DMA_SYSBUS_MODE_AAL BIT(12)
  107. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(x) \
  108. (((x) << 16) & 0x000F0000)
  109. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT 3
  110. #define DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_MASK GENMASK(19, 16)
  111. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(x) \
  112. (((x) << 24) & 0x0F000000)
  113. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT 3
  114. #define DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_MASK GENMASK(27, 24)
  115. #define DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK GENMASK(7, 1)
  116. #define DWCEQOS_DMA_SYSBUS_MODE_BURST(x) \
  117. (((x) << 1) & DWCEQOS_DMA_SYSBUS_MODE_BURST_MASK)
  118. #define DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT GENMASK(3, 1)
  119. #define DWCEQOS_DMA_CH_CTRL_PBLX8 BIT(16)
  120. #define DWCEQOS_DMA_CH_CTRL_DSL(x) ((x) << 18)
  121. #define DWCEQOS_DMA_CH_CTRL_PBL(x) ((x) << 16)
  122. #define DWCEQOS_DMA_CH_CTRL_START BIT(0)
  123. #define DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(x) ((x) << 1)
  124. #define DWCEQOS_DMA_CH_TX_OSP BIT(4)
  125. #define DWCEQOS_DMA_CH_TX_TSE BIT(12)
  126. #define DWCEQOS_DMA_CH0_IE_NIE BIT(15)
  127. #define DWCEQOS_DMA_CH0_IE_AIE BIT(14)
  128. #define DWCEQOS_DMA_CH0_IE_RIE BIT(6)
  129. #define DWCEQOS_DMA_CH0_IE_TIE BIT(0)
  130. #define DWCEQOS_DMA_CH0_IE_FBEE BIT(12)
  131. #define DWCEQOS_DMA_CH0_IE_RBUE BIT(7)
  132. #define DWCEQOS_DMA_IS_DC0IS BIT(0)
  133. #define DWCEQOS_DMA_IS_MTLIS BIT(16)
  134. #define DWCEQOS_DMA_IS_MACIS BIT(17)
  135. #define DWCEQOS_DMA_CH0_IS_TI BIT(0)
  136. #define DWCEQOS_DMA_CH0_IS_RI BIT(6)
  137. #define DWCEQOS_DMA_CH0_IS_RBU BIT(7)
  138. #define DWCEQOS_DMA_CH0_IS_FBE BIT(12)
  139. #define DWCEQOS_DMA_CH0_IS_CDE BIT(13)
  140. #define DWCEQOS_DMA_CH0_IS_AIS BIT(14)
  141. #define DWCEQOS_DMA_CH0_IS_TEB GENMASK(18, 16)
  142. #define DWCEQOS_DMA_CH0_IS_TX_ERR_READ BIT(16)
  143. #define DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR BIT(17)
  144. #define DWCEQOS_DMA_CH0_IS_REB GENMASK(21, 19)
  145. #define DWCEQOS_DMA_CH0_IS_RX_ERR_READ BIT(19)
  146. #define DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR BIT(20)
  147. /* DMA descriptor bits for RX normal descriptor (read format) */
  148. #define DWCEQOS_DMA_RDES3_OWN BIT(31)
  149. #define DWCEQOS_DMA_RDES3_INTE BIT(30)
  150. #define DWCEQOS_DMA_RDES3_BUF2V BIT(25)
  151. #define DWCEQOS_DMA_RDES3_BUF1V BIT(24)
  152. /* DMA descriptor bits for RX normal descriptor (write back format) */
  153. #define DWCEQOS_DMA_RDES1_IPCE BIT(7)
  154. #define DWCEQOS_DMA_RDES3_ES BIT(15)
  155. #define DWCEQOS_DMA_RDES3_E_JT BIT(14)
  156. #define DWCEQOS_DMA_RDES3_PL(x) ((x) & 0x7fff)
  157. #define DWCEQOS_DMA_RDES1_PT 0x00000007
  158. #define DWCEQOS_DMA_RDES1_PT_UDP BIT(0)
  159. #define DWCEQOS_DMA_RDES1_PT_TCP BIT(1)
  160. #define DWCEQOS_DMA_RDES1_PT_ICMP 0x00000003
  161. /* DMA descriptor bits for TX normal descriptor (read format) */
  162. #define DWCEQOS_DMA_TDES2_IOC BIT(31)
  163. #define DWCEQOS_DMA_TDES3_OWN BIT(31)
  164. #define DWCEQOS_DMA_TDES3_CTXT BIT(30)
  165. #define DWCEQOS_DMA_TDES3_FD BIT(29)
  166. #define DWCEQOS_DMA_TDES3_LD BIT(28)
  167. #define DWCEQOS_DMA_TDES3_CIPH BIT(16)
  168. #define DWCEQOS_DMA_TDES3_CIPP BIT(17)
  169. #define DWCEQOS_DMA_TDES3_CA 0x00030000
  170. #define DWCEQOS_DMA_TDES3_TSE BIT(18)
  171. #define DWCEQOS_DMA_DES3_THL(x) ((x) << 19)
  172. #define DWCEQOS_DMA_DES2_B2L(x) ((x) << 16)
  173. #define DWCEQOS_DMA_TDES3_TCMSSV BIT(26)
  174. /* DMA channel states */
  175. #define DMA_TX_CH_STOPPED 0
  176. #define DMA_TX_CH_SUSPENDED 6
  177. #define DMA_GET_TX_STATE_CH0(status0) ((status0 & 0xF000) >> 12)
  178. /* MTL */
  179. #define REG_DWCEQOS_MTL_OPER 0x0c00
  180. #define REG_DWCEQOS_MTL_DEBUG_ST 0x0c0c
  181. #define REG_DWCEQOS_MTL_TXQ0_DEBUG_ST 0x0d08
  182. #define REG_DWCEQOS_MTL_RXQ0_DEBUG_ST 0x0d38
  183. #define REG_DWCEQOS_MTL_IS 0x0c20
  184. #define REG_DWCEQOS_MTL_TXQ0_OPER 0x0d00
  185. #define REG_DWCEQOS_MTL_RXQ0_OPER 0x0d30
  186. #define REG_DWCEQOS_MTL_RXQ0_MIS_CNT 0x0d34
  187. #define REG_DWCEQOS_MTL_RXQ0_CTRL 0x0d3c
  188. #define REG_DWCEQOS_MTL_Q0_ISCTRL 0x0d2c
  189. #define DWCEQOS_MTL_SCHALG_STRICT 0x00000060
  190. #define DWCEQOS_MTL_TXQ_TXQEN BIT(3)
  191. #define DWCEQOS_MTL_TXQ_TSF BIT(1)
  192. #define DWCEQOS_MTL_TXQ_FTQ BIT(0)
  193. #define DWCEQOS_MTL_TXQ_TTC512 0x00000070
  194. #define DWCEQOS_MTL_TXQ_SIZE(x) ((((x) - 256) & 0xff00) << 8)
  195. #define DWCEQOS_MTL_RXQ_SIZE(x) ((((x) - 256) & 0xff00) << 12)
  196. #define DWCEQOS_MTL_RXQ_EHFC BIT(7)
  197. #define DWCEQOS_MTL_RXQ_DIS_TCP_EF BIT(6)
  198. #define DWCEQOS_MTL_RXQ_FEP BIT(4)
  199. #define DWCEQOS_MTL_RXQ_FUP BIT(3)
  200. #define DWCEQOS_MTL_RXQ_RSF BIT(5)
  201. #define DWCEQOS_MTL_RXQ_RTC32 BIT(0)
  202. /* MAC */
  203. #define REG_DWCEQOS_MAC_CFG 0x0000
  204. #define REG_DWCEQOS_MAC_EXT_CFG 0x0004
  205. #define REG_DWCEQOS_MAC_PKT_FILT 0x0008
  206. #define REG_DWCEQOS_MAC_WD_TO 0x000c
  207. #define REG_DWCEQOS_HASTABLE_LO 0x0010
  208. #define REG_DWCEQOS_HASTABLE_HI 0x0014
  209. #define REG_DWCEQOS_MAC_IS 0x00b0
  210. #define REG_DWCEQOS_MAC_IE 0x00b4
  211. #define REG_DWCEQOS_MAC_STAT 0x00b8
  212. #define REG_DWCEQOS_MAC_MDIO_ADDR 0x0200
  213. #define REG_DWCEQOS_MAC_MDIO_DATA 0x0204
  214. #define REG_DWCEQOS_MAC_MAC_ADDR0_HI 0x0300
  215. #define REG_DWCEQOS_MAC_MAC_ADDR0_LO 0x0304
  216. #define REG_DWCEQOS_MAC_RXQ0_CTRL0 0x00a0
  217. #define REG_DWCEQOS_MAC_HW_FEATURE0 0x011c
  218. #define REG_DWCEQOS_MAC_HW_FEATURE1 0x0120
  219. #define REG_DWCEQOS_MAC_HW_FEATURE2 0x0124
  220. #define REG_DWCEQOS_MAC_HASHTABLE_LO 0x0010
  221. #define REG_DWCEQOS_MAC_HASHTABLE_HI 0x0014
  222. #define REG_DWCEQOS_MAC_LPI_CTRL_STATUS 0x00d0
  223. #define REG_DWCEQOS_MAC_LPI_TIMERS_CTRL 0x00d4
  224. #define REG_DWCEQOS_MAC_LPI_ENTRY_TIMER 0x00d8
  225. #define REG_DWCEQOS_MAC_1US_TIC_COUNTER 0x00dc
  226. #define REG_DWCEQOS_MAC_RX_FLOW_CTRL 0x0090
  227. #define REG_DWCEQOS_MAC_Q0_TX_FLOW 0x0070
  228. #define DWCEQOS_MAC_CFG_ACS BIT(20)
  229. #define DWCEQOS_MAC_CFG_JD BIT(17)
  230. #define DWCEQOS_MAC_CFG_JE BIT(16)
  231. #define DWCEQOS_MAC_CFG_PS BIT(15)
  232. #define DWCEQOS_MAC_CFG_FES BIT(14)
  233. #define DWCEQOS_MAC_CFG_DM BIT(13)
  234. #define DWCEQOS_MAC_CFG_DO BIT(10)
  235. #define DWCEQOS_MAC_CFG_TE BIT(1)
  236. #define DWCEQOS_MAC_CFG_IPC BIT(27)
  237. #define DWCEQOS_MAC_CFG_RE BIT(0)
  238. #define DWCEQOS_ADDR_HIGH(reg) (0x00000300 + (reg * 8))
  239. #define DWCEQOS_ADDR_LOW(reg) (0x00000304 + (reg * 8))
  240. #define DWCEQOS_MAC_IS_LPI_INT BIT(5)
  241. #define DWCEQOS_MAC_IS_MMC_INT BIT(8)
  242. #define DWCEQOS_MAC_RXQ_EN BIT(1)
  243. #define DWCEQOS_MAC_MAC_ADDR_HI_EN BIT(31)
  244. #define DWCEQOS_MAC_PKT_FILT_RA BIT(31)
  245. #define DWCEQOS_MAC_PKT_FILT_HPF BIT(10)
  246. #define DWCEQOS_MAC_PKT_FILT_SAF BIT(9)
  247. #define DWCEQOS_MAC_PKT_FILT_SAIF BIT(8)
  248. #define DWCEQOS_MAC_PKT_FILT_DBF BIT(5)
  249. #define DWCEQOS_MAC_PKT_FILT_PM BIT(4)
  250. #define DWCEQOS_MAC_PKT_FILT_DAIF BIT(3)
  251. #define DWCEQOS_MAC_PKT_FILT_HMC BIT(2)
  252. #define DWCEQOS_MAC_PKT_FILT_HUC BIT(1)
  253. #define DWCEQOS_MAC_PKT_FILT_PR BIT(0)
  254. #define DWCEQOS_MAC_MDIO_ADDR_CR(x) (((x & 15)) << 8)
  255. #define DWCEQOS_MAC_MDIO_ADDR_CR_20 2
  256. #define DWCEQOS_MAC_MDIO_ADDR_CR_35 3
  257. #define DWCEQOS_MAC_MDIO_ADDR_CR_60 0
  258. #define DWCEQOS_MAC_MDIO_ADDR_CR_100 1
  259. #define DWCEQOS_MAC_MDIO_ADDR_CR_150 4
  260. #define DWCEQOS_MAC_MDIO_ADDR_CR_250 5
  261. #define DWCEQOS_MAC_MDIO_ADDR_GOC_READ 0x0000000c
  262. #define DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE BIT(2)
  263. #define DWCEQOS_MAC_MDIO_ADDR_GB BIT(0)
  264. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEN BIT(0)
  265. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIEX BIT(1)
  266. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEN BIT(2)
  267. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIEX BIT(3)
  268. #define DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST BIT(8)
  269. #define DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST BIT(9)
  270. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN BIT(16)
  271. #define DWCEQOS_MAC_LPI_CTRL_STATUS_PLS BIT(17)
  272. #define DWCEQOS_MAC_LPI_CTRL_STATUS_PLSEN BIT(18)
  273. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA BIT(19)
  274. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE BIT(20)
  275. #define DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE BIT(21)
  276. #define DWCEQOS_MAC_1US_TIC_COUNTER_VAL(x) ((x) & GENMASK(11, 0))
  277. #define DWCEQOS_LPI_CTRL_ENABLE_EEE (DWCEQOS_MAC_LPI_CTRL_STATUS_LPITE | \
  278. DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA | \
  279. DWCEQOS_MAC_LPI_CTRL_STATUS_LPIEN)
  280. #define DWCEQOS_MAC_RX_FLOW_CTRL_RFE BIT(0)
  281. #define DWCEQOS_MAC_Q0_TX_FLOW_TFE BIT(1)
  282. #define DWCEQOS_MAC_Q0_TX_FLOW_PT(time) ((time) << 16)
  283. #define DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS (0 << 4)
  284. /* Features */
  285. #define DWCEQOS_MAC_HW_FEATURE0_RXCOESEL BIT(16)
  286. #define DWCEQOS_MAC_HW_FEATURE0_TXCOESEL BIT(14)
  287. #define DWCEQOS_MAC_HW_FEATURE0_HDSEL BIT(2)
  288. #define DWCEQOS_MAC_HW_FEATURE0_EEESEL BIT(13)
  289. #define DWCEQOS_MAC_HW_FEATURE0_GMIISEL BIT(1)
  290. #define DWCEQOS_MAC_HW_FEATURE0_MIISEL BIT(0)
  291. #define DWCEQOS_MAC_HW_FEATURE1_TSOEN BIT(18)
  292. #define DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(x) ((128 << ((x) & 0x7c0)) >> 6)
  293. #define DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(x) (128 << ((x) & 0x1f))
  294. #define DWCEQOS_MAX_PERFECT_ADDRESSES(feature1) \
  295. (1 + (((feature1) & 0x1fc0000) >> 18))
  296. #define DWCEQOS_MDIO_PHYADDR(x) (((x) & 0x1f) << 21)
  297. #define DWCEQOS_MDIO_PHYREG(x) (((x) & 0x1f) << 16)
  298. #define DWCEQOS_DMA_MODE_SWR BIT(0)
  299. #define DWCEQOS_DWCEQOS_RX_BUF_SIZE 2048
  300. /* Mac Management Counters */
  301. #define REG_DWCEQOS_MMC_CTRL 0x0700
  302. #define REG_DWCEQOS_MMC_RXIRQ 0x0704
  303. #define REG_DWCEQOS_MMC_TXIRQ 0x0708
  304. #define REG_DWCEQOS_MMC_RXIRQMASK 0x070c
  305. #define REG_DWCEQOS_MMC_TXIRQMASK 0x0710
  306. #define DWCEQOS_MMC_CTRL_CNTRST BIT(0)
  307. #define DWCEQOS_MMC_CTRL_RSTONRD BIT(2)
  308. #define DWC_MMC_TXLPITRANSCNTR 0x07F0
  309. #define DWC_MMC_TXLPIUSCNTR 0x07EC
  310. #define DWC_MMC_TXOVERSIZE_G 0x0778
  311. #define DWC_MMC_TXVLANPACKETS_G 0x0774
  312. #define DWC_MMC_TXPAUSEPACKETS 0x0770
  313. #define DWC_MMC_TXEXCESSDEF 0x076C
  314. #define DWC_MMC_TXPACKETCOUNT_G 0x0768
  315. #define DWC_MMC_TXOCTETCOUNT_G 0x0764
  316. #define DWC_MMC_TXCARRIERERROR 0x0760
  317. #define DWC_MMC_TXEXCESSCOL 0x075C
  318. #define DWC_MMC_TXLATECOL 0x0758
  319. #define DWC_MMC_TXDEFERRED 0x0754
  320. #define DWC_MMC_TXMULTICOL_G 0x0750
  321. #define DWC_MMC_TXSINGLECOL_G 0x074C
  322. #define DWC_MMC_TXUNDERFLOWERROR 0x0748
  323. #define DWC_MMC_TXBROADCASTPACKETS_GB 0x0744
  324. #define DWC_MMC_TXMULTICASTPACKETS_GB 0x0740
  325. #define DWC_MMC_TXUNICASTPACKETS_GB 0x073C
  326. #define DWC_MMC_TX1024TOMAXOCTETS_GB 0x0738
  327. #define DWC_MMC_TX512TO1023OCTETS_GB 0x0734
  328. #define DWC_MMC_TX256TO511OCTETS_GB 0x0730
  329. #define DWC_MMC_TX128TO255OCTETS_GB 0x072C
  330. #define DWC_MMC_TX65TO127OCTETS_GB 0x0728
  331. #define DWC_MMC_TX64OCTETS_GB 0x0724
  332. #define DWC_MMC_TXMULTICASTPACKETS_G 0x0720
  333. #define DWC_MMC_TXBROADCASTPACKETS_G 0x071C
  334. #define DWC_MMC_TXPACKETCOUNT_GB 0x0718
  335. #define DWC_MMC_TXOCTETCOUNT_GB 0x0714
  336. #define DWC_MMC_RXLPITRANSCNTR 0x07F8
  337. #define DWC_MMC_RXLPIUSCNTR 0x07F4
  338. #define DWC_MMC_RXCTRLPACKETS_G 0x07E4
  339. #define DWC_MMC_RXRCVERROR 0x07E0
  340. #define DWC_MMC_RXWATCHDOG 0x07DC
  341. #define DWC_MMC_RXVLANPACKETS_GB 0x07D8
  342. #define DWC_MMC_RXFIFOOVERFLOW 0x07D4
  343. #define DWC_MMC_RXPAUSEPACKETS 0x07D0
  344. #define DWC_MMC_RXOUTOFRANGETYPE 0x07CC
  345. #define DWC_MMC_RXLENGTHERROR 0x07C8
  346. #define DWC_MMC_RXUNICASTPACKETS_G 0x07C4
  347. #define DWC_MMC_RX1024TOMAXOCTETS_GB 0x07C0
  348. #define DWC_MMC_RX512TO1023OCTETS_GB 0x07BC
  349. #define DWC_MMC_RX256TO511OCTETS_GB 0x07B8
  350. #define DWC_MMC_RX128TO255OCTETS_GB 0x07B4
  351. #define DWC_MMC_RX65TO127OCTETS_GB 0x07B0
  352. #define DWC_MMC_RX64OCTETS_GB 0x07AC
  353. #define DWC_MMC_RXOVERSIZE_G 0x07A8
  354. #define DWC_MMC_RXUNDERSIZE_G 0x07A4
  355. #define DWC_MMC_RXJABBERERROR 0x07A0
  356. #define DWC_MMC_RXRUNTERROR 0x079C
  357. #define DWC_MMC_RXALIGNMENTERROR 0x0798
  358. #define DWC_MMC_RXCRCERROR 0x0794
  359. #define DWC_MMC_RXMULTICASTPACKETS_G 0x0790
  360. #define DWC_MMC_RXBROADCASTPACKETS_G 0x078C
  361. #define DWC_MMC_RXOCTETCOUNT_G 0x0788
  362. #define DWC_MMC_RXOCTETCOUNT_GB 0x0784
  363. #define DWC_MMC_RXPACKETCOUNT_GB 0x0780
  364. static int debug = -1;
  365. module_param(debug, int, 0);
  366. MODULE_PARM_DESC(debug, "DWC_eth_qos debug level (0=none,...,16=all)");
  367. /* DMA ring descriptor. These are used as support descriptors for the HW DMA */
  368. struct ring_desc {
  369. struct sk_buff *skb;
  370. dma_addr_t mapping;
  371. size_t len;
  372. };
  373. /* DMA hardware descriptor */
  374. struct dwceqos_dma_desc {
  375. u32 des0;
  376. u32 des1;
  377. u32 des2;
  378. u32 des3;
  379. } ____cacheline_aligned;
  380. struct dwceqos_mmc_counters {
  381. __u64 txlpitranscntr;
  382. __u64 txpiuscntr;
  383. __u64 txoversize_g;
  384. __u64 txvlanpackets_g;
  385. __u64 txpausepackets;
  386. __u64 txexcessdef;
  387. __u64 txpacketcount_g;
  388. __u64 txoctetcount_g;
  389. __u64 txcarriererror;
  390. __u64 txexcesscol;
  391. __u64 txlatecol;
  392. __u64 txdeferred;
  393. __u64 txmulticol_g;
  394. __u64 txsinglecol_g;
  395. __u64 txunderflowerror;
  396. __u64 txbroadcastpackets_gb;
  397. __u64 txmulticastpackets_gb;
  398. __u64 txunicastpackets_gb;
  399. __u64 tx1024tomaxoctets_gb;
  400. __u64 tx512to1023octets_gb;
  401. __u64 tx256to511octets_gb;
  402. __u64 tx128to255octets_gb;
  403. __u64 tx65to127octets_gb;
  404. __u64 tx64octets_gb;
  405. __u64 txmulticastpackets_g;
  406. __u64 txbroadcastpackets_g;
  407. __u64 txpacketcount_gb;
  408. __u64 txoctetcount_gb;
  409. __u64 rxlpitranscntr;
  410. __u64 rxlpiuscntr;
  411. __u64 rxctrlpackets_g;
  412. __u64 rxrcverror;
  413. __u64 rxwatchdog;
  414. __u64 rxvlanpackets_gb;
  415. __u64 rxfifooverflow;
  416. __u64 rxpausepackets;
  417. __u64 rxoutofrangetype;
  418. __u64 rxlengtherror;
  419. __u64 rxunicastpackets_g;
  420. __u64 rx1024tomaxoctets_gb;
  421. __u64 rx512to1023octets_gb;
  422. __u64 rx256to511octets_gb;
  423. __u64 rx128to255octets_gb;
  424. __u64 rx65to127octets_gb;
  425. __u64 rx64octets_gb;
  426. __u64 rxoversize_g;
  427. __u64 rxundersize_g;
  428. __u64 rxjabbererror;
  429. __u64 rxrunterror;
  430. __u64 rxalignmenterror;
  431. __u64 rxcrcerror;
  432. __u64 rxmulticastpackets_g;
  433. __u64 rxbroadcastpackets_g;
  434. __u64 rxoctetcount_g;
  435. __u64 rxoctetcount_gb;
  436. __u64 rxpacketcount_gb;
  437. };
  438. /* Ethtool statistics */
  439. struct dwceqos_stat {
  440. const char stat_name[ETH_GSTRING_LEN];
  441. int offset;
  442. };
  443. #define STAT_ITEM(name, var) \
  444. {\
  445. name,\
  446. offsetof(struct dwceqos_mmc_counters, var),\
  447. }
  448. static const struct dwceqos_stat dwceqos_ethtool_stats[] = {
  449. STAT_ITEM("tx_bytes", txoctetcount_gb),
  450. STAT_ITEM("tx_packets", txpacketcount_gb),
  451. STAT_ITEM("tx_unicst_packets", txunicastpackets_gb),
  452. STAT_ITEM("tx_broadcast_packets", txbroadcastpackets_gb),
  453. STAT_ITEM("tx_multicast_packets", txmulticastpackets_gb),
  454. STAT_ITEM("tx_pause_packets", txpausepackets),
  455. STAT_ITEM("tx_up_to_64_byte_packets", tx64octets_gb),
  456. STAT_ITEM("tx_65_to_127_byte_packets", tx65to127octets_gb),
  457. STAT_ITEM("tx_128_to_255_byte_packets", tx128to255octets_gb),
  458. STAT_ITEM("tx_256_to_511_byte_packets", tx256to511octets_gb),
  459. STAT_ITEM("tx_512_to_1023_byte_packets", tx512to1023octets_gb),
  460. STAT_ITEM("tx_1024_to_maxsize_packets", tx1024tomaxoctets_gb),
  461. STAT_ITEM("tx_underflow_errors", txunderflowerror),
  462. STAT_ITEM("tx_lpi_count", txlpitranscntr),
  463. STAT_ITEM("rx_bytes", rxoctetcount_gb),
  464. STAT_ITEM("rx_packets", rxpacketcount_gb),
  465. STAT_ITEM("rx_unicast_packets", rxunicastpackets_g),
  466. STAT_ITEM("rx_broadcast_packets", rxbroadcastpackets_g),
  467. STAT_ITEM("rx_multicast_packets", rxmulticastpackets_g),
  468. STAT_ITEM("rx_vlan_packets", rxvlanpackets_gb),
  469. STAT_ITEM("rx_pause_packets", rxpausepackets),
  470. STAT_ITEM("rx_up_to_64_byte_packets", rx64octets_gb),
  471. STAT_ITEM("rx_65_to_127_byte_packets", rx65to127octets_gb),
  472. STAT_ITEM("rx_128_to_255_byte_packets", rx128to255octets_gb),
  473. STAT_ITEM("rx_256_to_511_byte_packets", rx256to511octets_gb),
  474. STAT_ITEM("rx_512_to_1023_byte_packets", rx512to1023octets_gb),
  475. STAT_ITEM("rx_1024_to_maxsize_packets", rx1024tomaxoctets_gb),
  476. STAT_ITEM("rx_fifo_overflow_errors", rxfifooverflow),
  477. STAT_ITEM("rx_oversize_packets", rxoversize_g),
  478. STAT_ITEM("rx_undersize_packets", rxundersize_g),
  479. STAT_ITEM("rx_jabbers", rxjabbererror),
  480. STAT_ITEM("rx_align_errors", rxalignmenterror),
  481. STAT_ITEM("rx_crc_errors", rxcrcerror),
  482. STAT_ITEM("rx_lpi_count", rxlpitranscntr),
  483. };
  484. /* Configuration of AXI bus parameters.
  485. * These values depend on the parameters set on the MAC core as well
  486. * as the AXI interconnect.
  487. */
  488. struct dwceqos_bus_cfg {
  489. /* Enable AXI low-power interface. */
  490. bool en_lpi;
  491. /* Limit on number of outstanding AXI write requests. */
  492. u32 write_requests;
  493. /* Limit on number of outstanding AXI read requests. */
  494. u32 read_requests;
  495. /* Bitmap of allowed AXI burst lengths, 4-256 beats. */
  496. u32 burst_map;
  497. /* DMA Programmable burst length*/
  498. u32 tx_pbl;
  499. u32 rx_pbl;
  500. };
  501. struct dwceqos_flowcontrol {
  502. int autoneg;
  503. int rx;
  504. int rx_current;
  505. int tx;
  506. int tx_current;
  507. };
  508. struct net_local {
  509. void __iomem *baseaddr;
  510. struct clk *phy_ref_clk;
  511. struct clk *apb_pclk;
  512. struct device_node *phy_node;
  513. struct net_device *ndev;
  514. struct platform_device *pdev;
  515. u32 msg_enable;
  516. struct tasklet_struct tx_bdreclaim_tasklet;
  517. struct workqueue_struct *txtimeout_handler_wq;
  518. struct work_struct txtimeout_reinit;
  519. phy_interface_t phy_interface;
  520. struct mii_bus *mii_bus;
  521. unsigned int link;
  522. unsigned int speed;
  523. unsigned int duplex;
  524. struct napi_struct napi;
  525. /* DMA Descriptor Areas */
  526. struct ring_desc *rx_skb;
  527. struct ring_desc *tx_skb;
  528. struct dwceqos_dma_desc *tx_descs;
  529. struct dwceqos_dma_desc *rx_descs;
  530. /* DMA Mapped Descriptor areas*/
  531. dma_addr_t tx_descs_addr;
  532. dma_addr_t rx_descs_addr;
  533. dma_addr_t tx_descs_tail_addr;
  534. dma_addr_t rx_descs_tail_addr;
  535. size_t tx_free;
  536. size_t tx_next;
  537. size_t rx_cur;
  538. size_t tx_cur;
  539. /* Spinlocks for accessing DMA Descriptors */
  540. spinlock_t tx_lock;
  541. /* Spinlock for register read-modify-writes. */
  542. spinlock_t hw_lock;
  543. u32 feature0;
  544. u32 feature1;
  545. u32 feature2;
  546. struct dwceqos_bus_cfg bus_cfg;
  547. bool en_tx_lpi_clockgating;
  548. int eee_enabled;
  549. int eee_active;
  550. int csr_val;
  551. u32 gso_size;
  552. struct dwceqos_mmc_counters mmc_counters;
  553. /* Protect the mmc_counter updates. */
  554. spinlock_t stats_lock;
  555. u32 mmc_rx_counters_mask;
  556. u32 mmc_tx_counters_mask;
  557. struct dwceqos_flowcontrol flowcontrol;
  558. /* Tracks the intermediate state of phy started but hardware
  559. * init not finished yet.
  560. */
  561. bool phy_defer;
  562. };
  563. static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
  564. u32 tx_mask);
  565. static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
  566. unsigned int reg_n);
  567. static int dwceqos_stop(struct net_device *ndev);
  568. static int dwceqos_open(struct net_device *ndev);
  569. static void dwceqos_tx_poll_demand(struct net_local *lp);
  570. static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable);
  571. static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable);
  572. static void dwceqos_reset_state(struct net_local *lp);
  573. #define dwceqos_read(lp, reg) \
  574. readl_relaxed(((void __iomem *)((lp)->baseaddr)) + (reg))
  575. #define dwceqos_write(lp, reg, val) \
  576. writel_relaxed((val), ((void __iomem *)((lp)->baseaddr)) + (reg))
  577. static void dwceqos_reset_state(struct net_local *lp)
  578. {
  579. lp->link = 0;
  580. lp->speed = 0;
  581. lp->duplex = DUPLEX_UNKNOWN;
  582. lp->flowcontrol.rx_current = 0;
  583. lp->flowcontrol.tx_current = 0;
  584. lp->eee_active = 0;
  585. lp->eee_enabled = 0;
  586. }
  587. static void print_descriptor(struct net_local *lp, int index, int tx)
  588. {
  589. struct dwceqos_dma_desc *dd;
  590. if (tx)
  591. dd = (struct dwceqos_dma_desc *)&lp->tx_descs[index];
  592. else
  593. dd = (struct dwceqos_dma_desc *)&lp->rx_descs[index];
  594. pr_info("%s DMA Descriptor #%d@%p Contents:\n", tx ? "TX" : "RX",
  595. index, dd);
  596. pr_info("0x%08x 0x%08x 0x%08x 0x%08x\n", dd->des0, dd->des1, dd->des2,
  597. dd->des3);
  598. }
  599. static void print_status(struct net_local *lp)
  600. {
  601. size_t desci, i;
  602. pr_info("tx_free %zu, tx_cur %zu, tx_next %zu\n", lp->tx_free,
  603. lp->tx_cur, lp->tx_next);
  604. print_descriptor(lp, lp->rx_cur, 0);
  605. for (desci = (lp->tx_cur - 10) % DWCEQOS_TX_DCNT, i = 0;
  606. i < DWCEQOS_TX_DCNT;
  607. ++i) {
  608. print_descriptor(lp, desci, 1);
  609. desci = (desci + 1) % DWCEQOS_TX_DCNT;
  610. }
  611. pr_info("DMA_Debug_Status0: 0x%08x\n",
  612. dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0));
  613. pr_info("DMA_CH0_Status: 0x%08x\n",
  614. dwceqos_read(lp, REG_DWCEQOS_DMA_IS));
  615. pr_info("DMA_CH0_Current_App_TxDesc: 0x%08x\n",
  616. dwceqos_read(lp, 0x1144));
  617. pr_info("DMA_CH0_Current_App_TxBuff: 0x%08x\n",
  618. dwceqos_read(lp, 0x1154));
  619. pr_info("MTL_Debug_Status: 0x%08x\n",
  620. dwceqos_read(lp, REG_DWCEQOS_MTL_DEBUG_ST));
  621. pr_info("MTL_TXQ0_Debug_Status: 0x%08x\n",
  622. dwceqos_read(lp, REG_DWCEQOS_MTL_TXQ0_DEBUG_ST));
  623. pr_info("MTL_RXQ0_Debug_Status: 0x%08x\n",
  624. dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_DEBUG_ST));
  625. pr_info("Current TX DMA: 0x%08x, RX DMA: 0x%08x\n",
  626. dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_TXDESC),
  627. dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_CUR_RXDESC));
  628. }
  629. static void dwceqos_mdio_set_csr(struct net_local *lp)
  630. {
  631. int rate = clk_get_rate(lp->apb_pclk);
  632. if (rate <= 20000000)
  633. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_20;
  634. else if (rate <= 35000000)
  635. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_35;
  636. else if (rate <= 60000000)
  637. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_60;
  638. else if (rate <= 100000000)
  639. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_100;
  640. else if (rate <= 150000000)
  641. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_150;
  642. else if (rate <= 250000000)
  643. lp->csr_val = DWCEQOS_MAC_MDIO_ADDR_CR_250;
  644. }
  645. /* Simple MDIO functions implementing mii_bus */
  646. static int dwceqos_mdio_read(struct mii_bus *bus, int mii_id, int phyreg)
  647. {
  648. struct net_local *lp = bus->priv;
  649. u32 regval;
  650. int i;
  651. int data;
  652. regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
  653. DWCEQOS_MDIO_PHYREG(phyreg) |
  654. DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
  655. DWCEQOS_MAC_MDIO_ADDR_GB |
  656. DWCEQOS_MAC_MDIO_ADDR_GOC_READ;
  657. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
  658. for (i = 0; i < 5; ++i) {
  659. usleep_range(64, 128);
  660. if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
  661. DWCEQOS_MAC_MDIO_ADDR_GB))
  662. break;
  663. }
  664. data = dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_DATA);
  665. if (i == 5) {
  666. netdev_warn(lp->ndev, "MDIO read timed out\n");
  667. data = 0xffff;
  668. }
  669. return data & 0xffff;
  670. }
  671. static int dwceqos_mdio_write(struct mii_bus *bus, int mii_id, int phyreg,
  672. u16 value)
  673. {
  674. struct net_local *lp = bus->priv;
  675. u32 regval;
  676. int i;
  677. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_DATA, value);
  678. regval = DWCEQOS_MDIO_PHYADDR(mii_id) |
  679. DWCEQOS_MDIO_PHYREG(phyreg) |
  680. DWCEQOS_MAC_MDIO_ADDR_CR(lp->csr_val) |
  681. DWCEQOS_MAC_MDIO_ADDR_GB |
  682. DWCEQOS_MAC_MDIO_ADDR_GOC_WRITE;
  683. dwceqos_write(lp, REG_DWCEQOS_MAC_MDIO_ADDR, regval);
  684. for (i = 0; i < 5; ++i) {
  685. usleep_range(64, 128);
  686. if (!(dwceqos_read(lp, REG_DWCEQOS_MAC_MDIO_ADDR) &
  687. DWCEQOS_MAC_MDIO_ADDR_GB))
  688. break;
  689. }
  690. if (i == 5)
  691. netdev_warn(lp->ndev, "MDIO write timed out\n");
  692. return 0;
  693. }
  694. static int dwceqos_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
  695. {
  696. struct net_local *lp = netdev_priv(ndev);
  697. struct phy_device *phydev = ndev->phydev;
  698. if (!netif_running(ndev))
  699. return -EINVAL;
  700. if (!phydev)
  701. return -ENODEV;
  702. switch (cmd) {
  703. case SIOCGMIIPHY:
  704. case SIOCGMIIREG:
  705. case SIOCSMIIREG:
  706. return phy_mii_ioctl(phydev, rq, cmd);
  707. default:
  708. dev_info(&lp->pdev->dev, "ioctl %X not implemented.\n", cmd);
  709. return -EOPNOTSUPP;
  710. }
  711. }
  712. static void dwceqos_link_down(struct net_local *lp)
  713. {
  714. u32 regval;
  715. unsigned long flags;
  716. /* Indicate link down to the LPI state machine */
  717. spin_lock_irqsave(&lp->hw_lock, flags);
  718. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  719. regval &= ~DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
  720. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  721. spin_unlock_irqrestore(&lp->hw_lock, flags);
  722. }
  723. static void dwceqos_link_up(struct net_local *lp)
  724. {
  725. struct net_device *ndev = lp->ndev;
  726. u32 regval;
  727. unsigned long flags;
  728. /* Indicate link up to the LPI state machine */
  729. spin_lock_irqsave(&lp->hw_lock, flags);
  730. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  731. regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_PLS;
  732. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  733. spin_unlock_irqrestore(&lp->hw_lock, flags);
  734. lp->eee_active = !phy_init_eee(ndev->phydev, 0);
  735. /* Check for changed EEE capability */
  736. if (!lp->eee_active && lp->eee_enabled) {
  737. lp->eee_enabled = 0;
  738. spin_lock_irqsave(&lp->hw_lock, flags);
  739. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  740. regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
  741. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  742. spin_unlock_irqrestore(&lp->hw_lock, flags);
  743. }
  744. }
  745. static void dwceqos_set_speed(struct net_local *lp)
  746. {
  747. struct net_device *ndev = lp->ndev;
  748. struct phy_device *phydev = ndev->phydev;
  749. u32 regval;
  750. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  751. regval &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES |
  752. DWCEQOS_MAC_CFG_DM);
  753. if (phydev->duplex)
  754. regval |= DWCEQOS_MAC_CFG_DM;
  755. if (phydev->speed == SPEED_10) {
  756. regval |= DWCEQOS_MAC_CFG_PS;
  757. } else if (phydev->speed == SPEED_100) {
  758. regval |= DWCEQOS_MAC_CFG_PS |
  759. DWCEQOS_MAC_CFG_FES;
  760. } else if (phydev->speed != SPEED_1000) {
  761. netdev_err(lp->ndev,
  762. "unknown PHY speed %d\n",
  763. phydev->speed);
  764. return;
  765. }
  766. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, regval);
  767. }
  768. static void dwceqos_adjust_link(struct net_device *ndev)
  769. {
  770. struct net_local *lp = netdev_priv(ndev);
  771. struct phy_device *phydev = ndev->phydev;
  772. int status_change = 0;
  773. if (lp->phy_defer)
  774. return;
  775. if (phydev->link) {
  776. if ((lp->speed != phydev->speed) ||
  777. (lp->duplex != phydev->duplex)) {
  778. dwceqos_set_speed(lp);
  779. lp->speed = phydev->speed;
  780. lp->duplex = phydev->duplex;
  781. status_change = 1;
  782. }
  783. if (lp->flowcontrol.autoneg) {
  784. lp->flowcontrol.rx = phydev->pause ||
  785. phydev->asym_pause;
  786. lp->flowcontrol.tx = phydev->pause ||
  787. phydev->asym_pause;
  788. }
  789. if (lp->flowcontrol.rx != lp->flowcontrol.rx_current) {
  790. if (netif_msg_link(lp))
  791. netdev_dbg(ndev, "set rx flow to %d\n",
  792. lp->flowcontrol.rx);
  793. dwceqos_set_rx_flowcontrol(lp, lp->flowcontrol.rx);
  794. lp->flowcontrol.rx_current = lp->flowcontrol.rx;
  795. }
  796. if (lp->flowcontrol.tx != lp->flowcontrol.tx_current) {
  797. if (netif_msg_link(lp))
  798. netdev_dbg(ndev, "set tx flow to %d\n",
  799. lp->flowcontrol.tx);
  800. dwceqos_set_tx_flowcontrol(lp, lp->flowcontrol.tx);
  801. lp->flowcontrol.tx_current = lp->flowcontrol.tx;
  802. }
  803. }
  804. if (phydev->link != lp->link) {
  805. lp->link = phydev->link;
  806. status_change = 1;
  807. }
  808. if (status_change) {
  809. if (phydev->link) {
  810. netif_trans_update(lp->ndev);
  811. dwceqos_link_up(lp);
  812. } else {
  813. dwceqos_link_down(lp);
  814. }
  815. phy_print_status(phydev);
  816. }
  817. }
  818. static int dwceqos_mii_probe(struct net_device *ndev)
  819. {
  820. struct net_local *lp = netdev_priv(ndev);
  821. struct phy_device *phydev = NULL;
  822. if (lp->phy_node) {
  823. phydev = of_phy_connect(lp->ndev,
  824. lp->phy_node,
  825. &dwceqos_adjust_link,
  826. 0,
  827. lp->phy_interface);
  828. if (!phydev) {
  829. netdev_err(ndev, "no PHY found\n");
  830. return -1;
  831. }
  832. } else {
  833. netdev_err(ndev, "no PHY configured\n");
  834. return -ENODEV;
  835. }
  836. if (netif_msg_probe(lp))
  837. phy_attached_info(phydev);
  838. phydev->supported &= PHY_GBIT_FEATURES | SUPPORTED_Pause |
  839. SUPPORTED_Asym_Pause;
  840. lp->link = 0;
  841. lp->speed = 0;
  842. lp->duplex = DUPLEX_UNKNOWN;
  843. lp->flowcontrol.autoneg = AUTONEG_ENABLE;
  844. return 0;
  845. }
  846. static void dwceqos_alloc_rxring_desc(struct net_local *lp, int index)
  847. {
  848. struct sk_buff *new_skb;
  849. dma_addr_t new_skb_baddr = 0;
  850. new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
  851. if (!new_skb) {
  852. netdev_err(lp->ndev, "alloc_skb error for desc %d\n", index);
  853. goto err_out;
  854. }
  855. new_skb_baddr = dma_map_single(lp->ndev->dev.parent,
  856. new_skb->data, DWCEQOS_RX_BUF_SIZE,
  857. DMA_FROM_DEVICE);
  858. if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
  859. netdev_err(lp->ndev, "DMA map error\n");
  860. dev_kfree_skb(new_skb);
  861. new_skb = NULL;
  862. goto err_out;
  863. }
  864. lp->rx_descs[index].des0 = new_skb_baddr;
  865. lp->rx_descs[index].des1 = 0;
  866. lp->rx_descs[index].des2 = 0;
  867. lp->rx_descs[index].des3 = DWCEQOS_DMA_RDES3_INTE |
  868. DWCEQOS_DMA_RDES3_BUF1V |
  869. DWCEQOS_DMA_RDES3_OWN;
  870. lp->rx_skb[index].mapping = new_skb_baddr;
  871. lp->rx_skb[index].len = DWCEQOS_RX_BUF_SIZE;
  872. err_out:
  873. lp->rx_skb[index].skb = new_skb;
  874. }
  875. static void dwceqos_clean_rings(struct net_local *lp)
  876. {
  877. int i;
  878. if (lp->rx_skb) {
  879. for (i = 0; i < DWCEQOS_RX_DCNT; i++) {
  880. if (lp->rx_skb[i].skb) {
  881. dma_unmap_single(lp->ndev->dev.parent,
  882. lp->rx_skb[i].mapping,
  883. lp->rx_skb[i].len,
  884. DMA_FROM_DEVICE);
  885. dev_kfree_skb(lp->rx_skb[i].skb);
  886. lp->rx_skb[i].skb = NULL;
  887. lp->rx_skb[i].mapping = 0;
  888. }
  889. }
  890. }
  891. if (lp->tx_skb) {
  892. for (i = 0; i < DWCEQOS_TX_DCNT; i++) {
  893. if (lp->tx_skb[i].skb) {
  894. dev_kfree_skb(lp->tx_skb[i].skb);
  895. lp->tx_skb[i].skb = NULL;
  896. }
  897. if (lp->tx_skb[i].mapping) {
  898. dma_unmap_single(lp->ndev->dev.parent,
  899. lp->tx_skb[i].mapping,
  900. lp->tx_skb[i].len,
  901. DMA_TO_DEVICE);
  902. lp->tx_skb[i].mapping = 0;
  903. }
  904. }
  905. }
  906. }
  907. static void dwceqos_descriptor_free(struct net_local *lp)
  908. {
  909. int size;
  910. dwceqos_clean_rings(lp);
  911. kfree(lp->tx_skb);
  912. lp->tx_skb = NULL;
  913. kfree(lp->rx_skb);
  914. lp->rx_skb = NULL;
  915. size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
  916. if (lp->rx_descs) {
  917. dma_free_coherent(lp->ndev->dev.parent, size,
  918. (void *)(lp->rx_descs), lp->rx_descs_addr);
  919. lp->rx_descs = NULL;
  920. }
  921. size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
  922. if (lp->tx_descs) {
  923. dma_free_coherent(lp->ndev->dev.parent, size,
  924. (void *)(lp->tx_descs), lp->tx_descs_addr);
  925. lp->tx_descs = NULL;
  926. }
  927. }
  928. static int dwceqos_descriptor_init(struct net_local *lp)
  929. {
  930. int size;
  931. u32 i;
  932. lp->gso_size = 0;
  933. lp->tx_skb = NULL;
  934. lp->rx_skb = NULL;
  935. lp->rx_descs = NULL;
  936. lp->tx_descs = NULL;
  937. /* Reset the DMA indexes */
  938. lp->rx_cur = 0;
  939. lp->tx_cur = 0;
  940. lp->tx_next = 0;
  941. lp->tx_free = DWCEQOS_TX_DCNT;
  942. /* Allocate Ring descriptors */
  943. size = DWCEQOS_RX_DCNT * sizeof(struct ring_desc);
  944. lp->rx_skb = kzalloc(size, GFP_KERNEL);
  945. if (!lp->rx_skb)
  946. goto err_out;
  947. size = DWCEQOS_TX_DCNT * sizeof(struct ring_desc);
  948. lp->tx_skb = kzalloc(size, GFP_KERNEL);
  949. if (!lp->tx_skb)
  950. goto err_out;
  951. /* Allocate DMA descriptors */
  952. size = DWCEQOS_RX_DCNT * sizeof(struct dwceqos_dma_desc);
  953. lp->rx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
  954. &lp->rx_descs_addr, GFP_KERNEL);
  955. if (!lp->rx_descs)
  956. goto err_out;
  957. lp->rx_descs_tail_addr = lp->rx_descs_addr +
  958. sizeof(struct dwceqos_dma_desc) * DWCEQOS_RX_DCNT;
  959. size = DWCEQOS_TX_DCNT * sizeof(struct dwceqos_dma_desc);
  960. lp->tx_descs = dma_alloc_coherent(lp->ndev->dev.parent, size,
  961. &lp->tx_descs_addr, GFP_KERNEL);
  962. if (!lp->tx_descs)
  963. goto err_out;
  964. lp->tx_descs_tail_addr = lp->tx_descs_addr +
  965. sizeof(struct dwceqos_dma_desc) * DWCEQOS_TX_DCNT;
  966. /* Initialize RX Ring Descriptors and buffers */
  967. for (i = 0; i < DWCEQOS_RX_DCNT; ++i) {
  968. dwceqos_alloc_rxring_desc(lp, i);
  969. if (!(lp->rx_skb[lp->rx_cur].skb))
  970. goto err_out;
  971. }
  972. /* Initialize TX Descriptors */
  973. for (i = 0; i < DWCEQOS_TX_DCNT; ++i) {
  974. lp->tx_descs[i].des0 = 0;
  975. lp->tx_descs[i].des1 = 0;
  976. lp->tx_descs[i].des2 = 0;
  977. lp->tx_descs[i].des3 = 0;
  978. }
  979. /* Make descriptor writes visible to the DMA. */
  980. wmb();
  981. return 0;
  982. err_out:
  983. dwceqos_descriptor_free(lp);
  984. return -ENOMEM;
  985. }
  986. static int dwceqos_packet_avail(struct net_local *lp)
  987. {
  988. return !(lp->rx_descs[lp->rx_cur].des3 & DWCEQOS_DMA_RDES3_OWN);
  989. }
  990. static void dwceqos_get_hwfeatures(struct net_local *lp)
  991. {
  992. lp->feature0 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE0);
  993. lp->feature1 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE1);
  994. lp->feature2 = dwceqos_read(lp, REG_DWCEQOS_MAC_HW_FEATURE2);
  995. }
  996. static void dwceqos_dma_enable_txirq(struct net_local *lp)
  997. {
  998. u32 regval;
  999. unsigned long flags;
  1000. spin_lock_irqsave(&lp->hw_lock, flags);
  1001. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1002. regval |= DWCEQOS_DMA_CH0_IE_TIE;
  1003. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1004. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1005. }
  1006. static void dwceqos_dma_disable_txirq(struct net_local *lp)
  1007. {
  1008. u32 regval;
  1009. unsigned long flags;
  1010. spin_lock_irqsave(&lp->hw_lock, flags);
  1011. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1012. regval &= ~DWCEQOS_DMA_CH0_IE_TIE;
  1013. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1014. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1015. }
  1016. static void dwceqos_dma_enable_rxirq(struct net_local *lp)
  1017. {
  1018. u32 regval;
  1019. unsigned long flags;
  1020. spin_lock_irqsave(&lp->hw_lock, flags);
  1021. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1022. regval |= DWCEQOS_DMA_CH0_IE_RIE;
  1023. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1024. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1025. }
  1026. static void dwceqos_dma_disable_rxirq(struct net_local *lp)
  1027. {
  1028. u32 regval;
  1029. unsigned long flags;
  1030. spin_lock_irqsave(&lp->hw_lock, flags);
  1031. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_IE);
  1032. regval &= ~DWCEQOS_DMA_CH0_IE_RIE;
  1033. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, regval);
  1034. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1035. }
  1036. static void dwceqos_enable_mmc_interrupt(struct net_local *lp)
  1037. {
  1038. dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, 0);
  1039. dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, 0);
  1040. }
  1041. static int dwceqos_mii_init(struct net_local *lp)
  1042. {
  1043. int ret = -ENXIO;
  1044. struct resource res;
  1045. struct device_node *mdionode;
  1046. mdionode = of_get_child_by_name(lp->pdev->dev.of_node, "mdio");
  1047. if (!mdionode)
  1048. return 0;
  1049. lp->mii_bus = mdiobus_alloc();
  1050. if (!lp->mii_bus) {
  1051. ret = -ENOMEM;
  1052. goto err_out;
  1053. }
  1054. lp->mii_bus->name = "DWCEQOS MII bus";
  1055. lp->mii_bus->read = &dwceqos_mdio_read;
  1056. lp->mii_bus->write = &dwceqos_mdio_write;
  1057. lp->mii_bus->priv = lp;
  1058. lp->mii_bus->parent = &lp->pdev->dev;
  1059. of_address_to_resource(lp->pdev->dev.of_node, 0, &res);
  1060. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%.8llx",
  1061. (unsigned long long)res.start);
  1062. if (of_mdiobus_register(lp->mii_bus, mdionode))
  1063. goto err_out_free_mdiobus;
  1064. return 0;
  1065. err_out_free_mdiobus:
  1066. mdiobus_free(lp->mii_bus);
  1067. err_out:
  1068. of_node_put(mdionode);
  1069. return ret;
  1070. }
  1071. /* DMA reset. When issued also resets all MTL and MAC registers as well */
  1072. static void dwceqos_reset_hw(struct net_local *lp)
  1073. {
  1074. /* Wait (at most) 0.5 seconds for DMA reset*/
  1075. int i = 5000;
  1076. u32 reg;
  1077. /* Force gigabit to guarantee a TX clock for GMII. */
  1078. reg = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  1079. reg &= ~(DWCEQOS_MAC_CFG_PS | DWCEQOS_MAC_CFG_FES);
  1080. reg |= DWCEQOS_MAC_CFG_DM;
  1081. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, reg);
  1082. dwceqos_write(lp, REG_DWCEQOS_DMA_MODE, DWCEQOS_DMA_MODE_SWR);
  1083. do {
  1084. udelay(100);
  1085. i--;
  1086. reg = dwceqos_read(lp, REG_DWCEQOS_DMA_MODE);
  1087. } while ((reg & DWCEQOS_DMA_MODE_SWR) && i);
  1088. /* We might experience a timeout if the chip clock mux is broken */
  1089. if (!i)
  1090. netdev_err(lp->ndev, "DMA reset timed out!\n");
  1091. }
  1092. static void dwceqos_fatal_bus_error(struct net_local *lp, u32 dma_status)
  1093. {
  1094. if (dma_status & DWCEQOS_DMA_CH0_IS_TEB) {
  1095. netdev_err(lp->ndev, "txdma bus error %s %s (status=%08x)\n",
  1096. dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_READ ?
  1097. "read" : "write",
  1098. dma_status & DWCEQOS_DMA_CH0_IS_TX_ERR_DESCR ?
  1099. "descr" : "data",
  1100. dma_status);
  1101. print_status(lp);
  1102. }
  1103. if (dma_status & DWCEQOS_DMA_CH0_IS_REB) {
  1104. netdev_err(lp->ndev, "rxdma bus error %s %s (status=%08x)\n",
  1105. dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_READ ?
  1106. "read" : "write",
  1107. dma_status & DWCEQOS_DMA_CH0_IS_RX_ERR_DESCR ?
  1108. "descr" : "data",
  1109. dma_status);
  1110. print_status(lp);
  1111. }
  1112. }
  1113. static void dwceqos_mmc_interrupt(struct net_local *lp)
  1114. {
  1115. unsigned long flags;
  1116. spin_lock_irqsave(&lp->stats_lock, flags);
  1117. /* A latched mmc interrupt can not be masked, we must read
  1118. * all the counters with an interrupt pending.
  1119. */
  1120. dwceqos_read_mmc_counters(lp,
  1121. dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQ),
  1122. dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQ));
  1123. spin_unlock_irqrestore(&lp->stats_lock, flags);
  1124. }
  1125. static void dwceqos_mac_interrupt(struct net_local *lp)
  1126. {
  1127. u32 cause;
  1128. cause = dwceqos_read(lp, REG_DWCEQOS_MAC_IS);
  1129. if (cause & DWCEQOS_MAC_IS_MMC_INT)
  1130. dwceqos_mmc_interrupt(lp);
  1131. }
  1132. static irqreturn_t dwceqos_interrupt(int irq, void *dev_id)
  1133. {
  1134. struct net_device *ndev = dev_id;
  1135. struct net_local *lp = netdev_priv(ndev);
  1136. u32 cause;
  1137. u32 dma_status;
  1138. irqreturn_t ret = IRQ_NONE;
  1139. cause = dwceqos_read(lp, REG_DWCEQOS_DMA_IS);
  1140. /* DMA Channel 0 Interrupt */
  1141. if (cause & DWCEQOS_DMA_IS_DC0IS) {
  1142. dma_status = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_STA);
  1143. /* Transmit Interrupt */
  1144. if (dma_status & DWCEQOS_DMA_CH0_IS_TI) {
  1145. tasklet_schedule(&lp->tx_bdreclaim_tasklet);
  1146. dwceqos_dma_disable_txirq(lp);
  1147. }
  1148. /* Receive Interrupt */
  1149. if (dma_status & DWCEQOS_DMA_CH0_IS_RI) {
  1150. /* Disable RX IRQs */
  1151. dwceqos_dma_disable_rxirq(lp);
  1152. napi_schedule(&lp->napi);
  1153. }
  1154. /* Fatal Bus Error interrupt */
  1155. if (unlikely(dma_status & DWCEQOS_DMA_CH0_IS_FBE)) {
  1156. dwceqos_fatal_bus_error(lp, dma_status);
  1157. /* errata 9000831707 */
  1158. dma_status |= DWCEQOS_DMA_CH0_IS_TEB |
  1159. DWCEQOS_DMA_CH0_IS_REB;
  1160. }
  1161. /* Ack all DMA Channel 0 IRQs */
  1162. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, dma_status);
  1163. ret = IRQ_HANDLED;
  1164. }
  1165. if (cause & DWCEQOS_DMA_IS_MTLIS) {
  1166. u32 val = dwceqos_read(lp, REG_DWCEQOS_MTL_Q0_ISCTRL);
  1167. dwceqos_write(lp, REG_DWCEQOS_MTL_Q0_ISCTRL, val);
  1168. ret = IRQ_HANDLED;
  1169. }
  1170. if (cause & DWCEQOS_DMA_IS_MACIS) {
  1171. dwceqos_mac_interrupt(lp);
  1172. ret = IRQ_HANDLED;
  1173. }
  1174. return ret;
  1175. }
  1176. static void dwceqos_set_rx_flowcontrol(struct net_local *lp, bool enable)
  1177. {
  1178. u32 regval;
  1179. unsigned long flags;
  1180. spin_lock_irqsave(&lp->hw_lock, flags);
  1181. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL);
  1182. if (enable)
  1183. regval |= DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
  1184. else
  1185. regval &= ~DWCEQOS_MAC_RX_FLOW_CTRL_RFE;
  1186. dwceqos_write(lp, REG_DWCEQOS_MAC_RX_FLOW_CTRL, regval);
  1187. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1188. }
  1189. static void dwceqos_set_tx_flowcontrol(struct net_local *lp, bool enable)
  1190. {
  1191. u32 regval;
  1192. unsigned long flags;
  1193. spin_lock_irqsave(&lp->hw_lock, flags);
  1194. /* MTL flow control */
  1195. regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
  1196. if (enable)
  1197. regval |= DWCEQOS_MTL_RXQ_EHFC;
  1198. else
  1199. regval &= ~DWCEQOS_MTL_RXQ_EHFC;
  1200. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1201. /* MAC flow control */
  1202. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW);
  1203. if (enable)
  1204. regval |= DWCEQOS_MAC_Q0_TX_FLOW_TFE;
  1205. else
  1206. regval &= ~DWCEQOS_MAC_Q0_TX_FLOW_TFE;
  1207. dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
  1208. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1209. }
  1210. static void dwceqos_configure_flow_control(struct net_local *lp)
  1211. {
  1212. u32 regval;
  1213. unsigned long flags;
  1214. int RQS, RFD, RFA;
  1215. spin_lock_irqsave(&lp->hw_lock, flags);
  1216. regval = dwceqos_read(lp, REG_DWCEQOS_MTL_RXQ0_OPER);
  1217. /* The queue size is in units of 256 bytes. We want 512 bytes units for
  1218. * the threshold fields.
  1219. */
  1220. RQS = ((regval >> 20) & 0x3FF) + 1;
  1221. RQS /= 2;
  1222. /* The thresholds are relative to a full queue, with a bias
  1223. * of 1 KiByte below full.
  1224. */
  1225. RFD = RQS / 2 - 2;
  1226. RFA = RQS / 8 - 2;
  1227. regval = (regval & 0xFFF000FF) | (RFD << 14) | (RFA << 8);
  1228. if (RFD >= 0 && RFA >= 0) {
  1229. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1230. } else {
  1231. netdev_warn(lp->ndev,
  1232. "FIFO too small for flow control.");
  1233. }
  1234. regval = DWCEQOS_MAC_Q0_TX_FLOW_PT(256) |
  1235. DWCEQOS_MAC_Q0_TX_FLOW_PLT_4_SLOTS;
  1236. dwceqos_write(lp, REG_DWCEQOS_MAC_Q0_TX_FLOW, regval);
  1237. spin_unlock_irqrestore(&lp->hw_lock, flags);
  1238. }
  1239. static void dwceqos_configure_clock(struct net_local *lp)
  1240. {
  1241. unsigned long rate_mhz = clk_get_rate(lp->apb_pclk) / 1000000;
  1242. BUG_ON(!rate_mhz);
  1243. dwceqos_write(lp,
  1244. REG_DWCEQOS_MAC_1US_TIC_COUNTER,
  1245. DWCEQOS_MAC_1US_TIC_COUNTER_VAL(rate_mhz - 1));
  1246. }
  1247. static void dwceqos_configure_bus(struct net_local *lp)
  1248. {
  1249. u32 sysbus_reg;
  1250. /* N.B. We do not support the Fixed Burst mode because it
  1251. * opens a race window by making HW access to DMA descriptors
  1252. * non-atomic.
  1253. */
  1254. sysbus_reg = DWCEQOS_DMA_SYSBUS_MODE_AAL;
  1255. if (lp->bus_cfg.en_lpi)
  1256. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_EN_LPI;
  1257. if (lp->bus_cfg.burst_map)
  1258. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
  1259. lp->bus_cfg.burst_map);
  1260. else
  1261. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_BURST(
  1262. DWCEQOS_DMA_SYSBUS_MODE_BURST_DEFAULT);
  1263. if (lp->bus_cfg.read_requests)
  1264. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
  1265. lp->bus_cfg.read_requests - 1);
  1266. else
  1267. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT(
  1268. DWCEQOS_DMA_SYSBUS_MODE_RD_OSR_LIMIT_DEFAULT);
  1269. if (lp->bus_cfg.write_requests)
  1270. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
  1271. lp->bus_cfg.write_requests - 1);
  1272. else
  1273. sysbus_reg |= DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT(
  1274. DWCEQOS_DMA_SYSBUS_MODE_WR_OSR_LIMIT_DEFAULT);
  1275. if (netif_msg_hw(lp))
  1276. netdev_dbg(lp->ndev, "SysbusMode %#X\n", sysbus_reg);
  1277. dwceqos_write(lp, REG_DWCEQOS_DMA_SYSBUS_MODE, sysbus_reg);
  1278. }
  1279. static void dwceqos_init_hw(struct net_local *lp)
  1280. {
  1281. struct net_device *ndev = lp->ndev;
  1282. u32 regval;
  1283. u32 buswidth;
  1284. u32 dma_skip;
  1285. /* Software reset */
  1286. dwceqos_reset_hw(lp);
  1287. dwceqos_configure_bus(lp);
  1288. /* Probe data bus width, 32/64/128 bits. */
  1289. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL, 0xF);
  1290. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL);
  1291. buswidth = (regval ^ 0xF) + 1;
  1292. /* Cache-align dma descriptors. */
  1293. dma_skip = (sizeof(struct dwceqos_dma_desc) - 16) / buswidth;
  1294. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_CTRL,
  1295. DWCEQOS_DMA_CH_CTRL_DSL(dma_skip) |
  1296. DWCEQOS_DMA_CH_CTRL_PBLX8);
  1297. /* Initialize DMA Channel 0 */
  1298. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LEN, DWCEQOS_TX_DCNT - 1);
  1299. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LEN, DWCEQOS_RX_DCNT - 1);
  1300. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_LIST,
  1301. (u32)lp->tx_descs_addr);
  1302. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_LIST,
  1303. (u32)lp->rx_descs_addr);
  1304. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
  1305. lp->tx_descs_tail_addr);
  1306. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
  1307. lp->rx_descs_tail_addr);
  1308. if (lp->bus_cfg.tx_pbl)
  1309. regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.tx_pbl);
  1310. else
  1311. regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
  1312. /* Enable TSO if the HW support it */
  1313. if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
  1314. regval |= DWCEQOS_DMA_CH_TX_TSE;
  1315. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL, regval);
  1316. if (lp->bus_cfg.rx_pbl)
  1317. regval = DWCEQOS_DMA_CH_CTRL_PBL(lp->bus_cfg.rx_pbl);
  1318. else
  1319. regval = DWCEQOS_DMA_CH_CTRL_PBL(2);
  1320. regval |= DWCEQOS_DMA_CH_RX_CTRL_BUFSIZE(DWCEQOS_DWCEQOS_RX_BUF_SIZE);
  1321. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
  1322. regval |= DWCEQOS_DMA_CH_CTRL_START;
  1323. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RX_CTRL, regval);
  1324. /* Initialize MTL Queues */
  1325. regval = DWCEQOS_MTL_SCHALG_STRICT;
  1326. dwceqos_write(lp, REG_DWCEQOS_MTL_OPER, regval);
  1327. regval = DWCEQOS_MTL_TXQ_SIZE(
  1328. DWCEQOS_MAC_HW_FEATURE1_TXFIFOSIZE(lp->feature1)) |
  1329. DWCEQOS_MTL_TXQ_TXQEN | DWCEQOS_MTL_TXQ_TSF |
  1330. DWCEQOS_MTL_TXQ_TTC512;
  1331. dwceqos_write(lp, REG_DWCEQOS_MTL_TXQ0_OPER, regval);
  1332. regval = DWCEQOS_MTL_RXQ_SIZE(
  1333. DWCEQOS_MAC_HW_FEATURE1_RXFIFOSIZE(lp->feature1)) |
  1334. DWCEQOS_MTL_RXQ_FUP | DWCEQOS_MTL_RXQ_FEP | DWCEQOS_MTL_RXQ_RSF;
  1335. dwceqos_write(lp, REG_DWCEQOS_MTL_RXQ0_OPER, regval);
  1336. dwceqos_configure_flow_control(lp);
  1337. /* Initialize MAC */
  1338. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  1339. lp->eee_enabled = 0;
  1340. dwceqos_configure_clock(lp);
  1341. /* MMC counters */
  1342. /* probe implemented counters */
  1343. dwceqos_write(lp, REG_DWCEQOS_MMC_RXIRQMASK, ~0u);
  1344. dwceqos_write(lp, REG_DWCEQOS_MMC_TXIRQMASK, ~0u);
  1345. lp->mmc_rx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_RXIRQMASK);
  1346. lp->mmc_tx_counters_mask = dwceqos_read(lp, REG_DWCEQOS_MMC_TXIRQMASK);
  1347. dwceqos_write(lp, REG_DWCEQOS_MMC_CTRL, DWCEQOS_MMC_CTRL_CNTRST |
  1348. DWCEQOS_MMC_CTRL_RSTONRD);
  1349. dwceqos_enable_mmc_interrupt(lp);
  1350. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE, 0);
  1351. dwceqos_write(lp, REG_DWCEQOS_MAC_IE, 0);
  1352. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG, DWCEQOS_MAC_CFG_IPC |
  1353. DWCEQOS_MAC_CFG_DM | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
  1354. /* Start TX DMA */
  1355. regval = dwceqos_read(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL);
  1356. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TX_CTRL,
  1357. regval | DWCEQOS_DMA_CH_CTRL_START);
  1358. /* Enable MAC TX/RX */
  1359. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_CFG);
  1360. dwceqos_write(lp, REG_DWCEQOS_MAC_CFG,
  1361. regval | DWCEQOS_MAC_CFG_TE | DWCEQOS_MAC_CFG_RE);
  1362. lp->phy_defer = false;
  1363. mutex_lock(&ndev->phydev->lock);
  1364. phy_read_status(ndev->phydev);
  1365. dwceqos_adjust_link(lp->ndev);
  1366. mutex_unlock(&ndev->phydev->lock);
  1367. }
  1368. static void dwceqos_tx_reclaim(unsigned long data)
  1369. {
  1370. struct net_device *ndev = (struct net_device *)data;
  1371. struct net_local *lp = netdev_priv(ndev);
  1372. unsigned int tx_bytes = 0;
  1373. unsigned int tx_packets = 0;
  1374. spin_lock(&lp->tx_lock);
  1375. while (lp->tx_free < DWCEQOS_TX_DCNT) {
  1376. struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_cur];
  1377. struct ring_desc *rd = &lp->tx_skb[lp->tx_cur];
  1378. /* Descriptor still being held by DMA ? */
  1379. if (dd->des3 & DWCEQOS_DMA_TDES3_OWN)
  1380. break;
  1381. if (rd->mapping)
  1382. dma_unmap_single(ndev->dev.parent, rd->mapping, rd->len,
  1383. DMA_TO_DEVICE);
  1384. if (unlikely(rd->skb)) {
  1385. ++tx_packets;
  1386. tx_bytes += rd->skb->len;
  1387. dev_consume_skb_any(rd->skb);
  1388. }
  1389. rd->skb = NULL;
  1390. rd->mapping = 0;
  1391. lp->tx_free++;
  1392. lp->tx_cur = (lp->tx_cur + 1) % DWCEQOS_TX_DCNT;
  1393. if ((dd->des3 & DWCEQOS_DMA_TDES3_LD) &&
  1394. (dd->des3 & DWCEQOS_DMA_RDES3_ES)) {
  1395. if (netif_msg_tx_err(lp))
  1396. netdev_err(ndev, "TX Error, TDES3 = 0x%x\n",
  1397. dd->des3);
  1398. if (netif_msg_hw(lp))
  1399. print_status(lp);
  1400. }
  1401. }
  1402. spin_unlock(&lp->tx_lock);
  1403. netdev_completed_queue(ndev, tx_packets, tx_bytes);
  1404. dwceqos_dma_enable_txirq(lp);
  1405. netif_wake_queue(ndev);
  1406. }
  1407. static int dwceqos_rx(struct net_local *lp, int budget)
  1408. {
  1409. struct sk_buff *skb;
  1410. u32 tot_size = 0;
  1411. unsigned int n_packets = 0;
  1412. unsigned int n_descs = 0;
  1413. u32 len;
  1414. struct dwceqos_dma_desc *dd;
  1415. struct sk_buff *new_skb;
  1416. dma_addr_t new_skb_baddr = 0;
  1417. while (n_descs < budget) {
  1418. if (!dwceqos_packet_avail(lp))
  1419. break;
  1420. new_skb = netdev_alloc_skb(lp->ndev, DWCEQOS_RX_BUF_SIZE);
  1421. if (!new_skb) {
  1422. netdev_err(lp->ndev, "no memory for new sk_buff\n");
  1423. break;
  1424. }
  1425. /* Get dma handle of skb->data */
  1426. new_skb_baddr = (u32)dma_map_single(lp->ndev->dev.parent,
  1427. new_skb->data,
  1428. DWCEQOS_RX_BUF_SIZE,
  1429. DMA_FROM_DEVICE);
  1430. if (dma_mapping_error(lp->ndev->dev.parent, new_skb_baddr)) {
  1431. netdev_err(lp->ndev, "DMA map error\n");
  1432. dev_kfree_skb(new_skb);
  1433. break;
  1434. }
  1435. /* Read descriptor data after reading owner bit. */
  1436. dma_rmb();
  1437. dd = &lp->rx_descs[lp->rx_cur];
  1438. len = DWCEQOS_DMA_RDES3_PL(dd->des3);
  1439. skb = lp->rx_skb[lp->rx_cur].skb;
  1440. /* Unmap old buffer */
  1441. dma_unmap_single(lp->ndev->dev.parent,
  1442. lp->rx_skb[lp->rx_cur].mapping,
  1443. lp->rx_skb[lp->rx_cur].len, DMA_FROM_DEVICE);
  1444. /* Discard packet on reception error or bad checksum */
  1445. if ((dd->des3 & DWCEQOS_DMA_RDES3_ES) ||
  1446. (dd->des1 & DWCEQOS_DMA_RDES1_IPCE)) {
  1447. dev_kfree_skb(skb);
  1448. skb = NULL;
  1449. } else {
  1450. skb_put(skb, len);
  1451. skb->protocol = eth_type_trans(skb, lp->ndev);
  1452. switch (dd->des1 & DWCEQOS_DMA_RDES1_PT) {
  1453. case DWCEQOS_DMA_RDES1_PT_UDP:
  1454. case DWCEQOS_DMA_RDES1_PT_TCP:
  1455. case DWCEQOS_DMA_RDES1_PT_ICMP:
  1456. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1457. break;
  1458. default:
  1459. skb->ip_summed = CHECKSUM_NONE;
  1460. break;
  1461. }
  1462. }
  1463. if (unlikely(!skb)) {
  1464. if (netif_msg_rx_err(lp))
  1465. netdev_dbg(lp->ndev, "rx error: des3=%X\n",
  1466. lp->rx_descs[lp->rx_cur].des3);
  1467. } else {
  1468. tot_size += skb->len;
  1469. n_packets++;
  1470. netif_receive_skb(skb);
  1471. }
  1472. lp->rx_descs[lp->rx_cur].des0 = new_skb_baddr;
  1473. lp->rx_descs[lp->rx_cur].des1 = 0;
  1474. lp->rx_descs[lp->rx_cur].des2 = 0;
  1475. /* The DMA must observe des0/1/2 written before des3. */
  1476. wmb();
  1477. lp->rx_descs[lp->rx_cur].des3 = DWCEQOS_DMA_RDES3_INTE |
  1478. DWCEQOS_DMA_RDES3_OWN |
  1479. DWCEQOS_DMA_RDES3_BUF1V;
  1480. lp->rx_skb[lp->rx_cur].mapping = new_skb_baddr;
  1481. lp->rx_skb[lp->rx_cur].len = DWCEQOS_RX_BUF_SIZE;
  1482. lp->rx_skb[lp->rx_cur].skb = new_skb;
  1483. n_descs++;
  1484. lp->rx_cur = (lp->rx_cur + 1) % DWCEQOS_RX_DCNT;
  1485. }
  1486. /* Make sure any ownership update is written to the descriptors before
  1487. * DMA wakeup.
  1488. */
  1489. wmb();
  1490. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_STA, DWCEQOS_DMA_CH0_IS_RI);
  1491. /* Wake up RX by writing tail pointer */
  1492. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_RXDESC_TAIL,
  1493. lp->rx_descs_tail_addr);
  1494. return n_descs;
  1495. }
  1496. static int dwceqos_rx_poll(struct napi_struct *napi, int budget)
  1497. {
  1498. struct net_local *lp = container_of(napi, struct net_local, napi);
  1499. int work_done = 0;
  1500. work_done = dwceqos_rx(lp, budget - work_done);
  1501. if (!dwceqos_packet_avail(lp) && work_done < budget) {
  1502. napi_complete(napi);
  1503. dwceqos_dma_enable_rxirq(lp);
  1504. } else {
  1505. work_done = budget;
  1506. }
  1507. return work_done;
  1508. }
  1509. /* Reinitialize function if a TX timed out */
  1510. static void dwceqos_reinit_for_txtimeout(struct work_struct *data)
  1511. {
  1512. struct net_local *lp = container_of(data, struct net_local,
  1513. txtimeout_reinit);
  1514. netdev_err(lp->ndev, "transmit timeout %d s, resetting...\n",
  1515. DWCEQOS_TX_TIMEOUT);
  1516. if (netif_msg_hw(lp))
  1517. print_status(lp);
  1518. rtnl_lock();
  1519. dwceqos_stop(lp->ndev);
  1520. dwceqos_open(lp->ndev);
  1521. rtnl_unlock();
  1522. }
  1523. /* DT Probing function called by main probe */
  1524. static inline int dwceqos_probe_config_dt(struct platform_device *pdev)
  1525. {
  1526. struct net_device *ndev;
  1527. struct net_local *lp;
  1528. const void *mac_address;
  1529. struct dwceqos_bus_cfg *bus_cfg;
  1530. struct device_node *np = pdev->dev.of_node;
  1531. ndev = platform_get_drvdata(pdev);
  1532. lp = netdev_priv(ndev);
  1533. bus_cfg = &lp->bus_cfg;
  1534. /* Set the MAC address. */
  1535. mac_address = of_get_mac_address(pdev->dev.of_node);
  1536. if (mac_address)
  1537. ether_addr_copy(ndev->dev_addr, mac_address);
  1538. /* These are all optional parameters */
  1539. lp->en_tx_lpi_clockgating = of_property_read_bool(np,
  1540. "snps,en-tx-lpi-clockgating");
  1541. bus_cfg->en_lpi = of_property_read_bool(np, "snps,en-lpi");
  1542. of_property_read_u32(np, "snps,write-requests",
  1543. &bus_cfg->write_requests);
  1544. of_property_read_u32(np, "snps,read-requests", &bus_cfg->read_requests);
  1545. of_property_read_u32(np, "snps,burst-map", &bus_cfg->burst_map);
  1546. of_property_read_u32(np, "snps,txpbl", &bus_cfg->tx_pbl);
  1547. of_property_read_u32(np, "snps,rxpbl", &bus_cfg->rx_pbl);
  1548. netdev_dbg(ndev, "BusCfg: lpi:%u wr:%u rr:%u bm:%X rxpbl:%u txpbl:%d\n",
  1549. bus_cfg->en_lpi,
  1550. bus_cfg->write_requests,
  1551. bus_cfg->read_requests,
  1552. bus_cfg->burst_map,
  1553. bus_cfg->rx_pbl,
  1554. bus_cfg->tx_pbl);
  1555. return 0;
  1556. }
  1557. static int dwceqos_open(struct net_device *ndev)
  1558. {
  1559. struct net_local *lp = netdev_priv(ndev);
  1560. int res;
  1561. dwceqos_reset_state(lp);
  1562. res = dwceqos_descriptor_init(lp);
  1563. if (res) {
  1564. netdev_err(ndev, "Unable to allocate DMA memory, rc %d\n", res);
  1565. return res;
  1566. }
  1567. netdev_reset_queue(ndev);
  1568. /* The dwceqos reset state machine requires all phy clocks to complete,
  1569. * hence the unusual init order with phy_start first.
  1570. */
  1571. lp->phy_defer = true;
  1572. phy_start(ndev->phydev);
  1573. dwceqos_init_hw(lp);
  1574. napi_enable(&lp->napi);
  1575. netif_start_queue(ndev);
  1576. tasklet_enable(&lp->tx_bdreclaim_tasklet);
  1577. /* Enable Interrupts -- do this only after we enable NAPI and the
  1578. * tasklet.
  1579. */
  1580. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_IE,
  1581. DWCEQOS_DMA_CH0_IE_NIE |
  1582. DWCEQOS_DMA_CH0_IE_RIE | DWCEQOS_DMA_CH0_IE_TIE |
  1583. DWCEQOS_DMA_CH0_IE_AIE |
  1584. DWCEQOS_DMA_CH0_IE_FBEE);
  1585. return 0;
  1586. }
  1587. static bool dweqos_is_tx_dma_suspended(struct net_local *lp)
  1588. {
  1589. u32 reg;
  1590. reg = dwceqos_read(lp, REG_DWCEQOS_DMA_DEBUG_ST0);
  1591. reg = DMA_GET_TX_STATE_CH0(reg);
  1592. return reg == DMA_TX_CH_SUSPENDED;
  1593. }
  1594. static void dwceqos_drain_dma(struct net_local *lp)
  1595. {
  1596. /* Wait for all pending TX buffers to be sent. Upper limit based
  1597. * on max frame size on a 10 Mbit link.
  1598. */
  1599. size_t limit = (DWCEQOS_TX_DCNT * 1250) / 100;
  1600. while (!dweqos_is_tx_dma_suspended(lp) && limit--)
  1601. usleep_range(100, 200);
  1602. }
  1603. static int dwceqos_stop(struct net_device *ndev)
  1604. {
  1605. struct net_local *lp = netdev_priv(ndev);
  1606. tasklet_disable(&lp->tx_bdreclaim_tasklet);
  1607. napi_disable(&lp->napi);
  1608. /* Stop all tx before we drain the tx dma. */
  1609. netif_tx_lock_bh(lp->ndev);
  1610. netif_stop_queue(ndev);
  1611. netif_tx_unlock_bh(lp->ndev);
  1612. dwceqos_drain_dma(lp);
  1613. dwceqos_reset_hw(lp);
  1614. phy_stop(ndev->phydev);
  1615. dwceqos_descriptor_free(lp);
  1616. return 0;
  1617. }
  1618. static void dwceqos_dmadesc_set_ctx(struct net_local *lp,
  1619. unsigned short gso_size)
  1620. {
  1621. struct dwceqos_dma_desc *dd = &lp->tx_descs[lp->tx_next];
  1622. dd->des0 = 0;
  1623. dd->des1 = 0;
  1624. dd->des2 = gso_size;
  1625. dd->des3 = DWCEQOS_DMA_TDES3_CTXT | DWCEQOS_DMA_TDES3_TCMSSV;
  1626. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1627. }
  1628. static void dwceqos_tx_poll_demand(struct net_local *lp)
  1629. {
  1630. dwceqos_write(lp, REG_DWCEQOS_DMA_CH0_TXDESC_TAIL,
  1631. lp->tx_descs_tail_addr);
  1632. }
  1633. struct dwceqos_tx {
  1634. size_t nr_descriptors;
  1635. size_t initial_descriptor;
  1636. size_t last_descriptor;
  1637. size_t prev_gso_size;
  1638. size_t network_header_len;
  1639. };
  1640. static void dwceqos_tx_prepare(struct sk_buff *skb, struct net_local *lp,
  1641. struct dwceqos_tx *tx)
  1642. {
  1643. size_t n = 1;
  1644. size_t i;
  1645. if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size)
  1646. ++n;
  1647. for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
  1648. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1649. n += (skb_frag_size(frag) + BYTES_PER_DMA_DESC - 1) /
  1650. BYTES_PER_DMA_DESC;
  1651. }
  1652. tx->nr_descriptors = n;
  1653. tx->initial_descriptor = lp->tx_next;
  1654. tx->last_descriptor = lp->tx_next;
  1655. tx->prev_gso_size = lp->gso_size;
  1656. tx->network_header_len = skb_transport_offset(skb);
  1657. if (skb_is_gso(skb))
  1658. tx->network_header_len += tcp_hdrlen(skb);
  1659. }
  1660. static int dwceqos_tx_linear(struct sk_buff *skb, struct net_local *lp,
  1661. struct dwceqos_tx *tx)
  1662. {
  1663. struct ring_desc *rd;
  1664. struct dwceqos_dma_desc *dd;
  1665. size_t payload_len;
  1666. dma_addr_t dma_handle;
  1667. if (skb_is_gso(skb) && skb_shinfo(skb)->gso_size != lp->gso_size) {
  1668. dwceqos_dmadesc_set_ctx(lp, skb_shinfo(skb)->gso_size);
  1669. lp->gso_size = skb_shinfo(skb)->gso_size;
  1670. }
  1671. dma_handle = dma_map_single(lp->ndev->dev.parent, skb->data,
  1672. skb_headlen(skb), DMA_TO_DEVICE);
  1673. if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
  1674. netdev_err(lp->ndev, "TX DMA Mapping error\n");
  1675. return -ENOMEM;
  1676. }
  1677. rd = &lp->tx_skb[lp->tx_next];
  1678. dd = &lp->tx_descs[lp->tx_next];
  1679. rd->skb = NULL;
  1680. rd->len = skb_headlen(skb);
  1681. rd->mapping = dma_handle;
  1682. /* Set up DMA Descriptor */
  1683. dd->des0 = dma_handle;
  1684. if (skb_is_gso(skb)) {
  1685. payload_len = skb_headlen(skb) - tx->network_header_len;
  1686. if (payload_len)
  1687. dd->des1 = dma_handle + tx->network_header_len;
  1688. dd->des2 = tx->network_header_len |
  1689. DWCEQOS_DMA_DES2_B2L(payload_len);
  1690. dd->des3 = DWCEQOS_DMA_TDES3_TSE |
  1691. DWCEQOS_DMA_DES3_THL((tcp_hdrlen(skb) / 4)) |
  1692. (skb->len - tx->network_header_len);
  1693. } else {
  1694. dd->des1 = 0;
  1695. dd->des2 = skb_headlen(skb);
  1696. dd->des3 = skb->len;
  1697. switch (skb->ip_summed) {
  1698. case CHECKSUM_PARTIAL:
  1699. dd->des3 |= DWCEQOS_DMA_TDES3_CA;
  1700. case CHECKSUM_NONE:
  1701. case CHECKSUM_UNNECESSARY:
  1702. case CHECKSUM_COMPLETE:
  1703. default:
  1704. break;
  1705. }
  1706. }
  1707. dd->des3 |= DWCEQOS_DMA_TDES3_FD;
  1708. if (lp->tx_next != tx->initial_descriptor)
  1709. dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
  1710. tx->last_descriptor = lp->tx_next;
  1711. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1712. return 0;
  1713. }
  1714. static int dwceqos_tx_frags(struct sk_buff *skb, struct net_local *lp,
  1715. struct dwceqos_tx *tx)
  1716. {
  1717. struct ring_desc *rd = NULL;
  1718. struct dwceqos_dma_desc *dd;
  1719. dma_addr_t dma_handle;
  1720. size_t i;
  1721. /* Setup more ring and DMA descriptor if the packet is fragmented */
  1722. for (i = 0; i < skb_shinfo(skb)->nr_frags; ++i) {
  1723. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1724. size_t frag_size;
  1725. size_t consumed_size;
  1726. /* Map DMA Area */
  1727. dma_handle = skb_frag_dma_map(lp->ndev->dev.parent, frag, 0,
  1728. skb_frag_size(frag),
  1729. DMA_TO_DEVICE);
  1730. if (dma_mapping_error(lp->ndev->dev.parent, dma_handle)) {
  1731. netdev_err(lp->ndev, "DMA Mapping error\n");
  1732. return -ENOMEM;
  1733. }
  1734. /* order-3 fragments span more than one descriptor. */
  1735. frag_size = skb_frag_size(frag);
  1736. consumed_size = 0;
  1737. while (consumed_size < frag_size) {
  1738. size_t dma_size = min_t(size_t, 16376,
  1739. frag_size - consumed_size);
  1740. rd = &lp->tx_skb[lp->tx_next];
  1741. memset(rd, 0, sizeof(*rd));
  1742. dd = &lp->tx_descs[lp->tx_next];
  1743. /* Set DMA Descriptor fields */
  1744. dd->des0 = dma_handle + consumed_size;
  1745. dd->des1 = 0;
  1746. dd->des2 = dma_size;
  1747. if (skb_is_gso(skb))
  1748. dd->des3 = (skb->len - tx->network_header_len);
  1749. else
  1750. dd->des3 = skb->len;
  1751. dd->des3 |= DWCEQOS_DMA_TDES3_OWN;
  1752. tx->last_descriptor = lp->tx_next;
  1753. lp->tx_next = (lp->tx_next + 1) % DWCEQOS_TX_DCNT;
  1754. consumed_size += dma_size;
  1755. }
  1756. rd->len = skb_frag_size(frag);
  1757. rd->mapping = dma_handle;
  1758. }
  1759. return 0;
  1760. }
  1761. static void dwceqos_tx_finalize(struct sk_buff *skb, struct net_local *lp,
  1762. struct dwceqos_tx *tx)
  1763. {
  1764. lp->tx_descs[tx->last_descriptor].des3 |= DWCEQOS_DMA_TDES3_LD;
  1765. lp->tx_descs[tx->last_descriptor].des2 |= DWCEQOS_DMA_TDES2_IOC;
  1766. lp->tx_skb[tx->last_descriptor].skb = skb;
  1767. /* Make all descriptor updates visible to the DMA before setting the
  1768. * owner bit.
  1769. */
  1770. wmb();
  1771. lp->tx_descs[tx->initial_descriptor].des3 |= DWCEQOS_DMA_TDES3_OWN;
  1772. /* Make the owner bit visible before TX wakeup. */
  1773. wmb();
  1774. dwceqos_tx_poll_demand(lp);
  1775. }
  1776. static void dwceqos_tx_rollback(struct net_local *lp, struct dwceqos_tx *tx)
  1777. {
  1778. size_t i = tx->initial_descriptor;
  1779. while (i != lp->tx_next) {
  1780. if (lp->tx_skb[i].mapping)
  1781. dma_unmap_single(lp->ndev->dev.parent,
  1782. lp->tx_skb[i].mapping,
  1783. lp->tx_skb[i].len,
  1784. DMA_TO_DEVICE);
  1785. lp->tx_skb[i].mapping = 0;
  1786. lp->tx_skb[i].skb = NULL;
  1787. memset(&lp->tx_descs[i], 0, sizeof(lp->tx_descs[i]));
  1788. i = (i + 1) % DWCEQOS_TX_DCNT;
  1789. }
  1790. lp->tx_next = tx->initial_descriptor;
  1791. lp->gso_size = tx->prev_gso_size;
  1792. }
  1793. static int dwceqos_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  1794. {
  1795. struct net_local *lp = netdev_priv(ndev);
  1796. struct dwceqos_tx trans;
  1797. int err;
  1798. dwceqos_tx_prepare(skb, lp, &trans);
  1799. if (lp->tx_free < trans.nr_descriptors) {
  1800. netif_stop_queue(ndev);
  1801. return NETDEV_TX_BUSY;
  1802. }
  1803. err = dwceqos_tx_linear(skb, lp, &trans);
  1804. if (err)
  1805. goto tx_error;
  1806. err = dwceqos_tx_frags(skb, lp, &trans);
  1807. if (err)
  1808. goto tx_error;
  1809. WARN_ON(lp->tx_next !=
  1810. ((trans.initial_descriptor + trans.nr_descriptors) %
  1811. DWCEQOS_TX_DCNT));
  1812. spin_lock_bh(&lp->tx_lock);
  1813. lp->tx_free -= trans.nr_descriptors;
  1814. dwceqos_tx_finalize(skb, lp, &trans);
  1815. netdev_sent_queue(ndev, skb->len);
  1816. spin_unlock_bh(&lp->tx_lock);
  1817. netif_trans_update(ndev);
  1818. return 0;
  1819. tx_error:
  1820. dwceqos_tx_rollback(lp, &trans);
  1821. dev_kfree_skb(skb);
  1822. return 0;
  1823. }
  1824. /* Set MAC address and then update HW accordingly */
  1825. static int dwceqos_set_mac_address(struct net_device *ndev, void *addr)
  1826. {
  1827. struct net_local *lp = netdev_priv(ndev);
  1828. struct sockaddr *hwaddr = (struct sockaddr *)addr;
  1829. if (netif_running(ndev))
  1830. return -EBUSY;
  1831. if (!is_valid_ether_addr(hwaddr->sa_data))
  1832. return -EADDRNOTAVAIL;
  1833. memcpy(ndev->dev_addr, hwaddr->sa_data, ndev->addr_len);
  1834. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  1835. return 0;
  1836. }
  1837. static void dwceqos_tx_timeout(struct net_device *ndev)
  1838. {
  1839. struct net_local *lp = netdev_priv(ndev);
  1840. queue_work(lp->txtimeout_handler_wq, &lp->txtimeout_reinit);
  1841. }
  1842. static void dwceqos_set_umac_addr(struct net_local *lp, unsigned char *addr,
  1843. unsigned int reg_n)
  1844. {
  1845. unsigned long data;
  1846. data = (addr[5] << 8) | addr[4];
  1847. dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n),
  1848. data | DWCEQOS_MAC_MAC_ADDR_HI_EN);
  1849. data = (addr[3] << 24) | (addr[2] << 16) | (addr[1] << 8) | addr[0];
  1850. dwceqos_write(lp, DWCEQOS_ADDR_LOW(reg_n), data);
  1851. }
  1852. static void dwceqos_disable_umac_addr(struct net_local *lp, unsigned int reg_n)
  1853. {
  1854. /* Do not disable MAC address 0 */
  1855. if (reg_n != 0)
  1856. dwceqos_write(lp, DWCEQOS_ADDR_HIGH(reg_n), 0);
  1857. }
  1858. static void dwceqos_set_rx_mode(struct net_device *ndev)
  1859. {
  1860. struct net_local *lp = netdev_priv(ndev);
  1861. u32 regval = 0;
  1862. u32 mc_filter[2];
  1863. int reg = 1;
  1864. struct netdev_hw_addr *ha;
  1865. unsigned int max_mac_addr;
  1866. max_mac_addr = DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1);
  1867. if (ndev->flags & IFF_PROMISC) {
  1868. regval = DWCEQOS_MAC_PKT_FILT_PR;
  1869. } else if (((netdev_mc_count(ndev) > DWCEQOS_HASH_TABLE_SIZE) ||
  1870. (ndev->flags & IFF_ALLMULTI))) {
  1871. regval = DWCEQOS_MAC_PKT_FILT_PM;
  1872. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, 0xffffffff);
  1873. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, 0xffffffff);
  1874. } else if (!netdev_mc_empty(ndev)) {
  1875. regval = DWCEQOS_MAC_PKT_FILT_HMC;
  1876. memset(mc_filter, 0, sizeof(mc_filter));
  1877. netdev_for_each_mc_addr(ha, ndev) {
  1878. /* The upper 6 bits of the calculated CRC are used to
  1879. * index the contens of the hash table
  1880. */
  1881. int bit_nr = bitrev32(~crc32_le(~0, ha->addr, 6)) >> 26;
  1882. /* The most significant bit determines the register
  1883. * to use (H/L) while the other 5 bits determine
  1884. * the bit within the register.
  1885. */
  1886. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1887. }
  1888. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_LO, mc_filter[0]);
  1889. dwceqos_write(lp, REG_DWCEQOS_HASTABLE_HI, mc_filter[1]);
  1890. }
  1891. if (netdev_uc_count(ndev) > max_mac_addr) {
  1892. regval |= DWCEQOS_MAC_PKT_FILT_PR;
  1893. } else {
  1894. netdev_for_each_uc_addr(ha, ndev) {
  1895. dwceqos_set_umac_addr(lp, ha->addr, reg);
  1896. reg++;
  1897. }
  1898. for (; reg < DWCEQOS_MAX_PERFECT_ADDRESSES(lp->feature1); reg++)
  1899. dwceqos_disable_umac_addr(lp, reg);
  1900. }
  1901. dwceqos_write(lp, REG_DWCEQOS_MAC_PKT_FILT, regval);
  1902. }
  1903. #ifdef CONFIG_NET_POLL_CONTROLLER
  1904. static void dwceqos_poll_controller(struct net_device *ndev)
  1905. {
  1906. disable_irq(ndev->irq);
  1907. dwceqos_interrupt(ndev->irq, ndev);
  1908. enable_irq(ndev->irq);
  1909. }
  1910. #endif
  1911. static void dwceqos_read_mmc_counters(struct net_local *lp, u32 rx_mask,
  1912. u32 tx_mask)
  1913. {
  1914. if (tx_mask & BIT(27))
  1915. lp->mmc_counters.txlpitranscntr +=
  1916. dwceqos_read(lp, DWC_MMC_TXLPITRANSCNTR);
  1917. if (tx_mask & BIT(26))
  1918. lp->mmc_counters.txpiuscntr +=
  1919. dwceqos_read(lp, DWC_MMC_TXLPIUSCNTR);
  1920. if (tx_mask & BIT(25))
  1921. lp->mmc_counters.txoversize_g +=
  1922. dwceqos_read(lp, DWC_MMC_TXOVERSIZE_G);
  1923. if (tx_mask & BIT(24))
  1924. lp->mmc_counters.txvlanpackets_g +=
  1925. dwceqos_read(lp, DWC_MMC_TXVLANPACKETS_G);
  1926. if (tx_mask & BIT(23))
  1927. lp->mmc_counters.txpausepackets +=
  1928. dwceqos_read(lp, DWC_MMC_TXPAUSEPACKETS);
  1929. if (tx_mask & BIT(22))
  1930. lp->mmc_counters.txexcessdef +=
  1931. dwceqos_read(lp, DWC_MMC_TXEXCESSDEF);
  1932. if (tx_mask & BIT(21))
  1933. lp->mmc_counters.txpacketcount_g +=
  1934. dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_G);
  1935. if (tx_mask & BIT(20))
  1936. lp->mmc_counters.txoctetcount_g +=
  1937. dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_G);
  1938. if (tx_mask & BIT(19))
  1939. lp->mmc_counters.txcarriererror +=
  1940. dwceqos_read(lp, DWC_MMC_TXCARRIERERROR);
  1941. if (tx_mask & BIT(18))
  1942. lp->mmc_counters.txexcesscol +=
  1943. dwceqos_read(lp, DWC_MMC_TXEXCESSCOL);
  1944. if (tx_mask & BIT(17))
  1945. lp->mmc_counters.txlatecol +=
  1946. dwceqos_read(lp, DWC_MMC_TXLATECOL);
  1947. if (tx_mask & BIT(16))
  1948. lp->mmc_counters.txdeferred +=
  1949. dwceqos_read(lp, DWC_MMC_TXDEFERRED);
  1950. if (tx_mask & BIT(15))
  1951. lp->mmc_counters.txmulticol_g +=
  1952. dwceqos_read(lp, DWC_MMC_TXMULTICOL_G);
  1953. if (tx_mask & BIT(14))
  1954. lp->mmc_counters.txsinglecol_g +=
  1955. dwceqos_read(lp, DWC_MMC_TXSINGLECOL_G);
  1956. if (tx_mask & BIT(13))
  1957. lp->mmc_counters.txunderflowerror +=
  1958. dwceqos_read(lp, DWC_MMC_TXUNDERFLOWERROR);
  1959. if (tx_mask & BIT(12))
  1960. lp->mmc_counters.txbroadcastpackets_gb +=
  1961. dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_GB);
  1962. if (tx_mask & BIT(11))
  1963. lp->mmc_counters.txmulticastpackets_gb +=
  1964. dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_GB);
  1965. if (tx_mask & BIT(10))
  1966. lp->mmc_counters.txunicastpackets_gb +=
  1967. dwceqos_read(lp, DWC_MMC_TXUNICASTPACKETS_GB);
  1968. if (tx_mask & BIT(9))
  1969. lp->mmc_counters.tx1024tomaxoctets_gb +=
  1970. dwceqos_read(lp, DWC_MMC_TX1024TOMAXOCTETS_GB);
  1971. if (tx_mask & BIT(8))
  1972. lp->mmc_counters.tx512to1023octets_gb +=
  1973. dwceqos_read(lp, DWC_MMC_TX512TO1023OCTETS_GB);
  1974. if (tx_mask & BIT(7))
  1975. lp->mmc_counters.tx256to511octets_gb +=
  1976. dwceqos_read(lp, DWC_MMC_TX256TO511OCTETS_GB);
  1977. if (tx_mask & BIT(6))
  1978. lp->mmc_counters.tx128to255octets_gb +=
  1979. dwceqos_read(lp, DWC_MMC_TX128TO255OCTETS_GB);
  1980. if (tx_mask & BIT(5))
  1981. lp->mmc_counters.tx65to127octets_gb +=
  1982. dwceqos_read(lp, DWC_MMC_TX65TO127OCTETS_GB);
  1983. if (tx_mask & BIT(4))
  1984. lp->mmc_counters.tx64octets_gb +=
  1985. dwceqos_read(lp, DWC_MMC_TX64OCTETS_GB);
  1986. if (tx_mask & BIT(3))
  1987. lp->mmc_counters.txmulticastpackets_g +=
  1988. dwceqos_read(lp, DWC_MMC_TXMULTICASTPACKETS_G);
  1989. if (tx_mask & BIT(2))
  1990. lp->mmc_counters.txbroadcastpackets_g +=
  1991. dwceqos_read(lp, DWC_MMC_TXBROADCASTPACKETS_G);
  1992. if (tx_mask & BIT(1))
  1993. lp->mmc_counters.txpacketcount_gb +=
  1994. dwceqos_read(lp, DWC_MMC_TXPACKETCOUNT_GB);
  1995. if (tx_mask & BIT(0))
  1996. lp->mmc_counters.txoctetcount_gb +=
  1997. dwceqos_read(lp, DWC_MMC_TXOCTETCOUNT_GB);
  1998. if (rx_mask & BIT(27))
  1999. lp->mmc_counters.rxlpitranscntr +=
  2000. dwceqos_read(lp, DWC_MMC_RXLPITRANSCNTR);
  2001. if (rx_mask & BIT(26))
  2002. lp->mmc_counters.rxlpiuscntr +=
  2003. dwceqos_read(lp, DWC_MMC_RXLPIUSCNTR);
  2004. if (rx_mask & BIT(25))
  2005. lp->mmc_counters.rxctrlpackets_g +=
  2006. dwceqos_read(lp, DWC_MMC_RXCTRLPACKETS_G);
  2007. if (rx_mask & BIT(24))
  2008. lp->mmc_counters.rxrcverror +=
  2009. dwceqos_read(lp, DWC_MMC_RXRCVERROR);
  2010. if (rx_mask & BIT(23))
  2011. lp->mmc_counters.rxwatchdog +=
  2012. dwceqos_read(lp, DWC_MMC_RXWATCHDOG);
  2013. if (rx_mask & BIT(22))
  2014. lp->mmc_counters.rxvlanpackets_gb +=
  2015. dwceqos_read(lp, DWC_MMC_RXVLANPACKETS_GB);
  2016. if (rx_mask & BIT(21))
  2017. lp->mmc_counters.rxfifooverflow +=
  2018. dwceqos_read(lp, DWC_MMC_RXFIFOOVERFLOW);
  2019. if (rx_mask & BIT(20))
  2020. lp->mmc_counters.rxpausepackets +=
  2021. dwceqos_read(lp, DWC_MMC_RXPAUSEPACKETS);
  2022. if (rx_mask & BIT(19))
  2023. lp->mmc_counters.rxoutofrangetype +=
  2024. dwceqos_read(lp, DWC_MMC_RXOUTOFRANGETYPE);
  2025. if (rx_mask & BIT(18))
  2026. lp->mmc_counters.rxlengtherror +=
  2027. dwceqos_read(lp, DWC_MMC_RXLENGTHERROR);
  2028. if (rx_mask & BIT(17))
  2029. lp->mmc_counters.rxunicastpackets_g +=
  2030. dwceqos_read(lp, DWC_MMC_RXUNICASTPACKETS_G);
  2031. if (rx_mask & BIT(16))
  2032. lp->mmc_counters.rx1024tomaxoctets_gb +=
  2033. dwceqos_read(lp, DWC_MMC_RX1024TOMAXOCTETS_GB);
  2034. if (rx_mask & BIT(15))
  2035. lp->mmc_counters.rx512to1023octets_gb +=
  2036. dwceqos_read(lp, DWC_MMC_RX512TO1023OCTETS_GB);
  2037. if (rx_mask & BIT(14))
  2038. lp->mmc_counters.rx256to511octets_gb +=
  2039. dwceqos_read(lp, DWC_MMC_RX256TO511OCTETS_GB);
  2040. if (rx_mask & BIT(13))
  2041. lp->mmc_counters.rx128to255octets_gb +=
  2042. dwceqos_read(lp, DWC_MMC_RX128TO255OCTETS_GB);
  2043. if (rx_mask & BIT(12))
  2044. lp->mmc_counters.rx65to127octets_gb +=
  2045. dwceqos_read(lp, DWC_MMC_RX65TO127OCTETS_GB);
  2046. if (rx_mask & BIT(11))
  2047. lp->mmc_counters.rx64octets_gb +=
  2048. dwceqos_read(lp, DWC_MMC_RX64OCTETS_GB);
  2049. if (rx_mask & BIT(10))
  2050. lp->mmc_counters.rxoversize_g +=
  2051. dwceqos_read(lp, DWC_MMC_RXOVERSIZE_G);
  2052. if (rx_mask & BIT(9))
  2053. lp->mmc_counters.rxundersize_g +=
  2054. dwceqos_read(lp, DWC_MMC_RXUNDERSIZE_G);
  2055. if (rx_mask & BIT(8))
  2056. lp->mmc_counters.rxjabbererror +=
  2057. dwceqos_read(lp, DWC_MMC_RXJABBERERROR);
  2058. if (rx_mask & BIT(7))
  2059. lp->mmc_counters.rxrunterror +=
  2060. dwceqos_read(lp, DWC_MMC_RXRUNTERROR);
  2061. if (rx_mask & BIT(6))
  2062. lp->mmc_counters.rxalignmenterror +=
  2063. dwceqos_read(lp, DWC_MMC_RXALIGNMENTERROR);
  2064. if (rx_mask & BIT(5))
  2065. lp->mmc_counters.rxcrcerror +=
  2066. dwceqos_read(lp, DWC_MMC_RXCRCERROR);
  2067. if (rx_mask & BIT(4))
  2068. lp->mmc_counters.rxmulticastpackets_g +=
  2069. dwceqos_read(lp, DWC_MMC_RXMULTICASTPACKETS_G);
  2070. if (rx_mask & BIT(3))
  2071. lp->mmc_counters.rxbroadcastpackets_g +=
  2072. dwceqos_read(lp, DWC_MMC_RXBROADCASTPACKETS_G);
  2073. if (rx_mask & BIT(2))
  2074. lp->mmc_counters.rxoctetcount_g +=
  2075. dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_G);
  2076. if (rx_mask & BIT(1))
  2077. lp->mmc_counters.rxoctetcount_gb +=
  2078. dwceqos_read(lp, DWC_MMC_RXOCTETCOUNT_GB);
  2079. if (rx_mask & BIT(0))
  2080. lp->mmc_counters.rxpacketcount_gb +=
  2081. dwceqos_read(lp, DWC_MMC_RXPACKETCOUNT_GB);
  2082. }
  2083. static struct rtnl_link_stats64*
  2084. dwceqos_get_stats64(struct net_device *ndev, struct rtnl_link_stats64 *s)
  2085. {
  2086. unsigned long flags;
  2087. struct net_local *lp = netdev_priv(ndev);
  2088. struct dwceqos_mmc_counters *hwstats = &lp->mmc_counters;
  2089. spin_lock_irqsave(&lp->stats_lock, flags);
  2090. dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
  2091. lp->mmc_tx_counters_mask);
  2092. spin_unlock_irqrestore(&lp->stats_lock, flags);
  2093. s->rx_packets = hwstats->rxpacketcount_gb;
  2094. s->rx_bytes = hwstats->rxoctetcount_gb;
  2095. s->rx_errors = hwstats->rxpacketcount_gb -
  2096. hwstats->rxbroadcastpackets_g -
  2097. hwstats->rxmulticastpackets_g -
  2098. hwstats->rxunicastpackets_g;
  2099. s->multicast = hwstats->rxmulticastpackets_g;
  2100. s->rx_length_errors = hwstats->rxlengtherror;
  2101. s->rx_crc_errors = hwstats->rxcrcerror;
  2102. s->rx_fifo_errors = hwstats->rxfifooverflow;
  2103. s->tx_packets = hwstats->txpacketcount_gb;
  2104. s->tx_bytes = hwstats->txoctetcount_gb;
  2105. if (lp->mmc_tx_counters_mask & BIT(21))
  2106. s->tx_errors = hwstats->txpacketcount_gb -
  2107. hwstats->txpacketcount_g;
  2108. else
  2109. s->tx_errors = hwstats->txunderflowerror +
  2110. hwstats->txcarriererror;
  2111. return s;
  2112. }
  2113. static void
  2114. dwceqos_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *ed)
  2115. {
  2116. const struct net_local *lp = netdev_priv(ndev);
  2117. strcpy(ed->driver, lp->pdev->dev.driver->name);
  2118. strcpy(ed->version, DRIVER_VERSION);
  2119. }
  2120. static void dwceqos_get_pauseparam(struct net_device *ndev,
  2121. struct ethtool_pauseparam *pp)
  2122. {
  2123. const struct net_local *lp = netdev_priv(ndev);
  2124. pp->autoneg = lp->flowcontrol.autoneg;
  2125. pp->tx_pause = lp->flowcontrol.tx;
  2126. pp->rx_pause = lp->flowcontrol.rx;
  2127. }
  2128. static int dwceqos_set_pauseparam(struct net_device *ndev,
  2129. struct ethtool_pauseparam *pp)
  2130. {
  2131. struct net_local *lp = netdev_priv(ndev);
  2132. int ret = 0;
  2133. lp->flowcontrol.autoneg = pp->autoneg;
  2134. if (pp->autoneg) {
  2135. ndev->phydev->advertising |= ADVERTISED_Pause;
  2136. ndev->phydev->advertising |= ADVERTISED_Asym_Pause;
  2137. } else {
  2138. ndev->phydev->advertising &= ~ADVERTISED_Pause;
  2139. ndev->phydev->advertising &= ~ADVERTISED_Asym_Pause;
  2140. lp->flowcontrol.rx = pp->rx_pause;
  2141. lp->flowcontrol.tx = pp->tx_pause;
  2142. }
  2143. if (netif_running(ndev))
  2144. ret = phy_start_aneg(ndev->phydev);
  2145. return ret;
  2146. }
  2147. static void dwceqos_get_strings(struct net_device *ndev, u32 stringset,
  2148. u8 *data)
  2149. {
  2150. size_t i;
  2151. if (stringset != ETH_SS_STATS)
  2152. return;
  2153. for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
  2154. memcpy(data, dwceqos_ethtool_stats[i].stat_name,
  2155. ETH_GSTRING_LEN);
  2156. data += ETH_GSTRING_LEN;
  2157. }
  2158. }
  2159. static void dwceqos_get_ethtool_stats(struct net_device *ndev,
  2160. struct ethtool_stats *stats, u64 *data)
  2161. {
  2162. struct net_local *lp = netdev_priv(ndev);
  2163. unsigned long flags;
  2164. size_t i;
  2165. u8 *mmcstat = (u8 *)&lp->mmc_counters;
  2166. spin_lock_irqsave(&lp->stats_lock, flags);
  2167. dwceqos_read_mmc_counters(lp, lp->mmc_rx_counters_mask,
  2168. lp->mmc_tx_counters_mask);
  2169. spin_unlock_irqrestore(&lp->stats_lock, flags);
  2170. for (i = 0; i < ARRAY_SIZE(dwceqos_ethtool_stats); ++i) {
  2171. memcpy(data,
  2172. mmcstat + dwceqos_ethtool_stats[i].offset,
  2173. sizeof(u64));
  2174. data++;
  2175. }
  2176. }
  2177. static int dwceqos_get_sset_count(struct net_device *ndev, int sset)
  2178. {
  2179. if (sset == ETH_SS_STATS)
  2180. return ARRAY_SIZE(dwceqos_ethtool_stats);
  2181. return -EOPNOTSUPP;
  2182. }
  2183. static void dwceqos_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2184. void *space)
  2185. {
  2186. const struct net_local *lp = netdev_priv(dev);
  2187. u32 *reg_space = (u32 *)space;
  2188. int reg_offset;
  2189. int reg_ix = 0;
  2190. /* MAC registers */
  2191. for (reg_offset = START_MAC_REG_OFFSET;
  2192. reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
  2193. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2194. reg_ix++;
  2195. }
  2196. /* MTL registers */
  2197. for (reg_offset = START_MTL_REG_OFFSET;
  2198. reg_offset <= MAX_MTL_REG_OFFSET; reg_offset += 4) {
  2199. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2200. reg_ix++;
  2201. }
  2202. /* DMA registers */
  2203. for (reg_offset = START_DMA_REG_OFFSET;
  2204. reg_offset <= MAX_DMA_REG_OFFSET; reg_offset += 4) {
  2205. reg_space[reg_ix] = dwceqos_read(lp, reg_offset);
  2206. reg_ix++;
  2207. }
  2208. BUG_ON(4 * reg_ix > REG_SPACE_SIZE);
  2209. }
  2210. static int dwceqos_get_regs_len(struct net_device *dev)
  2211. {
  2212. return REG_SPACE_SIZE;
  2213. }
  2214. static inline const char *dwceqos_get_rx_lpi_state(u32 lpi_ctrl)
  2215. {
  2216. return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_RLPIST) ? "on" : "off";
  2217. }
  2218. static inline const char *dwceqos_get_tx_lpi_state(u32 lpi_ctrl)
  2219. {
  2220. return (lpi_ctrl & DWCEQOS_MAC_LPI_CTRL_STATUS_TLPIST) ? "on" : "off";
  2221. }
  2222. static int dwceqos_get_eee(struct net_device *ndev, struct ethtool_eee *edata)
  2223. {
  2224. struct net_local *lp = netdev_priv(ndev);
  2225. u32 lpi_status;
  2226. u32 lpi_enabled;
  2227. if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
  2228. return -EOPNOTSUPP;
  2229. edata->eee_active = lp->eee_active;
  2230. edata->eee_enabled = lp->eee_enabled;
  2231. edata->tx_lpi_timer = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER);
  2232. lpi_status = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2233. lpi_enabled = !!(lpi_status & DWCEQOS_MAC_LPI_CTRL_STATUS_LIPTXA);
  2234. edata->tx_lpi_enabled = lpi_enabled;
  2235. if (netif_msg_hw(lp)) {
  2236. u32 regval;
  2237. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2238. netdev_info(lp->ndev, "MAC LPI State: RX:%s TX:%s\n",
  2239. dwceqos_get_rx_lpi_state(regval),
  2240. dwceqos_get_tx_lpi_state(regval));
  2241. }
  2242. return phy_ethtool_get_eee(ndev->phydev, edata);
  2243. }
  2244. static int dwceqos_set_eee(struct net_device *ndev, struct ethtool_eee *edata)
  2245. {
  2246. struct net_local *lp = netdev_priv(ndev);
  2247. u32 regval;
  2248. unsigned long flags;
  2249. if (!(lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_EEESEL))
  2250. return -EOPNOTSUPP;
  2251. if (edata->eee_enabled && !lp->eee_active)
  2252. return -EOPNOTSUPP;
  2253. if (edata->tx_lpi_enabled) {
  2254. if (edata->tx_lpi_timer < DWCEQOS_LPI_TIMER_MIN ||
  2255. edata->tx_lpi_timer > DWCEQOS_LPI_TIMER_MAX)
  2256. return -EINVAL;
  2257. }
  2258. lp->eee_enabled = edata->eee_enabled;
  2259. if (edata->eee_enabled && edata->tx_lpi_enabled) {
  2260. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_ENTRY_TIMER,
  2261. edata->tx_lpi_timer);
  2262. spin_lock_irqsave(&lp->hw_lock, flags);
  2263. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2264. regval |= DWCEQOS_LPI_CTRL_ENABLE_EEE;
  2265. if (lp->en_tx_lpi_clockgating)
  2266. regval |= DWCEQOS_MAC_LPI_CTRL_STATUS_LPITCSE;
  2267. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  2268. spin_unlock_irqrestore(&lp->hw_lock, flags);
  2269. } else {
  2270. spin_lock_irqsave(&lp->hw_lock, flags);
  2271. regval = dwceqos_read(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS);
  2272. regval &= ~DWCEQOS_LPI_CTRL_ENABLE_EEE;
  2273. dwceqos_write(lp, REG_DWCEQOS_MAC_LPI_CTRL_STATUS, regval);
  2274. spin_unlock_irqrestore(&lp->hw_lock, flags);
  2275. }
  2276. return phy_ethtool_set_eee(ndev->phydev, edata);
  2277. }
  2278. static u32 dwceqos_get_msglevel(struct net_device *ndev)
  2279. {
  2280. const struct net_local *lp = netdev_priv(ndev);
  2281. return lp->msg_enable;
  2282. }
  2283. static void dwceqos_set_msglevel(struct net_device *ndev, u32 msglevel)
  2284. {
  2285. struct net_local *lp = netdev_priv(ndev);
  2286. lp->msg_enable = msglevel;
  2287. }
  2288. static const struct ethtool_ops dwceqos_ethtool_ops = {
  2289. .get_drvinfo = dwceqos_get_drvinfo,
  2290. .get_link = ethtool_op_get_link,
  2291. .get_pauseparam = dwceqos_get_pauseparam,
  2292. .set_pauseparam = dwceqos_set_pauseparam,
  2293. .get_strings = dwceqos_get_strings,
  2294. .get_ethtool_stats = dwceqos_get_ethtool_stats,
  2295. .get_sset_count = dwceqos_get_sset_count,
  2296. .get_regs = dwceqos_get_regs,
  2297. .get_regs_len = dwceqos_get_regs_len,
  2298. .get_eee = dwceqos_get_eee,
  2299. .set_eee = dwceqos_set_eee,
  2300. .get_msglevel = dwceqos_get_msglevel,
  2301. .set_msglevel = dwceqos_set_msglevel,
  2302. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  2303. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  2304. };
  2305. static const struct net_device_ops netdev_ops = {
  2306. .ndo_open = dwceqos_open,
  2307. .ndo_stop = dwceqos_stop,
  2308. .ndo_start_xmit = dwceqos_start_xmit,
  2309. .ndo_set_rx_mode = dwceqos_set_rx_mode,
  2310. .ndo_set_mac_address = dwceqos_set_mac_address,
  2311. #ifdef CONFIG_NET_POLL_CONTROLLER
  2312. .ndo_poll_controller = dwceqos_poll_controller,
  2313. #endif
  2314. .ndo_do_ioctl = dwceqos_ioctl,
  2315. .ndo_tx_timeout = dwceqos_tx_timeout,
  2316. .ndo_get_stats64 = dwceqos_get_stats64,
  2317. };
  2318. static const struct of_device_id dwceq_of_match[] = {
  2319. { .compatible = "snps,dwc-qos-ethernet-4.10", },
  2320. {}
  2321. };
  2322. MODULE_DEVICE_TABLE(of, dwceq_of_match);
  2323. static int dwceqos_probe(struct platform_device *pdev)
  2324. {
  2325. struct resource *r_mem = NULL;
  2326. struct net_device *ndev;
  2327. struct net_local *lp;
  2328. int ret = -ENXIO;
  2329. r_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2330. if (!r_mem) {
  2331. dev_err(&pdev->dev, "no IO resource defined.\n");
  2332. return -ENXIO;
  2333. }
  2334. ndev = alloc_etherdev(sizeof(*lp));
  2335. if (!ndev) {
  2336. dev_err(&pdev->dev, "etherdev allocation failed.\n");
  2337. return -ENOMEM;
  2338. }
  2339. SET_NETDEV_DEV(ndev, &pdev->dev);
  2340. lp = netdev_priv(ndev);
  2341. lp->ndev = ndev;
  2342. lp->pdev = pdev;
  2343. lp->msg_enable = netif_msg_init(debug, DWCEQOS_MSG_DEFAULT);
  2344. spin_lock_init(&lp->tx_lock);
  2345. spin_lock_init(&lp->hw_lock);
  2346. spin_lock_init(&lp->stats_lock);
  2347. lp->apb_pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  2348. if (IS_ERR(lp->apb_pclk)) {
  2349. dev_err(&pdev->dev, "apb_pclk clock not found.\n");
  2350. ret = PTR_ERR(lp->apb_pclk);
  2351. goto err_out_free_netdev;
  2352. }
  2353. ret = clk_prepare_enable(lp->apb_pclk);
  2354. if (ret) {
  2355. dev_err(&pdev->dev, "Unable to enable APER clock.\n");
  2356. goto err_out_free_netdev;
  2357. }
  2358. lp->baseaddr = devm_ioremap_resource(&pdev->dev, r_mem);
  2359. if (IS_ERR(lp->baseaddr)) {
  2360. dev_err(&pdev->dev, "failed to map baseaddress.\n");
  2361. ret = PTR_ERR(lp->baseaddr);
  2362. goto err_out_clk_dis_aper;
  2363. }
  2364. ndev->irq = platform_get_irq(pdev, 0);
  2365. ndev->watchdog_timeo = DWCEQOS_TX_TIMEOUT * HZ;
  2366. ndev->netdev_ops = &netdev_ops;
  2367. ndev->ethtool_ops = &dwceqos_ethtool_ops;
  2368. ndev->base_addr = r_mem->start;
  2369. dwceqos_get_hwfeatures(lp);
  2370. dwceqos_mdio_set_csr(lp);
  2371. ndev->hw_features = NETIF_F_SG;
  2372. if (lp->feature1 & DWCEQOS_MAC_HW_FEATURE1_TSOEN)
  2373. ndev->hw_features |= NETIF_F_TSO | NETIF_F_TSO6;
  2374. if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_TXCOESEL)
  2375. ndev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  2376. if (lp->feature0 & DWCEQOS_MAC_HW_FEATURE0_RXCOESEL)
  2377. ndev->hw_features |= NETIF_F_RXCSUM;
  2378. ndev->features = ndev->hw_features;
  2379. lp->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
  2380. if (IS_ERR(lp->phy_ref_clk)) {
  2381. dev_err(&pdev->dev, "phy_ref_clk clock not found.\n");
  2382. ret = PTR_ERR(lp->phy_ref_clk);
  2383. goto err_out_clk_dis_aper;
  2384. }
  2385. ret = clk_prepare_enable(lp->phy_ref_clk);
  2386. if (ret) {
  2387. dev_err(&pdev->dev, "Unable to enable device clock.\n");
  2388. goto err_out_clk_dis_aper;
  2389. }
  2390. lp->phy_node = of_parse_phandle(lp->pdev->dev.of_node,
  2391. "phy-handle", 0);
  2392. if (!lp->phy_node && of_phy_is_fixed_link(lp->pdev->dev.of_node)) {
  2393. ret = of_phy_register_fixed_link(lp->pdev->dev.of_node);
  2394. if (ret < 0) {
  2395. dev_err(&pdev->dev, "invalid fixed-link");
  2396. goto err_out_clk_dis_phy;
  2397. }
  2398. lp->phy_node = of_node_get(lp->pdev->dev.of_node);
  2399. }
  2400. ret = of_get_phy_mode(lp->pdev->dev.of_node);
  2401. if (ret < 0) {
  2402. dev_err(&lp->pdev->dev, "error in getting phy i/f\n");
  2403. goto err_out_clk_dis_phy;
  2404. }
  2405. lp->phy_interface = ret;
  2406. ret = dwceqos_mii_init(lp);
  2407. if (ret) {
  2408. dev_err(&lp->pdev->dev, "error in dwceqos_mii_init\n");
  2409. goto err_out_clk_dis_phy;
  2410. }
  2411. ret = dwceqos_mii_probe(ndev);
  2412. if (ret != 0) {
  2413. netdev_err(ndev, "mii_probe fail.\n");
  2414. ret = -ENXIO;
  2415. goto err_out_clk_dis_phy;
  2416. }
  2417. dwceqos_set_umac_addr(lp, lp->ndev->dev_addr, 0);
  2418. tasklet_init(&lp->tx_bdreclaim_tasklet, dwceqos_tx_reclaim,
  2419. (unsigned long)ndev);
  2420. tasklet_disable(&lp->tx_bdreclaim_tasklet);
  2421. lp->txtimeout_handler_wq = alloc_workqueue(DRIVER_NAME,
  2422. WQ_MEM_RECLAIM, 0);
  2423. INIT_WORK(&lp->txtimeout_reinit, dwceqos_reinit_for_txtimeout);
  2424. platform_set_drvdata(pdev, ndev);
  2425. ret = dwceqos_probe_config_dt(pdev);
  2426. if (ret) {
  2427. dev_err(&lp->pdev->dev, "Unable to retrieve DT, error %d\n",
  2428. ret);
  2429. goto err_out_clk_dis_phy;
  2430. }
  2431. dev_info(&lp->pdev->dev, "pdev->id %d, baseaddr 0x%08lx, irq %d\n",
  2432. pdev->id, ndev->base_addr, ndev->irq);
  2433. ret = devm_request_irq(&pdev->dev, ndev->irq, &dwceqos_interrupt, 0,
  2434. ndev->name, ndev);
  2435. if (ret) {
  2436. dev_err(&lp->pdev->dev, "Unable to request IRQ %d, error %d\n",
  2437. ndev->irq, ret);
  2438. goto err_out_clk_dis_phy;
  2439. }
  2440. if (netif_msg_probe(lp))
  2441. netdev_dbg(ndev, "net_local@%p\n", lp);
  2442. netif_napi_add(ndev, &lp->napi, dwceqos_rx_poll, NAPI_POLL_WEIGHT);
  2443. ret = register_netdev(ndev);
  2444. if (ret) {
  2445. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  2446. goto err_out_clk_dis_phy;
  2447. }
  2448. return 0;
  2449. err_out_clk_dis_phy:
  2450. clk_disable_unprepare(lp->phy_ref_clk);
  2451. err_out_clk_dis_aper:
  2452. clk_disable_unprepare(lp->apb_pclk);
  2453. err_out_free_netdev:
  2454. of_node_put(lp->phy_node);
  2455. free_netdev(ndev);
  2456. platform_set_drvdata(pdev, NULL);
  2457. return ret;
  2458. }
  2459. static int dwceqos_remove(struct platform_device *pdev)
  2460. {
  2461. struct net_device *ndev = platform_get_drvdata(pdev);
  2462. struct net_local *lp;
  2463. if (ndev) {
  2464. lp = netdev_priv(ndev);
  2465. if (ndev->phydev)
  2466. phy_disconnect(ndev->phydev);
  2467. mdiobus_unregister(lp->mii_bus);
  2468. mdiobus_free(lp->mii_bus);
  2469. unregister_netdev(ndev);
  2470. clk_disable_unprepare(lp->phy_ref_clk);
  2471. clk_disable_unprepare(lp->apb_pclk);
  2472. free_netdev(ndev);
  2473. }
  2474. return 0;
  2475. }
  2476. static struct platform_driver dwceqos_driver = {
  2477. .probe = dwceqos_probe,
  2478. .remove = dwceqos_remove,
  2479. .driver = {
  2480. .name = DRIVER_NAME,
  2481. .of_match_table = dwceq_of_match,
  2482. },
  2483. };
  2484. module_platform_driver(dwceqos_driver);
  2485. MODULE_DESCRIPTION("DWC Ethernet QoS v4.10a driver");
  2486. MODULE_LICENSE("GPL v2");
  2487. MODULE_AUTHOR("Andreas Irestaal <andreas.irestal@axis.com>");
  2488. MODULE_AUTHOR("Lars Persson <lars.persson@axis.com>");