cpufeature.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * Defines x86 CPU feature bits
  3. */
  4. #ifndef _ASM_X86_CPUFEATURE_H
  5. #define _ASM_X86_CPUFEATURE_H
  6. #ifndef _ASM_X86_REQUIRED_FEATURES_H
  7. #include <asm/required-features.h>
  8. #endif
  9. #ifndef _ASM_X86_DISABLED_FEATURES_H
  10. #include <asm/disabled-features.h>
  11. #endif
  12. #define NCAPINTS 11 /* N 32-bit words worth of info */
  13. #define NBUGINTS 1 /* N 32-bit bug flags */
  14. /*
  15. * Note: If the comment begins with a quoted string, that string is used
  16. * in /proc/cpuinfo instead of the macro name. If the string is "",
  17. * this feature bit is not displayed in /proc/cpuinfo at all.
  18. */
  19. /* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
  20. #define X86_FEATURE_FPU ( 0*32+ 0) /* Onboard FPU */
  21. #define X86_FEATURE_VME ( 0*32+ 1) /* Virtual Mode Extensions */
  22. #define X86_FEATURE_DE ( 0*32+ 2) /* Debugging Extensions */
  23. #define X86_FEATURE_PSE ( 0*32+ 3) /* Page Size Extensions */
  24. #define X86_FEATURE_TSC ( 0*32+ 4) /* Time Stamp Counter */
  25. #define X86_FEATURE_MSR ( 0*32+ 5) /* Model-Specific Registers */
  26. #define X86_FEATURE_PAE ( 0*32+ 6) /* Physical Address Extensions */
  27. #define X86_FEATURE_MCE ( 0*32+ 7) /* Machine Check Exception */
  28. #define X86_FEATURE_CX8 ( 0*32+ 8) /* CMPXCHG8 instruction */
  29. #define X86_FEATURE_APIC ( 0*32+ 9) /* Onboard APIC */
  30. #define X86_FEATURE_SEP ( 0*32+11) /* SYSENTER/SYSEXIT */
  31. #define X86_FEATURE_MTRR ( 0*32+12) /* Memory Type Range Registers */
  32. #define X86_FEATURE_PGE ( 0*32+13) /* Page Global Enable */
  33. #define X86_FEATURE_MCA ( 0*32+14) /* Machine Check Architecture */
  34. #define X86_FEATURE_CMOV ( 0*32+15) /* CMOV instructions */
  35. /* (plus FCMOVcc, FCOMI with FPU) */
  36. #define X86_FEATURE_PAT ( 0*32+16) /* Page Attribute Table */
  37. #define X86_FEATURE_PSE36 ( 0*32+17) /* 36-bit PSEs */
  38. #define X86_FEATURE_PN ( 0*32+18) /* Processor serial number */
  39. #define X86_FEATURE_CLFLUSH ( 0*32+19) /* CLFLUSH instruction */
  40. #define X86_FEATURE_DS ( 0*32+21) /* "dts" Debug Store */
  41. #define X86_FEATURE_ACPI ( 0*32+22) /* ACPI via MSR */
  42. #define X86_FEATURE_MMX ( 0*32+23) /* Multimedia Extensions */
  43. #define X86_FEATURE_FXSR ( 0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
  44. #define X86_FEATURE_XMM ( 0*32+25) /* "sse" */
  45. #define X86_FEATURE_XMM2 ( 0*32+26) /* "sse2" */
  46. #define X86_FEATURE_SELFSNOOP ( 0*32+27) /* "ss" CPU self snoop */
  47. #define X86_FEATURE_HT ( 0*32+28) /* Hyper-Threading */
  48. #define X86_FEATURE_ACC ( 0*32+29) /* "tm" Automatic clock control */
  49. #define X86_FEATURE_IA64 ( 0*32+30) /* IA-64 processor */
  50. #define X86_FEATURE_PBE ( 0*32+31) /* Pending Break Enable */
  51. /* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
  52. /* Don't duplicate feature flags which are redundant with Intel! */
  53. #define X86_FEATURE_SYSCALL ( 1*32+11) /* SYSCALL/SYSRET */
  54. #define X86_FEATURE_MP ( 1*32+19) /* MP Capable. */
  55. #define X86_FEATURE_NX ( 1*32+20) /* Execute Disable */
  56. #define X86_FEATURE_MMXEXT ( 1*32+22) /* AMD MMX extensions */
  57. #define X86_FEATURE_FXSR_OPT ( 1*32+25) /* FXSAVE/FXRSTOR optimizations */
  58. #define X86_FEATURE_GBPAGES ( 1*32+26) /* "pdpe1gb" GB pages */
  59. #define X86_FEATURE_RDTSCP ( 1*32+27) /* RDTSCP */
  60. #define X86_FEATURE_LM ( 1*32+29) /* Long Mode (x86-64) */
  61. #define X86_FEATURE_3DNOWEXT ( 1*32+30) /* AMD 3DNow! extensions */
  62. #define X86_FEATURE_3DNOW ( 1*32+31) /* 3DNow! */
  63. /* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
  64. #define X86_FEATURE_RECOVERY ( 2*32+ 0) /* CPU in recovery mode */
  65. #define X86_FEATURE_LONGRUN ( 2*32+ 1) /* Longrun power control */
  66. #define X86_FEATURE_LRTI ( 2*32+ 3) /* LongRun table interface */
  67. /* Other features, Linux-defined mapping, word 3 */
  68. /* This range is used for feature bits which conflict or are synthesized */
  69. #define X86_FEATURE_CXMMX ( 3*32+ 0) /* Cyrix MMX extensions */
  70. #define X86_FEATURE_K6_MTRR ( 3*32+ 1) /* AMD K6 nonstandard MTRRs */
  71. #define X86_FEATURE_CYRIX_ARR ( 3*32+ 2) /* Cyrix ARRs (= MTRRs) */
  72. #define X86_FEATURE_CENTAUR_MCR ( 3*32+ 3) /* Centaur MCRs (= MTRRs) */
  73. /* cpu types for specific tunings: */
  74. #define X86_FEATURE_K8 ( 3*32+ 4) /* "" Opteron, Athlon64 */
  75. #define X86_FEATURE_K7 ( 3*32+ 5) /* "" Athlon */
  76. #define X86_FEATURE_P3 ( 3*32+ 6) /* "" P3 */
  77. #define X86_FEATURE_P4 ( 3*32+ 7) /* "" P4 */
  78. #define X86_FEATURE_CONSTANT_TSC ( 3*32+ 8) /* TSC ticks at a constant rate */
  79. #define X86_FEATURE_UP ( 3*32+ 9) /* smp kernel running on up */
  80. /* free, was #define X86_FEATURE_FXSAVE_LEAK ( 3*32+10) * "" FXSAVE leaks FOP/FIP/FOP */
  81. #define X86_FEATURE_ARCH_PERFMON ( 3*32+11) /* Intel Architectural PerfMon */
  82. #define X86_FEATURE_PEBS ( 3*32+12) /* Precise-Event Based Sampling */
  83. #define X86_FEATURE_BTS ( 3*32+13) /* Branch Trace Store */
  84. #define X86_FEATURE_SYSCALL32 ( 3*32+14) /* "" syscall in ia32 userspace */
  85. #define X86_FEATURE_SYSENTER32 ( 3*32+15) /* "" sysenter in ia32 userspace */
  86. #define X86_FEATURE_REP_GOOD ( 3*32+16) /* rep microcode works well */
  87. #define X86_FEATURE_MFENCE_RDTSC ( 3*32+17) /* "" Mfence synchronizes RDTSC */
  88. #define X86_FEATURE_LFENCE_RDTSC ( 3*32+18) /* "" Lfence synchronizes RDTSC */
  89. /* free, was #define X86_FEATURE_11AP ( 3*32+19) * "" Bad local APIC aka 11AP */
  90. #define X86_FEATURE_NOPL ( 3*32+20) /* The NOPL (0F 1F) instructions */
  91. #define X86_FEATURE_ALWAYS ( 3*32+21) /* "" Always-present feature */
  92. #define X86_FEATURE_XTOPOLOGY ( 3*32+22) /* cpu topology enum extensions */
  93. #define X86_FEATURE_TSC_RELIABLE ( 3*32+23) /* TSC is known to be reliable */
  94. #define X86_FEATURE_NONSTOP_TSC ( 3*32+24) /* TSC does not stop in C states */
  95. /* free, was #define X86_FEATURE_CLFLUSH_MONITOR ( 3*32+25) * "" clflush reqd with monitor */
  96. #define X86_FEATURE_EXTD_APICID ( 3*32+26) /* has extended APICID (8 bits) */
  97. #define X86_FEATURE_AMD_DCM ( 3*32+27) /* multi-node processor */
  98. #define X86_FEATURE_APERFMPERF ( 3*32+28) /* APERFMPERF */
  99. #define X86_FEATURE_EAGER_FPU ( 3*32+29) /* "eagerfpu" Non lazy FPU restore */
  100. #define X86_FEATURE_NONSTOP_TSC_S3 ( 3*32+30) /* TSC doesn't stop in S3 state */
  101. /* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
  102. #define X86_FEATURE_XMM3 ( 4*32+ 0) /* "pni" SSE-3 */
  103. #define X86_FEATURE_PCLMULQDQ ( 4*32+ 1) /* PCLMULQDQ instruction */
  104. #define X86_FEATURE_DTES64 ( 4*32+ 2) /* 64-bit Debug Store */
  105. #define X86_FEATURE_MWAIT ( 4*32+ 3) /* "monitor" Monitor/Mwait support */
  106. #define X86_FEATURE_DSCPL ( 4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
  107. #define X86_FEATURE_VMX ( 4*32+ 5) /* Hardware virtualization */
  108. #define X86_FEATURE_SMX ( 4*32+ 6) /* Safer mode */
  109. #define X86_FEATURE_EST ( 4*32+ 7) /* Enhanced SpeedStep */
  110. #define X86_FEATURE_TM2 ( 4*32+ 8) /* Thermal Monitor 2 */
  111. #define X86_FEATURE_SSSE3 ( 4*32+ 9) /* Supplemental SSE-3 */
  112. #define X86_FEATURE_CID ( 4*32+10) /* Context ID */
  113. #define X86_FEATURE_FMA ( 4*32+12) /* Fused multiply-add */
  114. #define X86_FEATURE_CX16 ( 4*32+13) /* CMPXCHG16B */
  115. #define X86_FEATURE_XTPR ( 4*32+14) /* Send Task Priority Messages */
  116. #define X86_FEATURE_PDCM ( 4*32+15) /* Performance Capabilities */
  117. #define X86_FEATURE_PCID ( 4*32+17) /* Process Context Identifiers */
  118. #define X86_FEATURE_DCA ( 4*32+18) /* Direct Cache Access */
  119. #define X86_FEATURE_XMM4_1 ( 4*32+19) /* "sse4_1" SSE-4.1 */
  120. #define X86_FEATURE_XMM4_2 ( 4*32+20) /* "sse4_2" SSE-4.2 */
  121. #define X86_FEATURE_X2APIC ( 4*32+21) /* x2APIC */
  122. #define X86_FEATURE_MOVBE ( 4*32+22) /* MOVBE instruction */
  123. #define X86_FEATURE_POPCNT ( 4*32+23) /* POPCNT instruction */
  124. #define X86_FEATURE_TSC_DEADLINE_TIMER ( 4*32+24) /* Tsc deadline timer */
  125. #define X86_FEATURE_AES ( 4*32+25) /* AES instructions */
  126. #define X86_FEATURE_XSAVE ( 4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
  127. #define X86_FEATURE_OSXSAVE ( 4*32+27) /* "" XSAVE enabled in the OS */
  128. #define X86_FEATURE_AVX ( 4*32+28) /* Advanced Vector Extensions */
  129. #define X86_FEATURE_F16C ( 4*32+29) /* 16-bit fp conversions */
  130. #define X86_FEATURE_RDRAND ( 4*32+30) /* The RDRAND instruction */
  131. #define X86_FEATURE_HYPERVISOR ( 4*32+31) /* Running on a hypervisor */
  132. /* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
  133. #define X86_FEATURE_XSTORE ( 5*32+ 2) /* "rng" RNG present (xstore) */
  134. #define X86_FEATURE_XSTORE_EN ( 5*32+ 3) /* "rng_en" RNG enabled */
  135. #define X86_FEATURE_XCRYPT ( 5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
  136. #define X86_FEATURE_XCRYPT_EN ( 5*32+ 7) /* "ace_en" on-CPU crypto enabled */
  137. #define X86_FEATURE_ACE2 ( 5*32+ 8) /* Advanced Cryptography Engine v2 */
  138. #define X86_FEATURE_ACE2_EN ( 5*32+ 9) /* ACE v2 enabled */
  139. #define X86_FEATURE_PHE ( 5*32+10) /* PadLock Hash Engine */
  140. #define X86_FEATURE_PHE_EN ( 5*32+11) /* PHE enabled */
  141. #define X86_FEATURE_PMM ( 5*32+12) /* PadLock Montgomery Multiplier */
  142. #define X86_FEATURE_PMM_EN ( 5*32+13) /* PMM enabled */
  143. /* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
  144. #define X86_FEATURE_LAHF_LM ( 6*32+ 0) /* LAHF/SAHF in long mode */
  145. #define X86_FEATURE_CMP_LEGACY ( 6*32+ 1) /* If yes HyperThreading not valid */
  146. #define X86_FEATURE_SVM ( 6*32+ 2) /* Secure virtual machine */
  147. #define X86_FEATURE_EXTAPIC ( 6*32+ 3) /* Extended APIC space */
  148. #define X86_FEATURE_CR8_LEGACY ( 6*32+ 4) /* CR8 in 32-bit mode */
  149. #define X86_FEATURE_ABM ( 6*32+ 5) /* Advanced bit manipulation */
  150. #define X86_FEATURE_SSE4A ( 6*32+ 6) /* SSE-4A */
  151. #define X86_FEATURE_MISALIGNSSE ( 6*32+ 7) /* Misaligned SSE mode */
  152. #define X86_FEATURE_3DNOWPREFETCH ( 6*32+ 8) /* 3DNow prefetch instructions */
  153. #define X86_FEATURE_OSVW ( 6*32+ 9) /* OS Visible Workaround */
  154. #define X86_FEATURE_IBS ( 6*32+10) /* Instruction Based Sampling */
  155. #define X86_FEATURE_XOP ( 6*32+11) /* extended AVX instructions */
  156. #define X86_FEATURE_SKINIT ( 6*32+12) /* SKINIT/STGI instructions */
  157. #define X86_FEATURE_WDT ( 6*32+13) /* Watchdog timer */
  158. #define X86_FEATURE_LWP ( 6*32+15) /* Light Weight Profiling */
  159. #define X86_FEATURE_FMA4 ( 6*32+16) /* 4 operands MAC instructions */
  160. #define X86_FEATURE_TCE ( 6*32+17) /* translation cache extension */
  161. #define X86_FEATURE_NODEID_MSR ( 6*32+19) /* NodeId MSR */
  162. #define X86_FEATURE_TBM ( 6*32+21) /* trailing bit manipulations */
  163. #define X86_FEATURE_TOPOEXT ( 6*32+22) /* topology extensions CPUID leafs */
  164. #define X86_FEATURE_PERFCTR_CORE ( 6*32+23) /* core performance counter extensions */
  165. #define X86_FEATURE_PERFCTR_NB ( 6*32+24) /* NB performance counter extensions */
  166. #define X86_FEATURE_BPEXT (6*32+26) /* data breakpoint extension */
  167. #define X86_FEATURE_PERFCTR_L2 ( 6*32+28) /* L2 performance counter extensions */
  168. /*
  169. * Auxiliary flags: Linux defined - For features scattered in various
  170. * CPUID levels like 0x6, 0xA etc, word 7
  171. */
  172. #define X86_FEATURE_IDA ( 7*32+ 0) /* Intel Dynamic Acceleration */
  173. #define X86_FEATURE_ARAT ( 7*32+ 1) /* Always Running APIC Timer */
  174. #define X86_FEATURE_CPB ( 7*32+ 2) /* AMD Core Performance Boost */
  175. #define X86_FEATURE_EPB ( 7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
  176. #define X86_FEATURE_PLN ( 7*32+ 5) /* Intel Power Limit Notification */
  177. #define X86_FEATURE_PTS ( 7*32+ 6) /* Intel Package Thermal Status */
  178. #define X86_FEATURE_DTHERM ( 7*32+ 7) /* Digital Thermal Sensor */
  179. #define X86_FEATURE_HW_PSTATE ( 7*32+ 8) /* AMD HW-PState */
  180. #define X86_FEATURE_PROC_FEEDBACK ( 7*32+ 9) /* AMD ProcFeedbackInterface */
  181. /* Virtualization flags: Linux defined, word 8 */
  182. #define X86_FEATURE_TPR_SHADOW ( 8*32+ 0) /* Intel TPR Shadow */
  183. #define X86_FEATURE_VNMI ( 8*32+ 1) /* Intel Virtual NMI */
  184. #define X86_FEATURE_FLEXPRIORITY ( 8*32+ 2) /* Intel FlexPriority */
  185. #define X86_FEATURE_EPT ( 8*32+ 3) /* Intel Extended Page Table */
  186. #define X86_FEATURE_VPID ( 8*32+ 4) /* Intel Virtual Processor ID */
  187. #define X86_FEATURE_NPT ( 8*32+ 5) /* AMD Nested Page Table support */
  188. #define X86_FEATURE_LBRV ( 8*32+ 6) /* AMD LBR Virtualization support */
  189. #define X86_FEATURE_SVML ( 8*32+ 7) /* "svm_lock" AMD SVM locking MSR */
  190. #define X86_FEATURE_NRIPS ( 8*32+ 8) /* "nrip_save" AMD SVM next_rip save */
  191. #define X86_FEATURE_TSCRATEMSR ( 8*32+ 9) /* "tsc_scale" AMD TSC scaling support */
  192. #define X86_FEATURE_VMCBCLEAN ( 8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */
  193. #define X86_FEATURE_FLUSHBYASID ( 8*32+11) /* AMD flush-by-ASID support */
  194. #define X86_FEATURE_DECODEASSISTS ( 8*32+12) /* AMD Decode Assists support */
  195. #define X86_FEATURE_PAUSEFILTER ( 8*32+13) /* AMD filtered pause intercept */
  196. #define X86_FEATURE_PFTHRESHOLD ( 8*32+14) /* AMD pause filter threshold */
  197. #define X86_FEATURE_VMMCALL ( 8*32+15) /* Prefer vmmcall to vmcall */
  198. /* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
  199. #define X86_FEATURE_FSGSBASE ( 9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
  200. #define X86_FEATURE_TSC_ADJUST ( 9*32+ 1) /* TSC adjustment MSR 0x3b */
  201. #define X86_FEATURE_BMI1 ( 9*32+ 3) /* 1st group bit manipulation extensions */
  202. #define X86_FEATURE_HLE ( 9*32+ 4) /* Hardware Lock Elision */
  203. #define X86_FEATURE_AVX2 ( 9*32+ 5) /* AVX2 instructions */
  204. #define X86_FEATURE_SMEP ( 9*32+ 7) /* Supervisor Mode Execution Protection */
  205. #define X86_FEATURE_BMI2 ( 9*32+ 8) /* 2nd group bit manipulation extensions */
  206. #define X86_FEATURE_ERMS ( 9*32+ 9) /* Enhanced REP MOVSB/STOSB */
  207. #define X86_FEATURE_INVPCID ( 9*32+10) /* Invalidate Processor Context ID */
  208. #define X86_FEATURE_RTM ( 9*32+11) /* Restricted Transactional Memory */
  209. #define X86_FEATURE_MPX ( 9*32+14) /* Memory Protection Extension */
  210. #define X86_FEATURE_AVX512F ( 9*32+16) /* AVX-512 Foundation */
  211. #define X86_FEATURE_RDSEED ( 9*32+18) /* The RDSEED instruction */
  212. #define X86_FEATURE_ADX ( 9*32+19) /* The ADCX and ADOX instructions */
  213. #define X86_FEATURE_SMAP ( 9*32+20) /* Supervisor Mode Access Prevention */
  214. #define X86_FEATURE_CLFLUSHOPT ( 9*32+23) /* CLFLUSHOPT instruction */
  215. #define X86_FEATURE_AVX512PF ( 9*32+26) /* AVX-512 Prefetch */
  216. #define X86_FEATURE_AVX512ER ( 9*32+27) /* AVX-512 Exponential and Reciprocal */
  217. #define X86_FEATURE_AVX512CD ( 9*32+28) /* AVX-512 Conflict Detection */
  218. /* Extended state features, CPUID level 0x0000000d:1 (eax), word 10 */
  219. #define X86_FEATURE_XSAVEOPT (10*32+ 0) /* XSAVEOPT */
  220. #define X86_FEATURE_XSAVEC (10*32+ 1) /* XSAVEC */
  221. #define X86_FEATURE_XGETBV1 (10*32+ 2) /* XGETBV with ECX = 1 */
  222. #define X86_FEATURE_XSAVES (10*32+ 3) /* XSAVES/XRSTORS */
  223. /*
  224. * BUG word(s)
  225. */
  226. #define X86_BUG(x) (NCAPINTS*32 + (x))
  227. #define X86_BUG_F00F X86_BUG(0) /* Intel F00F */
  228. #define X86_BUG_FDIV X86_BUG(1) /* FPU FDIV */
  229. #define X86_BUG_COMA X86_BUG(2) /* Cyrix 6x86 coma */
  230. #define X86_BUG_AMD_TLB_MMATCH X86_BUG(3) /* "tlb_mmatch" AMD Erratum 383 */
  231. #define X86_BUG_AMD_APIC_C1E X86_BUG(4) /* "apic_c1e" AMD Erratum 400 */
  232. #define X86_BUG_11AP X86_BUG(5) /* Bad local APIC aka 11AP */
  233. #define X86_BUG_FXSAVE_LEAK X86_BUG(6) /* FXSAVE leaks FOP/FIP/FOP */
  234. #define X86_BUG_CLFLUSH_MONITOR X86_BUG(7) /* AAI65, CLFLUSH required before MONITOR */
  235. #if defined(__KERNEL__) && !defined(__ASSEMBLY__)
  236. #include <asm/asm.h>
  237. #include <linux/bitops.h>
  238. #ifdef CONFIG_X86_FEATURE_NAMES
  239. extern const char * const x86_cap_flags[NCAPINTS*32];
  240. extern const char * const x86_power_flags[32];
  241. #define X86_CAP_FMT "%s"
  242. #define x86_cap_flag(flag) x86_cap_flags[flag]
  243. #else
  244. #define X86_CAP_FMT "%d:%d"
  245. #define x86_cap_flag(flag) ((flag) >> 5), ((flag) & 31)
  246. #endif
  247. /*
  248. * In order to save room, we index into this array by doing
  249. * X86_BUG_<name> - NCAPINTS*32.
  250. */
  251. extern const char * const x86_bug_flags[NBUGINTS*32];
  252. #define test_cpu_cap(c, bit) \
  253. test_bit(bit, (unsigned long *)((c)->x86_capability))
  254. #define REQUIRED_MASK_BIT_SET(bit) \
  255. ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
  256. (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
  257. (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
  258. (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
  259. (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
  260. (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
  261. (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
  262. (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) || \
  263. (((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) || \
  264. (((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) )
  265. #define DISABLED_MASK_BIT_SET(bit) \
  266. ( (((bit)>>5)==0 && (1UL<<((bit)&31) & DISABLED_MASK0)) || \
  267. (((bit)>>5)==1 && (1UL<<((bit)&31) & DISABLED_MASK1)) || \
  268. (((bit)>>5)==2 && (1UL<<((bit)&31) & DISABLED_MASK2)) || \
  269. (((bit)>>5)==3 && (1UL<<((bit)&31) & DISABLED_MASK3)) || \
  270. (((bit)>>5)==4 && (1UL<<((bit)&31) & DISABLED_MASK4)) || \
  271. (((bit)>>5)==5 && (1UL<<((bit)&31) & DISABLED_MASK5)) || \
  272. (((bit)>>5)==6 && (1UL<<((bit)&31) & DISABLED_MASK6)) || \
  273. (((bit)>>5)==7 && (1UL<<((bit)&31) & DISABLED_MASK7)) || \
  274. (((bit)>>5)==8 && (1UL<<((bit)&31) & DISABLED_MASK8)) || \
  275. (((bit)>>5)==9 && (1UL<<((bit)&31) & DISABLED_MASK9)) )
  276. #define cpu_has(c, bit) \
  277. (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \
  278. test_cpu_cap(c, bit))
  279. #define this_cpu_has(bit) \
  280. (__builtin_constant_p(bit) && REQUIRED_MASK_BIT_SET(bit) ? 1 : \
  281. x86_this_cpu_test_bit(bit, (unsigned long *)&cpu_info.x86_capability))
  282. /*
  283. * This macro is for detection of features which need kernel
  284. * infrastructure to be used. It may *not* directly test the CPU
  285. * itself. Use the cpu_has() family if you want true runtime
  286. * testing of CPU features, like in hypervisor code where you are
  287. * supporting a possible guest feature where host support for it
  288. * is not relevant.
  289. */
  290. #define cpu_feature_enabled(bit) \
  291. (__builtin_constant_p(bit) && DISABLED_MASK_BIT_SET(bit) ? 0 : \
  292. cpu_has(&boot_cpu_data, bit))
  293. #define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
  294. #define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))
  295. #define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))
  296. #define setup_clear_cpu_cap(bit) do { \
  297. clear_cpu_cap(&boot_cpu_data, bit); \
  298. set_bit(bit, (unsigned long *)cpu_caps_cleared); \
  299. } while (0)
  300. #define setup_force_cpu_cap(bit) do { \
  301. set_cpu_cap(&boot_cpu_data, bit); \
  302. set_bit(bit, (unsigned long *)cpu_caps_set); \
  303. } while (0)
  304. #define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
  305. #define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
  306. #define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
  307. #define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
  308. #define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
  309. #define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
  310. #define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
  311. #define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
  312. #define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
  313. #define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
  314. #define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
  315. #define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
  316. #define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
  317. #define cpu_has_ssse3 boot_cpu_has(X86_FEATURE_SSSE3)
  318. #define cpu_has_aes boot_cpu_has(X86_FEATURE_AES)
  319. #define cpu_has_avx boot_cpu_has(X86_FEATURE_AVX)
  320. #define cpu_has_avx2 boot_cpu_has(X86_FEATURE_AVX2)
  321. #define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
  322. #define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
  323. #define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
  324. #define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
  325. #define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
  326. #define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
  327. #define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
  328. #define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
  329. #define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
  330. #define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
  331. #define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
  332. #define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
  333. #define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
  334. #define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
  335. #define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLUSH)
  336. #define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
  337. #define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
  338. #define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
  339. #define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
  340. #define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1)
  341. #define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)
  342. #define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC)
  343. #define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE)
  344. #define cpu_has_xsaveopt boot_cpu_has(X86_FEATURE_XSAVEOPT)
  345. #define cpu_has_xsaves boot_cpu_has(X86_FEATURE_XSAVES)
  346. #define cpu_has_osxsave boot_cpu_has(X86_FEATURE_OSXSAVE)
  347. #define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR)
  348. #define cpu_has_pclmulqdq boot_cpu_has(X86_FEATURE_PCLMULQDQ)
  349. #define cpu_has_perfctr_core boot_cpu_has(X86_FEATURE_PERFCTR_CORE)
  350. #define cpu_has_perfctr_nb boot_cpu_has(X86_FEATURE_PERFCTR_NB)
  351. #define cpu_has_perfctr_l2 boot_cpu_has(X86_FEATURE_PERFCTR_L2)
  352. #define cpu_has_cx8 boot_cpu_has(X86_FEATURE_CX8)
  353. #define cpu_has_cx16 boot_cpu_has(X86_FEATURE_CX16)
  354. #define cpu_has_eager_fpu boot_cpu_has(X86_FEATURE_EAGER_FPU)
  355. #define cpu_has_topoext boot_cpu_has(X86_FEATURE_TOPOEXT)
  356. #define cpu_has_bpext boot_cpu_has(X86_FEATURE_BPEXT)
  357. #if __GNUC__ >= 4
  358. extern void warn_pre_alternatives(void);
  359. extern bool __static_cpu_has_safe(u16 bit);
  360. /*
  361. * Static testing of CPU features. Used the same as boot_cpu_has().
  362. * These are only valid after alternatives have run, but will statically
  363. * patch the target code for additional performance.
  364. */
  365. static __always_inline __pure bool __static_cpu_has(u16 bit)
  366. {
  367. #ifdef CC_HAVE_ASM_GOTO
  368. #ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
  369. /*
  370. * Catch too early usage of this before alternatives
  371. * have run.
  372. */
  373. asm_volatile_goto("1: jmp %l[t_warn]\n"
  374. "2:\n"
  375. ".section .altinstructions,\"a\"\n"
  376. " .long 1b - .\n"
  377. " .long 0\n" /* no replacement */
  378. " .word %P0\n" /* 1: do replace */
  379. " .byte 2b - 1b\n" /* source len */
  380. " .byte 0\n" /* replacement len */
  381. ".previous\n"
  382. /* skipping size check since replacement size = 0 */
  383. : : "i" (X86_FEATURE_ALWAYS) : : t_warn);
  384. #endif
  385. asm_volatile_goto("1: jmp %l[t_no]\n"
  386. "2:\n"
  387. ".section .altinstructions,\"a\"\n"
  388. " .long 1b - .\n"
  389. " .long 0\n" /* no replacement */
  390. " .word %P0\n" /* feature bit */
  391. " .byte 2b - 1b\n" /* source len */
  392. " .byte 0\n" /* replacement len */
  393. ".previous\n"
  394. /* skipping size check since replacement size = 0 */
  395. : : "i" (bit) : : t_no);
  396. return true;
  397. t_no:
  398. return false;
  399. #ifdef CONFIG_X86_DEBUG_STATIC_CPU_HAS
  400. t_warn:
  401. warn_pre_alternatives();
  402. return false;
  403. #endif
  404. #else /* CC_HAVE_ASM_GOTO */
  405. u8 flag;
  406. /* Open-coded due to __stringify() in ALTERNATIVE() */
  407. asm volatile("1: movb $0,%0\n"
  408. "2:\n"
  409. ".section .altinstructions,\"a\"\n"
  410. " .long 1b - .\n"
  411. " .long 3f - .\n"
  412. " .word %P1\n" /* feature bit */
  413. " .byte 2b - 1b\n" /* source len */
  414. " .byte 4f - 3f\n" /* replacement len */
  415. ".previous\n"
  416. ".section .discard,\"aw\",@progbits\n"
  417. " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */
  418. ".previous\n"
  419. ".section .altinstr_replacement,\"ax\"\n"
  420. "3: movb $1,%0\n"
  421. "4:\n"
  422. ".previous\n"
  423. : "=qm" (flag) : "i" (bit));
  424. return flag;
  425. #endif /* CC_HAVE_ASM_GOTO */
  426. }
  427. #define static_cpu_has(bit) \
  428. ( \
  429. __builtin_constant_p(boot_cpu_has(bit)) ? \
  430. boot_cpu_has(bit) : \
  431. __builtin_constant_p(bit) ? \
  432. __static_cpu_has(bit) : \
  433. boot_cpu_has(bit) \
  434. )
  435. static __always_inline __pure bool _static_cpu_has_safe(u16 bit)
  436. {
  437. #ifdef CC_HAVE_ASM_GOTO
  438. /*
  439. * We need to spell the jumps to the compiler because, depending on the offset,
  440. * the replacement jump can be bigger than the original jump, and this we cannot
  441. * have. Thus, we force the jump to the widest, 4-byte, signed relative
  442. * offset even though the last would often fit in less bytes.
  443. */
  444. asm_volatile_goto("1: .byte 0xe9\n .long %l[t_dynamic] - 2f\n"
  445. "2:\n"
  446. ".section .altinstructions,\"a\"\n"
  447. " .long 1b - .\n" /* src offset */
  448. " .long 3f - .\n" /* repl offset */
  449. " .word %P1\n" /* always replace */
  450. " .byte 2b - 1b\n" /* src len */
  451. " .byte 4f - 3f\n" /* repl len */
  452. ".previous\n"
  453. ".section .altinstr_replacement,\"ax\"\n"
  454. "3: .byte 0xe9\n .long %l[t_no] - 2b\n"
  455. "4:\n"
  456. ".previous\n"
  457. ".section .altinstructions,\"a\"\n"
  458. " .long 1b - .\n" /* src offset */
  459. " .long 0\n" /* no replacement */
  460. " .word %P0\n" /* feature bit */
  461. " .byte 2b - 1b\n" /* src len */
  462. " .byte 0\n" /* repl len */
  463. ".previous\n"
  464. : : "i" (bit), "i" (X86_FEATURE_ALWAYS)
  465. : : t_dynamic, t_no);
  466. return true;
  467. t_no:
  468. return false;
  469. t_dynamic:
  470. return __static_cpu_has_safe(bit);
  471. #else
  472. u8 flag;
  473. /* Open-coded due to __stringify() in ALTERNATIVE() */
  474. asm volatile("1: movb $2,%0\n"
  475. "2:\n"
  476. ".section .altinstructions,\"a\"\n"
  477. " .long 1b - .\n" /* src offset */
  478. " .long 3f - .\n" /* repl offset */
  479. " .word %P2\n" /* always replace */
  480. " .byte 2b - 1b\n" /* source len */
  481. " .byte 4f - 3f\n" /* replacement len */
  482. ".previous\n"
  483. ".section .discard,\"aw\",@progbits\n"
  484. " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */
  485. ".previous\n"
  486. ".section .altinstr_replacement,\"ax\"\n"
  487. "3: movb $0,%0\n"
  488. "4:\n"
  489. ".previous\n"
  490. ".section .altinstructions,\"a\"\n"
  491. " .long 1b - .\n" /* src offset */
  492. " .long 5f - .\n" /* repl offset */
  493. " .word %P1\n" /* feature bit */
  494. " .byte 4b - 3b\n" /* src len */
  495. " .byte 6f - 5f\n" /* repl len */
  496. ".previous\n"
  497. ".section .discard,\"aw\",@progbits\n"
  498. " .byte 0xff + (6f-5f) - (4b-3b)\n" /* size check */
  499. ".previous\n"
  500. ".section .altinstr_replacement,\"ax\"\n"
  501. "5: movb $1,%0\n"
  502. "6:\n"
  503. ".previous\n"
  504. : "=qm" (flag)
  505. : "i" (bit), "i" (X86_FEATURE_ALWAYS));
  506. return (flag == 2 ? __static_cpu_has_safe(bit) : flag);
  507. #endif /* CC_HAVE_ASM_GOTO */
  508. }
  509. #define static_cpu_has_safe(bit) \
  510. ( \
  511. __builtin_constant_p(boot_cpu_has(bit)) ? \
  512. boot_cpu_has(bit) : \
  513. _static_cpu_has_safe(bit) \
  514. )
  515. #else
  516. /*
  517. * gcc 3.x is too stupid to do the static test; fall back to dynamic.
  518. */
  519. #define static_cpu_has(bit) boot_cpu_has(bit)
  520. #define static_cpu_has_safe(bit) boot_cpu_has(bit)
  521. #endif
  522. #define cpu_has_bug(c, bit) cpu_has(c, (bit))
  523. #define set_cpu_bug(c, bit) set_cpu_cap(c, (bit))
  524. #define clear_cpu_bug(c, bit) clear_cpu_cap(c, (bit))
  525. #define static_cpu_has_bug(bit) static_cpu_has((bit))
  526. #define static_cpu_has_bug_safe(bit) static_cpu_has_safe((bit))
  527. #define boot_cpu_has_bug(bit) cpu_has_bug(&boot_cpu_data, (bit))
  528. #define MAX_CPU_FEATURES (NCAPINTS * 32)
  529. #define cpu_have_feature boot_cpu_has
  530. #define CPU_FEATURE_TYPEFMT "x86,ven%04Xfam%04Xmod%04X"
  531. #define CPU_FEATURE_TYPEVAL boot_cpu_data.x86_vendor, boot_cpu_data.x86, \
  532. boot_cpu_data.x86_model
  533. #endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */
  534. #endif /* _ASM_X86_CPUFEATURE_H */