rt5651.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233
  1. /*
  2. * rt5651.c -- RT5651 ALSA SoC audio codec driver
  3. *
  4. * Copyright 2014 Realtek Semiconductor Corp.
  5. * Author: Bard Liao <bardliao@realtek.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/pm.h>
  15. #include <linux/i2c.h>
  16. #include <linux/regmap.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/spi/spi.h>
  19. #include <linux/acpi.h>
  20. #include <sound/core.h>
  21. #include <sound/pcm.h>
  22. #include <sound/pcm_params.h>
  23. #include <sound/soc.h>
  24. #include <sound/soc-dapm.h>
  25. #include <sound/initval.h>
  26. #include <sound/tlv.h>
  27. #include <sound/jack.h>
  28. #include "rl6231.h"
  29. #include "rt5651.h"
  30. #define RT5651_DEVICE_ID_VALUE 0x6281
  31. #define RT5651_PR_RANGE_BASE (0xff + 1)
  32. #define RT5651_PR_SPACING 0x100
  33. #define RT5651_PR_BASE (RT5651_PR_RANGE_BASE + (0 * RT5651_PR_SPACING))
  34. static const struct regmap_range_cfg rt5651_ranges[] = {
  35. { .name = "PR", .range_min = RT5651_PR_BASE,
  36. .range_max = RT5651_PR_BASE + 0xb4,
  37. .selector_reg = RT5651_PRIV_INDEX,
  38. .selector_mask = 0xff,
  39. .selector_shift = 0x0,
  40. .window_start = RT5651_PRIV_DATA,
  41. .window_len = 0x1, },
  42. };
  43. static const struct reg_sequence init_list[] = {
  44. {RT5651_PR_BASE + 0x3d, 0x3e00},
  45. };
  46. static const struct reg_default rt5651_reg[] = {
  47. { 0x00, 0x0000 },
  48. { 0x02, 0xc8c8 },
  49. { 0x03, 0xc8c8 },
  50. { 0x05, 0x0000 },
  51. { 0x0d, 0x0000 },
  52. { 0x0e, 0x0000 },
  53. { 0x0f, 0x0808 },
  54. { 0x10, 0x0808 },
  55. { 0x19, 0xafaf },
  56. { 0x1a, 0xafaf },
  57. { 0x1b, 0x0c00 },
  58. { 0x1c, 0x2f2f },
  59. { 0x1d, 0x2f2f },
  60. { 0x1e, 0x0000 },
  61. { 0x27, 0x7860 },
  62. { 0x28, 0x7070 },
  63. { 0x29, 0x8080 },
  64. { 0x2a, 0x5252 },
  65. { 0x2b, 0x5454 },
  66. { 0x2f, 0x0000 },
  67. { 0x30, 0x5000 },
  68. { 0x3b, 0x0000 },
  69. { 0x3c, 0x006f },
  70. { 0x3d, 0x0000 },
  71. { 0x3e, 0x006f },
  72. { 0x45, 0x6000 },
  73. { 0x4d, 0x0000 },
  74. { 0x4e, 0x0000 },
  75. { 0x4f, 0x0279 },
  76. { 0x50, 0x0000 },
  77. { 0x51, 0x0000 },
  78. { 0x52, 0x0279 },
  79. { 0x53, 0xf000 },
  80. { 0x61, 0x0000 },
  81. { 0x62, 0x0000 },
  82. { 0x63, 0x00c0 },
  83. { 0x64, 0x0000 },
  84. { 0x65, 0x0000 },
  85. { 0x66, 0x0000 },
  86. { 0x70, 0x8000 },
  87. { 0x71, 0x8000 },
  88. { 0x73, 0x1104 },
  89. { 0x74, 0x0c00 },
  90. { 0x75, 0x1400 },
  91. { 0x77, 0x0c00 },
  92. { 0x78, 0x4000 },
  93. { 0x79, 0x0123 },
  94. { 0x80, 0x0000 },
  95. { 0x81, 0x0000 },
  96. { 0x82, 0x0000 },
  97. { 0x83, 0x0800 },
  98. { 0x84, 0x0000 },
  99. { 0x85, 0x0008 },
  100. { 0x89, 0x0000 },
  101. { 0x8e, 0x0004 },
  102. { 0x8f, 0x1100 },
  103. { 0x90, 0x0000 },
  104. { 0x93, 0x2000 },
  105. { 0x94, 0x0200 },
  106. { 0xb0, 0x2080 },
  107. { 0xb1, 0x0000 },
  108. { 0xb4, 0x2206 },
  109. { 0xb5, 0x1f00 },
  110. { 0xb6, 0x0000 },
  111. { 0xbb, 0x0000 },
  112. { 0xbc, 0x0000 },
  113. { 0xbd, 0x0000 },
  114. { 0xbe, 0x0000 },
  115. { 0xbf, 0x0000 },
  116. { 0xc0, 0x0400 },
  117. { 0xc1, 0x0000 },
  118. { 0xc2, 0x0000 },
  119. { 0xcf, 0x0013 },
  120. { 0xd0, 0x0680 },
  121. { 0xd1, 0x1c17 },
  122. { 0xd3, 0xb320 },
  123. { 0xd9, 0x0809 },
  124. { 0xfa, 0x0010 },
  125. { 0xfe, 0x10ec },
  126. { 0xff, 0x6281 },
  127. };
  128. static bool rt5651_volatile_register(struct device *dev, unsigned int reg)
  129. {
  130. int i;
  131. for (i = 0; i < ARRAY_SIZE(rt5651_ranges); i++) {
  132. if ((reg >= rt5651_ranges[i].window_start &&
  133. reg <= rt5651_ranges[i].window_start +
  134. rt5651_ranges[i].window_len) ||
  135. (reg >= rt5651_ranges[i].range_min &&
  136. reg <= rt5651_ranges[i].range_max)) {
  137. return true;
  138. }
  139. }
  140. switch (reg) {
  141. case RT5651_RESET:
  142. case RT5651_PRIV_DATA:
  143. case RT5651_EQ_CTRL1:
  144. case RT5651_ALC_1:
  145. case RT5651_IRQ_CTRL2:
  146. case RT5651_INT_IRQ_ST:
  147. case RT5651_PGM_REG_ARR1:
  148. case RT5651_PGM_REG_ARR3:
  149. case RT5651_VENDOR_ID:
  150. case RT5651_DEVICE_ID:
  151. return true;
  152. default:
  153. return false;
  154. }
  155. }
  156. static bool rt5651_readable_register(struct device *dev, unsigned int reg)
  157. {
  158. int i;
  159. for (i = 0; i < ARRAY_SIZE(rt5651_ranges); i++) {
  160. if ((reg >= rt5651_ranges[i].window_start &&
  161. reg <= rt5651_ranges[i].window_start +
  162. rt5651_ranges[i].window_len) ||
  163. (reg >= rt5651_ranges[i].range_min &&
  164. reg <= rt5651_ranges[i].range_max)) {
  165. return true;
  166. }
  167. }
  168. switch (reg) {
  169. case RT5651_RESET:
  170. case RT5651_VERSION_ID:
  171. case RT5651_VENDOR_ID:
  172. case RT5651_DEVICE_ID:
  173. case RT5651_HP_VOL:
  174. case RT5651_LOUT_CTRL1:
  175. case RT5651_LOUT_CTRL2:
  176. case RT5651_IN1_IN2:
  177. case RT5651_IN3:
  178. case RT5651_INL1_INR1_VOL:
  179. case RT5651_INL2_INR2_VOL:
  180. case RT5651_DAC1_DIG_VOL:
  181. case RT5651_DAC2_DIG_VOL:
  182. case RT5651_DAC2_CTRL:
  183. case RT5651_ADC_DIG_VOL:
  184. case RT5651_ADC_DATA:
  185. case RT5651_ADC_BST_VOL:
  186. case RT5651_STO1_ADC_MIXER:
  187. case RT5651_STO2_ADC_MIXER:
  188. case RT5651_AD_DA_MIXER:
  189. case RT5651_STO_DAC_MIXER:
  190. case RT5651_DD_MIXER:
  191. case RT5651_DIG_INF_DATA:
  192. case RT5651_PDM_CTL:
  193. case RT5651_REC_L1_MIXER:
  194. case RT5651_REC_L2_MIXER:
  195. case RT5651_REC_R1_MIXER:
  196. case RT5651_REC_R2_MIXER:
  197. case RT5651_HPO_MIXER:
  198. case RT5651_OUT_L1_MIXER:
  199. case RT5651_OUT_L2_MIXER:
  200. case RT5651_OUT_L3_MIXER:
  201. case RT5651_OUT_R1_MIXER:
  202. case RT5651_OUT_R2_MIXER:
  203. case RT5651_OUT_R3_MIXER:
  204. case RT5651_LOUT_MIXER:
  205. case RT5651_PWR_DIG1:
  206. case RT5651_PWR_DIG2:
  207. case RT5651_PWR_ANLG1:
  208. case RT5651_PWR_ANLG2:
  209. case RT5651_PWR_MIXER:
  210. case RT5651_PWR_VOL:
  211. case RT5651_PRIV_INDEX:
  212. case RT5651_PRIV_DATA:
  213. case RT5651_I2S1_SDP:
  214. case RT5651_I2S2_SDP:
  215. case RT5651_ADDA_CLK1:
  216. case RT5651_ADDA_CLK2:
  217. case RT5651_DMIC:
  218. case RT5651_TDM_CTL_1:
  219. case RT5651_TDM_CTL_2:
  220. case RT5651_TDM_CTL_3:
  221. case RT5651_GLB_CLK:
  222. case RT5651_PLL_CTRL1:
  223. case RT5651_PLL_CTRL2:
  224. case RT5651_PLL_MODE_1:
  225. case RT5651_PLL_MODE_2:
  226. case RT5651_PLL_MODE_3:
  227. case RT5651_PLL_MODE_4:
  228. case RT5651_PLL_MODE_5:
  229. case RT5651_PLL_MODE_6:
  230. case RT5651_PLL_MODE_7:
  231. case RT5651_DEPOP_M1:
  232. case RT5651_DEPOP_M2:
  233. case RT5651_DEPOP_M3:
  234. case RT5651_CHARGE_PUMP:
  235. case RT5651_MICBIAS:
  236. case RT5651_A_JD_CTL1:
  237. case RT5651_EQ_CTRL1:
  238. case RT5651_EQ_CTRL2:
  239. case RT5651_ALC_1:
  240. case RT5651_ALC_2:
  241. case RT5651_ALC_3:
  242. case RT5651_JD_CTRL1:
  243. case RT5651_JD_CTRL2:
  244. case RT5651_IRQ_CTRL1:
  245. case RT5651_IRQ_CTRL2:
  246. case RT5651_INT_IRQ_ST:
  247. case RT5651_GPIO_CTRL1:
  248. case RT5651_GPIO_CTRL2:
  249. case RT5651_GPIO_CTRL3:
  250. case RT5651_PGM_REG_ARR1:
  251. case RT5651_PGM_REG_ARR2:
  252. case RT5651_PGM_REG_ARR3:
  253. case RT5651_PGM_REG_ARR4:
  254. case RT5651_PGM_REG_ARR5:
  255. case RT5651_SCB_FUNC:
  256. case RT5651_SCB_CTRL:
  257. case RT5651_BASE_BACK:
  258. case RT5651_MP3_PLUS1:
  259. case RT5651_MP3_PLUS2:
  260. case RT5651_ADJ_HPF_CTRL1:
  261. case RT5651_ADJ_HPF_CTRL2:
  262. case RT5651_HP_CALIB_AMP_DET:
  263. case RT5651_HP_CALIB2:
  264. case RT5651_SV_ZCD1:
  265. case RT5651_SV_ZCD2:
  266. case RT5651_D_MISC:
  267. case RT5651_DUMMY2:
  268. case RT5651_DUMMY3:
  269. return true;
  270. default:
  271. return false;
  272. }
  273. }
  274. static const DECLARE_TLV_DB_SCALE(out_vol_tlv, -4650, 150, 0);
  275. static const DECLARE_TLV_DB_SCALE(dac_vol_tlv, -65625, 375, 0);
  276. static const DECLARE_TLV_DB_SCALE(in_vol_tlv, -3450, 150, 0);
  277. static const DECLARE_TLV_DB_SCALE(adc_vol_tlv, -17625, 375, 0);
  278. static const DECLARE_TLV_DB_SCALE(adc_bst_tlv, 0, 1200, 0);
  279. /* {0, +20, +24, +30, +35, +40, +44, +50, +52} dB */
  280. static const DECLARE_TLV_DB_RANGE(bst_tlv,
  281. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  282. 1, 1, TLV_DB_SCALE_ITEM(2000, 0, 0),
  283. 2, 2, TLV_DB_SCALE_ITEM(2400, 0, 0),
  284. 3, 5, TLV_DB_SCALE_ITEM(3000, 500, 0),
  285. 6, 6, TLV_DB_SCALE_ITEM(4400, 0, 0),
  286. 7, 7, TLV_DB_SCALE_ITEM(5000, 0, 0),
  287. 8, 8, TLV_DB_SCALE_ITEM(5200, 0, 0)
  288. );
  289. /* Interface data select */
  290. static const char * const rt5651_data_select[] = {
  291. "Normal", "Swap", "left copy to right", "right copy to left"};
  292. static SOC_ENUM_SINGLE_DECL(rt5651_if2_dac_enum, RT5651_DIG_INF_DATA,
  293. RT5651_IF2_DAC_SEL_SFT, rt5651_data_select);
  294. static SOC_ENUM_SINGLE_DECL(rt5651_if2_adc_enum, RT5651_DIG_INF_DATA,
  295. RT5651_IF2_ADC_SEL_SFT, rt5651_data_select);
  296. static const struct snd_kcontrol_new rt5651_snd_controls[] = {
  297. /* Headphone Output Volume */
  298. SOC_DOUBLE_TLV("HP Playback Volume", RT5651_HP_VOL,
  299. RT5651_L_VOL_SFT, RT5651_R_VOL_SFT, 39, 1, out_vol_tlv),
  300. /* OUTPUT Control */
  301. SOC_DOUBLE_TLV("OUT Playback Volume", RT5651_LOUT_CTRL1,
  302. RT5651_L_VOL_SFT, RT5651_R_VOL_SFT, 39, 1, out_vol_tlv),
  303. /* DAC Digital Volume */
  304. SOC_DOUBLE("DAC2 Playback Switch", RT5651_DAC2_CTRL,
  305. RT5651_M_DAC_L2_VOL_SFT, RT5651_M_DAC_R2_VOL_SFT, 1, 1),
  306. SOC_DOUBLE_TLV("DAC1 Playback Volume", RT5651_DAC1_DIG_VOL,
  307. RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
  308. 175, 0, dac_vol_tlv),
  309. SOC_DOUBLE_TLV("Mono DAC Playback Volume", RT5651_DAC2_DIG_VOL,
  310. RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
  311. 175, 0, dac_vol_tlv),
  312. /* IN1/IN2/IN3 Control */
  313. SOC_SINGLE_TLV("IN1 Boost", RT5651_IN1_IN2,
  314. RT5651_BST_SFT1, 8, 0, bst_tlv),
  315. SOC_SINGLE_TLV("IN2 Boost", RT5651_IN1_IN2,
  316. RT5651_BST_SFT2, 8, 0, bst_tlv),
  317. SOC_SINGLE_TLV("IN3 Boost", RT5651_IN3,
  318. RT5651_BST_SFT1, 8, 0, bst_tlv),
  319. /* INL/INR Volume Control */
  320. SOC_DOUBLE_TLV("IN Capture Volume", RT5651_INL1_INR1_VOL,
  321. RT5651_INL_VOL_SFT, RT5651_INR_VOL_SFT,
  322. 31, 1, in_vol_tlv),
  323. /* ADC Digital Volume Control */
  324. SOC_DOUBLE("ADC Capture Switch", RT5651_ADC_DIG_VOL,
  325. RT5651_L_MUTE_SFT, RT5651_R_MUTE_SFT, 1, 1),
  326. SOC_DOUBLE_TLV("ADC Capture Volume", RT5651_ADC_DIG_VOL,
  327. RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
  328. 127, 0, adc_vol_tlv),
  329. SOC_DOUBLE_TLV("Mono ADC Capture Volume", RT5651_ADC_DATA,
  330. RT5651_L_VOL_SFT, RT5651_R_VOL_SFT,
  331. 127, 0, adc_vol_tlv),
  332. /* ADC Boost Volume Control */
  333. SOC_DOUBLE_TLV("ADC Boost Gain", RT5651_ADC_BST_VOL,
  334. RT5651_ADC_L_BST_SFT, RT5651_ADC_R_BST_SFT,
  335. 3, 0, adc_bst_tlv),
  336. /* ASRC */
  337. SOC_SINGLE("IF1 ASRC Switch", RT5651_PLL_MODE_1,
  338. RT5651_STO1_T_SFT, 1, 0),
  339. SOC_SINGLE("IF2 ASRC Switch", RT5651_PLL_MODE_1,
  340. RT5651_STO2_T_SFT, 1, 0),
  341. SOC_SINGLE("DMIC ASRC Switch", RT5651_PLL_MODE_1,
  342. RT5651_DMIC_1_M_SFT, 1, 0),
  343. SOC_ENUM("ADC IF2 Data Switch", rt5651_if2_adc_enum),
  344. SOC_ENUM("DAC IF2 Data Switch", rt5651_if2_dac_enum),
  345. };
  346. /**
  347. * set_dmic_clk - Set parameter of dmic.
  348. *
  349. * @w: DAPM widget.
  350. * @kcontrol: The kcontrol of this widget.
  351. * @event: Event id.
  352. *
  353. */
  354. static int set_dmic_clk(struct snd_soc_dapm_widget *w,
  355. struct snd_kcontrol *kcontrol, int event)
  356. {
  357. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  358. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  359. int idx, rate;
  360. rate = rt5651->sysclk / rl6231_get_pre_div(rt5651->regmap,
  361. RT5651_ADDA_CLK1, RT5651_I2S_PD1_SFT);
  362. idx = rl6231_calc_dmic_clk(rate);
  363. if (idx < 0)
  364. dev_err(component->dev, "Failed to set DMIC clock\n");
  365. else
  366. snd_soc_component_update_bits(component, RT5651_DMIC, RT5651_DMIC_CLK_MASK,
  367. idx << RT5651_DMIC_CLK_SFT);
  368. return idx;
  369. }
  370. /* Digital Mixer */
  371. static const struct snd_kcontrol_new rt5651_sto1_adc_l_mix[] = {
  372. SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO1_ADC_MIXER,
  373. RT5651_M_STO1_ADC_L1_SFT, 1, 1),
  374. SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO1_ADC_MIXER,
  375. RT5651_M_STO1_ADC_L2_SFT, 1, 1),
  376. };
  377. static const struct snd_kcontrol_new rt5651_sto1_adc_r_mix[] = {
  378. SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO1_ADC_MIXER,
  379. RT5651_M_STO1_ADC_R1_SFT, 1, 1),
  380. SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO1_ADC_MIXER,
  381. RT5651_M_STO1_ADC_R2_SFT, 1, 1),
  382. };
  383. static const struct snd_kcontrol_new rt5651_sto2_adc_l_mix[] = {
  384. SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO2_ADC_MIXER,
  385. RT5651_M_STO2_ADC_L1_SFT, 1, 1),
  386. SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO2_ADC_MIXER,
  387. RT5651_M_STO2_ADC_L2_SFT, 1, 1),
  388. };
  389. static const struct snd_kcontrol_new rt5651_sto2_adc_r_mix[] = {
  390. SOC_DAPM_SINGLE("ADC1 Switch", RT5651_STO2_ADC_MIXER,
  391. RT5651_M_STO2_ADC_R1_SFT, 1, 1),
  392. SOC_DAPM_SINGLE("ADC2 Switch", RT5651_STO2_ADC_MIXER,
  393. RT5651_M_STO2_ADC_R2_SFT, 1, 1),
  394. };
  395. static const struct snd_kcontrol_new rt5651_dac_l_mix[] = {
  396. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5651_AD_DA_MIXER,
  397. RT5651_M_ADCMIX_L_SFT, 1, 1),
  398. SOC_DAPM_SINGLE("INF1 Switch", RT5651_AD_DA_MIXER,
  399. RT5651_M_IF1_DAC_L_SFT, 1, 1),
  400. };
  401. static const struct snd_kcontrol_new rt5651_dac_r_mix[] = {
  402. SOC_DAPM_SINGLE("Stereo ADC Switch", RT5651_AD_DA_MIXER,
  403. RT5651_M_ADCMIX_R_SFT, 1, 1),
  404. SOC_DAPM_SINGLE("INF1 Switch", RT5651_AD_DA_MIXER,
  405. RT5651_M_IF1_DAC_R_SFT, 1, 1),
  406. };
  407. static const struct snd_kcontrol_new rt5651_sto_dac_l_mix[] = {
  408. SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_STO_DAC_MIXER,
  409. RT5651_M_DAC_L1_MIXL_SFT, 1, 1),
  410. SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_STO_DAC_MIXER,
  411. RT5651_M_DAC_L2_MIXL_SFT, 1, 1),
  412. SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_STO_DAC_MIXER,
  413. RT5651_M_DAC_R1_MIXL_SFT, 1, 1),
  414. };
  415. static const struct snd_kcontrol_new rt5651_sto_dac_r_mix[] = {
  416. SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_STO_DAC_MIXER,
  417. RT5651_M_DAC_R1_MIXR_SFT, 1, 1),
  418. SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_STO_DAC_MIXER,
  419. RT5651_M_DAC_R2_MIXR_SFT, 1, 1),
  420. SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_STO_DAC_MIXER,
  421. RT5651_M_DAC_L1_MIXR_SFT, 1, 1),
  422. };
  423. static const struct snd_kcontrol_new rt5651_dd_dac_l_mix[] = {
  424. SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_DD_MIXER,
  425. RT5651_M_STO_DD_L1_SFT, 1, 1),
  426. SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_DD_MIXER,
  427. RT5651_M_STO_DD_L2_SFT, 1, 1),
  428. SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_DD_MIXER,
  429. RT5651_M_STO_DD_R2_L_SFT, 1, 1),
  430. };
  431. static const struct snd_kcontrol_new rt5651_dd_dac_r_mix[] = {
  432. SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_DD_MIXER,
  433. RT5651_M_STO_DD_R1_SFT, 1, 1),
  434. SOC_DAPM_SINGLE("DAC R2 Switch", RT5651_DD_MIXER,
  435. RT5651_M_STO_DD_R2_SFT, 1, 1),
  436. SOC_DAPM_SINGLE("DAC L2 Switch", RT5651_DD_MIXER,
  437. RT5651_M_STO_DD_L2_R_SFT, 1, 1),
  438. };
  439. /* Analog Input Mixer */
  440. static const struct snd_kcontrol_new rt5651_rec_l_mix[] = {
  441. SOC_DAPM_SINGLE("INL1 Switch", RT5651_REC_L2_MIXER,
  442. RT5651_M_IN1_L_RM_L_SFT, 1, 1),
  443. SOC_DAPM_SINGLE("BST3 Switch", RT5651_REC_L2_MIXER,
  444. RT5651_M_BST3_RM_L_SFT, 1, 1),
  445. SOC_DAPM_SINGLE("BST2 Switch", RT5651_REC_L2_MIXER,
  446. RT5651_M_BST2_RM_L_SFT, 1, 1),
  447. SOC_DAPM_SINGLE("BST1 Switch", RT5651_REC_L2_MIXER,
  448. RT5651_M_BST1_RM_L_SFT, 1, 1),
  449. };
  450. static const struct snd_kcontrol_new rt5651_rec_r_mix[] = {
  451. SOC_DAPM_SINGLE("INR1 Switch", RT5651_REC_R2_MIXER,
  452. RT5651_M_IN1_R_RM_R_SFT, 1, 1),
  453. SOC_DAPM_SINGLE("BST3 Switch", RT5651_REC_R2_MIXER,
  454. RT5651_M_BST3_RM_R_SFT, 1, 1),
  455. SOC_DAPM_SINGLE("BST2 Switch", RT5651_REC_R2_MIXER,
  456. RT5651_M_BST2_RM_R_SFT, 1, 1),
  457. SOC_DAPM_SINGLE("BST1 Switch", RT5651_REC_R2_MIXER,
  458. RT5651_M_BST1_RM_R_SFT, 1, 1),
  459. };
  460. /* Analog Output Mixer */
  461. static const struct snd_kcontrol_new rt5651_out_l_mix[] = {
  462. SOC_DAPM_SINGLE("BST1 Switch", RT5651_OUT_L3_MIXER,
  463. RT5651_M_BST1_OM_L_SFT, 1, 1),
  464. SOC_DAPM_SINGLE("BST2 Switch", RT5651_OUT_L3_MIXER,
  465. RT5651_M_BST2_OM_L_SFT, 1, 1),
  466. SOC_DAPM_SINGLE("INL1 Switch", RT5651_OUT_L3_MIXER,
  467. RT5651_M_IN1_L_OM_L_SFT, 1, 1),
  468. SOC_DAPM_SINGLE("REC MIXL Switch", RT5651_OUT_L3_MIXER,
  469. RT5651_M_RM_L_OM_L_SFT, 1, 1),
  470. SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_OUT_L3_MIXER,
  471. RT5651_M_DAC_L1_OM_L_SFT, 1, 1),
  472. };
  473. static const struct snd_kcontrol_new rt5651_out_r_mix[] = {
  474. SOC_DAPM_SINGLE("BST2 Switch", RT5651_OUT_R3_MIXER,
  475. RT5651_M_BST2_OM_R_SFT, 1, 1),
  476. SOC_DAPM_SINGLE("BST1 Switch", RT5651_OUT_R3_MIXER,
  477. RT5651_M_BST1_OM_R_SFT, 1, 1),
  478. SOC_DAPM_SINGLE("INR1 Switch", RT5651_OUT_R3_MIXER,
  479. RT5651_M_IN1_R_OM_R_SFT, 1, 1),
  480. SOC_DAPM_SINGLE("REC MIXR Switch", RT5651_OUT_R3_MIXER,
  481. RT5651_M_RM_R_OM_R_SFT, 1, 1),
  482. SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_OUT_R3_MIXER,
  483. RT5651_M_DAC_R1_OM_R_SFT, 1, 1),
  484. };
  485. static const struct snd_kcontrol_new rt5651_hpo_mix[] = {
  486. SOC_DAPM_SINGLE("HPO MIX DAC1 Switch", RT5651_HPO_MIXER,
  487. RT5651_M_DAC1_HM_SFT, 1, 1),
  488. SOC_DAPM_SINGLE("HPO MIX HPVOL Switch", RT5651_HPO_MIXER,
  489. RT5651_M_HPVOL_HM_SFT, 1, 1),
  490. };
  491. static const struct snd_kcontrol_new rt5651_lout_mix[] = {
  492. SOC_DAPM_SINGLE("DAC L1 Switch", RT5651_LOUT_MIXER,
  493. RT5651_M_DAC_L1_LM_SFT, 1, 1),
  494. SOC_DAPM_SINGLE("DAC R1 Switch", RT5651_LOUT_MIXER,
  495. RT5651_M_DAC_R1_LM_SFT, 1, 1),
  496. SOC_DAPM_SINGLE("OUTVOL L Switch", RT5651_LOUT_MIXER,
  497. RT5651_M_OV_L_LM_SFT, 1, 1),
  498. SOC_DAPM_SINGLE("OUTVOL R Switch", RT5651_LOUT_MIXER,
  499. RT5651_M_OV_R_LM_SFT, 1, 1),
  500. };
  501. static const struct snd_kcontrol_new outvol_l_control =
  502. SOC_DAPM_SINGLE("Switch", RT5651_LOUT_CTRL1,
  503. RT5651_VOL_L_SFT, 1, 1);
  504. static const struct snd_kcontrol_new outvol_r_control =
  505. SOC_DAPM_SINGLE("Switch", RT5651_LOUT_CTRL1,
  506. RT5651_VOL_R_SFT, 1, 1);
  507. static const struct snd_kcontrol_new lout_l_mute_control =
  508. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_LOUT_CTRL1,
  509. RT5651_L_MUTE_SFT, 1, 1);
  510. static const struct snd_kcontrol_new lout_r_mute_control =
  511. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_LOUT_CTRL1,
  512. RT5651_R_MUTE_SFT, 1, 1);
  513. static const struct snd_kcontrol_new hpovol_l_control =
  514. SOC_DAPM_SINGLE("Switch", RT5651_HP_VOL,
  515. RT5651_VOL_L_SFT, 1, 1);
  516. static const struct snd_kcontrol_new hpovol_r_control =
  517. SOC_DAPM_SINGLE("Switch", RT5651_HP_VOL,
  518. RT5651_VOL_R_SFT, 1, 1);
  519. static const struct snd_kcontrol_new hpo_l_mute_control =
  520. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_HP_VOL,
  521. RT5651_L_MUTE_SFT, 1, 1);
  522. static const struct snd_kcontrol_new hpo_r_mute_control =
  523. SOC_DAPM_SINGLE_AUTODISABLE("Switch", RT5651_HP_VOL,
  524. RT5651_R_MUTE_SFT, 1, 1);
  525. /* Stereo ADC source */
  526. static const char * const rt5651_stereo1_adc1_src[] = {"DD MIX", "ADC"};
  527. static SOC_ENUM_SINGLE_DECL(
  528. rt5651_stereo1_adc1_enum, RT5651_STO1_ADC_MIXER,
  529. RT5651_STO1_ADC_1_SRC_SFT, rt5651_stereo1_adc1_src);
  530. static const struct snd_kcontrol_new rt5651_sto1_adc_l1_mux =
  531. SOC_DAPM_ENUM("Stereo1 ADC L1 source", rt5651_stereo1_adc1_enum);
  532. static const struct snd_kcontrol_new rt5651_sto1_adc_r1_mux =
  533. SOC_DAPM_ENUM("Stereo1 ADC R1 source", rt5651_stereo1_adc1_enum);
  534. static const char * const rt5651_stereo1_adc2_src[] = {"DMIC", "DD MIX"};
  535. static SOC_ENUM_SINGLE_DECL(
  536. rt5651_stereo1_adc2_enum, RT5651_STO1_ADC_MIXER,
  537. RT5651_STO1_ADC_2_SRC_SFT, rt5651_stereo1_adc2_src);
  538. static const struct snd_kcontrol_new rt5651_sto1_adc_l2_mux =
  539. SOC_DAPM_ENUM("Stereo1 ADC L2 source", rt5651_stereo1_adc2_enum);
  540. static const struct snd_kcontrol_new rt5651_sto1_adc_r2_mux =
  541. SOC_DAPM_ENUM("Stereo1 ADC R2 source", rt5651_stereo1_adc2_enum);
  542. /* Mono ADC source */
  543. static const char * const rt5651_sto2_adc_l1_src[] = {"DD MIXL", "ADCL"};
  544. static SOC_ENUM_SINGLE_DECL(
  545. rt5651_sto2_adc_l1_enum, RT5651_STO1_ADC_MIXER,
  546. RT5651_STO2_ADC_L1_SRC_SFT, rt5651_sto2_adc_l1_src);
  547. static const struct snd_kcontrol_new rt5651_sto2_adc_l1_mux =
  548. SOC_DAPM_ENUM("Stereo2 ADC1 left source", rt5651_sto2_adc_l1_enum);
  549. static const char * const rt5651_sto2_adc_l2_src[] = {"DMIC L", "DD MIXL"};
  550. static SOC_ENUM_SINGLE_DECL(
  551. rt5651_sto2_adc_l2_enum, RT5651_STO1_ADC_MIXER,
  552. RT5651_STO2_ADC_L2_SRC_SFT, rt5651_sto2_adc_l2_src);
  553. static const struct snd_kcontrol_new rt5651_sto2_adc_l2_mux =
  554. SOC_DAPM_ENUM("Stereo2 ADC2 left source", rt5651_sto2_adc_l2_enum);
  555. static const char * const rt5651_sto2_adc_r1_src[] = {"DD MIXR", "ADCR"};
  556. static SOC_ENUM_SINGLE_DECL(
  557. rt5651_sto2_adc_r1_enum, RT5651_STO1_ADC_MIXER,
  558. RT5651_STO2_ADC_R1_SRC_SFT, rt5651_sto2_adc_r1_src);
  559. static const struct snd_kcontrol_new rt5651_sto2_adc_r1_mux =
  560. SOC_DAPM_ENUM("Stereo2 ADC1 right source", rt5651_sto2_adc_r1_enum);
  561. static const char * const rt5651_sto2_adc_r2_src[] = {"DMIC R", "DD MIXR"};
  562. static SOC_ENUM_SINGLE_DECL(
  563. rt5651_sto2_adc_r2_enum, RT5651_STO1_ADC_MIXER,
  564. RT5651_STO2_ADC_R2_SRC_SFT, rt5651_sto2_adc_r2_src);
  565. static const struct snd_kcontrol_new rt5651_sto2_adc_r2_mux =
  566. SOC_DAPM_ENUM("Stereo2 ADC2 right source", rt5651_sto2_adc_r2_enum);
  567. /* DAC2 channel source */
  568. static const char * const rt5651_dac_src[] = {"IF1", "IF2"};
  569. static SOC_ENUM_SINGLE_DECL(rt5651_dac_l2_enum, RT5651_DAC2_CTRL,
  570. RT5651_SEL_DAC_L2_SFT, rt5651_dac_src);
  571. static const struct snd_kcontrol_new rt5651_dac_l2_mux =
  572. SOC_DAPM_ENUM("DAC2 left channel source", rt5651_dac_l2_enum);
  573. static SOC_ENUM_SINGLE_DECL(
  574. rt5651_dac_r2_enum, RT5651_DAC2_CTRL,
  575. RT5651_SEL_DAC_R2_SFT, rt5651_dac_src);
  576. static const struct snd_kcontrol_new rt5651_dac_r2_mux =
  577. SOC_DAPM_ENUM("DAC2 right channel source", rt5651_dac_r2_enum);
  578. /* IF2_ADC channel source */
  579. static const char * const rt5651_adc_src[] = {"IF1 ADC1", "IF1 ADC2"};
  580. static SOC_ENUM_SINGLE_DECL(rt5651_if2_adc_src_enum, RT5651_DIG_INF_DATA,
  581. RT5651_IF2_ADC_SRC_SFT, rt5651_adc_src);
  582. static const struct snd_kcontrol_new rt5651_if2_adc_src_mux =
  583. SOC_DAPM_ENUM("IF2 ADC channel source", rt5651_if2_adc_src_enum);
  584. /* PDM select */
  585. static const char * const rt5651_pdm_sel[] = {"DD MIX", "Stereo DAC MIX"};
  586. static SOC_ENUM_SINGLE_DECL(
  587. rt5651_pdm_l_sel_enum, RT5651_PDM_CTL,
  588. RT5651_PDM_L_SEL_SFT, rt5651_pdm_sel);
  589. static SOC_ENUM_SINGLE_DECL(
  590. rt5651_pdm_r_sel_enum, RT5651_PDM_CTL,
  591. RT5651_PDM_R_SEL_SFT, rt5651_pdm_sel);
  592. static const struct snd_kcontrol_new rt5651_pdm_l_mux =
  593. SOC_DAPM_ENUM("PDM L select", rt5651_pdm_l_sel_enum);
  594. static const struct snd_kcontrol_new rt5651_pdm_r_mux =
  595. SOC_DAPM_ENUM("PDM R select", rt5651_pdm_r_sel_enum);
  596. static int rt5651_amp_power_event(struct snd_soc_dapm_widget *w,
  597. struct snd_kcontrol *kcontrol, int event)
  598. {
  599. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  600. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  601. switch (event) {
  602. case SND_SOC_DAPM_POST_PMU:
  603. /* depop parameters */
  604. regmap_update_bits(rt5651->regmap, RT5651_PR_BASE +
  605. RT5651_CHPUMP_INT_REG1, 0x0700, 0x0200);
  606. regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M2,
  607. RT5651_DEPOP_MASK, RT5651_DEPOP_MAN);
  608. regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M1,
  609. RT5651_HP_CP_MASK | RT5651_HP_SG_MASK |
  610. RT5651_HP_CB_MASK, RT5651_HP_CP_PU |
  611. RT5651_HP_SG_DIS | RT5651_HP_CB_PU);
  612. regmap_write(rt5651->regmap, RT5651_PR_BASE +
  613. RT5651_HP_DCC_INT1, 0x9f00);
  614. /* headphone amp power on */
  615. regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
  616. RT5651_PWR_FV1 | RT5651_PWR_FV2, 0);
  617. regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
  618. RT5651_PWR_HA,
  619. RT5651_PWR_HA);
  620. usleep_range(10000, 15000);
  621. regmap_update_bits(rt5651->regmap, RT5651_PWR_ANLG1,
  622. RT5651_PWR_FV1 | RT5651_PWR_FV2 ,
  623. RT5651_PWR_FV1 | RT5651_PWR_FV2);
  624. break;
  625. default:
  626. return 0;
  627. }
  628. return 0;
  629. }
  630. static int rt5651_hp_event(struct snd_soc_dapm_widget *w,
  631. struct snd_kcontrol *kcontrol, int event)
  632. {
  633. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  634. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  635. switch (event) {
  636. case SND_SOC_DAPM_POST_PMU:
  637. /* headphone unmute sequence */
  638. regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M2,
  639. RT5651_DEPOP_MASK | RT5651_DIG_DP_MASK,
  640. RT5651_DEPOP_AUTO | RT5651_DIG_DP_EN);
  641. regmap_update_bits(rt5651->regmap, RT5651_CHARGE_PUMP,
  642. RT5651_PM_HP_MASK, RT5651_PM_HP_HV);
  643. regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M3,
  644. RT5651_CP_FQ1_MASK | RT5651_CP_FQ2_MASK |
  645. RT5651_CP_FQ3_MASK,
  646. (RT5651_CP_FQ_192_KHZ << RT5651_CP_FQ1_SFT) |
  647. (RT5651_CP_FQ_12_KHZ << RT5651_CP_FQ2_SFT) |
  648. (RT5651_CP_FQ_192_KHZ << RT5651_CP_FQ3_SFT));
  649. regmap_write(rt5651->regmap, RT5651_PR_BASE +
  650. RT5651_MAMP_INT_REG2, 0x1c00);
  651. regmap_update_bits(rt5651->regmap, RT5651_DEPOP_M1,
  652. RT5651_HP_CP_MASK | RT5651_HP_SG_MASK,
  653. RT5651_HP_CP_PD | RT5651_HP_SG_EN);
  654. regmap_update_bits(rt5651->regmap, RT5651_PR_BASE +
  655. RT5651_CHPUMP_INT_REG1, 0x0700, 0x0400);
  656. rt5651->hp_mute = 0;
  657. break;
  658. case SND_SOC_DAPM_PRE_PMD:
  659. rt5651->hp_mute = 1;
  660. usleep_range(70000, 75000);
  661. break;
  662. default:
  663. return 0;
  664. }
  665. return 0;
  666. }
  667. static int rt5651_hp_post_event(struct snd_soc_dapm_widget *w,
  668. struct snd_kcontrol *kcontrol, int event)
  669. {
  670. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  671. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  672. switch (event) {
  673. case SND_SOC_DAPM_POST_PMU:
  674. if (!rt5651->hp_mute)
  675. usleep_range(80000, 85000);
  676. break;
  677. default:
  678. return 0;
  679. }
  680. return 0;
  681. }
  682. static int rt5651_bst1_event(struct snd_soc_dapm_widget *w,
  683. struct snd_kcontrol *kcontrol, int event)
  684. {
  685. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  686. switch (event) {
  687. case SND_SOC_DAPM_POST_PMU:
  688. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  689. RT5651_PWR_BST1_OP2, RT5651_PWR_BST1_OP2);
  690. break;
  691. case SND_SOC_DAPM_PRE_PMD:
  692. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  693. RT5651_PWR_BST1_OP2, 0);
  694. break;
  695. default:
  696. return 0;
  697. }
  698. return 0;
  699. }
  700. static int rt5651_bst2_event(struct snd_soc_dapm_widget *w,
  701. struct snd_kcontrol *kcontrol, int event)
  702. {
  703. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  704. switch (event) {
  705. case SND_SOC_DAPM_POST_PMU:
  706. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  707. RT5651_PWR_BST2_OP2, RT5651_PWR_BST2_OP2);
  708. break;
  709. case SND_SOC_DAPM_PRE_PMD:
  710. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  711. RT5651_PWR_BST2_OP2, 0);
  712. break;
  713. default:
  714. return 0;
  715. }
  716. return 0;
  717. }
  718. static int rt5651_bst3_event(struct snd_soc_dapm_widget *w,
  719. struct snd_kcontrol *kcontrol, int event)
  720. {
  721. struct snd_soc_component *component = snd_soc_dapm_to_component(w->dapm);
  722. switch (event) {
  723. case SND_SOC_DAPM_POST_PMU:
  724. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  725. RT5651_PWR_BST3_OP2, RT5651_PWR_BST3_OP2);
  726. break;
  727. case SND_SOC_DAPM_PRE_PMD:
  728. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  729. RT5651_PWR_BST3_OP2, 0);
  730. break;
  731. default:
  732. return 0;
  733. }
  734. return 0;
  735. }
  736. static const struct snd_soc_dapm_widget rt5651_dapm_widgets[] = {
  737. /* ASRC */
  738. SND_SOC_DAPM_SUPPLY_S("I2S1 ASRC", 1, RT5651_PLL_MODE_2,
  739. 15, 0, NULL, 0),
  740. SND_SOC_DAPM_SUPPLY_S("I2S2 ASRC", 1, RT5651_PLL_MODE_2,
  741. 14, 0, NULL, 0),
  742. SND_SOC_DAPM_SUPPLY_S("STO1 DAC ASRC", 1, RT5651_PLL_MODE_2,
  743. 13, 0, NULL, 0),
  744. SND_SOC_DAPM_SUPPLY_S("STO2 DAC ASRC", 1, RT5651_PLL_MODE_2,
  745. 12, 0, NULL, 0),
  746. SND_SOC_DAPM_SUPPLY_S("ADC ASRC", 1, RT5651_PLL_MODE_2,
  747. 11, 0, NULL, 0),
  748. /* micbias */
  749. SND_SOC_DAPM_SUPPLY("LDO", RT5651_PWR_ANLG1,
  750. RT5651_PWR_LDO_BIT, 0, NULL, 0),
  751. SND_SOC_DAPM_SUPPLY("micbias1", RT5651_PWR_ANLG2,
  752. RT5651_PWR_MB1_BIT, 0, NULL, 0),
  753. /* Input Lines */
  754. SND_SOC_DAPM_INPUT("MIC1"),
  755. SND_SOC_DAPM_INPUT("MIC2"),
  756. SND_SOC_DAPM_INPUT("MIC3"),
  757. SND_SOC_DAPM_INPUT("IN1P"),
  758. SND_SOC_DAPM_INPUT("IN2P"),
  759. SND_SOC_DAPM_INPUT("IN2N"),
  760. SND_SOC_DAPM_INPUT("IN3P"),
  761. SND_SOC_DAPM_INPUT("DMIC L1"),
  762. SND_SOC_DAPM_INPUT("DMIC R1"),
  763. SND_SOC_DAPM_SUPPLY("DMIC CLK", RT5651_DMIC, RT5651_DMIC_1_EN_SFT,
  764. 0, set_dmic_clk, SND_SOC_DAPM_PRE_PMU),
  765. /* Boost */
  766. SND_SOC_DAPM_PGA_E("BST1", RT5651_PWR_ANLG2,
  767. RT5651_PWR_BST1_BIT, 0, NULL, 0, rt5651_bst1_event,
  768. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  769. SND_SOC_DAPM_PGA_E("BST2", RT5651_PWR_ANLG2,
  770. RT5651_PWR_BST2_BIT, 0, NULL, 0, rt5651_bst2_event,
  771. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  772. SND_SOC_DAPM_PGA_E("BST3", RT5651_PWR_ANLG2,
  773. RT5651_PWR_BST3_BIT, 0, NULL, 0, rt5651_bst3_event,
  774. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  775. /* Input Volume */
  776. SND_SOC_DAPM_PGA("INL1 VOL", RT5651_PWR_VOL,
  777. RT5651_PWR_IN1_L_BIT, 0, NULL, 0),
  778. SND_SOC_DAPM_PGA("INR1 VOL", RT5651_PWR_VOL,
  779. RT5651_PWR_IN1_R_BIT, 0, NULL, 0),
  780. SND_SOC_DAPM_PGA("INL2 VOL", RT5651_PWR_VOL,
  781. RT5651_PWR_IN2_L_BIT, 0, NULL, 0),
  782. SND_SOC_DAPM_PGA("INR2 VOL", RT5651_PWR_VOL,
  783. RT5651_PWR_IN2_R_BIT, 0, NULL, 0),
  784. /* REC Mixer */
  785. SND_SOC_DAPM_MIXER("RECMIXL", RT5651_PWR_MIXER, RT5651_PWR_RM_L_BIT, 0,
  786. rt5651_rec_l_mix, ARRAY_SIZE(rt5651_rec_l_mix)),
  787. SND_SOC_DAPM_MIXER("RECMIXR", RT5651_PWR_MIXER, RT5651_PWR_RM_R_BIT, 0,
  788. rt5651_rec_r_mix, ARRAY_SIZE(rt5651_rec_r_mix)),
  789. /* ADCs */
  790. SND_SOC_DAPM_ADC("ADC L", NULL, SND_SOC_NOPM, 0, 0),
  791. SND_SOC_DAPM_ADC("ADC R", NULL, SND_SOC_NOPM, 0, 0),
  792. SND_SOC_DAPM_SUPPLY("ADC L Power", RT5651_PWR_DIG1,
  793. RT5651_PWR_ADC_L_BIT, 0, NULL, 0),
  794. SND_SOC_DAPM_SUPPLY("ADC R Power", RT5651_PWR_DIG1,
  795. RT5651_PWR_ADC_R_BIT, 0, NULL, 0),
  796. /* ADC Mux */
  797. SND_SOC_DAPM_MUX("Stereo1 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
  798. &rt5651_sto1_adc_l2_mux),
  799. SND_SOC_DAPM_MUX("Stereo1 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
  800. &rt5651_sto1_adc_r2_mux),
  801. SND_SOC_DAPM_MUX("Stereo1 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
  802. &rt5651_sto1_adc_l1_mux),
  803. SND_SOC_DAPM_MUX("Stereo1 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
  804. &rt5651_sto1_adc_r1_mux),
  805. SND_SOC_DAPM_MUX("Stereo2 ADC L2 Mux", SND_SOC_NOPM, 0, 0,
  806. &rt5651_sto2_adc_l2_mux),
  807. SND_SOC_DAPM_MUX("Stereo2 ADC L1 Mux", SND_SOC_NOPM, 0, 0,
  808. &rt5651_sto2_adc_l1_mux),
  809. SND_SOC_DAPM_MUX("Stereo2 ADC R1 Mux", SND_SOC_NOPM, 0, 0,
  810. &rt5651_sto2_adc_r1_mux),
  811. SND_SOC_DAPM_MUX("Stereo2 ADC R2 Mux", SND_SOC_NOPM, 0, 0,
  812. &rt5651_sto2_adc_r2_mux),
  813. /* ADC Mixer */
  814. SND_SOC_DAPM_SUPPLY("Stereo1 Filter", RT5651_PWR_DIG2,
  815. RT5651_PWR_ADC_STO1_F_BIT, 0, NULL, 0),
  816. SND_SOC_DAPM_SUPPLY("Stereo2 Filter", RT5651_PWR_DIG2,
  817. RT5651_PWR_ADC_STO2_F_BIT, 0, NULL, 0),
  818. SND_SOC_DAPM_MIXER("Stereo1 ADC MIXL", SND_SOC_NOPM, 0, 0,
  819. rt5651_sto1_adc_l_mix,
  820. ARRAY_SIZE(rt5651_sto1_adc_l_mix)),
  821. SND_SOC_DAPM_MIXER("Stereo1 ADC MIXR", SND_SOC_NOPM, 0, 0,
  822. rt5651_sto1_adc_r_mix,
  823. ARRAY_SIZE(rt5651_sto1_adc_r_mix)),
  824. SND_SOC_DAPM_MIXER("Stereo2 ADC MIXL", SND_SOC_NOPM, 0, 0,
  825. rt5651_sto2_adc_l_mix,
  826. ARRAY_SIZE(rt5651_sto2_adc_l_mix)),
  827. SND_SOC_DAPM_MIXER("Stereo2 ADC MIXR", SND_SOC_NOPM, 0, 0,
  828. rt5651_sto2_adc_r_mix,
  829. ARRAY_SIZE(rt5651_sto2_adc_r_mix)),
  830. /* Digital Interface */
  831. SND_SOC_DAPM_SUPPLY("I2S1", RT5651_PWR_DIG1,
  832. RT5651_PWR_I2S1_BIT, 0, NULL, 0),
  833. SND_SOC_DAPM_PGA("IF1 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  834. SND_SOC_DAPM_PGA("IF1 DAC1 L", SND_SOC_NOPM, 0, 0, NULL, 0),
  835. SND_SOC_DAPM_PGA("IF1 DAC1 R", SND_SOC_NOPM, 0, 0, NULL, 0),
  836. SND_SOC_DAPM_PGA("IF1 ADC1", SND_SOC_NOPM, 0, 0, NULL, 0),
  837. SND_SOC_DAPM_PGA("IF1 DAC2 L", SND_SOC_NOPM, 0, 0, NULL, 0),
  838. SND_SOC_DAPM_PGA("IF1 DAC2 R", SND_SOC_NOPM, 0, 0, NULL, 0),
  839. SND_SOC_DAPM_PGA("IF1 ADC2", SND_SOC_NOPM, 0, 0, NULL, 0),
  840. SND_SOC_DAPM_SUPPLY("I2S2", RT5651_PWR_DIG1,
  841. RT5651_PWR_I2S2_BIT, 0, NULL, 0),
  842. SND_SOC_DAPM_PGA("IF2 DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  843. SND_SOC_DAPM_PGA("IF2 DAC L", SND_SOC_NOPM, 0, 0, NULL, 0),
  844. SND_SOC_DAPM_PGA("IF2 DAC R", SND_SOC_NOPM, 0, 0, NULL, 0),
  845. SND_SOC_DAPM_MUX("IF2 ADC", SND_SOC_NOPM, 0, 0,
  846. &rt5651_if2_adc_src_mux),
  847. /* Digital Interface Select */
  848. SND_SOC_DAPM_MUX("PDM L Mux", RT5651_PDM_CTL,
  849. RT5651_M_PDM_L_SFT, 1, &rt5651_pdm_l_mux),
  850. SND_SOC_DAPM_MUX("PDM R Mux", RT5651_PDM_CTL,
  851. RT5651_M_PDM_R_SFT, 1, &rt5651_pdm_r_mux),
  852. /* Audio Interface */
  853. SND_SOC_DAPM_AIF_IN("AIF1RX", "AIF1 Playback", 0, SND_SOC_NOPM, 0, 0),
  854. SND_SOC_DAPM_AIF_OUT("AIF1TX", "AIF1 Capture", 0, SND_SOC_NOPM, 0, 0),
  855. SND_SOC_DAPM_AIF_IN("AIF2RX", "AIF2 Playback", 0, SND_SOC_NOPM, 0, 0),
  856. SND_SOC_DAPM_AIF_OUT("AIF2TX", "AIF2 Capture", 0, SND_SOC_NOPM, 0, 0),
  857. /* Audio DSP */
  858. SND_SOC_DAPM_PGA("Audio DSP", SND_SOC_NOPM, 0, 0, NULL, 0),
  859. /* Output Side */
  860. /* DAC mixer before sound effect */
  861. SND_SOC_DAPM_MIXER("DAC MIXL", SND_SOC_NOPM, 0, 0,
  862. rt5651_dac_l_mix, ARRAY_SIZE(rt5651_dac_l_mix)),
  863. SND_SOC_DAPM_MIXER("DAC MIXR", SND_SOC_NOPM, 0, 0,
  864. rt5651_dac_r_mix, ARRAY_SIZE(rt5651_dac_r_mix)),
  865. /* DAC2 channel Mux */
  866. SND_SOC_DAPM_MUX("DAC L2 Mux", SND_SOC_NOPM, 0, 0, &rt5651_dac_l2_mux),
  867. SND_SOC_DAPM_MUX("DAC R2 Mux", SND_SOC_NOPM, 0, 0, &rt5651_dac_r2_mux),
  868. SND_SOC_DAPM_PGA("DAC L2 Volume", SND_SOC_NOPM, 0, 0, NULL, 0),
  869. SND_SOC_DAPM_PGA("DAC R2 Volume", SND_SOC_NOPM, 0, 0, NULL, 0),
  870. SND_SOC_DAPM_SUPPLY("Stero1 DAC Power", RT5651_PWR_DIG2,
  871. RT5651_PWR_DAC_STO1_F_BIT, 0, NULL, 0),
  872. SND_SOC_DAPM_SUPPLY("Stero2 DAC Power", RT5651_PWR_DIG2,
  873. RT5651_PWR_DAC_STO2_F_BIT, 0, NULL, 0),
  874. /* DAC Mixer */
  875. SND_SOC_DAPM_MIXER("Stereo DAC MIXL", SND_SOC_NOPM, 0, 0,
  876. rt5651_sto_dac_l_mix,
  877. ARRAY_SIZE(rt5651_sto_dac_l_mix)),
  878. SND_SOC_DAPM_MIXER("Stereo DAC MIXR", SND_SOC_NOPM, 0, 0,
  879. rt5651_sto_dac_r_mix,
  880. ARRAY_SIZE(rt5651_sto_dac_r_mix)),
  881. SND_SOC_DAPM_MIXER("DD MIXL", SND_SOC_NOPM, 0, 0,
  882. rt5651_dd_dac_l_mix,
  883. ARRAY_SIZE(rt5651_dd_dac_l_mix)),
  884. SND_SOC_DAPM_MIXER("DD MIXR", SND_SOC_NOPM, 0, 0,
  885. rt5651_dd_dac_r_mix,
  886. ARRAY_SIZE(rt5651_dd_dac_r_mix)),
  887. /* DACs */
  888. SND_SOC_DAPM_DAC("DAC L1", NULL, SND_SOC_NOPM, 0, 0),
  889. SND_SOC_DAPM_DAC("DAC R1", NULL, SND_SOC_NOPM, 0, 0),
  890. SND_SOC_DAPM_SUPPLY("DAC L1 Power", RT5651_PWR_DIG1,
  891. RT5651_PWR_DAC_L1_BIT, 0, NULL, 0),
  892. SND_SOC_DAPM_SUPPLY("DAC R1 Power", RT5651_PWR_DIG1,
  893. RT5651_PWR_DAC_R1_BIT, 0, NULL, 0),
  894. /* OUT Mixer */
  895. SND_SOC_DAPM_MIXER("OUT MIXL", RT5651_PWR_MIXER, RT5651_PWR_OM_L_BIT,
  896. 0, rt5651_out_l_mix, ARRAY_SIZE(rt5651_out_l_mix)),
  897. SND_SOC_DAPM_MIXER("OUT MIXR", RT5651_PWR_MIXER, RT5651_PWR_OM_R_BIT,
  898. 0, rt5651_out_r_mix, ARRAY_SIZE(rt5651_out_r_mix)),
  899. /* Ouput Volume */
  900. SND_SOC_DAPM_SWITCH("OUTVOL L", RT5651_PWR_VOL,
  901. RT5651_PWR_OV_L_BIT, 0, &outvol_l_control),
  902. SND_SOC_DAPM_SWITCH("OUTVOL R", RT5651_PWR_VOL,
  903. RT5651_PWR_OV_R_BIT, 0, &outvol_r_control),
  904. SND_SOC_DAPM_SWITCH("HPOVOL L", RT5651_PWR_VOL,
  905. RT5651_PWR_HV_L_BIT, 0, &hpovol_l_control),
  906. SND_SOC_DAPM_SWITCH("HPOVOL R", RT5651_PWR_VOL,
  907. RT5651_PWR_HV_R_BIT, 0, &hpovol_r_control),
  908. SND_SOC_DAPM_PGA("INL1", RT5651_PWR_VOL,
  909. RT5651_PWR_IN1_L_BIT, 0, NULL, 0),
  910. SND_SOC_DAPM_PGA("INR1", RT5651_PWR_VOL,
  911. RT5651_PWR_IN1_R_BIT, 0, NULL, 0),
  912. SND_SOC_DAPM_PGA("INL2", RT5651_PWR_VOL,
  913. RT5651_PWR_IN2_L_BIT, 0, NULL, 0),
  914. SND_SOC_DAPM_PGA("INR2", RT5651_PWR_VOL,
  915. RT5651_PWR_IN2_R_BIT, 0, NULL, 0),
  916. /* HPO/LOUT/Mono Mixer */
  917. SND_SOC_DAPM_MIXER("HPOL MIX", SND_SOC_NOPM, 0, 0,
  918. rt5651_hpo_mix, ARRAY_SIZE(rt5651_hpo_mix)),
  919. SND_SOC_DAPM_MIXER("HPOR MIX", SND_SOC_NOPM, 0, 0,
  920. rt5651_hpo_mix, ARRAY_SIZE(rt5651_hpo_mix)),
  921. SND_SOC_DAPM_SUPPLY("HP L Amp", RT5651_PWR_ANLG1,
  922. RT5651_PWR_HP_L_BIT, 0, NULL, 0),
  923. SND_SOC_DAPM_SUPPLY("HP R Amp", RT5651_PWR_ANLG1,
  924. RT5651_PWR_HP_R_BIT, 0, NULL, 0),
  925. SND_SOC_DAPM_MIXER("LOUT MIX", RT5651_PWR_ANLG1, RT5651_PWR_LM_BIT, 0,
  926. rt5651_lout_mix, ARRAY_SIZE(rt5651_lout_mix)),
  927. SND_SOC_DAPM_SUPPLY("Amp Power", RT5651_PWR_ANLG1,
  928. RT5651_PWR_HA_BIT, 0, rt5651_amp_power_event,
  929. SND_SOC_DAPM_POST_PMU),
  930. SND_SOC_DAPM_PGA_S("HP Amp", 1, SND_SOC_NOPM, 0, 0, rt5651_hp_event,
  931. SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMU),
  932. SND_SOC_DAPM_SWITCH("HPO L Playback", SND_SOC_NOPM, 0, 0,
  933. &hpo_l_mute_control),
  934. SND_SOC_DAPM_SWITCH("HPO R Playback", SND_SOC_NOPM, 0, 0,
  935. &hpo_r_mute_control),
  936. SND_SOC_DAPM_SWITCH("LOUT L Playback", SND_SOC_NOPM, 0, 0,
  937. &lout_l_mute_control),
  938. SND_SOC_DAPM_SWITCH("LOUT R Playback", SND_SOC_NOPM, 0, 0,
  939. &lout_r_mute_control),
  940. SND_SOC_DAPM_POST("HP Post", rt5651_hp_post_event),
  941. /* Output Lines */
  942. SND_SOC_DAPM_OUTPUT("HPOL"),
  943. SND_SOC_DAPM_OUTPUT("HPOR"),
  944. SND_SOC_DAPM_OUTPUT("LOUTL"),
  945. SND_SOC_DAPM_OUTPUT("LOUTR"),
  946. SND_SOC_DAPM_OUTPUT("PDML"),
  947. SND_SOC_DAPM_OUTPUT("PDMR"),
  948. };
  949. static const struct snd_soc_dapm_route rt5651_dapm_routes[] = {
  950. {"Stero1 DAC Power", NULL, "STO1 DAC ASRC"},
  951. {"Stero2 DAC Power", NULL, "STO2 DAC ASRC"},
  952. {"I2S1", NULL, "I2S1 ASRC"},
  953. {"I2S2", NULL, "I2S2 ASRC"},
  954. {"IN1P", NULL, "LDO"},
  955. {"IN2P", NULL, "LDO"},
  956. {"IN3P", NULL, "LDO"},
  957. {"IN1P", NULL, "MIC1"},
  958. {"IN2P", NULL, "MIC2"},
  959. {"IN2N", NULL, "MIC2"},
  960. {"IN3P", NULL, "MIC3"},
  961. {"BST1", NULL, "IN1P"},
  962. {"BST2", NULL, "IN2P"},
  963. {"BST2", NULL, "IN2N"},
  964. {"BST3", NULL, "IN3P"},
  965. {"INL1 VOL", NULL, "IN2P"},
  966. {"INR1 VOL", NULL, "IN2N"},
  967. {"RECMIXL", "INL1 Switch", "INL1 VOL"},
  968. {"RECMIXL", "BST3 Switch", "BST3"},
  969. {"RECMIXL", "BST2 Switch", "BST2"},
  970. {"RECMIXL", "BST1 Switch", "BST1"},
  971. {"RECMIXR", "INR1 Switch", "INR1 VOL"},
  972. {"RECMIXR", "BST3 Switch", "BST3"},
  973. {"RECMIXR", "BST2 Switch", "BST2"},
  974. {"RECMIXR", "BST1 Switch", "BST1"},
  975. {"ADC L", NULL, "RECMIXL"},
  976. {"ADC L", NULL, "ADC L Power"},
  977. {"ADC R", NULL, "RECMIXR"},
  978. {"ADC R", NULL, "ADC R Power"},
  979. {"DMIC L1", NULL, "DMIC CLK"},
  980. {"DMIC R1", NULL, "DMIC CLK"},
  981. {"Stereo1 ADC L2 Mux", "DMIC", "DMIC L1"},
  982. {"Stereo1 ADC L2 Mux", "DD MIX", "DD MIXL"},
  983. {"Stereo1 ADC L1 Mux", "ADC", "ADC L"},
  984. {"Stereo1 ADC L1 Mux", "DD MIX", "DD MIXL"},
  985. {"Stereo1 ADC R1 Mux", "ADC", "ADC R"},
  986. {"Stereo1 ADC R1 Mux", "DD MIX", "DD MIXR"},
  987. {"Stereo1 ADC R2 Mux", "DMIC", "DMIC R1"},
  988. {"Stereo1 ADC R2 Mux", "DD MIX", "DD MIXR"},
  989. {"Stereo2 ADC L2 Mux", "DMIC L", "DMIC L1"},
  990. {"Stereo2 ADC L2 Mux", "DD MIXL", "DD MIXL"},
  991. {"Stereo2 ADC L1 Mux", "DD MIXL", "DD MIXL"},
  992. {"Stereo2 ADC L1 Mux", "ADCL", "ADC L"},
  993. {"Stereo2 ADC R1 Mux", "DD MIXR", "DD MIXR"},
  994. {"Stereo2 ADC R1 Mux", "ADCR", "ADC R"},
  995. {"Stereo2 ADC R2 Mux", "DMIC R", "DMIC R1"},
  996. {"Stereo2 ADC R2 Mux", "DD MIXR", "DD MIXR"},
  997. {"Stereo1 ADC MIXL", "ADC1 Switch", "Stereo1 ADC L1 Mux"},
  998. {"Stereo1 ADC MIXL", "ADC2 Switch", "Stereo1 ADC L2 Mux"},
  999. {"Stereo1 ADC MIXL", NULL, "Stereo1 Filter"},
  1000. {"Stereo1 Filter", NULL, "ADC ASRC"},
  1001. {"Stereo1 ADC MIXR", "ADC1 Switch", "Stereo1 ADC R1 Mux"},
  1002. {"Stereo1 ADC MIXR", "ADC2 Switch", "Stereo1 ADC R2 Mux"},
  1003. {"Stereo1 ADC MIXR", NULL, "Stereo1 Filter"},
  1004. {"Stereo2 ADC MIXL", "ADC1 Switch", "Stereo2 ADC L1 Mux"},
  1005. {"Stereo2 ADC MIXL", "ADC2 Switch", "Stereo2 ADC L2 Mux"},
  1006. {"Stereo2 ADC MIXL", NULL, "Stereo2 Filter"},
  1007. {"Stereo2 Filter", NULL, "ADC ASRC"},
  1008. {"Stereo2 ADC MIXR", "ADC1 Switch", "Stereo2 ADC R1 Mux"},
  1009. {"Stereo2 ADC MIXR", "ADC2 Switch", "Stereo2 ADC R2 Mux"},
  1010. {"Stereo2 ADC MIXR", NULL, "Stereo2 Filter"},
  1011. {"IF1 ADC2", NULL, "Stereo2 ADC MIXL"},
  1012. {"IF1 ADC2", NULL, "Stereo2 ADC MIXR"},
  1013. {"IF1 ADC1", NULL, "Stereo1 ADC MIXL"},
  1014. {"IF1 ADC1", NULL, "Stereo1 ADC MIXR"},
  1015. {"IF1 ADC1", NULL, "I2S1"},
  1016. {"IF2 ADC", "IF1 ADC1", "IF1 ADC1"},
  1017. {"IF2 ADC", "IF1 ADC2", "IF1 ADC2"},
  1018. {"IF2 ADC", NULL, "I2S2"},
  1019. {"AIF1TX", NULL, "IF1 ADC1"},
  1020. {"AIF1TX", NULL, "IF1 ADC2"},
  1021. {"AIF2TX", NULL, "IF2 ADC"},
  1022. {"IF1 DAC", NULL, "AIF1RX"},
  1023. {"IF1 DAC", NULL, "I2S1"},
  1024. {"IF2 DAC", NULL, "AIF2RX"},
  1025. {"IF2 DAC", NULL, "I2S2"},
  1026. {"IF1 DAC1 L", NULL, "IF1 DAC"},
  1027. {"IF1 DAC1 R", NULL, "IF1 DAC"},
  1028. {"IF1 DAC2 L", NULL, "IF1 DAC"},
  1029. {"IF1 DAC2 R", NULL, "IF1 DAC"},
  1030. {"IF2 DAC L", NULL, "IF2 DAC"},
  1031. {"IF2 DAC R", NULL, "IF2 DAC"},
  1032. {"DAC MIXL", "Stereo ADC Switch", "Stereo1 ADC MIXL"},
  1033. {"DAC MIXL", "INF1 Switch", "IF1 DAC1 L"},
  1034. {"DAC MIXR", "Stereo ADC Switch", "Stereo1 ADC MIXR"},
  1035. {"DAC MIXR", "INF1 Switch", "IF1 DAC1 R"},
  1036. {"Audio DSP", NULL, "DAC MIXL"},
  1037. {"Audio DSP", NULL, "DAC MIXR"},
  1038. {"DAC L2 Mux", "IF1", "IF1 DAC2 L"},
  1039. {"DAC L2 Mux", "IF2", "IF2 DAC L"},
  1040. {"DAC L2 Volume", NULL, "DAC L2 Mux"},
  1041. {"DAC R2 Mux", "IF1", "IF1 DAC2 R"},
  1042. {"DAC R2 Mux", "IF2", "IF2 DAC R"},
  1043. {"DAC R2 Volume", NULL, "DAC R2 Mux"},
  1044. {"Stereo DAC MIXL", "DAC L1 Switch", "Audio DSP"},
  1045. {"Stereo DAC MIXL", "DAC L2 Switch", "DAC L2 Volume"},
  1046. {"Stereo DAC MIXL", "DAC R1 Switch", "DAC MIXR"},
  1047. {"Stereo DAC MIXL", NULL, "Stero1 DAC Power"},
  1048. {"Stereo DAC MIXL", NULL, "Stero2 DAC Power"},
  1049. {"Stereo DAC MIXR", "DAC R1 Switch", "Audio DSP"},
  1050. {"Stereo DAC MIXR", "DAC R2 Switch", "DAC R2 Volume"},
  1051. {"Stereo DAC MIXR", "DAC L1 Switch", "DAC MIXL"},
  1052. {"Stereo DAC MIXR", NULL, "Stero1 DAC Power"},
  1053. {"Stereo DAC MIXR", NULL, "Stero2 DAC Power"},
  1054. {"PDM L Mux", "Stereo DAC MIX", "Stereo DAC MIXL"},
  1055. {"PDM L Mux", "DD MIX", "DAC MIXL"},
  1056. {"PDM R Mux", "Stereo DAC MIX", "Stereo DAC MIXR"},
  1057. {"PDM R Mux", "DD MIX", "DAC MIXR"},
  1058. {"DAC L1", NULL, "Stereo DAC MIXL"},
  1059. {"DAC L1", NULL, "DAC L1 Power"},
  1060. {"DAC R1", NULL, "Stereo DAC MIXR"},
  1061. {"DAC R1", NULL, "DAC R1 Power"},
  1062. {"DD MIXL", "DAC L1 Switch", "DAC MIXL"},
  1063. {"DD MIXL", "DAC L2 Switch", "DAC L2 Volume"},
  1064. {"DD MIXL", "DAC R2 Switch", "DAC R2 Volume"},
  1065. {"DD MIXL", NULL, "Stero2 DAC Power"},
  1066. {"DD MIXR", "DAC R1 Switch", "DAC MIXR"},
  1067. {"DD MIXR", "DAC R2 Switch", "DAC R2 Volume"},
  1068. {"DD MIXR", "DAC L2 Switch", "DAC L2 Volume"},
  1069. {"DD MIXR", NULL, "Stero2 DAC Power"},
  1070. {"OUT MIXL", "BST1 Switch", "BST1"},
  1071. {"OUT MIXL", "BST2 Switch", "BST2"},
  1072. {"OUT MIXL", "INL1 Switch", "INL1 VOL"},
  1073. {"OUT MIXL", "REC MIXL Switch", "RECMIXL"},
  1074. {"OUT MIXL", "DAC L1 Switch", "DAC L1"},
  1075. {"OUT MIXR", "BST2 Switch", "BST2"},
  1076. {"OUT MIXR", "BST1 Switch", "BST1"},
  1077. {"OUT MIXR", "INR1 Switch", "INR1 VOL"},
  1078. {"OUT MIXR", "REC MIXR Switch", "RECMIXR"},
  1079. {"OUT MIXR", "DAC R1 Switch", "DAC R1"},
  1080. {"HPOVOL L", "Switch", "OUT MIXL"},
  1081. {"HPOVOL R", "Switch", "OUT MIXR"},
  1082. {"OUTVOL L", "Switch", "OUT MIXL"},
  1083. {"OUTVOL R", "Switch", "OUT MIXR"},
  1084. {"HPOL MIX", "HPO MIX DAC1 Switch", "DAC L1"},
  1085. {"HPOL MIX", "HPO MIX HPVOL Switch", "HPOVOL L"},
  1086. {"HPOL MIX", NULL, "HP L Amp"},
  1087. {"HPOR MIX", "HPO MIX DAC1 Switch", "DAC R1"},
  1088. {"HPOR MIX", "HPO MIX HPVOL Switch", "HPOVOL R"},
  1089. {"HPOR MIX", NULL, "HP R Amp"},
  1090. {"LOUT MIX", "DAC L1 Switch", "DAC L1"},
  1091. {"LOUT MIX", "DAC R1 Switch", "DAC R1"},
  1092. {"LOUT MIX", "OUTVOL L Switch", "OUTVOL L"},
  1093. {"LOUT MIX", "OUTVOL R Switch", "OUTVOL R"},
  1094. {"HP Amp", NULL, "HPOL MIX"},
  1095. {"HP Amp", NULL, "HPOR MIX"},
  1096. {"HP Amp", NULL, "Amp Power"},
  1097. {"HPO L Playback", "Switch", "HP Amp"},
  1098. {"HPO R Playback", "Switch", "HP Amp"},
  1099. {"HPOL", NULL, "HPO L Playback"},
  1100. {"HPOR", NULL, "HPO R Playback"},
  1101. {"LOUT L Playback", "Switch", "LOUT MIX"},
  1102. {"LOUT R Playback", "Switch", "LOUT MIX"},
  1103. {"LOUTL", NULL, "LOUT L Playback"},
  1104. {"LOUTL", NULL, "Amp Power"},
  1105. {"LOUTR", NULL, "LOUT R Playback"},
  1106. {"LOUTR", NULL, "Amp Power"},
  1107. {"PDML", NULL, "PDM L Mux"},
  1108. {"PDMR", NULL, "PDM R Mux"},
  1109. };
  1110. static int rt5651_hw_params(struct snd_pcm_substream *substream,
  1111. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1112. {
  1113. struct snd_soc_component *component = dai->component;
  1114. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1115. unsigned int val_len = 0, val_clk, mask_clk;
  1116. int pre_div, bclk_ms, frame_size;
  1117. rt5651->lrck[dai->id] = params_rate(params);
  1118. pre_div = rl6231_get_clk_info(rt5651->sysclk, rt5651->lrck[dai->id]);
  1119. if (pre_div < 0) {
  1120. dev_err(component->dev, "Unsupported clock setting\n");
  1121. return -EINVAL;
  1122. }
  1123. frame_size = snd_soc_params_to_frame_size(params);
  1124. if (frame_size < 0) {
  1125. dev_err(component->dev, "Unsupported frame size: %d\n", frame_size);
  1126. return -EINVAL;
  1127. }
  1128. bclk_ms = frame_size > 32 ? 1 : 0;
  1129. rt5651->bclk[dai->id] = rt5651->lrck[dai->id] * (32 << bclk_ms);
  1130. dev_dbg(dai->dev, "bclk is %dHz and lrck is %dHz\n",
  1131. rt5651->bclk[dai->id], rt5651->lrck[dai->id]);
  1132. dev_dbg(dai->dev, "bclk_ms is %d and pre_div is %d for iis %d\n",
  1133. bclk_ms, pre_div, dai->id);
  1134. switch (params_width(params)) {
  1135. case 16:
  1136. break;
  1137. case 20:
  1138. val_len |= RT5651_I2S_DL_20;
  1139. break;
  1140. case 24:
  1141. val_len |= RT5651_I2S_DL_24;
  1142. break;
  1143. case 8:
  1144. val_len |= RT5651_I2S_DL_8;
  1145. break;
  1146. default:
  1147. return -EINVAL;
  1148. }
  1149. switch (dai->id) {
  1150. case RT5651_AIF1:
  1151. mask_clk = RT5651_I2S_PD1_MASK;
  1152. val_clk = pre_div << RT5651_I2S_PD1_SFT;
  1153. snd_soc_component_update_bits(component, RT5651_I2S1_SDP,
  1154. RT5651_I2S_DL_MASK, val_len);
  1155. snd_soc_component_update_bits(component, RT5651_ADDA_CLK1, mask_clk, val_clk);
  1156. break;
  1157. case RT5651_AIF2:
  1158. mask_clk = RT5651_I2S_BCLK_MS2_MASK | RT5651_I2S_PD2_MASK;
  1159. val_clk = pre_div << RT5651_I2S_PD2_SFT;
  1160. snd_soc_component_update_bits(component, RT5651_I2S2_SDP,
  1161. RT5651_I2S_DL_MASK, val_len);
  1162. snd_soc_component_update_bits(component, RT5651_ADDA_CLK1, mask_clk, val_clk);
  1163. break;
  1164. default:
  1165. dev_err(component->dev, "Wrong dai->id: %d\n", dai->id);
  1166. return -EINVAL;
  1167. }
  1168. return 0;
  1169. }
  1170. static int rt5651_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1171. {
  1172. struct snd_soc_component *component = dai->component;
  1173. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1174. unsigned int reg_val = 0;
  1175. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1176. case SND_SOC_DAIFMT_CBM_CFM:
  1177. rt5651->master[dai->id] = 1;
  1178. break;
  1179. case SND_SOC_DAIFMT_CBS_CFS:
  1180. reg_val |= RT5651_I2S_MS_S;
  1181. rt5651->master[dai->id] = 0;
  1182. break;
  1183. default:
  1184. return -EINVAL;
  1185. }
  1186. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1187. case SND_SOC_DAIFMT_NB_NF:
  1188. break;
  1189. case SND_SOC_DAIFMT_IB_NF:
  1190. reg_val |= RT5651_I2S_BP_INV;
  1191. break;
  1192. default:
  1193. return -EINVAL;
  1194. }
  1195. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1196. case SND_SOC_DAIFMT_I2S:
  1197. break;
  1198. case SND_SOC_DAIFMT_LEFT_J:
  1199. reg_val |= RT5651_I2S_DF_LEFT;
  1200. break;
  1201. case SND_SOC_DAIFMT_DSP_A:
  1202. reg_val |= RT5651_I2S_DF_PCM_A;
  1203. break;
  1204. case SND_SOC_DAIFMT_DSP_B:
  1205. reg_val |= RT5651_I2S_DF_PCM_B;
  1206. break;
  1207. default:
  1208. return -EINVAL;
  1209. }
  1210. switch (dai->id) {
  1211. case RT5651_AIF1:
  1212. snd_soc_component_update_bits(component, RT5651_I2S1_SDP,
  1213. RT5651_I2S_MS_MASK | RT5651_I2S_BP_MASK |
  1214. RT5651_I2S_DF_MASK, reg_val);
  1215. break;
  1216. case RT5651_AIF2:
  1217. snd_soc_component_update_bits(component, RT5651_I2S2_SDP,
  1218. RT5651_I2S_MS_MASK | RT5651_I2S_BP_MASK |
  1219. RT5651_I2S_DF_MASK, reg_val);
  1220. break;
  1221. default:
  1222. dev_err(component->dev, "Wrong dai->id: %d\n", dai->id);
  1223. return -EINVAL;
  1224. }
  1225. return 0;
  1226. }
  1227. static int rt5651_set_dai_sysclk(struct snd_soc_dai *dai,
  1228. int clk_id, unsigned int freq, int dir)
  1229. {
  1230. struct snd_soc_component *component = dai->component;
  1231. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1232. unsigned int reg_val = 0;
  1233. unsigned int pll_bit = 0;
  1234. if (freq == rt5651->sysclk && clk_id == rt5651->sysclk_src)
  1235. return 0;
  1236. switch (clk_id) {
  1237. case RT5651_SCLK_S_MCLK:
  1238. reg_val |= RT5651_SCLK_SRC_MCLK;
  1239. break;
  1240. case RT5651_SCLK_S_PLL1:
  1241. reg_val |= RT5651_SCLK_SRC_PLL1;
  1242. pll_bit |= RT5651_PWR_PLL;
  1243. break;
  1244. case RT5651_SCLK_S_RCCLK:
  1245. reg_val |= RT5651_SCLK_SRC_RCCLK;
  1246. break;
  1247. default:
  1248. dev_err(component->dev, "Invalid clock id (%d)\n", clk_id);
  1249. return -EINVAL;
  1250. }
  1251. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  1252. RT5651_PWR_PLL, pll_bit);
  1253. snd_soc_component_update_bits(component, RT5651_GLB_CLK,
  1254. RT5651_SCLK_SRC_MASK, reg_val);
  1255. rt5651->sysclk = freq;
  1256. rt5651->sysclk_src = clk_id;
  1257. dev_dbg(dai->dev, "Sysclk is %dHz and clock id is %d\n", freq, clk_id);
  1258. return 0;
  1259. }
  1260. static int rt5651_set_dai_pll(struct snd_soc_dai *dai, int pll_id, int source,
  1261. unsigned int freq_in, unsigned int freq_out)
  1262. {
  1263. struct snd_soc_component *component = dai->component;
  1264. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1265. struct rl6231_pll_code pll_code;
  1266. int ret;
  1267. if (source == rt5651->pll_src && freq_in == rt5651->pll_in &&
  1268. freq_out == rt5651->pll_out)
  1269. return 0;
  1270. if (!freq_in || !freq_out) {
  1271. dev_dbg(component->dev, "PLL disabled\n");
  1272. rt5651->pll_in = 0;
  1273. rt5651->pll_out = 0;
  1274. snd_soc_component_update_bits(component, RT5651_GLB_CLK,
  1275. RT5651_SCLK_SRC_MASK, RT5651_SCLK_SRC_MCLK);
  1276. return 0;
  1277. }
  1278. switch (source) {
  1279. case RT5651_PLL1_S_MCLK:
  1280. snd_soc_component_update_bits(component, RT5651_GLB_CLK,
  1281. RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_MCLK);
  1282. break;
  1283. case RT5651_PLL1_S_BCLK1:
  1284. snd_soc_component_update_bits(component, RT5651_GLB_CLK,
  1285. RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_BCLK1);
  1286. break;
  1287. case RT5651_PLL1_S_BCLK2:
  1288. snd_soc_component_update_bits(component, RT5651_GLB_CLK,
  1289. RT5651_PLL1_SRC_MASK, RT5651_PLL1_SRC_BCLK2);
  1290. break;
  1291. default:
  1292. dev_err(component->dev, "Unknown PLL source %d\n", source);
  1293. return -EINVAL;
  1294. }
  1295. ret = rl6231_pll_calc(freq_in, freq_out, &pll_code);
  1296. if (ret < 0) {
  1297. dev_err(component->dev, "Unsupport input clock %d\n", freq_in);
  1298. return ret;
  1299. }
  1300. dev_dbg(component->dev, "bypass=%d m=%d n=%d k=%d\n",
  1301. pll_code.m_bp, (pll_code.m_bp ? 0 : pll_code.m_code),
  1302. pll_code.n_code, pll_code.k_code);
  1303. snd_soc_component_write(component, RT5651_PLL_CTRL1,
  1304. pll_code.n_code << RT5651_PLL_N_SFT | pll_code.k_code);
  1305. snd_soc_component_write(component, RT5651_PLL_CTRL2,
  1306. (pll_code.m_bp ? 0 : pll_code.m_code) << RT5651_PLL_M_SFT |
  1307. pll_code.m_bp << RT5651_PLL_M_BP_SFT);
  1308. rt5651->pll_in = freq_in;
  1309. rt5651->pll_out = freq_out;
  1310. rt5651->pll_src = source;
  1311. return 0;
  1312. }
  1313. static int rt5651_set_bias_level(struct snd_soc_component *component,
  1314. enum snd_soc_bias_level level)
  1315. {
  1316. switch (level) {
  1317. case SND_SOC_BIAS_PREPARE:
  1318. if (SND_SOC_BIAS_STANDBY == snd_soc_component_get_bias_level(component)) {
  1319. if (snd_soc_component_read32(component, RT5651_PLL_MODE_1) & 0x9200)
  1320. snd_soc_component_update_bits(component, RT5651_D_MISC,
  1321. 0xc00, 0xc00);
  1322. }
  1323. break;
  1324. case SND_SOC_BIAS_STANDBY:
  1325. if (SND_SOC_BIAS_OFF == snd_soc_component_get_bias_level(component)) {
  1326. snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
  1327. RT5651_PWR_VREF1 | RT5651_PWR_MB |
  1328. RT5651_PWR_BG | RT5651_PWR_VREF2,
  1329. RT5651_PWR_VREF1 | RT5651_PWR_MB |
  1330. RT5651_PWR_BG | RT5651_PWR_VREF2);
  1331. usleep_range(10000, 15000);
  1332. snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
  1333. RT5651_PWR_FV1 | RT5651_PWR_FV2,
  1334. RT5651_PWR_FV1 | RT5651_PWR_FV2);
  1335. snd_soc_component_update_bits(component, RT5651_D_MISC, 0x1, 0x1);
  1336. }
  1337. break;
  1338. case SND_SOC_BIAS_OFF:
  1339. snd_soc_component_write(component, RT5651_D_MISC, 0x0010);
  1340. snd_soc_component_write(component, RT5651_PWR_DIG1, 0x0000);
  1341. snd_soc_component_write(component, RT5651_PWR_DIG2, 0x0000);
  1342. snd_soc_component_write(component, RT5651_PWR_VOL, 0x0000);
  1343. snd_soc_component_write(component, RT5651_PWR_MIXER, 0x0000);
  1344. /* Do not touch the LDO voltage select bits on bias-off */
  1345. snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
  1346. ~RT5651_PWR_LDO_DVO_MASK, 0);
  1347. /* Leave PLL1 and jack-detect power as is, all others off */
  1348. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  1349. ~(RT5651_PWR_PLL | RT5651_PWR_JD_M), 0);
  1350. break;
  1351. default:
  1352. break;
  1353. }
  1354. return 0;
  1355. }
  1356. static void rt5651_enable_micbias1_for_ovcd(struct snd_soc_component *component)
  1357. {
  1358. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  1359. snd_soc_dapm_mutex_lock(dapm);
  1360. snd_soc_dapm_force_enable_pin_unlocked(dapm, "LDO");
  1361. snd_soc_dapm_force_enable_pin_unlocked(dapm, "micbias1");
  1362. /* OVCD is unreliable when used with RCCLK as sysclk-source */
  1363. snd_soc_dapm_force_enable_pin_unlocked(dapm, "Platform Clock");
  1364. snd_soc_dapm_sync_unlocked(dapm);
  1365. snd_soc_dapm_mutex_unlock(dapm);
  1366. }
  1367. static void rt5651_disable_micbias1_for_ovcd(struct snd_soc_component *component)
  1368. {
  1369. struct snd_soc_dapm_context *dapm = snd_soc_component_get_dapm(component);
  1370. snd_soc_dapm_mutex_lock(dapm);
  1371. snd_soc_dapm_disable_pin_unlocked(dapm, "Platform Clock");
  1372. snd_soc_dapm_disable_pin_unlocked(dapm, "micbias1");
  1373. snd_soc_dapm_disable_pin_unlocked(dapm, "LDO");
  1374. snd_soc_dapm_sync_unlocked(dapm);
  1375. snd_soc_dapm_mutex_unlock(dapm);
  1376. }
  1377. static void rt5651_enable_micbias1_ovcd_irq(struct snd_soc_component *component)
  1378. {
  1379. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1380. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
  1381. RT5651_IRQ_MB1_OC_MASK, RT5651_IRQ_MB1_OC_NOR);
  1382. rt5651->ovcd_irq_enabled = true;
  1383. }
  1384. static void rt5651_disable_micbias1_ovcd_irq(struct snd_soc_component *component)
  1385. {
  1386. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1387. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
  1388. RT5651_IRQ_MB1_OC_MASK, RT5651_IRQ_MB1_OC_BP);
  1389. rt5651->ovcd_irq_enabled = false;
  1390. }
  1391. static void rt5651_clear_micbias1_ovcd(struct snd_soc_component *component)
  1392. {
  1393. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
  1394. RT5651_MB1_OC_CLR, 0);
  1395. }
  1396. static bool rt5651_micbias1_ovcd(struct snd_soc_component *component)
  1397. {
  1398. int val;
  1399. val = snd_soc_component_read32(component, RT5651_IRQ_CTRL2);
  1400. dev_dbg(component->dev, "irq ctrl2 %#04x\n", val);
  1401. return (val & RT5651_MB1_OC_CLR);
  1402. }
  1403. static bool rt5651_jack_inserted(struct snd_soc_component *component)
  1404. {
  1405. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1406. int val;
  1407. val = snd_soc_component_read32(component, RT5651_INT_IRQ_ST);
  1408. dev_dbg(component->dev, "irq status %#04x\n", val);
  1409. switch (rt5651->jd_src) {
  1410. case RT5651_JD1_1:
  1411. val &= 0x1000;
  1412. break;
  1413. case RT5651_JD1_2:
  1414. val &= 0x2000;
  1415. break;
  1416. case RT5651_JD2:
  1417. val &= 0x4000;
  1418. break;
  1419. default:
  1420. break;
  1421. }
  1422. return val == 0;
  1423. }
  1424. /* Jack detect and button-press timings */
  1425. #define JACK_SETTLE_TIME 100 /* milli seconds */
  1426. #define JACK_DETECT_COUNT 5
  1427. #define JACK_DETECT_MAXCOUNT 20 /* Aprox. 2 seconds worth of tries */
  1428. #define JACK_UNPLUG_TIME 80 /* milli seconds */
  1429. #define BP_POLL_TIME 10 /* milli seconds */
  1430. #define BP_POLL_MAXCOUNT 200 /* assume something is wrong after this */
  1431. #define BP_THRESHOLD 3
  1432. static void rt5651_start_button_press_work(struct snd_soc_component *component)
  1433. {
  1434. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1435. rt5651->poll_count = 0;
  1436. rt5651->press_count = 0;
  1437. rt5651->release_count = 0;
  1438. rt5651->pressed = false;
  1439. rt5651->press_reported = false;
  1440. rt5651_clear_micbias1_ovcd(component);
  1441. schedule_delayed_work(&rt5651->bp_work, msecs_to_jiffies(BP_POLL_TIME));
  1442. }
  1443. static void rt5651_button_press_work(struct work_struct *work)
  1444. {
  1445. struct rt5651_priv *rt5651 =
  1446. container_of(work, struct rt5651_priv, bp_work.work);
  1447. struct snd_soc_component *component = rt5651->component;
  1448. /* Check the jack was not removed underneath us */
  1449. if (!rt5651_jack_inserted(component))
  1450. return;
  1451. if (rt5651_micbias1_ovcd(component)) {
  1452. rt5651->release_count = 0;
  1453. rt5651->press_count++;
  1454. /* Remember till after JACK_UNPLUG_TIME wait */
  1455. if (rt5651->press_count >= BP_THRESHOLD)
  1456. rt5651->pressed = true;
  1457. rt5651_clear_micbias1_ovcd(component);
  1458. } else {
  1459. rt5651->press_count = 0;
  1460. rt5651->release_count++;
  1461. }
  1462. /*
  1463. * The pins get temporarily shorted on jack unplug, so we poll for
  1464. * at least JACK_UNPLUG_TIME milli-seconds before reporting a press.
  1465. */
  1466. rt5651->poll_count++;
  1467. if (rt5651->poll_count < (JACK_UNPLUG_TIME / BP_POLL_TIME)) {
  1468. schedule_delayed_work(&rt5651->bp_work,
  1469. msecs_to_jiffies(BP_POLL_TIME));
  1470. return;
  1471. }
  1472. if (rt5651->pressed && !rt5651->press_reported) {
  1473. dev_dbg(component->dev, "headset button press\n");
  1474. snd_soc_jack_report(rt5651->hp_jack, SND_JACK_BTN_0,
  1475. SND_JACK_BTN_0);
  1476. rt5651->press_reported = true;
  1477. }
  1478. if (rt5651->release_count >= BP_THRESHOLD) {
  1479. if (rt5651->press_reported) {
  1480. dev_dbg(component->dev, "headset button release\n");
  1481. snd_soc_jack_report(rt5651->hp_jack, 0, SND_JACK_BTN_0);
  1482. }
  1483. /* Re-enable OVCD IRQ to detect next press */
  1484. rt5651_enable_micbias1_ovcd_irq(component);
  1485. return; /* Stop polling */
  1486. }
  1487. schedule_delayed_work(&rt5651->bp_work, msecs_to_jiffies(BP_POLL_TIME));
  1488. }
  1489. static int rt5651_detect_headset(struct snd_soc_component *component)
  1490. {
  1491. int i, headset_count = 0, headphone_count = 0;
  1492. /*
  1493. * We get the insertion event before the jack is fully inserted at which
  1494. * point the second ring on a TRRS connector may short the 2nd ring and
  1495. * sleeve contacts, also the overcurrent detection is not entirely
  1496. * reliable. So we try several times with a wait in between until we
  1497. * detect the same type JACK_DETECT_COUNT times in a row.
  1498. */
  1499. for (i = 0; i < JACK_DETECT_MAXCOUNT; i++) {
  1500. /* Clear any previous over-current status flag */
  1501. rt5651_clear_micbias1_ovcd(component);
  1502. msleep(JACK_SETTLE_TIME);
  1503. /* Check the jack is still connected before checking ovcd */
  1504. if (!rt5651_jack_inserted(component))
  1505. return 0;
  1506. if (rt5651_micbias1_ovcd(component)) {
  1507. /*
  1508. * Over current detected, there is a short between the
  1509. * 2nd ring contact and the ground, so a TRS connector
  1510. * without a mic contact and thus plain headphones.
  1511. */
  1512. dev_dbg(component->dev, "mic-gnd shorted\n");
  1513. headset_count = 0;
  1514. headphone_count++;
  1515. if (headphone_count == JACK_DETECT_COUNT)
  1516. return SND_JACK_HEADPHONE;
  1517. } else {
  1518. dev_dbg(component->dev, "mic-gnd open\n");
  1519. headphone_count = 0;
  1520. headset_count++;
  1521. if (headset_count == JACK_DETECT_COUNT)
  1522. return SND_JACK_HEADSET;
  1523. }
  1524. }
  1525. dev_err(component->dev, "Error detecting headset vs headphones, bad contact?, assuming headphones\n");
  1526. return SND_JACK_HEADPHONE;
  1527. }
  1528. static void rt5651_jack_detect_work(struct work_struct *work)
  1529. {
  1530. struct rt5651_priv *rt5651 =
  1531. container_of(work, struct rt5651_priv, jack_detect_work);
  1532. struct snd_soc_component *component = rt5651->component;
  1533. int report = 0;
  1534. if (!rt5651_jack_inserted(component)) {
  1535. /* Jack removed, or spurious IRQ? */
  1536. if (rt5651->hp_jack->status & SND_JACK_HEADPHONE) {
  1537. if (rt5651->hp_jack->status & SND_JACK_MICROPHONE) {
  1538. cancel_delayed_work_sync(&rt5651->bp_work);
  1539. rt5651_disable_micbias1_ovcd_irq(component);
  1540. rt5651_disable_micbias1_for_ovcd(component);
  1541. }
  1542. snd_soc_jack_report(rt5651->hp_jack, 0,
  1543. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1544. dev_dbg(component->dev, "jack unplugged\n");
  1545. }
  1546. } else if (!(rt5651->hp_jack->status & SND_JACK_HEADPHONE)) {
  1547. /* Jack inserted */
  1548. WARN_ON(rt5651->ovcd_irq_enabled);
  1549. rt5651_enable_micbias1_for_ovcd(component);
  1550. report = rt5651_detect_headset(component);
  1551. if (report == SND_JACK_HEADSET) {
  1552. /* Enable ovcd IRQ for button press detect. */
  1553. rt5651_enable_micbias1_ovcd_irq(component);
  1554. } else {
  1555. /* No more need for overcurrent detect. */
  1556. rt5651_disable_micbias1_for_ovcd(component);
  1557. }
  1558. dev_dbg(component->dev, "detect report %#02x\n", report);
  1559. snd_soc_jack_report(rt5651->hp_jack, report, SND_JACK_HEADSET);
  1560. } else if (rt5651->ovcd_irq_enabled && rt5651_micbias1_ovcd(component)) {
  1561. dev_dbg(component->dev, "OVCD IRQ\n");
  1562. /*
  1563. * The ovcd IRQ keeps firing while the button is pressed, so
  1564. * we disable it and start polling the button until released.
  1565. *
  1566. * The disable will make the IRQ pin 0 again and since we get
  1567. * IRQs on both edges (so as to detect both jack plugin and
  1568. * unplug) this means we will immediately get another IRQ.
  1569. * The ovcd_irq_enabled check above makes the 2ND IRQ a NOP.
  1570. */
  1571. rt5651_disable_micbias1_ovcd_irq(component);
  1572. rt5651_start_button_press_work(component);
  1573. /*
  1574. * If the jack-detect IRQ flag goes high (unplug) after our
  1575. * above rt5651_jack_inserted() check and before we have
  1576. * disabled the OVCD IRQ, the IRQ pin will stay high and as
  1577. * we react to edges, we miss the unplug event -> recheck.
  1578. */
  1579. queue_work(system_long_wq, &rt5651->jack_detect_work);
  1580. }
  1581. }
  1582. static irqreturn_t rt5651_irq(int irq, void *data)
  1583. {
  1584. struct rt5651_priv *rt5651 = data;
  1585. queue_work(system_power_efficient_wq, &rt5651->jack_detect_work);
  1586. return IRQ_HANDLED;
  1587. }
  1588. static void rt5651_cancel_work(void *data)
  1589. {
  1590. struct rt5651_priv *rt5651 = data;
  1591. cancel_work_sync(&rt5651->jack_detect_work);
  1592. cancel_delayed_work_sync(&rt5651->bp_work);
  1593. }
  1594. static void rt5651_enable_jack_detect(struct snd_soc_component *component,
  1595. struct snd_soc_jack *hp_jack)
  1596. {
  1597. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1598. /* IRQ output on GPIO1 */
  1599. snd_soc_component_update_bits(component, RT5651_GPIO_CTRL1,
  1600. RT5651_GP1_PIN_MASK, RT5651_GP1_PIN_IRQ);
  1601. /* Select jack detect source */
  1602. switch (rt5651->jd_src) {
  1603. case RT5651_JD1_1:
  1604. snd_soc_component_update_bits(component, RT5651_JD_CTRL2,
  1605. RT5651_JD_TRG_SEL_MASK, RT5651_JD_TRG_SEL_JD1_1);
  1606. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL1,
  1607. RT5651_JD1_1_IRQ_EN, RT5651_JD1_1_IRQ_EN);
  1608. break;
  1609. case RT5651_JD1_2:
  1610. snd_soc_component_update_bits(component, RT5651_JD_CTRL2,
  1611. RT5651_JD_TRG_SEL_MASK, RT5651_JD_TRG_SEL_JD1_2);
  1612. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL1,
  1613. RT5651_JD1_2_IRQ_EN, RT5651_JD1_2_IRQ_EN);
  1614. break;
  1615. case RT5651_JD2:
  1616. snd_soc_component_update_bits(component, RT5651_JD_CTRL2,
  1617. RT5651_JD_TRG_SEL_MASK, RT5651_JD_TRG_SEL_JD2);
  1618. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL1,
  1619. RT5651_JD2_IRQ_EN, RT5651_JD2_IRQ_EN);
  1620. break;
  1621. case RT5651_JD_NULL:
  1622. return;
  1623. default:
  1624. dev_err(component->dev, "Currently only JD1_1 / JD1_2 / JD2 are supported\n");
  1625. return;
  1626. }
  1627. /* Enable jack detect power */
  1628. snd_soc_component_update_bits(component, RT5651_PWR_ANLG2,
  1629. RT5651_PWR_JD_M, RT5651_PWR_JD_M);
  1630. /* Set OVCD threshold current and scale-factor */
  1631. snd_soc_component_write(component, RT5651_PR_BASE + RT5651_BIAS_CUR4,
  1632. 0xa800 | rt5651->ovcd_sf);
  1633. snd_soc_component_update_bits(component, RT5651_MICBIAS,
  1634. RT5651_MIC1_OVCD_MASK |
  1635. RT5651_MIC1_OVTH_MASK |
  1636. RT5651_PWR_CLK12M_MASK |
  1637. RT5651_PWR_MB_MASK,
  1638. RT5651_MIC1_OVCD_EN |
  1639. rt5651->ovcd_th |
  1640. RT5651_PWR_MB_PU |
  1641. RT5651_PWR_CLK12M_PU);
  1642. /*
  1643. * The over-current-detect is only reliable in detecting the absence
  1644. * of over-current, when the mic-contact in the jack is short-circuited,
  1645. * the hardware periodically retries if it can apply the bias-current
  1646. * leading to the ovcd status flip-flopping 1-0-1 with it being 0 about
  1647. * 10% of the time, as we poll the ovcd status bit we might hit that
  1648. * 10%, so we enable sticky mode and when checking OVCD we clear the
  1649. * status, msleep() a bit and then check to get a reliable reading.
  1650. */
  1651. snd_soc_component_update_bits(component, RT5651_IRQ_CTRL2,
  1652. RT5651_MB1_OC_STKY_MASK, RT5651_MB1_OC_STKY_EN);
  1653. rt5651->hp_jack = hp_jack;
  1654. if (rt5651->hp_jack->status & SND_JACK_MICROPHONE) {
  1655. rt5651_enable_micbias1_for_ovcd(component);
  1656. rt5651_enable_micbias1_ovcd_irq(component);
  1657. }
  1658. enable_irq(rt5651->irq);
  1659. /* sync initial jack state */
  1660. queue_work(system_power_efficient_wq, &rt5651->jack_detect_work);
  1661. }
  1662. static void rt5651_disable_jack_detect(struct snd_soc_component *component)
  1663. {
  1664. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1665. disable_irq(rt5651->irq);
  1666. rt5651_cancel_work(rt5651);
  1667. if (rt5651->hp_jack->status & SND_JACK_MICROPHONE) {
  1668. rt5651_disable_micbias1_ovcd_irq(component);
  1669. rt5651_disable_micbias1_for_ovcd(component);
  1670. snd_soc_jack_report(rt5651->hp_jack, 0, SND_JACK_BTN_0);
  1671. }
  1672. rt5651->hp_jack = NULL;
  1673. }
  1674. static int rt5651_set_jack(struct snd_soc_component *component,
  1675. struct snd_soc_jack *jack, void *data)
  1676. {
  1677. if (jack)
  1678. rt5651_enable_jack_detect(component, jack);
  1679. else
  1680. rt5651_disable_jack_detect(component);
  1681. return 0;
  1682. }
  1683. /*
  1684. * Note on some platforms the platform code may need to add device-properties,
  1685. * rather then relying only on properties set by the firmware. Therefor the
  1686. * property parsing MUST be done from the component driver's probe function,
  1687. * rather then from the i2c driver's probe function, so that the platform-code
  1688. * can attach extra properties before calling snd_soc_register_card().
  1689. */
  1690. static void rt5651_apply_properties(struct snd_soc_component *component)
  1691. {
  1692. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1693. u32 val;
  1694. if (device_property_read_bool(component->dev, "realtek,in2-differential"))
  1695. snd_soc_component_update_bits(component, RT5651_IN1_IN2,
  1696. RT5651_IN_DF2, RT5651_IN_DF2);
  1697. if (device_property_read_bool(component->dev, "realtek,dmic-en"))
  1698. snd_soc_component_update_bits(component, RT5651_GPIO_CTRL1,
  1699. RT5651_GP2_PIN_MASK, RT5651_GP2_PIN_DMIC1_SCL);
  1700. if (device_property_read_u32(component->dev,
  1701. "realtek,jack-detect-source", &val) == 0)
  1702. rt5651->jd_src = val;
  1703. /*
  1704. * Testing on various boards has shown that good defaults for the OVCD
  1705. * threshold and scale-factor are 2000µA and 0.75. For an effective
  1706. * limit of 1500µA, this seems to be more reliable then 1500µA and 1.0.
  1707. */
  1708. rt5651->ovcd_th = RT5651_MIC1_OVTH_2000UA;
  1709. rt5651->ovcd_sf = RT5651_MIC_OVCD_SF_0P75;
  1710. if (device_property_read_u32(component->dev,
  1711. "realtek,over-current-threshold-microamp", &val) == 0) {
  1712. switch (val) {
  1713. case 600:
  1714. rt5651->ovcd_th = RT5651_MIC1_OVTH_600UA;
  1715. break;
  1716. case 1500:
  1717. rt5651->ovcd_th = RT5651_MIC1_OVTH_1500UA;
  1718. break;
  1719. case 2000:
  1720. rt5651->ovcd_th = RT5651_MIC1_OVTH_2000UA;
  1721. break;
  1722. default:
  1723. dev_warn(component->dev, "Warning: Invalid over-current-threshold-microamp value: %d, defaulting to 2000uA\n",
  1724. val);
  1725. }
  1726. }
  1727. if (device_property_read_u32(component->dev,
  1728. "realtek,over-current-scale-factor", &val) == 0) {
  1729. if (val <= RT5651_OVCD_SF_1P5)
  1730. rt5651->ovcd_sf = val << RT5651_MIC_OVCD_SF_SFT;
  1731. else
  1732. dev_warn(component->dev, "Warning: Invalid over-current-scale-factor value: %d, defaulting to 0.75\n",
  1733. val);
  1734. }
  1735. }
  1736. static int rt5651_probe(struct snd_soc_component *component)
  1737. {
  1738. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1739. rt5651->component = component;
  1740. snd_soc_component_update_bits(component, RT5651_PWR_ANLG1,
  1741. RT5651_PWR_LDO_DVO_MASK, RT5651_PWR_LDO_DVO_1_2V);
  1742. snd_soc_component_force_bias_level(component, SND_SOC_BIAS_OFF);
  1743. rt5651_apply_properties(component);
  1744. return 0;
  1745. }
  1746. #ifdef CONFIG_PM
  1747. static int rt5651_suspend(struct snd_soc_component *component)
  1748. {
  1749. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1750. regcache_cache_only(rt5651->regmap, true);
  1751. regcache_mark_dirty(rt5651->regmap);
  1752. return 0;
  1753. }
  1754. static int rt5651_resume(struct snd_soc_component *component)
  1755. {
  1756. struct rt5651_priv *rt5651 = snd_soc_component_get_drvdata(component);
  1757. regcache_cache_only(rt5651->regmap, false);
  1758. snd_soc_component_cache_sync(component);
  1759. return 0;
  1760. }
  1761. #else
  1762. #define rt5651_suspend NULL
  1763. #define rt5651_resume NULL
  1764. #endif
  1765. #define RT5651_STEREO_RATES SNDRV_PCM_RATE_8000_96000
  1766. #define RT5651_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE | \
  1767. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S8)
  1768. static const struct snd_soc_dai_ops rt5651_aif_dai_ops = {
  1769. .hw_params = rt5651_hw_params,
  1770. .set_fmt = rt5651_set_dai_fmt,
  1771. .set_sysclk = rt5651_set_dai_sysclk,
  1772. .set_pll = rt5651_set_dai_pll,
  1773. };
  1774. static struct snd_soc_dai_driver rt5651_dai[] = {
  1775. {
  1776. .name = "rt5651-aif1",
  1777. .id = RT5651_AIF1,
  1778. .playback = {
  1779. .stream_name = "AIF1 Playback",
  1780. .channels_min = 1,
  1781. .channels_max = 2,
  1782. .rates = RT5651_STEREO_RATES,
  1783. .formats = RT5651_FORMATS,
  1784. },
  1785. .capture = {
  1786. .stream_name = "AIF1 Capture",
  1787. .channels_min = 1,
  1788. .channels_max = 2,
  1789. .rates = RT5651_STEREO_RATES,
  1790. .formats = RT5651_FORMATS,
  1791. },
  1792. .ops = &rt5651_aif_dai_ops,
  1793. },
  1794. {
  1795. .name = "rt5651-aif2",
  1796. .id = RT5651_AIF2,
  1797. .playback = {
  1798. .stream_name = "AIF2 Playback",
  1799. .channels_min = 1,
  1800. .channels_max = 2,
  1801. .rates = RT5651_STEREO_RATES,
  1802. .formats = RT5651_FORMATS,
  1803. },
  1804. .capture = {
  1805. .stream_name = "AIF2 Capture",
  1806. .channels_min = 1,
  1807. .channels_max = 2,
  1808. .rates = RT5651_STEREO_RATES,
  1809. .formats = RT5651_FORMATS,
  1810. },
  1811. .ops = &rt5651_aif_dai_ops,
  1812. },
  1813. };
  1814. static const struct snd_soc_component_driver soc_component_dev_rt5651 = {
  1815. .probe = rt5651_probe,
  1816. .suspend = rt5651_suspend,
  1817. .resume = rt5651_resume,
  1818. .set_bias_level = rt5651_set_bias_level,
  1819. .set_jack = rt5651_set_jack,
  1820. .controls = rt5651_snd_controls,
  1821. .num_controls = ARRAY_SIZE(rt5651_snd_controls),
  1822. .dapm_widgets = rt5651_dapm_widgets,
  1823. .num_dapm_widgets = ARRAY_SIZE(rt5651_dapm_widgets),
  1824. .dapm_routes = rt5651_dapm_routes,
  1825. .num_dapm_routes = ARRAY_SIZE(rt5651_dapm_routes),
  1826. .use_pmdown_time = 1,
  1827. .endianness = 1,
  1828. .non_legacy_dai_naming = 1,
  1829. };
  1830. static const struct regmap_config rt5651_regmap = {
  1831. .reg_bits = 8,
  1832. .val_bits = 16,
  1833. .max_register = RT5651_DEVICE_ID + 1 + (ARRAY_SIZE(rt5651_ranges) *
  1834. RT5651_PR_SPACING),
  1835. .volatile_reg = rt5651_volatile_register,
  1836. .readable_reg = rt5651_readable_register,
  1837. .cache_type = REGCACHE_RBTREE,
  1838. .reg_defaults = rt5651_reg,
  1839. .num_reg_defaults = ARRAY_SIZE(rt5651_reg),
  1840. .ranges = rt5651_ranges,
  1841. .num_ranges = ARRAY_SIZE(rt5651_ranges),
  1842. .use_single_rw = true,
  1843. };
  1844. #if defined(CONFIG_OF)
  1845. static const struct of_device_id rt5651_of_match[] = {
  1846. { .compatible = "realtek,rt5651", },
  1847. {},
  1848. };
  1849. MODULE_DEVICE_TABLE(of, rt5651_of_match);
  1850. #endif
  1851. #ifdef CONFIG_ACPI
  1852. static const struct acpi_device_id rt5651_acpi_match[] = {
  1853. { "10EC5651", 0 },
  1854. { },
  1855. };
  1856. MODULE_DEVICE_TABLE(acpi, rt5651_acpi_match);
  1857. #endif
  1858. static const struct i2c_device_id rt5651_i2c_id[] = {
  1859. { "rt5651", 0 },
  1860. { }
  1861. };
  1862. MODULE_DEVICE_TABLE(i2c, rt5651_i2c_id);
  1863. /*
  1864. * Note this function MUST not look at device-properties, see the comment
  1865. * above rt5651_apply_properties().
  1866. */
  1867. static int rt5651_i2c_probe(struct i2c_client *i2c,
  1868. const struct i2c_device_id *id)
  1869. {
  1870. struct rt5651_priv *rt5651;
  1871. int ret;
  1872. rt5651 = devm_kzalloc(&i2c->dev, sizeof(*rt5651),
  1873. GFP_KERNEL);
  1874. if (NULL == rt5651)
  1875. return -ENOMEM;
  1876. i2c_set_clientdata(i2c, rt5651);
  1877. rt5651->regmap = devm_regmap_init_i2c(i2c, &rt5651_regmap);
  1878. if (IS_ERR(rt5651->regmap)) {
  1879. ret = PTR_ERR(rt5651->regmap);
  1880. dev_err(&i2c->dev, "Failed to allocate register map: %d\n",
  1881. ret);
  1882. return ret;
  1883. }
  1884. regmap_read(rt5651->regmap, RT5651_DEVICE_ID, &ret);
  1885. if (ret != RT5651_DEVICE_ID_VALUE) {
  1886. dev_err(&i2c->dev,
  1887. "Device with ID register %#x is not rt5651\n", ret);
  1888. return -ENODEV;
  1889. }
  1890. regmap_write(rt5651->regmap, RT5651_RESET, 0);
  1891. ret = regmap_register_patch(rt5651->regmap, init_list,
  1892. ARRAY_SIZE(init_list));
  1893. if (ret != 0)
  1894. dev_warn(&i2c->dev, "Failed to apply regmap patch: %d\n", ret);
  1895. rt5651->irq = i2c->irq;
  1896. rt5651->hp_mute = 1;
  1897. INIT_DELAYED_WORK(&rt5651->bp_work, rt5651_button_press_work);
  1898. INIT_WORK(&rt5651->jack_detect_work, rt5651_jack_detect_work);
  1899. /* Make sure work is stopped on probe-error / remove */
  1900. ret = devm_add_action_or_reset(&i2c->dev, rt5651_cancel_work, rt5651);
  1901. if (ret)
  1902. return ret;
  1903. ret = devm_request_irq(&i2c->dev, rt5651->irq, rt5651_irq,
  1904. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING
  1905. | IRQF_ONESHOT, "rt5651", rt5651);
  1906. if (ret == 0) {
  1907. /* Gets re-enabled by rt5651_set_jack() */
  1908. disable_irq(rt5651->irq);
  1909. } else {
  1910. dev_warn(&i2c->dev, "Failed to reguest IRQ %d: %d\n",
  1911. rt5651->irq, ret);
  1912. rt5651->irq = -ENXIO;
  1913. }
  1914. ret = devm_snd_soc_register_component(&i2c->dev,
  1915. &soc_component_dev_rt5651,
  1916. rt5651_dai, ARRAY_SIZE(rt5651_dai));
  1917. return ret;
  1918. }
  1919. static struct i2c_driver rt5651_i2c_driver = {
  1920. .driver = {
  1921. .name = "rt5651",
  1922. .acpi_match_table = ACPI_PTR(rt5651_acpi_match),
  1923. .of_match_table = of_match_ptr(rt5651_of_match),
  1924. },
  1925. .probe = rt5651_i2c_probe,
  1926. .id_table = rt5651_i2c_id,
  1927. };
  1928. module_i2c_driver(rt5651_i2c_driver);
  1929. MODULE_DESCRIPTION("ASoC RT5651 driver");
  1930. MODULE_AUTHOR("Bard Liao <bardliao@realtek.com>");
  1931. MODULE_LICENSE("GPL v2");