amdgpu_object.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  40. {
  41. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  42. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  43. amdgpu_bo_kunmap(bo);
  44. drm_gem_object_release(&bo->gem_base);
  45. amdgpu_bo_unref(&bo->parent);
  46. if (!list_empty(&bo->shadow_list)) {
  47. mutex_lock(&adev->shadow_list_lock);
  48. list_del_init(&bo->shadow_list);
  49. mutex_unlock(&adev->shadow_list_lock);
  50. }
  51. kfree(bo->metadata);
  52. kfree(bo);
  53. }
  54. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  55. {
  56. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  57. return true;
  58. return false;
  59. }
  60. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  61. {
  62. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  63. struct ttm_placement *placement = &abo->placement;
  64. struct ttm_place *places = abo->placements;
  65. u64 flags = abo->flags;
  66. u32 c = 0;
  67. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  68. unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  69. places[c].fpfn = 0;
  70. places[c].lpfn = 0;
  71. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  72. TTM_PL_FLAG_VRAM;
  73. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  74. places[c].lpfn = visible_pfn;
  75. else
  76. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  77. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  78. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  79. c++;
  80. }
  81. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  82. places[c].fpfn = 0;
  83. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  84. places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  85. else
  86. places[c].lpfn = 0;
  87. places[c].flags = TTM_PL_FLAG_TT;
  88. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  89. places[c].flags |= TTM_PL_FLAG_WC |
  90. TTM_PL_FLAG_UNCACHED;
  91. else
  92. places[c].flags |= TTM_PL_FLAG_CACHED;
  93. c++;
  94. }
  95. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  96. places[c].fpfn = 0;
  97. places[c].lpfn = 0;
  98. places[c].flags = TTM_PL_FLAG_SYSTEM;
  99. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  100. places[c].flags |= TTM_PL_FLAG_WC |
  101. TTM_PL_FLAG_UNCACHED;
  102. else
  103. places[c].flags |= TTM_PL_FLAG_CACHED;
  104. c++;
  105. }
  106. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  107. places[c].fpfn = 0;
  108. places[c].lpfn = 0;
  109. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  110. c++;
  111. }
  112. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  113. places[c].fpfn = 0;
  114. places[c].lpfn = 0;
  115. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  116. c++;
  117. }
  118. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  119. places[c].fpfn = 0;
  120. places[c].lpfn = 0;
  121. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  122. c++;
  123. }
  124. if (!c) {
  125. places[c].fpfn = 0;
  126. places[c].lpfn = 0;
  127. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  128. c++;
  129. }
  130. placement->num_placement = c;
  131. placement->placement = places;
  132. placement->num_busy_placement = c;
  133. placement->busy_placement = places;
  134. }
  135. /**
  136. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  137. *
  138. * @adev: amdgpu device object
  139. * @size: size for the new BO
  140. * @align: alignment for the new BO
  141. * @domain: where to place it
  142. * @bo_ptr: resulting BO
  143. * @gpu_addr: GPU addr of the pinned BO
  144. * @cpu_addr: optional CPU address mapping
  145. *
  146. * Allocates and pins a BO for kernel internal use, and returns it still
  147. * reserved.
  148. *
  149. * Returns 0 on success, negative error code otherwise.
  150. */
  151. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  152. unsigned long size, int align,
  153. u32 domain, struct amdgpu_bo **bo_ptr,
  154. u64 *gpu_addr, void **cpu_addr)
  155. {
  156. bool free = false;
  157. int r;
  158. if (!*bo_ptr) {
  159. r = amdgpu_bo_create(adev, size, align, true, domain,
  160. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  161. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  162. NULL, NULL, 0, bo_ptr);
  163. if (r) {
  164. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  165. r);
  166. return r;
  167. }
  168. free = true;
  169. }
  170. r = amdgpu_bo_reserve(*bo_ptr, false);
  171. if (r) {
  172. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  173. goto error_free;
  174. }
  175. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  176. if (r) {
  177. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  178. goto error_unreserve;
  179. }
  180. if (cpu_addr) {
  181. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  182. if (r) {
  183. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  184. goto error_unreserve;
  185. }
  186. }
  187. return 0;
  188. error_unreserve:
  189. amdgpu_bo_unreserve(*bo_ptr);
  190. error_free:
  191. if (free)
  192. amdgpu_bo_unref(bo_ptr);
  193. return r;
  194. }
  195. /**
  196. * amdgpu_bo_create_kernel - create BO for kernel use
  197. *
  198. * @adev: amdgpu device object
  199. * @size: size for the new BO
  200. * @align: alignment for the new BO
  201. * @domain: where to place it
  202. * @bo_ptr: resulting BO
  203. * @gpu_addr: GPU addr of the pinned BO
  204. * @cpu_addr: optional CPU address mapping
  205. *
  206. * Allocates and pins a BO for kernel internal use.
  207. *
  208. * Returns 0 on success, negative error code otherwise.
  209. */
  210. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  211. unsigned long size, int align,
  212. u32 domain, struct amdgpu_bo **bo_ptr,
  213. u64 *gpu_addr, void **cpu_addr)
  214. {
  215. int r;
  216. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  217. gpu_addr, cpu_addr);
  218. if (r)
  219. return r;
  220. amdgpu_bo_unreserve(*bo_ptr);
  221. return 0;
  222. }
  223. /**
  224. * amdgpu_bo_free_kernel - free BO for kernel use
  225. *
  226. * @bo: amdgpu BO to free
  227. *
  228. * unmaps and unpin a BO for kernel internal use.
  229. */
  230. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  231. void **cpu_addr)
  232. {
  233. if (*bo == NULL)
  234. return;
  235. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  236. if (cpu_addr)
  237. amdgpu_bo_kunmap(*bo);
  238. amdgpu_bo_unpin(*bo);
  239. amdgpu_bo_unreserve(*bo);
  240. }
  241. amdgpu_bo_unref(bo);
  242. if (gpu_addr)
  243. *gpu_addr = 0;
  244. if (cpu_addr)
  245. *cpu_addr = NULL;
  246. }
  247. /* Validate bo size is bit bigger then the request domain */
  248. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  249. unsigned long size, u32 domain)
  250. {
  251. struct ttm_mem_type_manager *man = NULL;
  252. /*
  253. * If GTT is part of requested domains the check must succeed to
  254. * allow fall back to GTT
  255. */
  256. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  257. man = &adev->mman.bdev.man[TTM_PL_TT];
  258. if (size < (man->size << PAGE_SHIFT))
  259. return true;
  260. else
  261. goto fail;
  262. }
  263. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  264. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  265. if (size < (man->size << PAGE_SHIFT))
  266. return true;
  267. else
  268. goto fail;
  269. }
  270. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  271. return true;
  272. fail:
  273. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  274. man->size << PAGE_SHIFT);
  275. return false;
  276. }
  277. static int amdgpu_bo_do_create(struct amdgpu_device *adev,
  278. unsigned long size, int byte_align,
  279. bool kernel, u32 domain, u64 flags,
  280. struct sg_table *sg,
  281. struct reservation_object *resv,
  282. uint64_t init_value,
  283. struct amdgpu_bo **bo_ptr)
  284. {
  285. struct amdgpu_bo *bo;
  286. enum ttm_bo_type type;
  287. unsigned long page_align;
  288. u64 initial_bytes_moved, bytes_moved;
  289. size_t acc_size;
  290. int r;
  291. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  292. size = ALIGN(size, PAGE_SIZE);
  293. if (!amdgpu_bo_validate_size(adev, size, domain))
  294. return -ENOMEM;
  295. if (kernel) {
  296. type = ttm_bo_type_kernel;
  297. } else if (sg) {
  298. type = ttm_bo_type_sg;
  299. } else {
  300. type = ttm_bo_type_device;
  301. }
  302. *bo_ptr = NULL;
  303. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  304. sizeof(struct amdgpu_bo));
  305. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  306. if (bo == NULL)
  307. return -ENOMEM;
  308. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  309. if (unlikely(r)) {
  310. kfree(bo);
  311. return r;
  312. }
  313. INIT_LIST_HEAD(&bo->shadow_list);
  314. INIT_LIST_HEAD(&bo->va);
  315. bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  316. AMDGPU_GEM_DOMAIN_GTT |
  317. AMDGPU_GEM_DOMAIN_CPU |
  318. AMDGPU_GEM_DOMAIN_GDS |
  319. AMDGPU_GEM_DOMAIN_GWS |
  320. AMDGPU_GEM_DOMAIN_OA);
  321. bo->allowed_domains = bo->preferred_domains;
  322. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  323. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  324. bo->flags = flags;
  325. #ifdef CONFIG_X86_32
  326. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  327. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  328. */
  329. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  330. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  331. /* Don't try to enable write-combining when it can't work, or things
  332. * may be slow
  333. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  334. */
  335. #ifndef CONFIG_COMPILE_TEST
  336. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  337. thanks to write-combining
  338. #endif
  339. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  340. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  341. "better performance thanks to write-combining\n");
  342. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  343. #else
  344. /* For architectures that don't support WC memory,
  345. * mask out the WC flag from the BO
  346. */
  347. if (!drm_arch_can_wc_memory())
  348. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  349. #endif
  350. bo->tbo.bdev = &adev->mman.bdev;
  351. amdgpu_ttm_placement_from_domain(bo, domain);
  352. initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
  353. /* Kernel allocation are uninterruptible */
  354. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  355. &bo->placement, page_align, !kernel, NULL,
  356. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  357. if (unlikely(r != 0))
  358. return r;
  359. bytes_moved = atomic64_read(&adev->num_bytes_moved) -
  360. initial_bytes_moved;
  361. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  362. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  363. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
  364. amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
  365. else
  366. amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
  367. if (kernel)
  368. bo->tbo.priority = 1;
  369. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  370. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  371. struct dma_fence *fence;
  372. r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
  373. if (unlikely(r))
  374. goto fail_unreserve;
  375. amdgpu_bo_fence(bo, fence, false);
  376. dma_fence_put(bo->tbo.moving);
  377. bo->tbo.moving = dma_fence_get(fence);
  378. dma_fence_put(fence);
  379. }
  380. if (!resv)
  381. amdgpu_bo_unreserve(bo);
  382. *bo_ptr = bo;
  383. trace_amdgpu_bo_create(bo);
  384. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  385. if (type == ttm_bo_type_device)
  386. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  387. return 0;
  388. fail_unreserve:
  389. if (!resv)
  390. ww_mutex_unlock(&bo->tbo.resv->lock);
  391. amdgpu_bo_unref(&bo);
  392. return r;
  393. }
  394. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  395. unsigned long size, int byte_align,
  396. struct amdgpu_bo *bo)
  397. {
  398. int r;
  399. if (bo->shadow)
  400. return 0;
  401. r = amdgpu_bo_do_create(adev, size, byte_align, true,
  402. AMDGPU_GEM_DOMAIN_GTT,
  403. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  404. AMDGPU_GEM_CREATE_SHADOW,
  405. NULL, bo->tbo.resv, 0,
  406. &bo->shadow);
  407. if (!r) {
  408. bo->shadow->parent = amdgpu_bo_ref(bo);
  409. mutex_lock(&adev->shadow_list_lock);
  410. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  411. mutex_unlock(&adev->shadow_list_lock);
  412. }
  413. return r;
  414. }
  415. /* init_value will only take effect when flags contains
  416. * AMDGPU_GEM_CREATE_VRAM_CLEARED.
  417. */
  418. int amdgpu_bo_create(struct amdgpu_device *adev,
  419. unsigned long size, int byte_align,
  420. bool kernel, u32 domain, u64 flags,
  421. struct sg_table *sg,
  422. struct reservation_object *resv,
  423. uint64_t init_value,
  424. struct amdgpu_bo **bo_ptr)
  425. {
  426. uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
  427. int r;
  428. r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
  429. parent_flags, sg, resv, init_value, bo_ptr);
  430. if (r)
  431. return r;
  432. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  433. if (!resv)
  434. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  435. NULL));
  436. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  437. if (!resv)
  438. reservation_object_unlock((*bo_ptr)->tbo.resv);
  439. if (r)
  440. amdgpu_bo_unref(bo_ptr);
  441. }
  442. return r;
  443. }
  444. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  445. struct amdgpu_ring *ring,
  446. struct amdgpu_bo *bo,
  447. struct reservation_object *resv,
  448. struct dma_fence **fence,
  449. bool direct)
  450. {
  451. struct amdgpu_bo *shadow = bo->shadow;
  452. uint64_t bo_addr, shadow_addr;
  453. int r;
  454. if (!shadow)
  455. return -EINVAL;
  456. bo_addr = amdgpu_bo_gpu_offset(bo);
  457. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  458. r = reservation_object_reserve_shared(bo->tbo.resv);
  459. if (r)
  460. goto err;
  461. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  462. amdgpu_bo_size(bo), resv, fence,
  463. direct, false);
  464. if (!r)
  465. amdgpu_bo_fence(bo, *fence, true);
  466. err:
  467. return r;
  468. }
  469. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  470. {
  471. uint32_t domain;
  472. int r;
  473. if (bo->pin_count)
  474. return 0;
  475. domain = bo->preferred_domains;
  476. retry:
  477. amdgpu_ttm_placement_from_domain(bo, domain);
  478. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  479. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  480. domain = bo->allowed_domains;
  481. goto retry;
  482. }
  483. return r;
  484. }
  485. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  486. struct amdgpu_ring *ring,
  487. struct amdgpu_bo *bo,
  488. struct reservation_object *resv,
  489. struct dma_fence **fence,
  490. bool direct)
  491. {
  492. struct amdgpu_bo *shadow = bo->shadow;
  493. uint64_t bo_addr, shadow_addr;
  494. int r;
  495. if (!shadow)
  496. return -EINVAL;
  497. bo_addr = amdgpu_bo_gpu_offset(bo);
  498. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  499. r = reservation_object_reserve_shared(bo->tbo.resv);
  500. if (r)
  501. goto err;
  502. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  503. amdgpu_bo_size(bo), resv, fence,
  504. direct, false);
  505. if (!r)
  506. amdgpu_bo_fence(bo, *fence, true);
  507. err:
  508. return r;
  509. }
  510. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  511. {
  512. void *kptr;
  513. long r;
  514. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  515. return -EPERM;
  516. kptr = amdgpu_bo_kptr(bo);
  517. if (kptr) {
  518. if (ptr)
  519. *ptr = kptr;
  520. return 0;
  521. }
  522. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  523. MAX_SCHEDULE_TIMEOUT);
  524. if (r < 0)
  525. return r;
  526. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  527. if (r)
  528. return r;
  529. if (ptr)
  530. *ptr = amdgpu_bo_kptr(bo);
  531. return 0;
  532. }
  533. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  534. {
  535. bool is_iomem;
  536. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  537. }
  538. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  539. {
  540. if (bo->kmap.bo)
  541. ttm_bo_kunmap(&bo->kmap);
  542. }
  543. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  544. {
  545. if (bo == NULL)
  546. return NULL;
  547. ttm_bo_reference(&bo->tbo);
  548. return bo;
  549. }
  550. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  551. {
  552. struct ttm_buffer_object *tbo;
  553. if ((*bo) == NULL)
  554. return;
  555. tbo = &((*bo)->tbo);
  556. ttm_bo_unref(&tbo);
  557. if (tbo == NULL)
  558. *bo = NULL;
  559. }
  560. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  561. u64 min_offset, u64 max_offset,
  562. u64 *gpu_addr)
  563. {
  564. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  565. int r, i;
  566. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  567. return -EPERM;
  568. if (WARN_ON_ONCE(min_offset > max_offset))
  569. return -EINVAL;
  570. /* A shared bo cannot be migrated to VRAM */
  571. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  572. return -EINVAL;
  573. if (bo->pin_count) {
  574. uint32_t mem_type = bo->tbo.mem.mem_type;
  575. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  576. return -EINVAL;
  577. bo->pin_count++;
  578. if (gpu_addr)
  579. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  580. if (max_offset != 0) {
  581. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  582. WARN_ON_ONCE(max_offset <
  583. (amdgpu_bo_gpu_offset(bo) - domain_start));
  584. }
  585. return 0;
  586. }
  587. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  588. /* force to pin into visible video ram */
  589. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  590. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  591. amdgpu_ttm_placement_from_domain(bo, domain);
  592. for (i = 0; i < bo->placement.num_placement; i++) {
  593. unsigned fpfn, lpfn;
  594. fpfn = min_offset >> PAGE_SHIFT;
  595. lpfn = max_offset >> PAGE_SHIFT;
  596. if (fpfn > bo->placements[i].fpfn)
  597. bo->placements[i].fpfn = fpfn;
  598. if (!bo->placements[i].lpfn ||
  599. (lpfn && lpfn < bo->placements[i].lpfn))
  600. bo->placements[i].lpfn = lpfn;
  601. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  602. }
  603. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  604. if (unlikely(r)) {
  605. dev_err(adev->dev, "%p pin failed\n", bo);
  606. goto error;
  607. }
  608. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  609. if (unlikely(r)) {
  610. dev_err(adev->dev, "%p bind failed\n", bo);
  611. goto error;
  612. }
  613. bo->pin_count = 1;
  614. if (gpu_addr != NULL)
  615. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  616. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  617. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  618. adev->vram_pin_size += amdgpu_bo_size(bo);
  619. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  620. adev->invisible_pin_size += amdgpu_bo_size(bo);
  621. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  622. adev->gart_pin_size += amdgpu_bo_size(bo);
  623. }
  624. error:
  625. return r;
  626. }
  627. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  628. {
  629. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  630. }
  631. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  632. {
  633. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  634. int r, i;
  635. if (!bo->pin_count) {
  636. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  637. return 0;
  638. }
  639. bo->pin_count--;
  640. if (bo->pin_count)
  641. return 0;
  642. for (i = 0; i < bo->placement.num_placement; i++) {
  643. bo->placements[i].lpfn = 0;
  644. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  645. }
  646. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  647. if (unlikely(r)) {
  648. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  649. goto error;
  650. }
  651. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  652. adev->vram_pin_size -= amdgpu_bo_size(bo);
  653. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  654. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  655. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  656. adev->gart_pin_size -= amdgpu_bo_size(bo);
  657. }
  658. error:
  659. return r;
  660. }
  661. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  662. {
  663. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  664. if (0 && (adev->flags & AMD_IS_APU)) {
  665. /* Useless to evict on IGP chips */
  666. return 0;
  667. }
  668. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  669. }
  670. static const char *amdgpu_vram_names[] = {
  671. "UNKNOWN",
  672. "GDDR1",
  673. "DDR2",
  674. "GDDR3",
  675. "GDDR4",
  676. "GDDR5",
  677. "HBM",
  678. "DDR3"
  679. };
  680. int amdgpu_bo_init(struct amdgpu_device *adev)
  681. {
  682. /* reserve PAT memory space to WC for VRAM */
  683. arch_io_reserve_memtype_wc(adev->mc.aper_base,
  684. adev->mc.aper_size);
  685. /* Add an MTRR for the VRAM */
  686. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  687. adev->mc.aper_size);
  688. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  689. adev->mc.mc_vram_size >> 20,
  690. (unsigned long long)adev->mc.aper_size >> 20);
  691. DRM_INFO("RAM width %dbits %s\n",
  692. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  693. return amdgpu_ttm_init(adev);
  694. }
  695. void amdgpu_bo_fini(struct amdgpu_device *adev)
  696. {
  697. amdgpu_ttm_fini(adev);
  698. arch_phys_wc_del(adev->mc.vram_mtrr);
  699. arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
  700. }
  701. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  702. struct vm_area_struct *vma)
  703. {
  704. return ttm_fbdev_mmap(vma, &bo->tbo);
  705. }
  706. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  707. {
  708. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  709. if (adev->family <= AMDGPU_FAMILY_CZ &&
  710. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  711. return -EINVAL;
  712. bo->tiling_flags = tiling_flags;
  713. return 0;
  714. }
  715. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  716. {
  717. lockdep_assert_held(&bo->tbo.resv->lock.base);
  718. if (tiling_flags)
  719. *tiling_flags = bo->tiling_flags;
  720. }
  721. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  722. uint32_t metadata_size, uint64_t flags)
  723. {
  724. void *buffer;
  725. if (!metadata_size) {
  726. if (bo->metadata_size) {
  727. kfree(bo->metadata);
  728. bo->metadata = NULL;
  729. bo->metadata_size = 0;
  730. }
  731. return 0;
  732. }
  733. if (metadata == NULL)
  734. return -EINVAL;
  735. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  736. if (buffer == NULL)
  737. return -ENOMEM;
  738. kfree(bo->metadata);
  739. bo->metadata_flags = flags;
  740. bo->metadata = buffer;
  741. bo->metadata_size = metadata_size;
  742. return 0;
  743. }
  744. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  745. size_t buffer_size, uint32_t *metadata_size,
  746. uint64_t *flags)
  747. {
  748. if (!buffer && !metadata_size)
  749. return -EINVAL;
  750. if (buffer) {
  751. if (buffer_size < bo->metadata_size)
  752. return -EINVAL;
  753. if (bo->metadata_size)
  754. memcpy(buffer, bo->metadata, bo->metadata_size);
  755. }
  756. if (metadata_size)
  757. *metadata_size = bo->metadata_size;
  758. if (flags)
  759. *flags = bo->metadata_flags;
  760. return 0;
  761. }
  762. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  763. bool evict,
  764. struct ttm_mem_reg *new_mem)
  765. {
  766. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  767. struct amdgpu_bo *abo;
  768. struct ttm_mem_reg *old_mem = &bo->mem;
  769. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  770. return;
  771. abo = ttm_to_amdgpu_bo(bo);
  772. amdgpu_vm_bo_invalidate(adev, abo, evict);
  773. amdgpu_bo_kunmap(abo);
  774. /* remember the eviction */
  775. if (evict)
  776. atomic64_inc(&adev->num_evictions);
  777. /* update statistics */
  778. if (!new_mem)
  779. return;
  780. /* move_notify is called before move happens */
  781. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  782. }
  783. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  784. {
  785. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  786. struct amdgpu_bo *abo;
  787. unsigned long offset, size;
  788. int r;
  789. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  790. return 0;
  791. abo = ttm_to_amdgpu_bo(bo);
  792. /* Remember that this BO was accessed by the CPU */
  793. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  794. if (bo->mem.mem_type != TTM_PL_VRAM)
  795. return 0;
  796. size = bo->mem.num_pages << PAGE_SHIFT;
  797. offset = bo->mem.start << PAGE_SHIFT;
  798. if ((offset + size) <= adev->mc.visible_vram_size)
  799. return 0;
  800. /* Can't move a pinned BO to visible VRAM */
  801. if (abo->pin_count > 0)
  802. return -EINVAL;
  803. /* hurrah the memory is not visible ! */
  804. atomic64_inc(&adev->num_vram_cpu_page_faults);
  805. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  806. AMDGPU_GEM_DOMAIN_GTT);
  807. /* Avoid costly evictions; only set GTT as a busy placement */
  808. abo->placement.num_busy_placement = 1;
  809. abo->placement.busy_placement = &abo->placements[1];
  810. r = ttm_bo_validate(bo, &abo->placement, false, false);
  811. if (unlikely(r != 0))
  812. return r;
  813. offset = bo->mem.start << PAGE_SHIFT;
  814. /* this should never happen */
  815. if (bo->mem.mem_type == TTM_PL_VRAM &&
  816. (offset + size) > adev->mc.visible_vram_size)
  817. return -EINVAL;
  818. return 0;
  819. }
  820. /**
  821. * amdgpu_bo_fence - add fence to buffer object
  822. *
  823. * @bo: buffer object in question
  824. * @fence: fence to add
  825. * @shared: true if fence should be added shared
  826. *
  827. */
  828. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  829. bool shared)
  830. {
  831. struct reservation_object *resv = bo->tbo.resv;
  832. if (shared)
  833. reservation_object_add_shared_fence(resv, fence);
  834. else
  835. reservation_object_add_excl_fence(resv, fence);
  836. }
  837. /**
  838. * amdgpu_bo_gpu_offset - return GPU offset of bo
  839. * @bo: amdgpu object for which we query the offset
  840. *
  841. * Returns current GPU offset of the object.
  842. *
  843. * Note: object should either be pinned or reserved when calling this
  844. * function, it might be useful to add check for this for debugging.
  845. */
  846. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  847. {
  848. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  849. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  850. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  851. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  852. !bo->pin_count);
  853. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  854. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  855. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  856. return bo->tbo.offset;
  857. }