vi.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/slab.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_atombios.h"
  27. #include "amdgpu_ih.h"
  28. #include "amdgpu_uvd.h"
  29. #include "amdgpu_vce.h"
  30. #include "amdgpu_ucode.h"
  31. #include "atom.h"
  32. #include "amd_pcie.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "oss/oss_3_0_d.h"
  36. #include "oss/oss_3_0_sh_mask.h"
  37. #include "bif/bif_5_0_d.h"
  38. #include "bif/bif_5_0_sh_mask.h"
  39. #include "gca/gfx_8_0_d.h"
  40. #include "gca/gfx_8_0_sh_mask.h"
  41. #include "smu/smu_7_1_1_d.h"
  42. #include "smu/smu_7_1_1_sh_mask.h"
  43. #include "uvd/uvd_5_0_d.h"
  44. #include "uvd/uvd_5_0_sh_mask.h"
  45. #include "vce/vce_3_0_d.h"
  46. #include "vce/vce_3_0_sh_mask.h"
  47. #include "dce/dce_10_0_d.h"
  48. #include "dce/dce_10_0_sh_mask.h"
  49. #include "vid.h"
  50. #include "vi.h"
  51. #include "vi_dpm.h"
  52. #include "gmc_v8_0.h"
  53. #include "gmc_v7_0.h"
  54. #include "gfx_v8_0.h"
  55. #include "sdma_v2_4.h"
  56. #include "sdma_v3_0.h"
  57. #include "dce_v10_0.h"
  58. #include "dce_v11_0.h"
  59. #include "iceland_ih.h"
  60. #include "tonga_ih.h"
  61. #include "cz_ih.h"
  62. #include "uvd_v5_0.h"
  63. #include "uvd_v6_0.h"
  64. #include "vce_v3_0.h"
  65. #include "amdgpu_powerplay.h"
  66. #if defined(CONFIG_DRM_AMD_ACP)
  67. #include "amdgpu_acp.h"
  68. #endif
  69. #include "dce_virtual.h"
  70. #include "mxgpu_vi.h"
  71. #include "amdgpu_dm.h"
  72. /*
  73. * Indirect registers accessor
  74. */
  75. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  76. {
  77. unsigned long flags;
  78. u32 r;
  79. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  80. WREG32(mmPCIE_INDEX, reg);
  81. (void)RREG32(mmPCIE_INDEX);
  82. r = RREG32(mmPCIE_DATA);
  83. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  84. return r;
  85. }
  86. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  87. {
  88. unsigned long flags;
  89. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  90. WREG32(mmPCIE_INDEX, reg);
  91. (void)RREG32(mmPCIE_INDEX);
  92. WREG32(mmPCIE_DATA, v);
  93. (void)RREG32(mmPCIE_DATA);
  94. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  95. }
  96. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  97. {
  98. unsigned long flags;
  99. u32 r;
  100. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  101. WREG32(mmSMC_IND_INDEX_11, (reg));
  102. r = RREG32(mmSMC_IND_DATA_11);
  103. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  104. return r;
  105. }
  106. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  107. {
  108. unsigned long flags;
  109. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  110. WREG32(mmSMC_IND_INDEX_11, (reg));
  111. WREG32(mmSMC_IND_DATA_11, (v));
  112. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  113. }
  114. /* smu_8_0_d.h */
  115. #define mmMP0PUB_IND_INDEX 0x180
  116. #define mmMP0PUB_IND_DATA 0x181
  117. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  118. {
  119. unsigned long flags;
  120. u32 r;
  121. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  122. WREG32(mmMP0PUB_IND_INDEX, (reg));
  123. r = RREG32(mmMP0PUB_IND_DATA);
  124. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  125. return r;
  126. }
  127. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  128. {
  129. unsigned long flags;
  130. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  131. WREG32(mmMP0PUB_IND_INDEX, (reg));
  132. WREG32(mmMP0PUB_IND_DATA, (v));
  133. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  134. }
  135. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  136. {
  137. unsigned long flags;
  138. u32 r;
  139. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  140. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  141. r = RREG32(mmUVD_CTX_DATA);
  142. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  143. return r;
  144. }
  145. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  146. {
  147. unsigned long flags;
  148. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  149. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  150. WREG32(mmUVD_CTX_DATA, (v));
  151. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  152. }
  153. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  154. {
  155. unsigned long flags;
  156. u32 r;
  157. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  158. WREG32(mmDIDT_IND_INDEX, (reg));
  159. r = RREG32(mmDIDT_IND_DATA);
  160. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  161. return r;
  162. }
  163. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  164. {
  165. unsigned long flags;
  166. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  167. WREG32(mmDIDT_IND_INDEX, (reg));
  168. WREG32(mmDIDT_IND_DATA, (v));
  169. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  170. }
  171. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  172. {
  173. unsigned long flags;
  174. u32 r;
  175. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  176. WREG32(mmGC_CAC_IND_INDEX, (reg));
  177. r = RREG32(mmGC_CAC_IND_DATA);
  178. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  179. return r;
  180. }
  181. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  182. {
  183. unsigned long flags;
  184. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  185. WREG32(mmGC_CAC_IND_INDEX, (reg));
  186. WREG32(mmGC_CAC_IND_DATA, (v));
  187. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  188. }
  189. static const u32 tonga_mgcg_cgcg_init[] =
  190. {
  191. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  192. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  193. mmPCIE_DATA, 0x000f0000, 0x00000000,
  194. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  195. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  196. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  197. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  198. };
  199. static const u32 fiji_mgcg_cgcg_init[] =
  200. {
  201. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  202. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  203. mmPCIE_DATA, 0x000f0000, 0x00000000,
  204. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  205. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  206. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  207. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  208. };
  209. static const u32 iceland_mgcg_cgcg_init[] =
  210. {
  211. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  212. mmPCIE_DATA, 0x000f0000, 0x00000000,
  213. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  214. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  215. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  216. };
  217. static const u32 cz_mgcg_cgcg_init[] =
  218. {
  219. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  220. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  221. mmPCIE_DATA, 0x000f0000, 0x00000000,
  222. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  223. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  224. };
  225. static const u32 stoney_mgcg_cgcg_init[] =
  226. {
  227. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  228. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  229. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  230. };
  231. static void vi_init_golden_registers(struct amdgpu_device *adev)
  232. {
  233. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  234. mutex_lock(&adev->grbm_idx_mutex);
  235. if (amdgpu_sriov_vf(adev)) {
  236. xgpu_vi_init_golden_registers(adev);
  237. mutex_unlock(&adev->grbm_idx_mutex);
  238. return;
  239. }
  240. switch (adev->asic_type) {
  241. case CHIP_TOPAZ:
  242. amdgpu_device_program_register_sequence(adev,
  243. iceland_mgcg_cgcg_init,
  244. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  245. break;
  246. case CHIP_FIJI:
  247. amdgpu_device_program_register_sequence(adev,
  248. fiji_mgcg_cgcg_init,
  249. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  250. break;
  251. case CHIP_TONGA:
  252. amdgpu_device_program_register_sequence(adev,
  253. tonga_mgcg_cgcg_init,
  254. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  255. break;
  256. case CHIP_CARRIZO:
  257. amdgpu_device_program_register_sequence(adev,
  258. cz_mgcg_cgcg_init,
  259. ARRAY_SIZE(cz_mgcg_cgcg_init));
  260. break;
  261. case CHIP_STONEY:
  262. amdgpu_device_program_register_sequence(adev,
  263. stoney_mgcg_cgcg_init,
  264. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  265. break;
  266. case CHIP_POLARIS11:
  267. case CHIP_POLARIS10:
  268. case CHIP_POLARIS12:
  269. default:
  270. break;
  271. }
  272. mutex_unlock(&adev->grbm_idx_mutex);
  273. }
  274. /**
  275. * vi_get_xclk - get the xclk
  276. *
  277. * @adev: amdgpu_device pointer
  278. *
  279. * Returns the reference clock used by the gfx engine
  280. * (VI).
  281. */
  282. static u32 vi_get_xclk(struct amdgpu_device *adev)
  283. {
  284. u32 reference_clock = adev->clock.spll.reference_freq;
  285. u32 tmp;
  286. if (adev->flags & AMD_IS_APU)
  287. return reference_clock;
  288. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  289. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  290. return 1000;
  291. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  292. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  293. return reference_clock / 4;
  294. return reference_clock;
  295. }
  296. /**
  297. * vi_srbm_select - select specific register instances
  298. *
  299. * @adev: amdgpu_device pointer
  300. * @me: selected ME (micro engine)
  301. * @pipe: pipe
  302. * @queue: queue
  303. * @vmid: VMID
  304. *
  305. * Switches the currently active registers instances. Some
  306. * registers are instanced per VMID, others are instanced per
  307. * me/pipe/queue combination.
  308. */
  309. void vi_srbm_select(struct amdgpu_device *adev,
  310. u32 me, u32 pipe, u32 queue, u32 vmid)
  311. {
  312. u32 srbm_gfx_cntl = 0;
  313. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  316. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  317. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  318. }
  319. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  320. {
  321. /* todo */
  322. }
  323. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  324. {
  325. u32 bus_cntl;
  326. u32 d1vga_control = 0;
  327. u32 d2vga_control = 0;
  328. u32 vga_render_control = 0;
  329. u32 rom_cntl;
  330. bool r;
  331. bus_cntl = RREG32(mmBUS_CNTL);
  332. if (adev->mode_info.num_crtc) {
  333. d1vga_control = RREG32(mmD1VGA_CONTROL);
  334. d2vga_control = RREG32(mmD2VGA_CONTROL);
  335. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  336. }
  337. rom_cntl = RREG32_SMC(ixROM_CNTL);
  338. /* enable the rom */
  339. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  340. if (adev->mode_info.num_crtc) {
  341. /* Disable VGA mode */
  342. WREG32(mmD1VGA_CONTROL,
  343. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  344. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  345. WREG32(mmD2VGA_CONTROL,
  346. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  347. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  348. WREG32(mmVGA_RENDER_CONTROL,
  349. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  350. }
  351. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  352. r = amdgpu_read_bios(adev);
  353. /* restore regs */
  354. WREG32(mmBUS_CNTL, bus_cntl);
  355. if (adev->mode_info.num_crtc) {
  356. WREG32(mmD1VGA_CONTROL, d1vga_control);
  357. WREG32(mmD2VGA_CONTROL, d2vga_control);
  358. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  359. }
  360. WREG32_SMC(ixROM_CNTL, rom_cntl);
  361. return r;
  362. }
  363. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  364. u8 *bios, u32 length_bytes)
  365. {
  366. u32 *dw_ptr;
  367. unsigned long flags;
  368. u32 i, length_dw;
  369. if (bios == NULL)
  370. return false;
  371. if (length_bytes == 0)
  372. return false;
  373. /* APU vbios image is part of sbios image */
  374. if (adev->flags & AMD_IS_APU)
  375. return false;
  376. dw_ptr = (u32 *)bios;
  377. length_dw = ALIGN(length_bytes, 4) / 4;
  378. /* take the smc lock since we are using the smc index */
  379. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  380. /* set rom index to 0 */
  381. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  382. WREG32(mmSMC_IND_DATA_11, 0);
  383. /* set index to data for continous read */
  384. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  385. for (i = 0; i < length_dw; i++)
  386. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  387. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  388. return true;
  389. }
  390. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  391. {
  392. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  393. /* bit0: 0 means pf and 1 means vf */
  394. /* bit31: 0 means disable IOV and 1 means enable */
  395. if (reg & 1)
  396. adev->virt.caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  397. if (reg & 0x80000000)
  398. adev->virt.caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  399. if (reg == 0) {
  400. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  401. adev->virt.caps |= AMDGPU_PASSTHROUGH_MODE;
  402. }
  403. }
  404. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  405. {mmGRBM_STATUS},
  406. {mmGRBM_STATUS2},
  407. {mmGRBM_STATUS_SE0},
  408. {mmGRBM_STATUS_SE1},
  409. {mmGRBM_STATUS_SE2},
  410. {mmGRBM_STATUS_SE3},
  411. {mmSRBM_STATUS},
  412. {mmSRBM_STATUS2},
  413. {mmSRBM_STATUS3},
  414. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET},
  415. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET},
  416. {mmCP_STAT},
  417. {mmCP_STALLED_STAT1},
  418. {mmCP_STALLED_STAT2},
  419. {mmCP_STALLED_STAT3},
  420. {mmCP_CPF_BUSY_STAT},
  421. {mmCP_CPF_STALLED_STAT1},
  422. {mmCP_CPF_STATUS},
  423. {mmCP_CPC_BUSY_STAT},
  424. {mmCP_CPC_STALLED_STAT1},
  425. {mmCP_CPC_STATUS},
  426. {mmGB_ADDR_CONFIG},
  427. {mmMC_ARB_RAMCFG},
  428. {mmGB_TILE_MODE0},
  429. {mmGB_TILE_MODE1},
  430. {mmGB_TILE_MODE2},
  431. {mmGB_TILE_MODE3},
  432. {mmGB_TILE_MODE4},
  433. {mmGB_TILE_MODE5},
  434. {mmGB_TILE_MODE6},
  435. {mmGB_TILE_MODE7},
  436. {mmGB_TILE_MODE8},
  437. {mmGB_TILE_MODE9},
  438. {mmGB_TILE_MODE10},
  439. {mmGB_TILE_MODE11},
  440. {mmGB_TILE_MODE12},
  441. {mmGB_TILE_MODE13},
  442. {mmGB_TILE_MODE14},
  443. {mmGB_TILE_MODE15},
  444. {mmGB_TILE_MODE16},
  445. {mmGB_TILE_MODE17},
  446. {mmGB_TILE_MODE18},
  447. {mmGB_TILE_MODE19},
  448. {mmGB_TILE_MODE20},
  449. {mmGB_TILE_MODE21},
  450. {mmGB_TILE_MODE22},
  451. {mmGB_TILE_MODE23},
  452. {mmGB_TILE_MODE24},
  453. {mmGB_TILE_MODE25},
  454. {mmGB_TILE_MODE26},
  455. {mmGB_TILE_MODE27},
  456. {mmGB_TILE_MODE28},
  457. {mmGB_TILE_MODE29},
  458. {mmGB_TILE_MODE30},
  459. {mmGB_TILE_MODE31},
  460. {mmGB_MACROTILE_MODE0},
  461. {mmGB_MACROTILE_MODE1},
  462. {mmGB_MACROTILE_MODE2},
  463. {mmGB_MACROTILE_MODE3},
  464. {mmGB_MACROTILE_MODE4},
  465. {mmGB_MACROTILE_MODE5},
  466. {mmGB_MACROTILE_MODE6},
  467. {mmGB_MACROTILE_MODE7},
  468. {mmGB_MACROTILE_MODE8},
  469. {mmGB_MACROTILE_MODE9},
  470. {mmGB_MACROTILE_MODE10},
  471. {mmGB_MACROTILE_MODE11},
  472. {mmGB_MACROTILE_MODE12},
  473. {mmGB_MACROTILE_MODE13},
  474. {mmGB_MACROTILE_MODE14},
  475. {mmGB_MACROTILE_MODE15},
  476. {mmCC_RB_BACKEND_DISABLE, true},
  477. {mmGC_USER_RB_BACKEND_DISABLE, true},
  478. {mmGB_BACKEND_MAP, false},
  479. {mmPA_SC_RASTER_CONFIG, true},
  480. {mmPA_SC_RASTER_CONFIG_1, true},
  481. };
  482. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  483. bool indexed, u32 se_num,
  484. u32 sh_num, u32 reg_offset)
  485. {
  486. if (indexed) {
  487. uint32_t val;
  488. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  489. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  490. switch (reg_offset) {
  491. case mmCC_RB_BACKEND_DISABLE:
  492. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  493. case mmGC_USER_RB_BACKEND_DISABLE:
  494. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  495. case mmPA_SC_RASTER_CONFIG:
  496. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  497. case mmPA_SC_RASTER_CONFIG_1:
  498. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  499. }
  500. mutex_lock(&adev->grbm_idx_mutex);
  501. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  502. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  503. val = RREG32(reg_offset);
  504. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  505. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  506. mutex_unlock(&adev->grbm_idx_mutex);
  507. return val;
  508. } else {
  509. unsigned idx;
  510. switch (reg_offset) {
  511. case mmGB_ADDR_CONFIG:
  512. return adev->gfx.config.gb_addr_config;
  513. case mmMC_ARB_RAMCFG:
  514. return adev->gfx.config.mc_arb_ramcfg;
  515. case mmGB_TILE_MODE0:
  516. case mmGB_TILE_MODE1:
  517. case mmGB_TILE_MODE2:
  518. case mmGB_TILE_MODE3:
  519. case mmGB_TILE_MODE4:
  520. case mmGB_TILE_MODE5:
  521. case mmGB_TILE_MODE6:
  522. case mmGB_TILE_MODE7:
  523. case mmGB_TILE_MODE8:
  524. case mmGB_TILE_MODE9:
  525. case mmGB_TILE_MODE10:
  526. case mmGB_TILE_MODE11:
  527. case mmGB_TILE_MODE12:
  528. case mmGB_TILE_MODE13:
  529. case mmGB_TILE_MODE14:
  530. case mmGB_TILE_MODE15:
  531. case mmGB_TILE_MODE16:
  532. case mmGB_TILE_MODE17:
  533. case mmGB_TILE_MODE18:
  534. case mmGB_TILE_MODE19:
  535. case mmGB_TILE_MODE20:
  536. case mmGB_TILE_MODE21:
  537. case mmGB_TILE_MODE22:
  538. case mmGB_TILE_MODE23:
  539. case mmGB_TILE_MODE24:
  540. case mmGB_TILE_MODE25:
  541. case mmGB_TILE_MODE26:
  542. case mmGB_TILE_MODE27:
  543. case mmGB_TILE_MODE28:
  544. case mmGB_TILE_MODE29:
  545. case mmGB_TILE_MODE30:
  546. case mmGB_TILE_MODE31:
  547. idx = (reg_offset - mmGB_TILE_MODE0);
  548. return adev->gfx.config.tile_mode_array[idx];
  549. case mmGB_MACROTILE_MODE0:
  550. case mmGB_MACROTILE_MODE1:
  551. case mmGB_MACROTILE_MODE2:
  552. case mmGB_MACROTILE_MODE3:
  553. case mmGB_MACROTILE_MODE4:
  554. case mmGB_MACROTILE_MODE5:
  555. case mmGB_MACROTILE_MODE6:
  556. case mmGB_MACROTILE_MODE7:
  557. case mmGB_MACROTILE_MODE8:
  558. case mmGB_MACROTILE_MODE9:
  559. case mmGB_MACROTILE_MODE10:
  560. case mmGB_MACROTILE_MODE11:
  561. case mmGB_MACROTILE_MODE12:
  562. case mmGB_MACROTILE_MODE13:
  563. case mmGB_MACROTILE_MODE14:
  564. case mmGB_MACROTILE_MODE15:
  565. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  566. return adev->gfx.config.macrotile_mode_array[idx];
  567. default:
  568. return RREG32(reg_offset);
  569. }
  570. }
  571. }
  572. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  573. u32 sh_num, u32 reg_offset, u32 *value)
  574. {
  575. uint32_t i;
  576. *value = 0;
  577. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  578. bool indexed = vi_allowed_read_registers[i].grbm_indexed;
  579. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  580. continue;
  581. *value = vi_get_register_value(adev, indexed, se_num, sh_num,
  582. reg_offset);
  583. return 0;
  584. }
  585. return -EINVAL;
  586. }
  587. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  588. {
  589. u32 i;
  590. dev_info(adev->dev, "GPU pci config reset\n");
  591. /* disable BM */
  592. pci_clear_master(adev->pdev);
  593. /* reset */
  594. amdgpu_device_pci_config_reset(adev);
  595. udelay(100);
  596. /* wait for asic to come out of reset */
  597. for (i = 0; i < adev->usec_timeout; i++) {
  598. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  599. /* enable BM */
  600. pci_set_master(adev->pdev);
  601. adev->has_hw_reset = true;
  602. return 0;
  603. }
  604. udelay(1);
  605. }
  606. return -EINVAL;
  607. }
  608. /**
  609. * vi_asic_reset - soft reset GPU
  610. *
  611. * @adev: amdgpu_device pointer
  612. *
  613. * Look up which blocks are hung and attempt
  614. * to reset them.
  615. * Returns 0 for success.
  616. */
  617. static int vi_asic_reset(struct amdgpu_device *adev)
  618. {
  619. int r;
  620. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  621. r = vi_gpu_pci_config_reset(adev);
  622. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  623. return r;
  624. }
  625. static u32 vi_get_config_memsize(struct amdgpu_device *adev)
  626. {
  627. return RREG32(mmCONFIG_MEMSIZE);
  628. }
  629. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  630. u32 cntl_reg, u32 status_reg)
  631. {
  632. int r, i;
  633. struct atom_clock_dividers dividers;
  634. uint32_t tmp;
  635. r = amdgpu_atombios_get_clock_dividers(adev,
  636. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  637. clock, false, &dividers);
  638. if (r)
  639. return r;
  640. tmp = RREG32_SMC(cntl_reg);
  641. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  642. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  643. tmp |= dividers.post_divider;
  644. WREG32_SMC(cntl_reg, tmp);
  645. for (i = 0; i < 100; i++) {
  646. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  647. break;
  648. mdelay(10);
  649. }
  650. if (i == 100)
  651. return -ETIMEDOUT;
  652. return 0;
  653. }
  654. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  655. {
  656. int r;
  657. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  658. if (r)
  659. return r;
  660. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  661. if (r)
  662. return r;
  663. return 0;
  664. }
  665. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  666. {
  667. int r, i;
  668. struct atom_clock_dividers dividers;
  669. u32 tmp;
  670. r = amdgpu_atombios_get_clock_dividers(adev,
  671. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  672. ecclk, false, &dividers);
  673. if (r)
  674. return r;
  675. for (i = 0; i < 100; i++) {
  676. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  677. break;
  678. mdelay(10);
  679. }
  680. if (i == 100)
  681. return -ETIMEDOUT;
  682. tmp = RREG32_SMC(ixCG_ECLK_CNTL);
  683. tmp &= ~(CG_ECLK_CNTL__ECLK_DIR_CNTL_EN_MASK |
  684. CG_ECLK_CNTL__ECLK_DIVIDER_MASK);
  685. tmp |= dividers.post_divider;
  686. WREG32_SMC(ixCG_ECLK_CNTL, tmp);
  687. for (i = 0; i < 100; i++) {
  688. if (RREG32_SMC(ixCG_ECLK_STATUS) & CG_ECLK_STATUS__ECLK_STATUS_MASK)
  689. break;
  690. mdelay(10);
  691. }
  692. if (i == 100)
  693. return -ETIMEDOUT;
  694. return 0;
  695. }
  696. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  697. {
  698. if (pci_is_root_bus(adev->pdev->bus))
  699. return;
  700. if (amdgpu_pcie_gen2 == 0)
  701. return;
  702. if (adev->flags & AMD_IS_APU)
  703. return;
  704. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  705. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  706. return;
  707. /* todo */
  708. }
  709. static void vi_program_aspm(struct amdgpu_device *adev)
  710. {
  711. if (amdgpu_aspm == 0)
  712. return;
  713. /* todo */
  714. }
  715. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  716. bool enable)
  717. {
  718. u32 tmp;
  719. /* not necessary on CZ */
  720. if (adev->flags & AMD_IS_APU)
  721. return;
  722. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  723. if (enable)
  724. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  725. else
  726. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  727. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  728. }
  729. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  730. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  731. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  732. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  733. {
  734. if (adev->flags & AMD_IS_APU)
  735. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  736. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  737. else
  738. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  739. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  740. }
  741. static const struct amdgpu_asic_funcs vi_asic_funcs =
  742. {
  743. .read_disabled_bios = &vi_read_disabled_bios,
  744. .read_bios_from_rom = &vi_read_bios_from_rom,
  745. .read_register = &vi_read_register,
  746. .reset = &vi_asic_reset,
  747. .set_vga_state = &vi_vga_set_state,
  748. .get_xclk = &vi_get_xclk,
  749. .set_uvd_clocks = &vi_set_uvd_clocks,
  750. .set_vce_clocks = &vi_set_vce_clocks,
  751. .get_config_memsize = &vi_get_config_memsize,
  752. };
  753. #define CZ_REV_BRISTOL(rev) \
  754. ((rev >= 0xC8 && rev <= 0xCE) || (rev >= 0xE1 && rev <= 0xE6))
  755. static int vi_common_early_init(void *handle)
  756. {
  757. bool smc_enabled = false;
  758. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  759. if (adev->flags & AMD_IS_APU) {
  760. adev->smc_rreg = &cz_smc_rreg;
  761. adev->smc_wreg = &cz_smc_wreg;
  762. } else {
  763. adev->smc_rreg = &vi_smc_rreg;
  764. adev->smc_wreg = &vi_smc_wreg;
  765. }
  766. adev->pcie_rreg = &vi_pcie_rreg;
  767. adev->pcie_wreg = &vi_pcie_wreg;
  768. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  769. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  770. adev->didt_rreg = &vi_didt_rreg;
  771. adev->didt_wreg = &vi_didt_wreg;
  772. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  773. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  774. adev->asic_funcs = &vi_asic_funcs;
  775. if (amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  776. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  777. smc_enabled = true;
  778. adev->rev_id = vi_get_rev_id(adev);
  779. adev->external_rev_id = 0xFF;
  780. switch (adev->asic_type) {
  781. case CHIP_TOPAZ:
  782. adev->cg_flags = 0;
  783. adev->pg_flags = 0;
  784. adev->external_rev_id = 0x1;
  785. break;
  786. case CHIP_FIJI:
  787. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  788. AMD_CG_SUPPORT_GFX_MGLS |
  789. AMD_CG_SUPPORT_GFX_RLC_LS |
  790. AMD_CG_SUPPORT_GFX_CP_LS |
  791. AMD_CG_SUPPORT_GFX_CGTS |
  792. AMD_CG_SUPPORT_GFX_CGTS_LS |
  793. AMD_CG_SUPPORT_GFX_CGCG |
  794. AMD_CG_SUPPORT_GFX_CGLS |
  795. AMD_CG_SUPPORT_SDMA_MGCG |
  796. AMD_CG_SUPPORT_SDMA_LS |
  797. AMD_CG_SUPPORT_BIF_LS |
  798. AMD_CG_SUPPORT_HDP_MGCG |
  799. AMD_CG_SUPPORT_HDP_LS |
  800. AMD_CG_SUPPORT_ROM_MGCG |
  801. AMD_CG_SUPPORT_MC_MGCG |
  802. AMD_CG_SUPPORT_MC_LS |
  803. AMD_CG_SUPPORT_UVD_MGCG;
  804. adev->pg_flags = 0;
  805. adev->external_rev_id = adev->rev_id + 0x3c;
  806. break;
  807. case CHIP_TONGA:
  808. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  809. AMD_CG_SUPPORT_GFX_CGCG |
  810. AMD_CG_SUPPORT_GFX_CGLS |
  811. AMD_CG_SUPPORT_SDMA_MGCG |
  812. AMD_CG_SUPPORT_SDMA_LS |
  813. AMD_CG_SUPPORT_BIF_LS |
  814. AMD_CG_SUPPORT_HDP_MGCG |
  815. AMD_CG_SUPPORT_HDP_LS |
  816. AMD_CG_SUPPORT_ROM_MGCG |
  817. AMD_CG_SUPPORT_MC_MGCG |
  818. AMD_CG_SUPPORT_MC_LS |
  819. AMD_CG_SUPPORT_DRM_LS |
  820. AMD_CG_SUPPORT_UVD_MGCG;
  821. adev->pg_flags = 0;
  822. adev->external_rev_id = adev->rev_id + 0x14;
  823. break;
  824. case CHIP_POLARIS11:
  825. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  826. AMD_CG_SUPPORT_GFX_RLC_LS |
  827. AMD_CG_SUPPORT_GFX_CP_LS |
  828. AMD_CG_SUPPORT_GFX_CGCG |
  829. AMD_CG_SUPPORT_GFX_CGLS |
  830. AMD_CG_SUPPORT_GFX_3D_CGCG |
  831. AMD_CG_SUPPORT_GFX_3D_CGLS |
  832. AMD_CG_SUPPORT_SDMA_MGCG |
  833. AMD_CG_SUPPORT_SDMA_LS |
  834. AMD_CG_SUPPORT_BIF_MGCG |
  835. AMD_CG_SUPPORT_BIF_LS |
  836. AMD_CG_SUPPORT_HDP_MGCG |
  837. AMD_CG_SUPPORT_HDP_LS |
  838. AMD_CG_SUPPORT_ROM_MGCG |
  839. AMD_CG_SUPPORT_MC_MGCG |
  840. AMD_CG_SUPPORT_MC_LS |
  841. AMD_CG_SUPPORT_DRM_LS |
  842. AMD_CG_SUPPORT_UVD_MGCG |
  843. AMD_CG_SUPPORT_VCE_MGCG;
  844. adev->pg_flags = 0;
  845. adev->external_rev_id = adev->rev_id + 0x5A;
  846. break;
  847. case CHIP_POLARIS10:
  848. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  849. AMD_CG_SUPPORT_GFX_RLC_LS |
  850. AMD_CG_SUPPORT_GFX_CP_LS |
  851. AMD_CG_SUPPORT_GFX_CGCG |
  852. AMD_CG_SUPPORT_GFX_CGLS |
  853. AMD_CG_SUPPORT_GFX_3D_CGCG |
  854. AMD_CG_SUPPORT_GFX_3D_CGLS |
  855. AMD_CG_SUPPORT_SDMA_MGCG |
  856. AMD_CG_SUPPORT_SDMA_LS |
  857. AMD_CG_SUPPORT_BIF_MGCG |
  858. AMD_CG_SUPPORT_BIF_LS |
  859. AMD_CG_SUPPORT_HDP_MGCG |
  860. AMD_CG_SUPPORT_HDP_LS |
  861. AMD_CG_SUPPORT_ROM_MGCG |
  862. AMD_CG_SUPPORT_MC_MGCG |
  863. AMD_CG_SUPPORT_MC_LS |
  864. AMD_CG_SUPPORT_DRM_LS |
  865. AMD_CG_SUPPORT_UVD_MGCG |
  866. AMD_CG_SUPPORT_VCE_MGCG;
  867. adev->pg_flags = 0;
  868. adev->external_rev_id = adev->rev_id + 0x50;
  869. break;
  870. case CHIP_POLARIS12:
  871. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  872. AMD_CG_SUPPORT_GFX_RLC_LS |
  873. AMD_CG_SUPPORT_GFX_CP_LS |
  874. AMD_CG_SUPPORT_GFX_CGCG |
  875. AMD_CG_SUPPORT_GFX_CGLS |
  876. AMD_CG_SUPPORT_GFX_3D_CGCG |
  877. AMD_CG_SUPPORT_GFX_3D_CGLS |
  878. AMD_CG_SUPPORT_SDMA_MGCG |
  879. AMD_CG_SUPPORT_SDMA_LS |
  880. AMD_CG_SUPPORT_BIF_MGCG |
  881. AMD_CG_SUPPORT_BIF_LS |
  882. AMD_CG_SUPPORT_HDP_MGCG |
  883. AMD_CG_SUPPORT_HDP_LS |
  884. AMD_CG_SUPPORT_ROM_MGCG |
  885. AMD_CG_SUPPORT_MC_MGCG |
  886. AMD_CG_SUPPORT_MC_LS |
  887. AMD_CG_SUPPORT_DRM_LS |
  888. AMD_CG_SUPPORT_UVD_MGCG |
  889. AMD_CG_SUPPORT_VCE_MGCG;
  890. adev->pg_flags = 0;
  891. adev->external_rev_id = adev->rev_id + 0x64;
  892. break;
  893. case CHIP_CARRIZO:
  894. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  895. AMD_CG_SUPPORT_GFX_MGCG |
  896. AMD_CG_SUPPORT_GFX_MGLS |
  897. AMD_CG_SUPPORT_GFX_RLC_LS |
  898. AMD_CG_SUPPORT_GFX_CP_LS |
  899. AMD_CG_SUPPORT_GFX_CGTS |
  900. AMD_CG_SUPPORT_GFX_CGTS_LS |
  901. AMD_CG_SUPPORT_GFX_CGCG |
  902. AMD_CG_SUPPORT_GFX_CGLS |
  903. AMD_CG_SUPPORT_BIF_LS |
  904. AMD_CG_SUPPORT_HDP_MGCG |
  905. AMD_CG_SUPPORT_HDP_LS |
  906. AMD_CG_SUPPORT_SDMA_MGCG |
  907. AMD_CG_SUPPORT_SDMA_LS |
  908. AMD_CG_SUPPORT_VCE_MGCG;
  909. /* rev0 hardware requires workarounds to support PG */
  910. adev->pg_flags = 0;
  911. if (adev->rev_id != 0x00 || CZ_REV_BRISTOL(adev->pdev->revision)) {
  912. adev->pg_flags |= AMD_PG_SUPPORT_GFX_SMG |
  913. AMD_PG_SUPPORT_GFX_PIPELINE |
  914. AMD_PG_SUPPORT_CP |
  915. AMD_PG_SUPPORT_UVD |
  916. AMD_PG_SUPPORT_VCE;
  917. }
  918. adev->external_rev_id = adev->rev_id + 0x1;
  919. break;
  920. case CHIP_STONEY:
  921. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  922. AMD_CG_SUPPORT_GFX_MGCG |
  923. AMD_CG_SUPPORT_GFX_MGLS |
  924. AMD_CG_SUPPORT_GFX_RLC_LS |
  925. AMD_CG_SUPPORT_GFX_CP_LS |
  926. AMD_CG_SUPPORT_GFX_CGTS |
  927. AMD_CG_SUPPORT_GFX_CGTS_LS |
  928. AMD_CG_SUPPORT_GFX_CGCG |
  929. AMD_CG_SUPPORT_GFX_CGLS |
  930. AMD_CG_SUPPORT_BIF_LS |
  931. AMD_CG_SUPPORT_HDP_MGCG |
  932. AMD_CG_SUPPORT_HDP_LS |
  933. AMD_CG_SUPPORT_SDMA_MGCG |
  934. AMD_CG_SUPPORT_SDMA_LS |
  935. AMD_CG_SUPPORT_VCE_MGCG;
  936. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  937. AMD_PG_SUPPORT_GFX_SMG |
  938. AMD_PG_SUPPORT_GFX_PIPELINE |
  939. AMD_PG_SUPPORT_CP |
  940. AMD_PG_SUPPORT_UVD |
  941. AMD_PG_SUPPORT_VCE;
  942. adev->external_rev_id = adev->rev_id + 0x61;
  943. break;
  944. default:
  945. /* FIXME: not supported yet */
  946. return -EINVAL;
  947. }
  948. if (amdgpu_sriov_vf(adev)) {
  949. amdgpu_virt_init_setting(adev);
  950. xgpu_vi_mailbox_set_irq_funcs(adev);
  951. }
  952. /* vi use smc load by default */
  953. adev->firmware.load_type = amdgpu_ucode_get_load_type(adev, amdgpu_fw_load_type);
  954. amdgpu_get_pcie_info(adev);
  955. return 0;
  956. }
  957. static int vi_common_late_init(void *handle)
  958. {
  959. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  960. if (amdgpu_sriov_vf(adev))
  961. xgpu_vi_mailbox_get_irq(adev);
  962. return 0;
  963. }
  964. static int vi_common_sw_init(void *handle)
  965. {
  966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  967. if (amdgpu_sriov_vf(adev))
  968. xgpu_vi_mailbox_add_irq_id(adev);
  969. return 0;
  970. }
  971. static int vi_common_sw_fini(void *handle)
  972. {
  973. return 0;
  974. }
  975. static int vi_common_hw_init(void *handle)
  976. {
  977. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  978. /* move the golden regs per IP block */
  979. vi_init_golden_registers(adev);
  980. /* enable pcie gen2/3 link */
  981. vi_pcie_gen3_enable(adev);
  982. /* enable aspm */
  983. vi_program_aspm(adev);
  984. /* enable the doorbell aperture */
  985. vi_enable_doorbell_aperture(adev, true);
  986. return 0;
  987. }
  988. static int vi_common_hw_fini(void *handle)
  989. {
  990. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  991. /* enable the doorbell aperture */
  992. vi_enable_doorbell_aperture(adev, false);
  993. if (amdgpu_sriov_vf(adev))
  994. xgpu_vi_mailbox_put_irq(adev);
  995. return 0;
  996. }
  997. static int vi_common_suspend(void *handle)
  998. {
  999. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1000. return vi_common_hw_fini(adev);
  1001. }
  1002. static int vi_common_resume(void *handle)
  1003. {
  1004. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1005. return vi_common_hw_init(adev);
  1006. }
  1007. static bool vi_common_is_idle(void *handle)
  1008. {
  1009. return true;
  1010. }
  1011. static int vi_common_wait_for_idle(void *handle)
  1012. {
  1013. return 0;
  1014. }
  1015. static int vi_common_soft_reset(void *handle)
  1016. {
  1017. return 0;
  1018. }
  1019. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1020. bool enable)
  1021. {
  1022. uint32_t temp, data;
  1023. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1024. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1025. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1026. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1027. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1028. else
  1029. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1030. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1031. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1032. if (temp != data)
  1033. WREG32_PCIE(ixPCIE_CNTL2, data);
  1034. }
  1035. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1036. bool enable)
  1037. {
  1038. uint32_t temp, data;
  1039. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1040. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1041. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1042. else
  1043. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1044. if (temp != data)
  1045. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1046. }
  1047. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1048. bool enable)
  1049. {
  1050. uint32_t temp, data;
  1051. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1052. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1053. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1054. else
  1055. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1056. if (temp != data)
  1057. WREG32(mmHDP_MEM_POWER_LS, data);
  1058. }
  1059. static void vi_update_drm_light_sleep(struct amdgpu_device *adev,
  1060. bool enable)
  1061. {
  1062. uint32_t temp, data;
  1063. temp = data = RREG32(0x157a);
  1064. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS))
  1065. data |= 1;
  1066. else
  1067. data &= ~1;
  1068. if (temp != data)
  1069. WREG32(0x157a, data);
  1070. }
  1071. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1072. bool enable)
  1073. {
  1074. uint32_t temp, data;
  1075. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1076. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1077. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1078. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1079. else
  1080. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1081. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1082. if (temp != data)
  1083. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1084. }
  1085. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1086. enum amd_clockgating_state state)
  1087. {
  1088. uint32_t msg_id, pp_state = 0;
  1089. uint32_t pp_support_state = 0;
  1090. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1091. if (adev->cg_flags & (AMD_CG_SUPPORT_MC_LS | AMD_CG_SUPPORT_MC_MGCG)) {
  1092. if (adev->cg_flags & AMD_CG_SUPPORT_MC_LS) {
  1093. pp_support_state = AMD_CG_SUPPORT_MC_LS;
  1094. pp_state = PP_STATE_LS;
  1095. }
  1096. if (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG) {
  1097. pp_support_state |= AMD_CG_SUPPORT_MC_MGCG;
  1098. pp_state |= PP_STATE_CG;
  1099. }
  1100. if (state == AMD_CG_STATE_UNGATE)
  1101. pp_state = 0;
  1102. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1103. PP_BLOCK_SYS_MC,
  1104. pp_support_state,
  1105. pp_state);
  1106. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1107. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1108. }
  1109. if (adev->cg_flags & (AMD_CG_SUPPORT_SDMA_LS | AMD_CG_SUPPORT_SDMA_MGCG)) {
  1110. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS) {
  1111. pp_support_state = AMD_CG_SUPPORT_SDMA_LS;
  1112. pp_state = PP_STATE_LS;
  1113. }
  1114. if (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG) {
  1115. pp_support_state |= AMD_CG_SUPPORT_SDMA_MGCG;
  1116. pp_state |= PP_STATE_CG;
  1117. }
  1118. if (state == AMD_CG_STATE_UNGATE)
  1119. pp_state = 0;
  1120. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1121. PP_BLOCK_SYS_SDMA,
  1122. pp_support_state,
  1123. pp_state);
  1124. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1125. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1126. }
  1127. if (adev->cg_flags & (AMD_CG_SUPPORT_HDP_LS | AMD_CG_SUPPORT_HDP_MGCG)) {
  1128. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS) {
  1129. pp_support_state = AMD_CG_SUPPORT_HDP_LS;
  1130. pp_state = PP_STATE_LS;
  1131. }
  1132. if (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG) {
  1133. pp_support_state |= AMD_CG_SUPPORT_HDP_MGCG;
  1134. pp_state |= PP_STATE_CG;
  1135. }
  1136. if (state == AMD_CG_STATE_UNGATE)
  1137. pp_state = 0;
  1138. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1139. PP_BLOCK_SYS_HDP,
  1140. pp_support_state,
  1141. pp_state);
  1142. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1143. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1144. }
  1145. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS) {
  1146. if (state == AMD_CG_STATE_UNGATE)
  1147. pp_state = 0;
  1148. else
  1149. pp_state = PP_STATE_LS;
  1150. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1151. PP_BLOCK_SYS_BIF,
  1152. PP_STATE_SUPPORT_LS,
  1153. pp_state);
  1154. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1155. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1156. }
  1157. if (adev->cg_flags & AMD_CG_SUPPORT_BIF_MGCG) {
  1158. if (state == AMD_CG_STATE_UNGATE)
  1159. pp_state = 0;
  1160. else
  1161. pp_state = PP_STATE_CG;
  1162. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1163. PP_BLOCK_SYS_BIF,
  1164. PP_STATE_SUPPORT_CG,
  1165. pp_state);
  1166. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1167. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1168. }
  1169. if (adev->cg_flags & AMD_CG_SUPPORT_DRM_LS) {
  1170. if (state == AMD_CG_STATE_UNGATE)
  1171. pp_state = 0;
  1172. else
  1173. pp_state = PP_STATE_LS;
  1174. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1175. PP_BLOCK_SYS_DRM,
  1176. PP_STATE_SUPPORT_LS,
  1177. pp_state);
  1178. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1179. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1180. }
  1181. if (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG) {
  1182. if (state == AMD_CG_STATE_UNGATE)
  1183. pp_state = 0;
  1184. else
  1185. pp_state = PP_STATE_CG;
  1186. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1187. PP_BLOCK_SYS_ROM,
  1188. PP_STATE_SUPPORT_CG,
  1189. pp_state);
  1190. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  1191. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  1192. }
  1193. return 0;
  1194. }
  1195. static int vi_common_set_clockgating_state(void *handle,
  1196. enum amd_clockgating_state state)
  1197. {
  1198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1199. if (amdgpu_sriov_vf(adev))
  1200. return 0;
  1201. switch (adev->asic_type) {
  1202. case CHIP_FIJI:
  1203. vi_update_bif_medium_grain_light_sleep(adev,
  1204. state == AMD_CG_STATE_GATE);
  1205. vi_update_hdp_medium_grain_clock_gating(adev,
  1206. state == AMD_CG_STATE_GATE);
  1207. vi_update_hdp_light_sleep(adev,
  1208. state == AMD_CG_STATE_GATE);
  1209. vi_update_rom_medium_grain_clock_gating(adev,
  1210. state == AMD_CG_STATE_GATE);
  1211. break;
  1212. case CHIP_CARRIZO:
  1213. case CHIP_STONEY:
  1214. vi_update_bif_medium_grain_light_sleep(adev,
  1215. state == AMD_CG_STATE_GATE);
  1216. vi_update_hdp_medium_grain_clock_gating(adev,
  1217. state == AMD_CG_STATE_GATE);
  1218. vi_update_hdp_light_sleep(adev,
  1219. state == AMD_CG_STATE_GATE);
  1220. vi_update_drm_light_sleep(adev,
  1221. state == AMD_CG_STATE_GATE);
  1222. break;
  1223. case CHIP_TONGA:
  1224. case CHIP_POLARIS10:
  1225. case CHIP_POLARIS11:
  1226. case CHIP_POLARIS12:
  1227. vi_common_set_clockgating_state_by_smu(adev, state);
  1228. default:
  1229. break;
  1230. }
  1231. return 0;
  1232. }
  1233. static int vi_common_set_powergating_state(void *handle,
  1234. enum amd_powergating_state state)
  1235. {
  1236. return 0;
  1237. }
  1238. static void vi_common_get_clockgating_state(void *handle, u32 *flags)
  1239. {
  1240. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1241. int data;
  1242. if (amdgpu_sriov_vf(adev))
  1243. *flags = 0;
  1244. /* AMD_CG_SUPPORT_BIF_LS */
  1245. data = RREG32_PCIE(ixPCIE_CNTL2);
  1246. if (data & PCIE_CNTL2__SLV_MEM_LS_EN_MASK)
  1247. *flags |= AMD_CG_SUPPORT_BIF_LS;
  1248. /* AMD_CG_SUPPORT_HDP_LS */
  1249. data = RREG32(mmHDP_MEM_POWER_LS);
  1250. if (data & HDP_MEM_POWER_LS__LS_ENABLE_MASK)
  1251. *flags |= AMD_CG_SUPPORT_HDP_LS;
  1252. /* AMD_CG_SUPPORT_HDP_MGCG */
  1253. data = RREG32(mmHDP_HOST_PATH_CNTL);
  1254. if (!(data & HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK))
  1255. *flags |= AMD_CG_SUPPORT_HDP_MGCG;
  1256. /* AMD_CG_SUPPORT_ROM_MGCG */
  1257. data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1258. if (!(data & CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK))
  1259. *flags |= AMD_CG_SUPPORT_ROM_MGCG;
  1260. }
  1261. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1262. .name = "vi_common",
  1263. .early_init = vi_common_early_init,
  1264. .late_init = vi_common_late_init,
  1265. .sw_init = vi_common_sw_init,
  1266. .sw_fini = vi_common_sw_fini,
  1267. .hw_init = vi_common_hw_init,
  1268. .hw_fini = vi_common_hw_fini,
  1269. .suspend = vi_common_suspend,
  1270. .resume = vi_common_resume,
  1271. .is_idle = vi_common_is_idle,
  1272. .wait_for_idle = vi_common_wait_for_idle,
  1273. .soft_reset = vi_common_soft_reset,
  1274. .set_clockgating_state = vi_common_set_clockgating_state,
  1275. .set_powergating_state = vi_common_set_powergating_state,
  1276. .get_clockgating_state = vi_common_get_clockgating_state,
  1277. };
  1278. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1279. {
  1280. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1281. .major = 1,
  1282. .minor = 0,
  1283. .rev = 0,
  1284. .funcs = &vi_common_ip_funcs,
  1285. };
  1286. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1287. {
  1288. /* in early init stage, vbios code won't work */
  1289. vi_detect_hw_virtualization(adev);
  1290. if (amdgpu_sriov_vf(adev))
  1291. adev->virt.ops = &xgpu_vi_virt_ops;
  1292. switch (adev->asic_type) {
  1293. case CHIP_TOPAZ:
  1294. /* topaz has no DCE, UVD, VCE */
  1295. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1296. amdgpu_device_ip_block_add(adev, &gmc_v7_4_ip_block);
  1297. amdgpu_device_ip_block_add(adev, &iceland_ih_ip_block);
  1298. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1299. if (adev->enable_virtual_display)
  1300. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1301. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1302. amdgpu_device_ip_block_add(adev, &sdma_v2_4_ip_block);
  1303. break;
  1304. case CHIP_FIJI:
  1305. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1306. amdgpu_device_ip_block_add(adev, &gmc_v8_5_ip_block);
  1307. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1308. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1309. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1310. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1311. #if defined(CONFIG_DRM_AMD_DC)
  1312. else if (amdgpu_device_has_dc_support(adev))
  1313. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1314. #endif
  1315. else
  1316. amdgpu_device_ip_block_add(adev, &dce_v10_1_ip_block);
  1317. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1318. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1319. if (!amdgpu_sriov_vf(adev)) {
  1320. amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
  1321. amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
  1322. }
  1323. break;
  1324. case CHIP_TONGA:
  1325. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1326. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1327. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1328. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1329. if (adev->enable_virtual_display || amdgpu_sriov_vf(adev))
  1330. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1331. #if defined(CONFIG_DRM_AMD_DC)
  1332. else if (amdgpu_device_has_dc_support(adev))
  1333. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1334. #endif
  1335. else
  1336. amdgpu_device_ip_block_add(adev, &dce_v10_0_ip_block);
  1337. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1338. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1339. if (!amdgpu_sriov_vf(adev)) {
  1340. amdgpu_device_ip_block_add(adev, &uvd_v5_0_ip_block);
  1341. amdgpu_device_ip_block_add(adev, &vce_v3_0_ip_block);
  1342. }
  1343. break;
  1344. case CHIP_POLARIS11:
  1345. case CHIP_POLARIS10:
  1346. case CHIP_POLARIS12:
  1347. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1348. amdgpu_device_ip_block_add(adev, &gmc_v8_1_ip_block);
  1349. amdgpu_device_ip_block_add(adev, &tonga_ih_ip_block);
  1350. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1351. if (adev->enable_virtual_display)
  1352. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1353. #if defined(CONFIG_DRM_AMD_DC)
  1354. else if (amdgpu_device_has_dc_support(adev))
  1355. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1356. #endif
  1357. else
  1358. amdgpu_device_ip_block_add(adev, &dce_v11_2_ip_block);
  1359. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1360. amdgpu_device_ip_block_add(adev, &sdma_v3_1_ip_block);
  1361. amdgpu_device_ip_block_add(adev, &uvd_v6_3_ip_block);
  1362. amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
  1363. break;
  1364. case CHIP_CARRIZO:
  1365. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1366. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1367. amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
  1368. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1369. if (adev->enable_virtual_display)
  1370. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1371. #if defined(CONFIG_DRM_AMD_DC)
  1372. else if (amdgpu_device_has_dc_support(adev))
  1373. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1374. #endif
  1375. else
  1376. amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
  1377. amdgpu_device_ip_block_add(adev, &gfx_v8_0_ip_block);
  1378. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1379. amdgpu_device_ip_block_add(adev, &uvd_v6_0_ip_block);
  1380. amdgpu_device_ip_block_add(adev, &vce_v3_1_ip_block);
  1381. #if defined(CONFIG_DRM_AMD_ACP)
  1382. amdgpu_device_ip_block_add(adev, &acp_ip_block);
  1383. #endif
  1384. break;
  1385. case CHIP_STONEY:
  1386. amdgpu_device_ip_block_add(adev, &vi_common_ip_block);
  1387. amdgpu_device_ip_block_add(adev, &gmc_v8_0_ip_block);
  1388. amdgpu_device_ip_block_add(adev, &cz_ih_ip_block);
  1389. amdgpu_device_ip_block_add(adev, &amdgpu_pp_ip_block);
  1390. if (adev->enable_virtual_display)
  1391. amdgpu_device_ip_block_add(adev, &dce_virtual_ip_block);
  1392. #if defined(CONFIG_DRM_AMD_DC)
  1393. else if (amdgpu_device_has_dc_support(adev))
  1394. amdgpu_device_ip_block_add(adev, &dm_ip_block);
  1395. #endif
  1396. else
  1397. amdgpu_device_ip_block_add(adev, &dce_v11_0_ip_block);
  1398. amdgpu_device_ip_block_add(adev, &gfx_v8_1_ip_block);
  1399. amdgpu_device_ip_block_add(adev, &sdma_v3_0_ip_block);
  1400. amdgpu_device_ip_block_add(adev, &uvd_v6_2_ip_block);
  1401. amdgpu_device_ip_block_add(adev, &vce_v3_4_ip_block);
  1402. #if defined(CONFIG_DRM_AMD_ACP)
  1403. amdgpu_device_ip_block_add(adev, &acp_ip_block);
  1404. #endif
  1405. break;
  1406. default:
  1407. /* FIXME: not supported yet */
  1408. return -EINVAL;
  1409. }
  1410. return 0;
  1411. }