intel_ringbuffer.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <linux/log2.h>
  30. #include <drm/drmP.h>
  31. #include "i915_drv.h"
  32. #include <drm/i915_drm.h>
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /* Rough estimate of the typical request size, performing a flush,
  36. * set-context and then emitting the batch.
  37. */
  38. #define LEGACY_REQUEST_SIZE 200
  39. int __intel_ring_space(int head, int tail, int size)
  40. {
  41. int space = head - tail;
  42. if (space <= 0)
  43. space += size;
  44. return space - I915_RING_FREE_SPACE;
  45. }
  46. void intel_ring_update_space(struct intel_ring *ring)
  47. {
  48. if (ring->last_retired_head != -1) {
  49. ring->head = ring->last_retired_head;
  50. ring->last_retired_head = -1;
  51. }
  52. ring->space = __intel_ring_space(ring->head & HEAD_ADDR,
  53. ring->tail, ring->size);
  54. }
  55. static int
  56. gen2_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  57. {
  58. struct intel_ring *ring = req->ring;
  59. u32 cmd;
  60. int ret;
  61. cmd = MI_FLUSH;
  62. if (mode & EMIT_INVALIDATE)
  63. cmd |= MI_READ_FLUSH;
  64. ret = intel_ring_begin(req, 2);
  65. if (ret)
  66. return ret;
  67. intel_ring_emit(ring, cmd);
  68. intel_ring_emit(ring, MI_NOOP);
  69. intel_ring_advance(ring);
  70. return 0;
  71. }
  72. static int
  73. gen4_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  74. {
  75. struct intel_ring *ring = req->ring;
  76. u32 cmd;
  77. int ret;
  78. /*
  79. * read/write caches:
  80. *
  81. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  82. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  83. * also flushed at 2d versus 3d pipeline switches.
  84. *
  85. * read-only caches:
  86. *
  87. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  88. * MI_READ_FLUSH is set, and is always flushed on 965.
  89. *
  90. * I915_GEM_DOMAIN_COMMAND may not exist?
  91. *
  92. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  93. * invalidated when MI_EXE_FLUSH is set.
  94. *
  95. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  96. * invalidated with every MI_FLUSH.
  97. *
  98. * TLBs:
  99. *
  100. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  101. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  102. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  103. * are flushed at any MI_FLUSH.
  104. */
  105. cmd = MI_FLUSH;
  106. if (mode & EMIT_INVALIDATE) {
  107. cmd |= MI_EXE_FLUSH;
  108. if (IS_G4X(req->i915) || IS_GEN5(req->i915))
  109. cmd |= MI_INVALIDATE_ISP;
  110. }
  111. ret = intel_ring_begin(req, 2);
  112. if (ret)
  113. return ret;
  114. intel_ring_emit(ring, cmd);
  115. intel_ring_emit(ring, MI_NOOP);
  116. intel_ring_advance(ring);
  117. return 0;
  118. }
  119. /**
  120. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  121. * implementing two workarounds on gen6. From section 1.4.7.1
  122. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  123. *
  124. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  125. * produced by non-pipelined state commands), software needs to first
  126. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  127. * 0.
  128. *
  129. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  130. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  131. *
  132. * And the workaround for these two requires this workaround first:
  133. *
  134. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  135. * BEFORE the pipe-control with a post-sync op and no write-cache
  136. * flushes.
  137. *
  138. * And this last workaround is tricky because of the requirements on
  139. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  140. * volume 2 part 1:
  141. *
  142. * "1 of the following must also be set:
  143. * - Render Target Cache Flush Enable ([12] of DW1)
  144. * - Depth Cache Flush Enable ([0] of DW1)
  145. * - Stall at Pixel Scoreboard ([1] of DW1)
  146. * - Depth Stall ([13] of DW1)
  147. * - Post-Sync Operation ([13] of DW1)
  148. * - Notify Enable ([8] of DW1)"
  149. *
  150. * The cache flushes require the workaround flush that triggered this
  151. * one, so we can't use it. Depth stall would trigger the same.
  152. * Post-sync nonzero is what triggered this second workaround, so we
  153. * can't use that one either. Notify enable is IRQs, which aren't
  154. * really our business. That leaves only stall at scoreboard.
  155. */
  156. static int
  157. intel_emit_post_sync_nonzero_flush(struct drm_i915_gem_request *req)
  158. {
  159. struct intel_ring *ring = req->ring;
  160. u32 scratch_addr =
  161. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  162. int ret;
  163. ret = intel_ring_begin(req, 6);
  164. if (ret)
  165. return ret;
  166. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  167. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  168. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  169. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  170. intel_ring_emit(ring, 0); /* low dword */
  171. intel_ring_emit(ring, 0); /* high dword */
  172. intel_ring_emit(ring, MI_NOOP);
  173. intel_ring_advance(ring);
  174. ret = intel_ring_begin(req, 6);
  175. if (ret)
  176. return ret;
  177. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  178. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  179. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  180. intel_ring_emit(ring, 0);
  181. intel_ring_emit(ring, 0);
  182. intel_ring_emit(ring, MI_NOOP);
  183. intel_ring_advance(ring);
  184. return 0;
  185. }
  186. static int
  187. gen6_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  188. {
  189. struct intel_ring *ring = req->ring;
  190. u32 scratch_addr =
  191. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  192. u32 flags = 0;
  193. int ret;
  194. /* Force SNB workarounds for PIPE_CONTROL flushes */
  195. ret = intel_emit_post_sync_nonzero_flush(req);
  196. if (ret)
  197. return ret;
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. if (mode & EMIT_FLUSH) {
  203. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  204. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  205. /*
  206. * Ensure that any following seqno writes only happen
  207. * when the render cache is indeed flushed.
  208. */
  209. flags |= PIPE_CONTROL_CS_STALL;
  210. }
  211. if (mode & EMIT_INVALIDATE) {
  212. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  213. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  214. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  215. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  216. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  217. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  218. /*
  219. * TLB invalidate requires a post-sync write.
  220. */
  221. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  222. }
  223. ret = intel_ring_begin(req, 4);
  224. if (ret)
  225. return ret;
  226. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  227. intel_ring_emit(ring, flags);
  228. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  229. intel_ring_emit(ring, 0);
  230. intel_ring_advance(ring);
  231. return 0;
  232. }
  233. static int
  234. gen7_render_ring_cs_stall_wa(struct drm_i915_gem_request *req)
  235. {
  236. struct intel_ring *ring = req->ring;
  237. int ret;
  238. ret = intel_ring_begin(req, 4);
  239. if (ret)
  240. return ret;
  241. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  242. intel_ring_emit(ring,
  243. PIPE_CONTROL_CS_STALL |
  244. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  245. intel_ring_emit(ring, 0);
  246. intel_ring_emit(ring, 0);
  247. intel_ring_advance(ring);
  248. return 0;
  249. }
  250. static int
  251. gen7_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  252. {
  253. struct intel_ring *ring = req->ring;
  254. u32 scratch_addr =
  255. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  256. u32 flags = 0;
  257. int ret;
  258. /*
  259. * Ensure that any following seqno writes only happen when the render
  260. * cache is indeed flushed.
  261. *
  262. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  263. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  264. * don't try to be clever and just set it unconditionally.
  265. */
  266. flags |= PIPE_CONTROL_CS_STALL;
  267. /* Just flush everything. Experiments have shown that reducing the
  268. * number of bits based on the write domains has little performance
  269. * impact.
  270. */
  271. if (mode & EMIT_FLUSH) {
  272. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  273. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  274. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  275. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  276. }
  277. if (mode & EMIT_INVALIDATE) {
  278. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  279. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  280. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  281. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  282. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  283. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  284. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  285. /*
  286. * TLB invalidate requires a post-sync write.
  287. */
  288. flags |= PIPE_CONTROL_QW_WRITE;
  289. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  290. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  291. /* Workaround: we must issue a pipe_control with CS-stall bit
  292. * set before a pipe_control command that has the state cache
  293. * invalidate bit set. */
  294. gen7_render_ring_cs_stall_wa(req);
  295. }
  296. ret = intel_ring_begin(req, 4);
  297. if (ret)
  298. return ret;
  299. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  300. intel_ring_emit(ring, flags);
  301. intel_ring_emit(ring, scratch_addr);
  302. intel_ring_emit(ring, 0);
  303. intel_ring_advance(ring);
  304. return 0;
  305. }
  306. static int
  307. gen8_emit_pipe_control(struct drm_i915_gem_request *req,
  308. u32 flags, u32 scratch_addr)
  309. {
  310. struct intel_ring *ring = req->ring;
  311. int ret;
  312. ret = intel_ring_begin(req, 6);
  313. if (ret)
  314. return ret;
  315. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  316. intel_ring_emit(ring, flags);
  317. intel_ring_emit(ring, scratch_addr);
  318. intel_ring_emit(ring, 0);
  319. intel_ring_emit(ring, 0);
  320. intel_ring_emit(ring, 0);
  321. intel_ring_advance(ring);
  322. return 0;
  323. }
  324. static int
  325. gen8_render_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  326. {
  327. u32 scratch_addr =
  328. i915_ggtt_offset(req->engine->scratch) + 2 * CACHELINE_BYTES;
  329. u32 flags = 0;
  330. int ret;
  331. flags |= PIPE_CONTROL_CS_STALL;
  332. if (mode & EMIT_FLUSH) {
  333. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  334. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  335. flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
  336. flags |= PIPE_CONTROL_FLUSH_ENABLE;
  337. }
  338. if (mode & EMIT_INVALIDATE) {
  339. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  340. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  341. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  342. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  343. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  344. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  345. flags |= PIPE_CONTROL_QW_WRITE;
  346. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  347. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  348. ret = gen8_emit_pipe_control(req,
  349. PIPE_CONTROL_CS_STALL |
  350. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  351. 0);
  352. if (ret)
  353. return ret;
  354. }
  355. return gen8_emit_pipe_control(req, flags, scratch_addr);
  356. }
  357. u64 intel_engine_get_active_head(struct intel_engine_cs *engine)
  358. {
  359. struct drm_i915_private *dev_priv = engine->i915;
  360. u64 acthd;
  361. if (INTEL_GEN(dev_priv) >= 8)
  362. acthd = I915_READ64_2x32(RING_ACTHD(engine->mmio_base),
  363. RING_ACTHD_UDW(engine->mmio_base));
  364. else if (INTEL_GEN(dev_priv) >= 4)
  365. acthd = I915_READ(RING_ACTHD(engine->mmio_base));
  366. else
  367. acthd = I915_READ(ACTHD);
  368. return acthd;
  369. }
  370. static void ring_setup_phys_status_page(struct intel_engine_cs *engine)
  371. {
  372. struct drm_i915_private *dev_priv = engine->i915;
  373. u32 addr;
  374. addr = dev_priv->status_page_dmah->busaddr;
  375. if (INTEL_GEN(dev_priv) >= 4)
  376. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  377. I915_WRITE(HWS_PGA, addr);
  378. }
  379. static void intel_ring_setup_status_page(struct intel_engine_cs *engine)
  380. {
  381. struct drm_i915_private *dev_priv = engine->i915;
  382. i915_reg_t mmio;
  383. /* The ring status page addresses are no longer next to the rest of
  384. * the ring registers as of gen7.
  385. */
  386. if (IS_GEN7(dev_priv)) {
  387. switch (engine->id) {
  388. case RCS:
  389. mmio = RENDER_HWS_PGA_GEN7;
  390. break;
  391. case BCS:
  392. mmio = BLT_HWS_PGA_GEN7;
  393. break;
  394. /*
  395. * VCS2 actually doesn't exist on Gen7. Only shut up
  396. * gcc switch check warning
  397. */
  398. case VCS2:
  399. case VCS:
  400. mmio = BSD_HWS_PGA_GEN7;
  401. break;
  402. case VECS:
  403. mmio = VEBOX_HWS_PGA_GEN7;
  404. break;
  405. }
  406. } else if (IS_GEN6(dev_priv)) {
  407. mmio = RING_HWS_PGA_GEN6(engine->mmio_base);
  408. } else {
  409. /* XXX: gen8 returns to sanity */
  410. mmio = RING_HWS_PGA(engine->mmio_base);
  411. }
  412. I915_WRITE(mmio, engine->status_page.ggtt_offset);
  413. POSTING_READ(mmio);
  414. /*
  415. * Flush the TLB for this page
  416. *
  417. * FIXME: These two bits have disappeared on gen8, so a question
  418. * arises: do we still need this and if so how should we go about
  419. * invalidating the TLB?
  420. */
  421. if (IS_GEN(dev_priv, 6, 7)) {
  422. i915_reg_t reg = RING_INSTPM(engine->mmio_base);
  423. /* ring should be idle before issuing a sync flush*/
  424. WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
  425. I915_WRITE(reg,
  426. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  427. INSTPM_SYNC_FLUSH));
  428. if (intel_wait_for_register(dev_priv,
  429. reg, INSTPM_SYNC_FLUSH, 0,
  430. 1000))
  431. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  432. engine->name);
  433. }
  434. }
  435. static bool stop_ring(struct intel_engine_cs *engine)
  436. {
  437. struct drm_i915_private *dev_priv = engine->i915;
  438. if (INTEL_GEN(dev_priv) > 2) {
  439. I915_WRITE_MODE(engine, _MASKED_BIT_ENABLE(STOP_RING));
  440. if (intel_wait_for_register(dev_priv,
  441. RING_MI_MODE(engine->mmio_base),
  442. MODE_IDLE,
  443. MODE_IDLE,
  444. 1000)) {
  445. DRM_ERROR("%s : timed out trying to stop ring\n",
  446. engine->name);
  447. /* Sometimes we observe that the idle flag is not
  448. * set even though the ring is empty. So double
  449. * check before giving up.
  450. */
  451. if (I915_READ_HEAD(engine) != I915_READ_TAIL(engine))
  452. return false;
  453. }
  454. }
  455. I915_WRITE_CTL(engine, 0);
  456. I915_WRITE_HEAD(engine, 0);
  457. I915_WRITE_TAIL(engine, 0);
  458. if (INTEL_GEN(dev_priv) > 2) {
  459. (void)I915_READ_CTL(engine);
  460. I915_WRITE_MODE(engine, _MASKED_BIT_DISABLE(STOP_RING));
  461. }
  462. return (I915_READ_HEAD(engine) & HEAD_ADDR) == 0;
  463. }
  464. static int init_ring_common(struct intel_engine_cs *engine)
  465. {
  466. struct drm_i915_private *dev_priv = engine->i915;
  467. struct intel_ring *ring = engine->buffer;
  468. int ret = 0;
  469. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  470. if (!stop_ring(engine)) {
  471. /* G45 ring initialization often fails to reset head to zero */
  472. DRM_DEBUG_KMS("%s head not reset to zero "
  473. "ctl %08x head %08x tail %08x start %08x\n",
  474. engine->name,
  475. I915_READ_CTL(engine),
  476. I915_READ_HEAD(engine),
  477. I915_READ_TAIL(engine),
  478. I915_READ_START(engine));
  479. if (!stop_ring(engine)) {
  480. DRM_ERROR("failed to set %s head to zero "
  481. "ctl %08x head %08x tail %08x start %08x\n",
  482. engine->name,
  483. I915_READ_CTL(engine),
  484. I915_READ_HEAD(engine),
  485. I915_READ_TAIL(engine),
  486. I915_READ_START(engine));
  487. ret = -EIO;
  488. goto out;
  489. }
  490. }
  491. if (HWS_NEEDS_PHYSICAL(dev_priv))
  492. ring_setup_phys_status_page(engine);
  493. else
  494. intel_ring_setup_status_page(engine);
  495. intel_engine_reset_breadcrumbs(engine);
  496. /* Enforce ordering by reading HEAD register back */
  497. I915_READ_HEAD(engine);
  498. /* Initialize the ring. This must happen _after_ we've cleared the ring
  499. * registers with the above sequence (the readback of the HEAD registers
  500. * also enforces ordering), otherwise the hw might lose the new ring
  501. * register values. */
  502. I915_WRITE_START(engine, i915_ggtt_offset(ring->vma));
  503. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  504. if (I915_READ_HEAD(engine))
  505. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  506. engine->name, I915_READ_HEAD(engine));
  507. intel_ring_update_space(ring);
  508. I915_WRITE_HEAD(engine, ring->head);
  509. I915_WRITE_TAIL(engine, ring->tail);
  510. (void)I915_READ_TAIL(engine);
  511. I915_WRITE_CTL(engine,
  512. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  513. | RING_VALID);
  514. /* If the head is still not zero, the ring is dead */
  515. if (intel_wait_for_register_fw(dev_priv, RING_CTL(engine->mmio_base),
  516. RING_VALID, RING_VALID,
  517. 50)) {
  518. DRM_ERROR("%s initialization failed "
  519. "ctl %08x (valid? %d) head %08x [%08x] tail %08x [%08x] start %08x [expected %08x]\n",
  520. engine->name,
  521. I915_READ_CTL(engine),
  522. I915_READ_CTL(engine) & RING_VALID,
  523. I915_READ_HEAD(engine), ring->head,
  524. I915_READ_TAIL(engine), ring->tail,
  525. I915_READ_START(engine),
  526. i915_ggtt_offset(ring->vma));
  527. ret = -EIO;
  528. goto out;
  529. }
  530. intel_engine_init_hangcheck(engine);
  531. out:
  532. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  533. return ret;
  534. }
  535. static void reset_ring_common(struct intel_engine_cs *engine,
  536. struct drm_i915_gem_request *request)
  537. {
  538. struct intel_ring *ring = request->ring;
  539. ring->head = request->postfix;
  540. ring->last_retired_head = -1;
  541. }
  542. static int intel_ring_workarounds_emit(struct drm_i915_gem_request *req)
  543. {
  544. struct intel_ring *ring = req->ring;
  545. struct i915_workarounds *w = &req->i915->workarounds;
  546. int ret, i;
  547. if (w->count == 0)
  548. return 0;
  549. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  550. if (ret)
  551. return ret;
  552. ret = intel_ring_begin(req, (w->count * 2 + 2));
  553. if (ret)
  554. return ret;
  555. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  556. for (i = 0; i < w->count; i++) {
  557. intel_ring_emit_reg(ring, w->reg[i].addr);
  558. intel_ring_emit(ring, w->reg[i].value);
  559. }
  560. intel_ring_emit(ring, MI_NOOP);
  561. intel_ring_advance(ring);
  562. ret = req->engine->emit_flush(req, EMIT_BARRIER);
  563. if (ret)
  564. return ret;
  565. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  566. return 0;
  567. }
  568. static int intel_rcs_ctx_init(struct drm_i915_gem_request *req)
  569. {
  570. int ret;
  571. ret = intel_ring_workarounds_emit(req);
  572. if (ret != 0)
  573. return ret;
  574. ret = i915_gem_render_state_init(req);
  575. if (ret)
  576. return ret;
  577. return 0;
  578. }
  579. static int wa_add(struct drm_i915_private *dev_priv,
  580. i915_reg_t addr,
  581. const u32 mask, const u32 val)
  582. {
  583. const u32 idx = dev_priv->workarounds.count;
  584. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  585. return -ENOSPC;
  586. dev_priv->workarounds.reg[idx].addr = addr;
  587. dev_priv->workarounds.reg[idx].value = val;
  588. dev_priv->workarounds.reg[idx].mask = mask;
  589. dev_priv->workarounds.count++;
  590. return 0;
  591. }
  592. #define WA_REG(addr, mask, val) do { \
  593. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  594. if (r) \
  595. return r; \
  596. } while (0)
  597. #define WA_SET_BIT_MASKED(addr, mask) \
  598. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  599. #define WA_CLR_BIT_MASKED(addr, mask) \
  600. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  601. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  602. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  603. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  604. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  605. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  606. static int wa_ring_whitelist_reg(struct intel_engine_cs *engine,
  607. i915_reg_t reg)
  608. {
  609. struct drm_i915_private *dev_priv = engine->i915;
  610. struct i915_workarounds *wa = &dev_priv->workarounds;
  611. const uint32_t index = wa->hw_whitelist_count[engine->id];
  612. if (WARN_ON(index >= RING_MAX_NONPRIV_SLOTS))
  613. return -EINVAL;
  614. WA_WRITE(RING_FORCE_TO_NONPRIV(engine->mmio_base, index),
  615. i915_mmio_reg_offset(reg));
  616. wa->hw_whitelist_count[engine->id]++;
  617. return 0;
  618. }
  619. static int gen8_init_workarounds(struct intel_engine_cs *engine)
  620. {
  621. struct drm_i915_private *dev_priv = engine->i915;
  622. WA_SET_BIT_MASKED(INSTPM, INSTPM_FORCE_ORDERING);
  623. /* WaDisableAsyncFlipPerfMode:bdw,chv */
  624. WA_SET_BIT_MASKED(MI_MODE, ASYNC_FLIP_PERF_DISABLE);
  625. /* WaDisablePartialInstShootdown:bdw,chv */
  626. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  627. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  628. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  629. * workaround for for a possible hang in the unlikely event a TLB
  630. * invalidation occurs during a PSD flush.
  631. */
  632. /* WaForceEnableNonCoherent:bdw,chv */
  633. /* WaHdcDisableFetchWhenMasked:bdw,chv */
  634. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  635. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  636. HDC_FORCE_NON_COHERENT);
  637. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  638. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  639. * polygons in the same 8x4 pixel/sample area to be processed without
  640. * stalling waiting for the earlier ones to write to Hierarchical Z
  641. * buffer."
  642. *
  643. * This optimization is off by default for BDW and CHV; turn it on.
  644. */
  645. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  646. /* Wa4x4STCOptimizationDisable:bdw,chv */
  647. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  648. /*
  649. * BSpec recommends 8x4 when MSAA is used,
  650. * however in practice 16x4 seems fastest.
  651. *
  652. * Note that PS/WM thread counts depend on the WIZ hashing
  653. * disable bit, which we don't touch here, but it's good
  654. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  655. */
  656. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  657. GEN6_WIZ_HASHING_MASK,
  658. GEN6_WIZ_HASHING_16x4);
  659. return 0;
  660. }
  661. static int bdw_init_workarounds(struct intel_engine_cs *engine)
  662. {
  663. struct drm_i915_private *dev_priv = engine->i915;
  664. int ret;
  665. ret = gen8_init_workarounds(engine);
  666. if (ret)
  667. return ret;
  668. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  669. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  670. /* WaDisableDopClockGating:bdw */
  671. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  672. DOP_CLOCK_GATING_DISABLE);
  673. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  674. GEN8_SAMPLER_POWER_BYPASS_DIS);
  675. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  676. /* WaForceContextSaveRestoreNonCoherent:bdw */
  677. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  678. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  679. (IS_BDW_GT3(dev_priv) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  680. return 0;
  681. }
  682. static int chv_init_workarounds(struct intel_engine_cs *engine)
  683. {
  684. struct drm_i915_private *dev_priv = engine->i915;
  685. int ret;
  686. ret = gen8_init_workarounds(engine);
  687. if (ret)
  688. return ret;
  689. /* WaDisableThreadStallDopClockGating:chv */
  690. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN, STALL_DOP_GATING_DISABLE);
  691. /* Improve HiZ throughput on CHV. */
  692. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  693. return 0;
  694. }
  695. static int gen9_init_workarounds(struct intel_engine_cs *engine)
  696. {
  697. struct drm_i915_private *dev_priv = engine->i915;
  698. int ret;
  699. /* WaConextSwitchWithConcurrentTLBInvalidate:skl,bxt,kbl */
  700. I915_WRITE(GEN9_CSFE_CHICKEN1_RCS, _MASKED_BIT_ENABLE(GEN9_PREEMPT_GPGPU_SYNC_SWITCH_DISABLE));
  701. /* WaEnableLbsSlaRetryTimerDecrement:skl,bxt,kbl */
  702. I915_WRITE(BDW_SCRATCH1, I915_READ(BDW_SCRATCH1) |
  703. GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE);
  704. /* WaDisableKillLogic:bxt,skl,kbl */
  705. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  706. ECOCHK_DIS_TLB);
  707. /* WaClearFlowControlGpgpuContextSave:skl,bxt,kbl */
  708. /* WaDisablePartialInstShootdown:skl,bxt,kbl */
  709. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  710. FLOW_CONTROL_ENABLE |
  711. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  712. /* Syncing dependencies between camera and graphics:skl,bxt,kbl */
  713. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  714. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  715. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  716. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  717. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  718. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  719. GEN9_DG_MIRROR_FIX_ENABLE);
  720. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  721. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_B0) ||
  722. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  723. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  724. GEN9_RHWO_OPTIMIZATION_DISABLE);
  725. /*
  726. * WA also requires GEN9_SLICE_COMMON_ECO_CHICKEN0[14:14] to be set
  727. * but we do that in per ctx batchbuffer as there is an issue
  728. * with this register not getting restored on ctx restore
  729. */
  730. }
  731. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt,kbl */
  732. /* WaEnableSamplerGPGPUPreemptionSupport:skl,bxt,kbl */
  733. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  734. GEN9_ENABLE_YV12_BUGFIX |
  735. GEN9_ENABLE_GPGPU_PREEMPTION);
  736. /* Wa4x4STCOptimizationDisable:skl,bxt,kbl */
  737. /* WaDisablePartialResolveInVc:skl,bxt,kbl */
  738. WA_SET_BIT_MASKED(CACHE_MODE_1, (GEN8_4x4_STC_OPTIMIZATION_DISABLE |
  739. GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE));
  740. /* WaCcsTlbPrefetchDisable:skl,bxt,kbl */
  741. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  742. GEN9_CCS_TLB_PREFETCH_ENABLE);
  743. /* WaDisableMaskBasedCammingInRCC:skl,bxt */
  744. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_C0) ||
  745. IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  746. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  747. PIXEL_MASK_CAMMING_DISABLE);
  748. /* WaForceContextSaveRestoreNonCoherent:skl,bxt,kbl */
  749. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  750. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  751. HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE);
  752. /* WaForceEnableNonCoherent and WaDisableHDCInvalidation are
  753. * both tied to WaForceContextSaveRestoreNonCoherent
  754. * in some hsds for skl. We keep the tie for all gen9. The
  755. * documentation is a bit hazy and so we want to get common behaviour,
  756. * even though there is no clear evidence we would need both on kbl/bxt.
  757. * This area has been source of system hangs so we play it safe
  758. * and mimic the skl regardless of what bspec says.
  759. *
  760. * Use Force Non-Coherent whenever executing a 3D context. This
  761. * is a workaround for a possible hang in the unlikely event
  762. * a TLB invalidation occurs during a PSD flush.
  763. */
  764. /* WaForceEnableNonCoherent:skl,bxt,kbl */
  765. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  766. HDC_FORCE_NON_COHERENT);
  767. /* WaDisableHDCInvalidation:skl,bxt,kbl */
  768. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) |
  769. BDW_DISABLE_HDC_INVALIDATION);
  770. /* WaDisableSamplerPowerBypassForSOPingPong:skl,bxt,kbl */
  771. if (IS_SKYLAKE(dev_priv) ||
  772. IS_KABYLAKE(dev_priv) ||
  773. IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0))
  774. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  775. GEN8_SAMPLER_POWER_BYPASS_DIS);
  776. /* WaDisableSTUnitPowerOptimization:skl,bxt,kbl */
  777. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN2, GEN8_ST_PO_DISABLE);
  778. /* WaOCLCoherentLineFlush:skl,bxt,kbl */
  779. I915_WRITE(GEN8_L3SQCREG4, (I915_READ(GEN8_L3SQCREG4) |
  780. GEN8_LQSC_FLUSH_COHERENT_LINES));
  781. /* WaVFEStateAfterPipeControlwithMediaStateClear:skl,bxt */
  782. ret = wa_ring_whitelist_reg(engine, GEN9_CTX_PREEMPT_REG);
  783. if (ret)
  784. return ret;
  785. /* WaEnablePreemptionGranularityControlByUMD:skl,bxt,kbl */
  786. ret= wa_ring_whitelist_reg(engine, GEN8_CS_CHICKEN1);
  787. if (ret)
  788. return ret;
  789. /* WaAllowUMDToModifyHDCChicken1:skl,bxt,kbl */
  790. ret = wa_ring_whitelist_reg(engine, GEN8_HDC_CHICKEN1);
  791. if (ret)
  792. return ret;
  793. return 0;
  794. }
  795. static int skl_tune_iz_hashing(struct intel_engine_cs *engine)
  796. {
  797. struct drm_i915_private *dev_priv = engine->i915;
  798. u8 vals[3] = { 0, 0, 0 };
  799. unsigned int i;
  800. for (i = 0; i < 3; i++) {
  801. u8 ss;
  802. /*
  803. * Only consider slices where one, and only one, subslice has 7
  804. * EUs
  805. */
  806. if (!is_power_of_2(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]))
  807. continue;
  808. /*
  809. * subslice_7eu[i] != 0 (because of the check above) and
  810. * ss_max == 4 (maximum number of subslices possible per slice)
  811. *
  812. * -> 0 <= ss <= 3;
  813. */
  814. ss = ffs(INTEL_INFO(dev_priv)->sseu.subslice_7eu[i]) - 1;
  815. vals[i] = 3 - ss;
  816. }
  817. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  818. return 0;
  819. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  820. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  821. GEN9_IZ_HASHING_MASK(2) |
  822. GEN9_IZ_HASHING_MASK(1) |
  823. GEN9_IZ_HASHING_MASK(0),
  824. GEN9_IZ_HASHING(2, vals[2]) |
  825. GEN9_IZ_HASHING(1, vals[1]) |
  826. GEN9_IZ_HASHING(0, vals[0]));
  827. return 0;
  828. }
  829. static int skl_init_workarounds(struct intel_engine_cs *engine)
  830. {
  831. struct drm_i915_private *dev_priv = engine->i915;
  832. int ret;
  833. ret = gen9_init_workarounds(engine);
  834. if (ret)
  835. return ret;
  836. /*
  837. * Actual WA is to disable percontext preemption granularity control
  838. * until D0 which is the default case so this is equivalent to
  839. * !WaDisablePerCtxtPreemptionGranularityControl:skl
  840. */
  841. if (IS_SKL_REVID(dev_priv, SKL_REVID_E0, REVID_FOREVER)) {
  842. I915_WRITE(GEN7_FF_SLICE_CS_CHICKEN1,
  843. _MASKED_BIT_ENABLE(GEN9_FFSC_PERCTX_PREEMPT_CTRL));
  844. }
  845. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0)) {
  846. /* WaDisableChickenBitTSGBarrierAckForFFSliceCS:skl */
  847. I915_WRITE(FF_SLICE_CS_CHICKEN2,
  848. _MASKED_BIT_ENABLE(GEN9_TSG_BARRIER_ACK_DISABLE));
  849. }
  850. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  851. * involving this register should also be added to WA batch as required.
  852. */
  853. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_E0))
  854. /* WaDisableLSQCROPERFforOCL:skl */
  855. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  856. GEN8_LQSC_RO_PERF_DIS);
  857. /* WaEnableGapsTsvCreditFix:skl */
  858. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, REVID_FOREVER)) {
  859. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  860. GEN9_GAPS_TSV_CREDIT_DISABLE));
  861. }
  862. /* WaDisablePowerCompilerClockGating:skl */
  863. if (IS_SKL_REVID(dev_priv, SKL_REVID_B0, SKL_REVID_B0))
  864. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  865. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  866. /* WaBarrierPerformanceFixDisable:skl */
  867. if (IS_SKL_REVID(dev_priv, SKL_REVID_C0, SKL_REVID_D0))
  868. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  869. HDC_FENCE_DEST_SLM_DISABLE |
  870. HDC_BARRIER_PERFORMANCE_DISABLE);
  871. /* WaDisableSbeCacheDispatchPortSharing:skl */
  872. if (IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0))
  873. WA_SET_BIT_MASKED(
  874. GEN7_HALF_SLICE_CHICKEN1,
  875. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  876. /* WaDisableGafsUnitClkGating:skl */
  877. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  878. /* WaInPlaceDecompressionHang:skl */
  879. if (IS_SKL_REVID(dev_priv, SKL_REVID_H0, REVID_FOREVER))
  880. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  881. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  882. /* WaDisableLSQCROPERFforOCL:skl */
  883. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  884. if (ret)
  885. return ret;
  886. return skl_tune_iz_hashing(engine);
  887. }
  888. static int bxt_init_workarounds(struct intel_engine_cs *engine)
  889. {
  890. struct drm_i915_private *dev_priv = engine->i915;
  891. int ret;
  892. ret = gen9_init_workarounds(engine);
  893. if (ret)
  894. return ret;
  895. /* WaStoreMultiplePTEenable:bxt */
  896. /* This is a requirement according to Hardware specification */
  897. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1))
  898. I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_TLBPF);
  899. /* WaSetClckGatingDisableMedia:bxt */
  900. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  901. I915_WRITE(GEN7_MISCCPCTL, (I915_READ(GEN7_MISCCPCTL) &
  902. ~GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE));
  903. }
  904. /* WaDisableThreadStallDopClockGating:bxt */
  905. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  906. STALL_DOP_GATING_DISABLE);
  907. /* WaDisablePooledEuLoadBalancingFix:bxt */
  908. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER)) {
  909. WA_SET_BIT_MASKED(FF_SLICE_CS_CHICKEN2,
  910. GEN9_POOLED_EU_LOAD_BALANCING_FIX_DISABLE);
  911. }
  912. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  913. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_B0)) {
  914. WA_SET_BIT_MASKED(
  915. GEN7_HALF_SLICE_CHICKEN1,
  916. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  917. }
  918. /* WaDisableObjectLevelPreemptionForTrifanOrPolygon:bxt */
  919. /* WaDisableObjectLevelPreemptionForInstancedDraw:bxt */
  920. /* WaDisableObjectLevelPreemtionForInstanceId:bxt */
  921. /* WaDisableLSQCROPERFforOCL:bxt */
  922. if (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1)) {
  923. ret = wa_ring_whitelist_reg(engine, GEN9_CS_DEBUG_MODE1);
  924. if (ret)
  925. return ret;
  926. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  927. if (ret)
  928. return ret;
  929. }
  930. /* WaProgramL3SqcReg1DefaultForPerf:bxt */
  931. if (IS_BXT_REVID(dev_priv, BXT_REVID_B0, REVID_FOREVER))
  932. I915_WRITE(GEN8_L3SQCREG1, L3_GENERAL_PRIO_CREDITS(62) |
  933. L3_HIGH_PRIO_CREDITS(2));
  934. /* WaToEnableHwFixForPushConstHWBug:bxt */
  935. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  936. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  937. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  938. /* WaInPlaceDecompressionHang:bxt */
  939. if (IS_BXT_REVID(dev_priv, BXT_REVID_C0, REVID_FOREVER))
  940. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  941. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  942. return 0;
  943. }
  944. static int kbl_init_workarounds(struct intel_engine_cs *engine)
  945. {
  946. struct drm_i915_private *dev_priv = engine->i915;
  947. int ret;
  948. ret = gen9_init_workarounds(engine);
  949. if (ret)
  950. return ret;
  951. /* WaEnableGapsTsvCreditFix:kbl */
  952. I915_WRITE(GEN8_GARBCNTL, (I915_READ(GEN8_GARBCNTL) |
  953. GEN9_GAPS_TSV_CREDIT_DISABLE));
  954. /* WaDisableDynamicCreditSharing:kbl */
  955. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_B0))
  956. WA_SET_BIT(GAMT_CHKN_BIT_REG,
  957. GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING);
  958. /* WaDisableFenceDestinationToSLM:kbl (pre-prod) */
  959. if (IS_KBL_REVID(dev_priv, KBL_REVID_A0, KBL_REVID_A0))
  960. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  961. HDC_FENCE_DEST_SLM_DISABLE);
  962. /* GEN8_L3SQCREG4 has a dependency with WA batch so any new changes
  963. * involving this register should also be added to WA batch as required.
  964. */
  965. if (IS_KBL_REVID(dev_priv, 0, KBL_REVID_E0))
  966. /* WaDisableLSQCROPERFforOCL:kbl */
  967. I915_WRITE(GEN8_L3SQCREG4, I915_READ(GEN8_L3SQCREG4) |
  968. GEN8_LQSC_RO_PERF_DIS);
  969. /* WaToEnableHwFixForPushConstHWBug:kbl */
  970. if (IS_KBL_REVID(dev_priv, KBL_REVID_C0, REVID_FOREVER))
  971. WA_SET_BIT_MASKED(COMMON_SLICE_CHICKEN2,
  972. GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION);
  973. /* WaDisableGafsUnitClkGating:kbl */
  974. WA_SET_BIT(GEN7_UCGCTL4, GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE);
  975. /* WaDisableSbeCacheDispatchPortSharing:kbl */
  976. WA_SET_BIT_MASKED(
  977. GEN7_HALF_SLICE_CHICKEN1,
  978. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  979. /* WaInPlaceDecompressionHang:kbl */
  980. WA_SET_BIT(GEN9_GAMT_ECO_REG_RW_IA,
  981. GAMT_ECO_ENABLE_IN_PLACE_DECOMPRESS);
  982. /* WaDisableLSQCROPERFforOCL:kbl */
  983. ret = wa_ring_whitelist_reg(engine, GEN8_L3SQCREG4);
  984. if (ret)
  985. return ret;
  986. return 0;
  987. }
  988. int init_workarounds_ring(struct intel_engine_cs *engine)
  989. {
  990. struct drm_i915_private *dev_priv = engine->i915;
  991. WARN_ON(engine->id != RCS);
  992. dev_priv->workarounds.count = 0;
  993. dev_priv->workarounds.hw_whitelist_count[RCS] = 0;
  994. if (IS_BROADWELL(dev_priv))
  995. return bdw_init_workarounds(engine);
  996. if (IS_CHERRYVIEW(dev_priv))
  997. return chv_init_workarounds(engine);
  998. if (IS_SKYLAKE(dev_priv))
  999. return skl_init_workarounds(engine);
  1000. if (IS_BROXTON(dev_priv))
  1001. return bxt_init_workarounds(engine);
  1002. if (IS_KABYLAKE(dev_priv))
  1003. return kbl_init_workarounds(engine);
  1004. return 0;
  1005. }
  1006. static int init_render_ring(struct intel_engine_cs *engine)
  1007. {
  1008. struct drm_i915_private *dev_priv = engine->i915;
  1009. int ret = init_ring_common(engine);
  1010. if (ret)
  1011. return ret;
  1012. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  1013. if (IS_GEN(dev_priv, 4, 6))
  1014. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  1015. /* We need to disable the AsyncFlip performance optimisations in order
  1016. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  1017. * programmed to '1' on all products.
  1018. *
  1019. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv
  1020. */
  1021. if (IS_GEN(dev_priv, 6, 7))
  1022. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  1023. /* Required for the hardware to program scanline values for waiting */
  1024. /* WaEnableFlushTlbInvalidationMode:snb */
  1025. if (IS_GEN6(dev_priv))
  1026. I915_WRITE(GFX_MODE,
  1027. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  1028. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  1029. if (IS_GEN7(dev_priv))
  1030. I915_WRITE(GFX_MODE_GEN7,
  1031. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  1032. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  1033. if (IS_GEN6(dev_priv)) {
  1034. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  1035. * "If this bit is set, STCunit will have LRA as replacement
  1036. * policy. [...] This bit must be reset. LRA replacement
  1037. * policy is not supported."
  1038. */
  1039. I915_WRITE(CACHE_MODE_0,
  1040. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  1041. }
  1042. if (IS_GEN(dev_priv, 6, 7))
  1043. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  1044. if (INTEL_INFO(dev_priv)->gen >= 6)
  1045. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1046. return init_workarounds_ring(engine);
  1047. }
  1048. static void render_ring_cleanup(struct intel_engine_cs *engine)
  1049. {
  1050. struct drm_i915_private *dev_priv = engine->i915;
  1051. i915_vma_unpin_and_release(&dev_priv->semaphore);
  1052. }
  1053. static int gen8_rcs_signal(struct drm_i915_gem_request *req)
  1054. {
  1055. struct intel_ring *ring = req->ring;
  1056. struct drm_i915_private *dev_priv = req->i915;
  1057. struct intel_engine_cs *waiter;
  1058. enum intel_engine_id id;
  1059. int ret, num_rings;
  1060. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1061. ret = intel_ring_begin(req, (num_rings-1) * 8);
  1062. if (ret)
  1063. return ret;
  1064. for_each_engine_id(waiter, dev_priv, id) {
  1065. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1066. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1067. continue;
  1068. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1069. intel_ring_emit(ring,
  1070. PIPE_CONTROL_GLOBAL_GTT_IVB |
  1071. PIPE_CONTROL_QW_WRITE |
  1072. PIPE_CONTROL_CS_STALL);
  1073. intel_ring_emit(ring, lower_32_bits(gtt_offset));
  1074. intel_ring_emit(ring, upper_32_bits(gtt_offset));
  1075. intel_ring_emit(ring, req->fence.seqno);
  1076. intel_ring_emit(ring, 0);
  1077. intel_ring_emit(ring,
  1078. MI_SEMAPHORE_SIGNAL |
  1079. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1080. intel_ring_emit(ring, 0);
  1081. }
  1082. intel_ring_advance(ring);
  1083. return 0;
  1084. }
  1085. static int gen8_xcs_signal(struct drm_i915_gem_request *req)
  1086. {
  1087. struct intel_ring *ring = req->ring;
  1088. struct drm_i915_private *dev_priv = req->i915;
  1089. struct intel_engine_cs *waiter;
  1090. enum intel_engine_id id;
  1091. int ret, num_rings;
  1092. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1093. ret = intel_ring_begin(req, (num_rings-1) * 6);
  1094. if (ret)
  1095. return ret;
  1096. for_each_engine_id(waiter, dev_priv, id) {
  1097. u64 gtt_offset = req->engine->semaphore.signal_ggtt[id];
  1098. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1099. continue;
  1100. intel_ring_emit(ring,
  1101. (MI_FLUSH_DW + 1) | MI_FLUSH_DW_OP_STOREDW);
  1102. intel_ring_emit(ring,
  1103. lower_32_bits(gtt_offset) |
  1104. MI_FLUSH_DW_USE_GTT);
  1105. intel_ring_emit(ring, upper_32_bits(gtt_offset));
  1106. intel_ring_emit(ring, req->fence.seqno);
  1107. intel_ring_emit(ring,
  1108. MI_SEMAPHORE_SIGNAL |
  1109. MI_SEMAPHORE_TARGET(waiter->hw_id));
  1110. intel_ring_emit(ring, 0);
  1111. }
  1112. intel_ring_advance(ring);
  1113. return 0;
  1114. }
  1115. static int gen6_signal(struct drm_i915_gem_request *req)
  1116. {
  1117. struct intel_ring *ring = req->ring;
  1118. struct drm_i915_private *dev_priv = req->i915;
  1119. struct intel_engine_cs *engine;
  1120. int ret, num_rings;
  1121. num_rings = INTEL_INFO(dev_priv)->num_rings;
  1122. ret = intel_ring_begin(req, round_up((num_rings-1) * 3, 2));
  1123. if (ret)
  1124. return ret;
  1125. for_each_engine(engine, dev_priv) {
  1126. i915_reg_t mbox_reg;
  1127. if (!(BIT(engine->hw_id) & GEN6_SEMAPHORES_MASK))
  1128. continue;
  1129. mbox_reg = req->engine->semaphore.mbox.signal[engine->hw_id];
  1130. if (i915_mmio_reg_valid(mbox_reg)) {
  1131. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  1132. intel_ring_emit_reg(ring, mbox_reg);
  1133. intel_ring_emit(ring, req->fence.seqno);
  1134. }
  1135. }
  1136. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1137. if (num_rings % 2 == 0)
  1138. intel_ring_emit(ring, MI_NOOP);
  1139. intel_ring_advance(ring);
  1140. return 0;
  1141. }
  1142. static void i9xx_submit_request(struct drm_i915_gem_request *request)
  1143. {
  1144. struct drm_i915_private *dev_priv = request->i915;
  1145. I915_WRITE_TAIL(request->engine,
  1146. intel_ring_offset(request->ring, request->tail));
  1147. }
  1148. static int i9xx_emit_request(struct drm_i915_gem_request *req)
  1149. {
  1150. struct intel_ring *ring = req->ring;
  1151. int ret;
  1152. ret = intel_ring_begin(req, 4);
  1153. if (ret)
  1154. return ret;
  1155. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1156. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1157. intel_ring_emit(ring, req->fence.seqno);
  1158. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1159. intel_ring_advance(ring);
  1160. req->tail = ring->tail;
  1161. return 0;
  1162. }
  1163. /**
  1164. * gen6_sema_emit_request - Update the semaphore mailbox registers
  1165. *
  1166. * @request - request to write to the ring
  1167. *
  1168. * Update the mailbox registers in the *other* rings with the current seqno.
  1169. * This acts like a signal in the canonical semaphore.
  1170. */
  1171. static int gen6_sema_emit_request(struct drm_i915_gem_request *req)
  1172. {
  1173. int ret;
  1174. ret = req->engine->semaphore.signal(req);
  1175. if (ret)
  1176. return ret;
  1177. return i9xx_emit_request(req);
  1178. }
  1179. static int gen8_render_emit_request(struct drm_i915_gem_request *req)
  1180. {
  1181. struct intel_engine_cs *engine = req->engine;
  1182. struct intel_ring *ring = req->ring;
  1183. int ret;
  1184. if (engine->semaphore.signal) {
  1185. ret = engine->semaphore.signal(req);
  1186. if (ret)
  1187. return ret;
  1188. }
  1189. ret = intel_ring_begin(req, 8);
  1190. if (ret)
  1191. return ret;
  1192. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  1193. intel_ring_emit(ring, (PIPE_CONTROL_GLOBAL_GTT_IVB |
  1194. PIPE_CONTROL_CS_STALL |
  1195. PIPE_CONTROL_QW_WRITE));
  1196. intel_ring_emit(ring, intel_hws_seqno_address(engine));
  1197. intel_ring_emit(ring, 0);
  1198. intel_ring_emit(ring, i915_gem_request_get_seqno(req));
  1199. /* We're thrashing one dword of HWS. */
  1200. intel_ring_emit(ring, 0);
  1201. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1202. intel_ring_emit(ring, MI_NOOP);
  1203. intel_ring_advance(ring);
  1204. req->tail = ring->tail;
  1205. return 0;
  1206. }
  1207. /**
  1208. * intel_ring_sync - sync the waiter to the signaller on seqno
  1209. *
  1210. * @waiter - ring that is waiting
  1211. * @signaller - ring which has, or will signal
  1212. * @seqno - seqno which the waiter will block on
  1213. */
  1214. static int
  1215. gen8_ring_sync_to(struct drm_i915_gem_request *req,
  1216. struct drm_i915_gem_request *signal)
  1217. {
  1218. struct intel_ring *ring = req->ring;
  1219. struct drm_i915_private *dev_priv = req->i915;
  1220. u64 offset = GEN8_WAIT_OFFSET(req->engine, signal->engine->id);
  1221. struct i915_hw_ppgtt *ppgtt;
  1222. int ret;
  1223. ret = intel_ring_begin(req, 4);
  1224. if (ret)
  1225. return ret;
  1226. intel_ring_emit(ring,
  1227. MI_SEMAPHORE_WAIT |
  1228. MI_SEMAPHORE_GLOBAL_GTT |
  1229. MI_SEMAPHORE_SAD_GTE_SDD);
  1230. intel_ring_emit(ring, signal->fence.seqno);
  1231. intel_ring_emit(ring, lower_32_bits(offset));
  1232. intel_ring_emit(ring, upper_32_bits(offset));
  1233. intel_ring_advance(ring);
  1234. /* When the !RCS engines idle waiting upon a semaphore, they lose their
  1235. * pagetables and we must reload them before executing the batch.
  1236. * We do this on the i915_switch_context() following the wait and
  1237. * before the dispatch.
  1238. */
  1239. ppgtt = req->ctx->ppgtt;
  1240. if (ppgtt && req->engine->id != RCS)
  1241. ppgtt->pd_dirty_rings |= intel_engine_flag(req->engine);
  1242. return 0;
  1243. }
  1244. static int
  1245. gen6_ring_sync_to(struct drm_i915_gem_request *req,
  1246. struct drm_i915_gem_request *signal)
  1247. {
  1248. struct intel_ring *ring = req->ring;
  1249. u32 dw1 = MI_SEMAPHORE_MBOX |
  1250. MI_SEMAPHORE_COMPARE |
  1251. MI_SEMAPHORE_REGISTER;
  1252. u32 wait_mbox = signal->engine->semaphore.mbox.wait[req->engine->hw_id];
  1253. int ret;
  1254. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1255. ret = intel_ring_begin(req, 4);
  1256. if (ret)
  1257. return ret;
  1258. intel_ring_emit(ring, dw1 | wait_mbox);
  1259. /* Throughout all of the GEM code, seqno passed implies our current
  1260. * seqno is >= the last seqno executed. However for hardware the
  1261. * comparison is strictly greater than.
  1262. */
  1263. intel_ring_emit(ring, signal->fence.seqno - 1);
  1264. intel_ring_emit(ring, 0);
  1265. intel_ring_emit(ring, MI_NOOP);
  1266. intel_ring_advance(ring);
  1267. return 0;
  1268. }
  1269. static void
  1270. gen5_seqno_barrier(struct intel_engine_cs *engine)
  1271. {
  1272. /* MI_STORE are internally buffered by the GPU and not flushed
  1273. * either by MI_FLUSH or SyncFlush or any other combination of
  1274. * MI commands.
  1275. *
  1276. * "Only the submission of the store operation is guaranteed.
  1277. * The write result will be complete (coherent) some time later
  1278. * (this is practically a finite period but there is no guaranteed
  1279. * latency)."
  1280. *
  1281. * Empirically, we observe that we need a delay of at least 75us to
  1282. * be sure that the seqno write is visible by the CPU.
  1283. */
  1284. usleep_range(125, 250);
  1285. }
  1286. static void
  1287. gen6_seqno_barrier(struct intel_engine_cs *engine)
  1288. {
  1289. struct drm_i915_private *dev_priv = engine->i915;
  1290. /* Workaround to force correct ordering between irq and seqno writes on
  1291. * ivb (and maybe also on snb) by reading from a CS register (like
  1292. * ACTHD) before reading the status page.
  1293. *
  1294. * Note that this effectively stalls the read by the time it takes to
  1295. * do a memory transaction, which more or less ensures that the write
  1296. * from the GPU has sufficient time to invalidate the CPU cacheline.
  1297. * Alternatively we could delay the interrupt from the CS ring to give
  1298. * the write time to land, but that would incur a delay after every
  1299. * batch i.e. much more frequent than a delay when waiting for the
  1300. * interrupt (with the same net latency).
  1301. *
  1302. * Also note that to prevent whole machine hangs on gen7, we have to
  1303. * take the spinlock to guard against concurrent cacheline access.
  1304. */
  1305. spin_lock_irq(&dev_priv->uncore.lock);
  1306. POSTING_READ_FW(RING_ACTHD(engine->mmio_base));
  1307. spin_unlock_irq(&dev_priv->uncore.lock);
  1308. }
  1309. static void
  1310. gen5_irq_enable(struct intel_engine_cs *engine)
  1311. {
  1312. gen5_enable_gt_irq(engine->i915, engine->irq_enable_mask);
  1313. }
  1314. static void
  1315. gen5_irq_disable(struct intel_engine_cs *engine)
  1316. {
  1317. gen5_disable_gt_irq(engine->i915, engine->irq_enable_mask);
  1318. }
  1319. static void
  1320. i9xx_irq_enable(struct intel_engine_cs *engine)
  1321. {
  1322. struct drm_i915_private *dev_priv = engine->i915;
  1323. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1324. I915_WRITE(IMR, dev_priv->irq_mask);
  1325. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1326. }
  1327. static void
  1328. i9xx_irq_disable(struct intel_engine_cs *engine)
  1329. {
  1330. struct drm_i915_private *dev_priv = engine->i915;
  1331. dev_priv->irq_mask |= engine->irq_enable_mask;
  1332. I915_WRITE(IMR, dev_priv->irq_mask);
  1333. }
  1334. static void
  1335. i8xx_irq_enable(struct intel_engine_cs *engine)
  1336. {
  1337. struct drm_i915_private *dev_priv = engine->i915;
  1338. dev_priv->irq_mask &= ~engine->irq_enable_mask;
  1339. I915_WRITE16(IMR, dev_priv->irq_mask);
  1340. POSTING_READ16(RING_IMR(engine->mmio_base));
  1341. }
  1342. static void
  1343. i8xx_irq_disable(struct intel_engine_cs *engine)
  1344. {
  1345. struct drm_i915_private *dev_priv = engine->i915;
  1346. dev_priv->irq_mask |= engine->irq_enable_mask;
  1347. I915_WRITE16(IMR, dev_priv->irq_mask);
  1348. }
  1349. static int
  1350. bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1351. {
  1352. struct intel_ring *ring = req->ring;
  1353. int ret;
  1354. ret = intel_ring_begin(req, 2);
  1355. if (ret)
  1356. return ret;
  1357. intel_ring_emit(ring, MI_FLUSH);
  1358. intel_ring_emit(ring, MI_NOOP);
  1359. intel_ring_advance(ring);
  1360. return 0;
  1361. }
  1362. static void
  1363. gen6_irq_enable(struct intel_engine_cs *engine)
  1364. {
  1365. struct drm_i915_private *dev_priv = engine->i915;
  1366. I915_WRITE_IMR(engine,
  1367. ~(engine->irq_enable_mask |
  1368. engine->irq_keep_mask));
  1369. gen5_enable_gt_irq(dev_priv, engine->irq_enable_mask);
  1370. }
  1371. static void
  1372. gen6_irq_disable(struct intel_engine_cs *engine)
  1373. {
  1374. struct drm_i915_private *dev_priv = engine->i915;
  1375. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1376. gen5_disable_gt_irq(dev_priv, engine->irq_enable_mask);
  1377. }
  1378. static void
  1379. hsw_vebox_irq_enable(struct intel_engine_cs *engine)
  1380. {
  1381. struct drm_i915_private *dev_priv = engine->i915;
  1382. I915_WRITE_IMR(engine, ~engine->irq_enable_mask);
  1383. gen6_enable_pm_irq(dev_priv, engine->irq_enable_mask);
  1384. }
  1385. static void
  1386. hsw_vebox_irq_disable(struct intel_engine_cs *engine)
  1387. {
  1388. struct drm_i915_private *dev_priv = engine->i915;
  1389. I915_WRITE_IMR(engine, ~0);
  1390. gen6_disable_pm_irq(dev_priv, engine->irq_enable_mask);
  1391. }
  1392. static void
  1393. gen8_irq_enable(struct intel_engine_cs *engine)
  1394. {
  1395. struct drm_i915_private *dev_priv = engine->i915;
  1396. I915_WRITE_IMR(engine,
  1397. ~(engine->irq_enable_mask |
  1398. engine->irq_keep_mask));
  1399. POSTING_READ_FW(RING_IMR(engine->mmio_base));
  1400. }
  1401. static void
  1402. gen8_irq_disable(struct intel_engine_cs *engine)
  1403. {
  1404. struct drm_i915_private *dev_priv = engine->i915;
  1405. I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
  1406. }
  1407. static int
  1408. i965_emit_bb_start(struct drm_i915_gem_request *req,
  1409. u64 offset, u32 length,
  1410. unsigned int dispatch_flags)
  1411. {
  1412. struct intel_ring *ring = req->ring;
  1413. int ret;
  1414. ret = intel_ring_begin(req, 2);
  1415. if (ret)
  1416. return ret;
  1417. intel_ring_emit(ring,
  1418. MI_BATCH_BUFFER_START |
  1419. MI_BATCH_GTT |
  1420. (dispatch_flags & I915_DISPATCH_SECURE ?
  1421. 0 : MI_BATCH_NON_SECURE_I965));
  1422. intel_ring_emit(ring, offset);
  1423. intel_ring_advance(ring);
  1424. return 0;
  1425. }
  1426. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1427. #define I830_BATCH_LIMIT (256*1024)
  1428. #define I830_TLB_ENTRIES (2)
  1429. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1430. static int
  1431. i830_emit_bb_start(struct drm_i915_gem_request *req,
  1432. u64 offset, u32 len,
  1433. unsigned int dispatch_flags)
  1434. {
  1435. struct intel_ring *ring = req->ring;
  1436. u32 cs_offset = i915_ggtt_offset(req->engine->scratch);
  1437. int ret;
  1438. ret = intel_ring_begin(req, 6);
  1439. if (ret)
  1440. return ret;
  1441. /* Evict the invalid PTE TLBs */
  1442. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1443. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1444. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1445. intel_ring_emit(ring, cs_offset);
  1446. intel_ring_emit(ring, 0xdeadbeef);
  1447. intel_ring_emit(ring, MI_NOOP);
  1448. intel_ring_advance(ring);
  1449. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1450. if (len > I830_BATCH_LIMIT)
  1451. return -ENOSPC;
  1452. ret = intel_ring_begin(req, 6 + 2);
  1453. if (ret)
  1454. return ret;
  1455. /* Blit the batch (which has now all relocs applied) to the
  1456. * stable batch scratch bo area (so that the CS never
  1457. * stumbles over its tlb invalidation bug) ...
  1458. */
  1459. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1460. intel_ring_emit(ring,
  1461. BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1462. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1463. intel_ring_emit(ring, cs_offset);
  1464. intel_ring_emit(ring, 4096);
  1465. intel_ring_emit(ring, offset);
  1466. intel_ring_emit(ring, MI_FLUSH);
  1467. intel_ring_emit(ring, MI_NOOP);
  1468. intel_ring_advance(ring);
  1469. /* ... and execute it. */
  1470. offset = cs_offset;
  1471. }
  1472. ret = intel_ring_begin(req, 2);
  1473. if (ret)
  1474. return ret;
  1475. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1476. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1477. 0 : MI_BATCH_NON_SECURE));
  1478. intel_ring_advance(ring);
  1479. return 0;
  1480. }
  1481. static int
  1482. i915_emit_bb_start(struct drm_i915_gem_request *req,
  1483. u64 offset, u32 len,
  1484. unsigned int dispatch_flags)
  1485. {
  1486. struct intel_ring *ring = req->ring;
  1487. int ret;
  1488. ret = intel_ring_begin(req, 2);
  1489. if (ret)
  1490. return ret;
  1491. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1492. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1493. 0 : MI_BATCH_NON_SECURE));
  1494. intel_ring_advance(ring);
  1495. return 0;
  1496. }
  1497. static void cleanup_phys_status_page(struct intel_engine_cs *engine)
  1498. {
  1499. struct drm_i915_private *dev_priv = engine->i915;
  1500. if (!dev_priv->status_page_dmah)
  1501. return;
  1502. drm_pci_free(&dev_priv->drm, dev_priv->status_page_dmah);
  1503. engine->status_page.page_addr = NULL;
  1504. }
  1505. static void cleanup_status_page(struct intel_engine_cs *engine)
  1506. {
  1507. struct i915_vma *vma;
  1508. vma = fetch_and_zero(&engine->status_page.vma);
  1509. if (!vma)
  1510. return;
  1511. i915_vma_unpin(vma);
  1512. i915_gem_object_unpin_map(vma->obj);
  1513. i915_vma_put(vma);
  1514. }
  1515. static int init_status_page(struct intel_engine_cs *engine)
  1516. {
  1517. struct drm_i915_gem_object *obj;
  1518. struct i915_vma *vma;
  1519. unsigned int flags;
  1520. int ret;
  1521. obj = i915_gem_object_create(&engine->i915->drm, 4096);
  1522. if (IS_ERR(obj)) {
  1523. DRM_ERROR("Failed to allocate status page\n");
  1524. return PTR_ERR(obj);
  1525. }
  1526. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1527. if (ret)
  1528. goto err;
  1529. vma = i915_vma_create(obj, &engine->i915->ggtt.base, NULL);
  1530. if (IS_ERR(vma)) {
  1531. ret = PTR_ERR(vma);
  1532. goto err;
  1533. }
  1534. flags = PIN_GLOBAL;
  1535. if (!HAS_LLC(engine->i915))
  1536. /* On g33, we cannot place HWS above 256MiB, so
  1537. * restrict its pinning to the low mappable arena.
  1538. * Though this restriction is not documented for
  1539. * gen4, gen5, or byt, they also behave similarly
  1540. * and hang if the HWS is placed at the top of the
  1541. * GTT. To generalise, it appears that all !llc
  1542. * platforms have issues with us placing the HWS
  1543. * above the mappable region (even though we never
  1544. * actualy map it).
  1545. */
  1546. flags |= PIN_MAPPABLE;
  1547. ret = i915_vma_pin(vma, 0, 4096, flags);
  1548. if (ret)
  1549. goto err;
  1550. engine->status_page.vma = vma;
  1551. engine->status_page.ggtt_offset = i915_ggtt_offset(vma);
  1552. engine->status_page.page_addr =
  1553. i915_gem_object_pin_map(obj, I915_MAP_WB);
  1554. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1555. engine->name, i915_ggtt_offset(vma));
  1556. return 0;
  1557. err:
  1558. i915_gem_object_put(obj);
  1559. return ret;
  1560. }
  1561. static int init_phys_status_page(struct intel_engine_cs *engine)
  1562. {
  1563. struct drm_i915_private *dev_priv = engine->i915;
  1564. dev_priv->status_page_dmah =
  1565. drm_pci_alloc(&dev_priv->drm, PAGE_SIZE, PAGE_SIZE);
  1566. if (!dev_priv->status_page_dmah)
  1567. return -ENOMEM;
  1568. engine->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1569. memset(engine->status_page.page_addr, 0, PAGE_SIZE);
  1570. return 0;
  1571. }
  1572. int intel_ring_pin(struct intel_ring *ring)
  1573. {
  1574. /* Ring wraparound at offset 0 sometimes hangs. No idea why. */
  1575. unsigned int flags = PIN_GLOBAL | PIN_OFFSET_BIAS | 4096;
  1576. enum i915_map_type map;
  1577. struct i915_vma *vma = ring->vma;
  1578. void *addr;
  1579. int ret;
  1580. GEM_BUG_ON(ring->vaddr);
  1581. map = HAS_LLC(ring->engine->i915) ? I915_MAP_WB : I915_MAP_WC;
  1582. if (vma->obj->stolen)
  1583. flags |= PIN_MAPPABLE;
  1584. if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
  1585. if (flags & PIN_MAPPABLE || map == I915_MAP_WC)
  1586. ret = i915_gem_object_set_to_gtt_domain(vma->obj, true);
  1587. else
  1588. ret = i915_gem_object_set_to_cpu_domain(vma->obj, true);
  1589. if (unlikely(ret))
  1590. return ret;
  1591. }
  1592. ret = i915_vma_pin(vma, 0, PAGE_SIZE, flags);
  1593. if (unlikely(ret))
  1594. return ret;
  1595. if (i915_vma_is_map_and_fenceable(vma))
  1596. addr = (void __force *)i915_vma_pin_iomap(vma);
  1597. else
  1598. addr = i915_gem_object_pin_map(vma->obj, map);
  1599. if (IS_ERR(addr))
  1600. goto err;
  1601. ring->vaddr = addr;
  1602. return 0;
  1603. err:
  1604. i915_vma_unpin(vma);
  1605. return PTR_ERR(addr);
  1606. }
  1607. void intel_ring_unpin(struct intel_ring *ring)
  1608. {
  1609. GEM_BUG_ON(!ring->vma);
  1610. GEM_BUG_ON(!ring->vaddr);
  1611. if (i915_vma_is_map_and_fenceable(ring->vma))
  1612. i915_vma_unpin_iomap(ring->vma);
  1613. else
  1614. i915_gem_object_unpin_map(ring->vma->obj);
  1615. ring->vaddr = NULL;
  1616. i915_vma_unpin(ring->vma);
  1617. }
  1618. static struct i915_vma *
  1619. intel_ring_create_vma(struct drm_i915_private *dev_priv, int size)
  1620. {
  1621. struct drm_i915_gem_object *obj;
  1622. struct i915_vma *vma;
  1623. obj = i915_gem_object_create_stolen(&dev_priv->drm, size);
  1624. if (!obj)
  1625. obj = i915_gem_object_create(&dev_priv->drm, size);
  1626. if (IS_ERR(obj))
  1627. return ERR_CAST(obj);
  1628. /* mark ring buffers as read-only from GPU side by default */
  1629. obj->gt_ro = 1;
  1630. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  1631. if (IS_ERR(vma))
  1632. goto err;
  1633. return vma;
  1634. err:
  1635. i915_gem_object_put(obj);
  1636. return vma;
  1637. }
  1638. struct intel_ring *
  1639. intel_engine_create_ring(struct intel_engine_cs *engine, int size)
  1640. {
  1641. struct intel_ring *ring;
  1642. struct i915_vma *vma;
  1643. GEM_BUG_ON(!is_power_of_2(size));
  1644. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  1645. if (!ring)
  1646. return ERR_PTR(-ENOMEM);
  1647. ring->engine = engine;
  1648. INIT_LIST_HEAD(&ring->request_list);
  1649. ring->size = size;
  1650. /* Workaround an erratum on the i830 which causes a hang if
  1651. * the TAIL pointer points to within the last 2 cachelines
  1652. * of the buffer.
  1653. */
  1654. ring->effective_size = size;
  1655. if (IS_I830(engine->i915) || IS_845G(engine->i915))
  1656. ring->effective_size -= 2 * CACHELINE_BYTES;
  1657. ring->last_retired_head = -1;
  1658. intel_ring_update_space(ring);
  1659. vma = intel_ring_create_vma(engine->i915, size);
  1660. if (IS_ERR(vma)) {
  1661. kfree(ring);
  1662. return ERR_CAST(vma);
  1663. }
  1664. ring->vma = vma;
  1665. return ring;
  1666. }
  1667. void
  1668. intel_ring_free(struct intel_ring *ring)
  1669. {
  1670. i915_vma_put(ring->vma);
  1671. kfree(ring);
  1672. }
  1673. static int intel_ring_context_pin(struct i915_gem_context *ctx,
  1674. struct intel_engine_cs *engine)
  1675. {
  1676. struct intel_context *ce = &ctx->engine[engine->id];
  1677. int ret;
  1678. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1679. if (ce->pin_count++)
  1680. return 0;
  1681. if (ce->state) {
  1682. ret = i915_gem_object_set_to_gtt_domain(ce->state->obj, false);
  1683. if (ret)
  1684. goto error;
  1685. ret = i915_vma_pin(ce->state, 0, ctx->ggtt_alignment,
  1686. PIN_GLOBAL | PIN_HIGH);
  1687. if (ret)
  1688. goto error;
  1689. }
  1690. /* The kernel context is only used as a placeholder for flushing the
  1691. * active context. It is never used for submitting user rendering and
  1692. * as such never requires the golden render context, and so we can skip
  1693. * emitting it when we switch to the kernel context. This is required
  1694. * as during eviction we cannot allocate and pin the renderstate in
  1695. * order to initialise the context.
  1696. */
  1697. if (ctx == ctx->i915->kernel_context)
  1698. ce->initialised = true;
  1699. i915_gem_context_get(ctx);
  1700. return 0;
  1701. error:
  1702. ce->pin_count = 0;
  1703. return ret;
  1704. }
  1705. static void intel_ring_context_unpin(struct i915_gem_context *ctx,
  1706. struct intel_engine_cs *engine)
  1707. {
  1708. struct intel_context *ce = &ctx->engine[engine->id];
  1709. lockdep_assert_held(&ctx->i915->drm.struct_mutex);
  1710. if (--ce->pin_count)
  1711. return;
  1712. if (ce->state)
  1713. i915_vma_unpin(ce->state);
  1714. i915_gem_context_put(ctx);
  1715. }
  1716. static int intel_init_ring_buffer(struct intel_engine_cs *engine)
  1717. {
  1718. struct drm_i915_private *dev_priv = engine->i915;
  1719. struct intel_ring *ring;
  1720. int ret;
  1721. WARN_ON(engine->buffer);
  1722. intel_engine_setup_common(engine);
  1723. memset(engine->semaphore.sync_seqno, 0,
  1724. sizeof(engine->semaphore.sync_seqno));
  1725. ret = intel_engine_init_common(engine);
  1726. if (ret)
  1727. goto error;
  1728. /* We may need to do things with the shrinker which
  1729. * require us to immediately switch back to the default
  1730. * context. This can cause a problem as pinning the
  1731. * default context also requires GTT space which may not
  1732. * be available. To avoid this we always pin the default
  1733. * context.
  1734. */
  1735. ret = intel_ring_context_pin(dev_priv->kernel_context, engine);
  1736. if (ret)
  1737. goto error;
  1738. ring = intel_engine_create_ring(engine, 32 * PAGE_SIZE);
  1739. if (IS_ERR(ring)) {
  1740. ret = PTR_ERR(ring);
  1741. goto error;
  1742. }
  1743. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1744. WARN_ON(engine->id != RCS);
  1745. ret = init_phys_status_page(engine);
  1746. if (ret)
  1747. goto error;
  1748. } else {
  1749. ret = init_status_page(engine);
  1750. if (ret)
  1751. goto error;
  1752. }
  1753. ret = intel_ring_pin(ring);
  1754. if (ret) {
  1755. intel_ring_free(ring);
  1756. goto error;
  1757. }
  1758. engine->buffer = ring;
  1759. return 0;
  1760. error:
  1761. intel_engine_cleanup(engine);
  1762. return ret;
  1763. }
  1764. void intel_engine_cleanup(struct intel_engine_cs *engine)
  1765. {
  1766. struct drm_i915_private *dev_priv;
  1767. if (!intel_engine_initialized(engine))
  1768. return;
  1769. dev_priv = engine->i915;
  1770. if (engine->buffer) {
  1771. WARN_ON(INTEL_GEN(dev_priv) > 2 &&
  1772. (I915_READ_MODE(engine) & MODE_IDLE) == 0);
  1773. intel_ring_unpin(engine->buffer);
  1774. intel_ring_free(engine->buffer);
  1775. engine->buffer = NULL;
  1776. }
  1777. if (engine->cleanup)
  1778. engine->cleanup(engine);
  1779. if (HWS_NEEDS_PHYSICAL(dev_priv)) {
  1780. WARN_ON(engine->id != RCS);
  1781. cleanup_phys_status_page(engine);
  1782. } else {
  1783. cleanup_status_page(engine);
  1784. }
  1785. intel_engine_cleanup_common(engine);
  1786. intel_ring_context_unpin(dev_priv->kernel_context, engine);
  1787. engine->i915 = NULL;
  1788. }
  1789. void intel_legacy_submission_resume(struct drm_i915_private *dev_priv)
  1790. {
  1791. struct intel_engine_cs *engine;
  1792. for_each_engine(engine, dev_priv) {
  1793. engine->buffer->head = engine->buffer->tail;
  1794. engine->buffer->last_retired_head = -1;
  1795. }
  1796. }
  1797. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1798. {
  1799. int ret;
  1800. /* Flush enough space to reduce the likelihood of waiting after
  1801. * we start building the request - in which case we will just
  1802. * have to repeat work.
  1803. */
  1804. request->reserved_space += LEGACY_REQUEST_SIZE;
  1805. request->ring = request->engine->buffer;
  1806. ret = intel_ring_begin(request, 0);
  1807. if (ret)
  1808. return ret;
  1809. request->reserved_space -= LEGACY_REQUEST_SIZE;
  1810. return 0;
  1811. }
  1812. static int wait_for_space(struct drm_i915_gem_request *req, int bytes)
  1813. {
  1814. struct intel_ring *ring = req->ring;
  1815. struct drm_i915_gem_request *target;
  1816. int ret;
  1817. intel_ring_update_space(ring);
  1818. if (ring->space >= bytes)
  1819. return 0;
  1820. /*
  1821. * Space is reserved in the ringbuffer for finalising the request,
  1822. * as that cannot be allowed to fail. During request finalisation,
  1823. * reserved_space is set to 0 to stop the overallocation and the
  1824. * assumption is that then we never need to wait (which has the
  1825. * risk of failing with EINTR).
  1826. *
  1827. * See also i915_gem_request_alloc() and i915_add_request().
  1828. */
  1829. GEM_BUG_ON(!req->reserved_space);
  1830. list_for_each_entry(target, &ring->request_list, ring_link) {
  1831. unsigned space;
  1832. /* Would completion of this request free enough space? */
  1833. space = __intel_ring_space(target->postfix, ring->tail,
  1834. ring->size);
  1835. if (space >= bytes)
  1836. break;
  1837. }
  1838. if (WARN_ON(&target->ring_link == &ring->request_list))
  1839. return -ENOSPC;
  1840. ret = i915_wait_request(target,
  1841. I915_WAIT_INTERRUPTIBLE | I915_WAIT_LOCKED,
  1842. NULL, NO_WAITBOOST);
  1843. if (ret)
  1844. return ret;
  1845. i915_gem_request_retire_upto(target);
  1846. intel_ring_update_space(ring);
  1847. GEM_BUG_ON(ring->space < bytes);
  1848. return 0;
  1849. }
  1850. int intel_ring_begin(struct drm_i915_gem_request *req, int num_dwords)
  1851. {
  1852. struct intel_ring *ring = req->ring;
  1853. int remain_actual = ring->size - ring->tail;
  1854. int remain_usable = ring->effective_size - ring->tail;
  1855. int bytes = num_dwords * sizeof(u32);
  1856. int total_bytes, wait_bytes;
  1857. bool need_wrap = false;
  1858. total_bytes = bytes + req->reserved_space;
  1859. if (unlikely(bytes > remain_usable)) {
  1860. /*
  1861. * Not enough space for the basic request. So need to flush
  1862. * out the remainder and then wait for base + reserved.
  1863. */
  1864. wait_bytes = remain_actual + total_bytes;
  1865. need_wrap = true;
  1866. } else if (unlikely(total_bytes > remain_usable)) {
  1867. /*
  1868. * The base request will fit but the reserved space
  1869. * falls off the end. So we don't need an immediate wrap
  1870. * and only need to effectively wait for the reserved
  1871. * size space from the start of ringbuffer.
  1872. */
  1873. wait_bytes = remain_actual + req->reserved_space;
  1874. } else {
  1875. /* No wrapping required, just waiting. */
  1876. wait_bytes = total_bytes;
  1877. }
  1878. if (wait_bytes > ring->space) {
  1879. int ret = wait_for_space(req, wait_bytes);
  1880. if (unlikely(ret))
  1881. return ret;
  1882. }
  1883. if (unlikely(need_wrap)) {
  1884. GEM_BUG_ON(remain_actual > ring->space);
  1885. GEM_BUG_ON(ring->tail + remain_actual > ring->size);
  1886. /* Fill the tail with MI_NOOP */
  1887. memset(ring->vaddr + ring->tail, 0, remain_actual);
  1888. ring->tail = 0;
  1889. ring->space -= remain_actual;
  1890. }
  1891. ring->space -= bytes;
  1892. GEM_BUG_ON(ring->space < 0);
  1893. return 0;
  1894. }
  1895. /* Align the ring tail to a cacheline boundary */
  1896. int intel_ring_cacheline_align(struct drm_i915_gem_request *req)
  1897. {
  1898. struct intel_ring *ring = req->ring;
  1899. int num_dwords =
  1900. (ring->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1901. int ret;
  1902. if (num_dwords == 0)
  1903. return 0;
  1904. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1905. ret = intel_ring_begin(req, num_dwords);
  1906. if (ret)
  1907. return ret;
  1908. while (num_dwords--)
  1909. intel_ring_emit(ring, MI_NOOP);
  1910. intel_ring_advance(ring);
  1911. return 0;
  1912. }
  1913. static void gen6_bsd_submit_request(struct drm_i915_gem_request *request)
  1914. {
  1915. struct drm_i915_private *dev_priv = request->i915;
  1916. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  1917. /* Every tail move must follow the sequence below */
  1918. /* Disable notification that the ring is IDLE. The GT
  1919. * will then assume that it is busy and bring it out of rc6.
  1920. */
  1921. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1922. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1923. /* Clear the context id. Here be magic! */
  1924. I915_WRITE64_FW(GEN6_BSD_RNCID, 0x0);
  1925. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1926. if (intel_wait_for_register_fw(dev_priv,
  1927. GEN6_BSD_SLEEP_PSMI_CONTROL,
  1928. GEN6_BSD_SLEEP_INDICATOR,
  1929. 0,
  1930. 50))
  1931. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1932. /* Now that the ring is fully powered up, update the tail */
  1933. i9xx_submit_request(request);
  1934. /* Let the ring send IDLE messages to the GT again,
  1935. * and so let it sleep to conserve power when idle.
  1936. */
  1937. I915_WRITE_FW(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1938. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1939. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  1940. }
  1941. static int gen6_bsd_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  1942. {
  1943. struct intel_ring *ring = req->ring;
  1944. uint32_t cmd;
  1945. int ret;
  1946. ret = intel_ring_begin(req, 4);
  1947. if (ret)
  1948. return ret;
  1949. cmd = MI_FLUSH_DW;
  1950. if (INTEL_GEN(req->i915) >= 8)
  1951. cmd += 1;
  1952. /* We always require a command barrier so that subsequent
  1953. * commands, such as breadcrumb interrupts, are strictly ordered
  1954. * wrt the contents of the write cache being flushed to memory
  1955. * (and thus being coherent from the CPU).
  1956. */
  1957. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1958. /*
  1959. * Bspec vol 1c.5 - video engine command streamer:
  1960. * "If ENABLED, all TLBs will be invalidated once the flush
  1961. * operation is complete. This bit is only valid when the
  1962. * Post-Sync Operation field is a value of 1h or 3h."
  1963. */
  1964. if (mode & EMIT_INVALIDATE)
  1965. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1966. intel_ring_emit(ring, cmd);
  1967. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1968. if (INTEL_GEN(req->i915) >= 8) {
  1969. intel_ring_emit(ring, 0); /* upper addr */
  1970. intel_ring_emit(ring, 0); /* value */
  1971. } else {
  1972. intel_ring_emit(ring, 0);
  1973. intel_ring_emit(ring, MI_NOOP);
  1974. }
  1975. intel_ring_advance(ring);
  1976. return 0;
  1977. }
  1978. static int
  1979. gen8_emit_bb_start(struct drm_i915_gem_request *req,
  1980. u64 offset, u32 len,
  1981. unsigned int dispatch_flags)
  1982. {
  1983. struct intel_ring *ring = req->ring;
  1984. bool ppgtt = USES_PPGTT(req->i915) &&
  1985. !(dispatch_flags & I915_DISPATCH_SECURE);
  1986. int ret;
  1987. ret = intel_ring_begin(req, 4);
  1988. if (ret)
  1989. return ret;
  1990. /* FIXME(BDW): Address space and security selectors. */
  1991. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8) |
  1992. (dispatch_flags & I915_DISPATCH_RS ?
  1993. MI_BATCH_RESOURCE_STREAMER : 0));
  1994. intel_ring_emit(ring, lower_32_bits(offset));
  1995. intel_ring_emit(ring, upper_32_bits(offset));
  1996. intel_ring_emit(ring, MI_NOOP);
  1997. intel_ring_advance(ring);
  1998. return 0;
  1999. }
  2000. static int
  2001. hsw_emit_bb_start(struct drm_i915_gem_request *req,
  2002. u64 offset, u32 len,
  2003. unsigned int dispatch_flags)
  2004. {
  2005. struct intel_ring *ring = req->ring;
  2006. int ret;
  2007. ret = intel_ring_begin(req, 2);
  2008. if (ret)
  2009. return ret;
  2010. intel_ring_emit(ring,
  2011. MI_BATCH_BUFFER_START |
  2012. (dispatch_flags & I915_DISPATCH_SECURE ?
  2013. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW) |
  2014. (dispatch_flags & I915_DISPATCH_RS ?
  2015. MI_BATCH_RESOURCE_STREAMER : 0));
  2016. /* bit0-7 is the length on GEN6+ */
  2017. intel_ring_emit(ring, offset);
  2018. intel_ring_advance(ring);
  2019. return 0;
  2020. }
  2021. static int
  2022. gen6_emit_bb_start(struct drm_i915_gem_request *req,
  2023. u64 offset, u32 len,
  2024. unsigned int dispatch_flags)
  2025. {
  2026. struct intel_ring *ring = req->ring;
  2027. int ret;
  2028. ret = intel_ring_begin(req, 2);
  2029. if (ret)
  2030. return ret;
  2031. intel_ring_emit(ring,
  2032. MI_BATCH_BUFFER_START |
  2033. (dispatch_flags & I915_DISPATCH_SECURE ?
  2034. 0 : MI_BATCH_NON_SECURE_I965));
  2035. /* bit0-7 is the length on GEN6+ */
  2036. intel_ring_emit(ring, offset);
  2037. intel_ring_advance(ring);
  2038. return 0;
  2039. }
  2040. /* Blitter support (SandyBridge+) */
  2041. static int gen6_ring_flush(struct drm_i915_gem_request *req, u32 mode)
  2042. {
  2043. struct intel_ring *ring = req->ring;
  2044. uint32_t cmd;
  2045. int ret;
  2046. ret = intel_ring_begin(req, 4);
  2047. if (ret)
  2048. return ret;
  2049. cmd = MI_FLUSH_DW;
  2050. if (INTEL_GEN(req->i915) >= 8)
  2051. cmd += 1;
  2052. /* We always require a command barrier so that subsequent
  2053. * commands, such as breadcrumb interrupts, are strictly ordered
  2054. * wrt the contents of the write cache being flushed to memory
  2055. * (and thus being coherent from the CPU).
  2056. */
  2057. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2058. /*
  2059. * Bspec vol 1c.3 - blitter engine command streamer:
  2060. * "If ENABLED, all TLBs will be invalidated once the flush
  2061. * operation is complete. This bit is only valid when the
  2062. * Post-Sync Operation field is a value of 1h or 3h."
  2063. */
  2064. if (mode & EMIT_INVALIDATE)
  2065. cmd |= MI_INVALIDATE_TLB;
  2066. intel_ring_emit(ring, cmd);
  2067. intel_ring_emit(ring,
  2068. I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2069. if (INTEL_GEN(req->i915) >= 8) {
  2070. intel_ring_emit(ring, 0); /* upper addr */
  2071. intel_ring_emit(ring, 0); /* value */
  2072. } else {
  2073. intel_ring_emit(ring, 0);
  2074. intel_ring_emit(ring, MI_NOOP);
  2075. }
  2076. intel_ring_advance(ring);
  2077. return 0;
  2078. }
  2079. static void intel_ring_init_semaphores(struct drm_i915_private *dev_priv,
  2080. struct intel_engine_cs *engine)
  2081. {
  2082. struct drm_i915_gem_object *obj;
  2083. int ret, i;
  2084. if (!i915.semaphores)
  2085. return;
  2086. if (INTEL_GEN(dev_priv) >= 8 && !dev_priv->semaphore) {
  2087. struct i915_vma *vma;
  2088. obj = i915_gem_object_create(&dev_priv->drm, 4096);
  2089. if (IS_ERR(obj))
  2090. goto err;
  2091. vma = i915_vma_create(obj, &dev_priv->ggtt.base, NULL);
  2092. if (IS_ERR(vma))
  2093. goto err_obj;
  2094. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  2095. if (ret)
  2096. goto err_obj;
  2097. ret = i915_vma_pin(vma, 0, 0, PIN_GLOBAL | PIN_HIGH);
  2098. if (ret)
  2099. goto err_obj;
  2100. dev_priv->semaphore = vma;
  2101. }
  2102. if (INTEL_GEN(dev_priv) >= 8) {
  2103. u32 offset = i915_ggtt_offset(dev_priv->semaphore);
  2104. engine->semaphore.sync_to = gen8_ring_sync_to;
  2105. engine->semaphore.signal = gen8_xcs_signal;
  2106. for (i = 0; i < I915_NUM_ENGINES; i++) {
  2107. u32 ring_offset;
  2108. if (i != engine->id)
  2109. ring_offset = offset + GEN8_SEMAPHORE_OFFSET(engine->id, i);
  2110. else
  2111. ring_offset = MI_SEMAPHORE_SYNC_INVALID;
  2112. engine->semaphore.signal_ggtt[i] = ring_offset;
  2113. }
  2114. } else if (INTEL_GEN(dev_priv) >= 6) {
  2115. engine->semaphore.sync_to = gen6_ring_sync_to;
  2116. engine->semaphore.signal = gen6_signal;
  2117. /*
  2118. * The current semaphore is only applied on pre-gen8
  2119. * platform. And there is no VCS2 ring on the pre-gen8
  2120. * platform. So the semaphore between RCS and VCS2 is
  2121. * initialized as INVALID. Gen8 will initialize the
  2122. * sema between VCS2 and RCS later.
  2123. */
  2124. for (i = 0; i < GEN6_NUM_SEMAPHORES; i++) {
  2125. static const struct {
  2126. u32 wait_mbox;
  2127. i915_reg_t mbox_reg;
  2128. } sem_data[GEN6_NUM_SEMAPHORES][GEN6_NUM_SEMAPHORES] = {
  2129. [RCS_HW] = {
  2130. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RV, .mbox_reg = GEN6_VRSYNC },
  2131. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RB, .mbox_reg = GEN6_BRSYNC },
  2132. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_RVE, .mbox_reg = GEN6_VERSYNC },
  2133. },
  2134. [VCS_HW] = {
  2135. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VR, .mbox_reg = GEN6_RVSYNC },
  2136. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VB, .mbox_reg = GEN6_BVSYNC },
  2137. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VVE, .mbox_reg = GEN6_VEVSYNC },
  2138. },
  2139. [BCS_HW] = {
  2140. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BR, .mbox_reg = GEN6_RBSYNC },
  2141. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BV, .mbox_reg = GEN6_VBSYNC },
  2142. [VECS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_BVE, .mbox_reg = GEN6_VEBSYNC },
  2143. },
  2144. [VECS_HW] = {
  2145. [RCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VER, .mbox_reg = GEN6_RVESYNC },
  2146. [VCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEV, .mbox_reg = GEN6_VVESYNC },
  2147. [BCS_HW] = { .wait_mbox = MI_SEMAPHORE_SYNC_VEB, .mbox_reg = GEN6_BVESYNC },
  2148. },
  2149. };
  2150. u32 wait_mbox;
  2151. i915_reg_t mbox_reg;
  2152. if (i == engine->hw_id) {
  2153. wait_mbox = MI_SEMAPHORE_SYNC_INVALID;
  2154. mbox_reg = GEN6_NOSYNC;
  2155. } else {
  2156. wait_mbox = sem_data[engine->hw_id][i].wait_mbox;
  2157. mbox_reg = sem_data[engine->hw_id][i].mbox_reg;
  2158. }
  2159. engine->semaphore.mbox.wait[i] = wait_mbox;
  2160. engine->semaphore.mbox.signal[i] = mbox_reg;
  2161. }
  2162. }
  2163. return;
  2164. err_obj:
  2165. i915_gem_object_put(obj);
  2166. err:
  2167. DRM_DEBUG_DRIVER("Failed to allocate space for semaphores, disabling\n");
  2168. i915.semaphores = 0;
  2169. }
  2170. static void intel_ring_init_irq(struct drm_i915_private *dev_priv,
  2171. struct intel_engine_cs *engine)
  2172. {
  2173. engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << engine->irq_shift;
  2174. if (INTEL_GEN(dev_priv) >= 8) {
  2175. engine->irq_enable = gen8_irq_enable;
  2176. engine->irq_disable = gen8_irq_disable;
  2177. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2178. } else if (INTEL_GEN(dev_priv) >= 6) {
  2179. engine->irq_enable = gen6_irq_enable;
  2180. engine->irq_disable = gen6_irq_disable;
  2181. engine->irq_seqno_barrier = gen6_seqno_barrier;
  2182. } else if (INTEL_GEN(dev_priv) >= 5) {
  2183. engine->irq_enable = gen5_irq_enable;
  2184. engine->irq_disable = gen5_irq_disable;
  2185. engine->irq_seqno_barrier = gen5_seqno_barrier;
  2186. } else if (INTEL_GEN(dev_priv) >= 3) {
  2187. engine->irq_enable = i9xx_irq_enable;
  2188. engine->irq_disable = i9xx_irq_disable;
  2189. } else {
  2190. engine->irq_enable = i8xx_irq_enable;
  2191. engine->irq_disable = i8xx_irq_disable;
  2192. }
  2193. }
  2194. static void intel_ring_default_vfuncs(struct drm_i915_private *dev_priv,
  2195. struct intel_engine_cs *engine)
  2196. {
  2197. intel_ring_init_irq(dev_priv, engine);
  2198. intel_ring_init_semaphores(dev_priv, engine);
  2199. engine->init_hw = init_ring_common;
  2200. engine->reset_hw = reset_ring_common;
  2201. engine->emit_request = i9xx_emit_request;
  2202. if (i915.semaphores)
  2203. engine->emit_request = gen6_sema_emit_request;
  2204. engine->submit_request = i9xx_submit_request;
  2205. if (INTEL_GEN(dev_priv) >= 8)
  2206. engine->emit_bb_start = gen8_emit_bb_start;
  2207. else if (INTEL_GEN(dev_priv) >= 6)
  2208. engine->emit_bb_start = gen6_emit_bb_start;
  2209. else if (INTEL_GEN(dev_priv) >= 4)
  2210. engine->emit_bb_start = i965_emit_bb_start;
  2211. else if (IS_I830(dev_priv) || IS_845G(dev_priv))
  2212. engine->emit_bb_start = i830_emit_bb_start;
  2213. else
  2214. engine->emit_bb_start = i915_emit_bb_start;
  2215. }
  2216. int intel_init_render_ring_buffer(struct intel_engine_cs *engine)
  2217. {
  2218. struct drm_i915_private *dev_priv = engine->i915;
  2219. int ret;
  2220. intel_ring_default_vfuncs(dev_priv, engine);
  2221. if (HAS_L3_DPF(dev_priv))
  2222. engine->irq_keep_mask = GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  2223. if (INTEL_GEN(dev_priv) >= 8) {
  2224. engine->init_context = intel_rcs_ctx_init;
  2225. engine->emit_request = gen8_render_emit_request;
  2226. engine->emit_flush = gen8_render_ring_flush;
  2227. if (i915.semaphores)
  2228. engine->semaphore.signal = gen8_rcs_signal;
  2229. } else if (INTEL_GEN(dev_priv) >= 6) {
  2230. engine->init_context = intel_rcs_ctx_init;
  2231. engine->emit_flush = gen7_render_ring_flush;
  2232. if (IS_GEN6(dev_priv))
  2233. engine->emit_flush = gen6_render_ring_flush;
  2234. } else if (IS_GEN5(dev_priv)) {
  2235. engine->emit_flush = gen4_render_ring_flush;
  2236. } else {
  2237. if (INTEL_GEN(dev_priv) < 4)
  2238. engine->emit_flush = gen2_render_ring_flush;
  2239. else
  2240. engine->emit_flush = gen4_render_ring_flush;
  2241. engine->irq_enable_mask = I915_USER_INTERRUPT;
  2242. }
  2243. if (IS_HASWELL(dev_priv))
  2244. engine->emit_bb_start = hsw_emit_bb_start;
  2245. engine->init_hw = init_render_ring;
  2246. engine->cleanup = render_ring_cleanup;
  2247. ret = intel_init_ring_buffer(engine);
  2248. if (ret)
  2249. return ret;
  2250. if (INTEL_GEN(dev_priv) >= 6) {
  2251. ret = intel_engine_create_scratch(engine, 4096);
  2252. if (ret)
  2253. return ret;
  2254. } else if (HAS_BROKEN_CS_TLB(dev_priv)) {
  2255. ret = intel_engine_create_scratch(engine, I830_WA_SIZE);
  2256. if (ret)
  2257. return ret;
  2258. }
  2259. return 0;
  2260. }
  2261. int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine)
  2262. {
  2263. struct drm_i915_private *dev_priv = engine->i915;
  2264. intel_ring_default_vfuncs(dev_priv, engine);
  2265. if (INTEL_GEN(dev_priv) >= 6) {
  2266. /* gen6 bsd needs a special wa for tail updates */
  2267. if (IS_GEN6(dev_priv))
  2268. engine->submit_request = gen6_bsd_submit_request;
  2269. engine->emit_flush = gen6_bsd_ring_flush;
  2270. if (INTEL_GEN(dev_priv) < 8)
  2271. engine->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2272. } else {
  2273. engine->mmio_base = BSD_RING_BASE;
  2274. engine->emit_flush = bsd_ring_flush;
  2275. if (IS_GEN5(dev_priv))
  2276. engine->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2277. else
  2278. engine->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2279. }
  2280. return intel_init_ring_buffer(engine);
  2281. }
  2282. /**
  2283. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2284. */
  2285. int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine)
  2286. {
  2287. struct drm_i915_private *dev_priv = engine->i915;
  2288. intel_ring_default_vfuncs(dev_priv, engine);
  2289. engine->emit_flush = gen6_bsd_ring_flush;
  2290. return intel_init_ring_buffer(engine);
  2291. }
  2292. int intel_init_blt_ring_buffer(struct intel_engine_cs *engine)
  2293. {
  2294. struct drm_i915_private *dev_priv = engine->i915;
  2295. intel_ring_default_vfuncs(dev_priv, engine);
  2296. engine->emit_flush = gen6_ring_flush;
  2297. if (INTEL_GEN(dev_priv) < 8)
  2298. engine->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2299. return intel_init_ring_buffer(engine);
  2300. }
  2301. int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine)
  2302. {
  2303. struct drm_i915_private *dev_priv = engine->i915;
  2304. intel_ring_default_vfuncs(dev_priv, engine);
  2305. engine->emit_flush = gen6_ring_flush;
  2306. if (INTEL_GEN(dev_priv) < 8) {
  2307. engine->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2308. engine->irq_enable = hsw_vebox_irq_enable;
  2309. engine->irq_disable = hsw_vebox_irq_disable;
  2310. }
  2311. return intel_init_ring_buffer(engine);
  2312. }