i40e_txrx.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 - 2014 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program. If not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * The full GNU General Public License is included in this distribution in
  19. * the file called "COPYING".
  20. *
  21. * Contact Information:
  22. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. ******************************************************************************/
  26. #include <linux/prefetch.h>
  27. #include <net/busy_poll.h>
  28. #include "i40e.h"
  29. #include "i40e_prototype.h"
  30. static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
  31. u32 td_tag)
  32. {
  33. return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
  34. ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
  35. ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
  36. ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
  37. ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
  38. }
  39. #define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
  40. #define I40E_FD_CLEAN_DELAY 10
  41. /**
  42. * i40e_program_fdir_filter - Program a Flow Director filter
  43. * @fdir_data: Packet data that will be filter parameters
  44. * @raw_packet: the pre-allocated packet buffer for FDir
  45. * @pf: The PF pointer
  46. * @add: True for add/update, False for remove
  47. **/
  48. int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data, u8 *raw_packet,
  49. struct i40e_pf *pf, bool add)
  50. {
  51. struct i40e_filter_program_desc *fdir_desc;
  52. struct i40e_tx_buffer *tx_buf, *first;
  53. struct i40e_tx_desc *tx_desc;
  54. struct i40e_ring *tx_ring;
  55. unsigned int fpt, dcc;
  56. struct i40e_vsi *vsi;
  57. struct device *dev;
  58. dma_addr_t dma;
  59. u32 td_cmd = 0;
  60. u16 delay = 0;
  61. u16 i;
  62. /* find existing FDIR VSI */
  63. vsi = NULL;
  64. for (i = 0; i < pf->num_alloc_vsi; i++)
  65. if (pf->vsi[i] && pf->vsi[i]->type == I40E_VSI_FDIR)
  66. vsi = pf->vsi[i];
  67. if (!vsi)
  68. return -ENOENT;
  69. tx_ring = vsi->tx_rings[0];
  70. dev = tx_ring->dev;
  71. /* we need two descriptors to add/del a filter and we can wait */
  72. do {
  73. if (I40E_DESC_UNUSED(tx_ring) > 1)
  74. break;
  75. msleep_interruptible(1);
  76. delay++;
  77. } while (delay < I40E_FD_CLEAN_DELAY);
  78. if (!(I40E_DESC_UNUSED(tx_ring) > 1))
  79. return -EAGAIN;
  80. dma = dma_map_single(dev, raw_packet,
  81. I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
  82. if (dma_mapping_error(dev, dma))
  83. goto dma_fail;
  84. /* grab the next descriptor */
  85. i = tx_ring->next_to_use;
  86. fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
  87. first = &tx_ring->tx_bi[i];
  88. memset(first, 0, sizeof(struct i40e_tx_buffer));
  89. tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
  90. fpt = (fdir_data->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
  91. I40E_TXD_FLTR_QW0_QINDEX_MASK;
  92. fpt |= (fdir_data->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT) &
  93. I40E_TXD_FLTR_QW0_FLEXOFF_MASK;
  94. fpt |= (fdir_data->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) &
  95. I40E_TXD_FLTR_QW0_PCTYPE_MASK;
  96. /* Use LAN VSI Id if not programmed by user */
  97. if (fdir_data->dest_vsi == 0)
  98. fpt |= (pf->vsi[pf->lan_vsi]->id) <<
  99. I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
  100. else
  101. fpt |= ((u32)fdir_data->dest_vsi <<
  102. I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT) &
  103. I40E_TXD_FLTR_QW0_DEST_VSI_MASK;
  104. dcc = I40E_TX_DESC_DTYPE_FILTER_PROG;
  105. if (add)
  106. dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
  107. I40E_TXD_FLTR_QW1_PCMD_SHIFT;
  108. else
  109. dcc |= I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
  110. I40E_TXD_FLTR_QW1_PCMD_SHIFT;
  111. dcc |= (fdir_data->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT) &
  112. I40E_TXD_FLTR_QW1_DEST_MASK;
  113. dcc |= (fdir_data->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT) &
  114. I40E_TXD_FLTR_QW1_FD_STATUS_MASK;
  115. if (fdir_data->cnt_index != 0) {
  116. dcc |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
  117. dcc |= ((u32)fdir_data->cnt_index <<
  118. I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
  119. I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
  120. }
  121. fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(fpt);
  122. fdir_desc->rsvd = cpu_to_le32(0);
  123. fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dcc);
  124. fdir_desc->fd_id = cpu_to_le32(fdir_data->fd_id);
  125. /* Now program a dummy descriptor */
  126. i = tx_ring->next_to_use;
  127. tx_desc = I40E_TX_DESC(tx_ring, i);
  128. tx_buf = &tx_ring->tx_bi[i];
  129. tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
  130. memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
  131. /* record length, and DMA address */
  132. dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
  133. dma_unmap_addr_set(tx_buf, dma, dma);
  134. tx_desc->buffer_addr = cpu_to_le64(dma);
  135. td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
  136. tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
  137. tx_buf->raw_buf = (void *)raw_packet;
  138. tx_desc->cmd_type_offset_bsz =
  139. build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
  140. /* Force memory writes to complete before letting h/w
  141. * know there are new descriptors to fetch.
  142. */
  143. wmb();
  144. /* Mark the data descriptor to be watched */
  145. first->next_to_watch = tx_desc;
  146. writel(tx_ring->next_to_use, tx_ring->tail);
  147. return 0;
  148. dma_fail:
  149. return -1;
  150. }
  151. #define IP_HEADER_OFFSET 14
  152. #define I40E_UDPIP_DUMMY_PACKET_LEN 42
  153. /**
  154. * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
  155. * @vsi: pointer to the targeted VSI
  156. * @fd_data: the flow director data required for the FDir descriptor
  157. * @add: true adds a filter, false removes it
  158. *
  159. * Returns 0 if the filters were successfully added or removed
  160. **/
  161. static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
  162. struct i40e_fdir_filter *fd_data,
  163. bool add)
  164. {
  165. struct i40e_pf *pf = vsi->back;
  166. struct udphdr *udp;
  167. struct iphdr *ip;
  168. bool err = false;
  169. u8 *raw_packet;
  170. int ret;
  171. static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
  172. 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
  173. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  174. raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
  175. if (!raw_packet)
  176. return -ENOMEM;
  177. memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
  178. ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
  179. udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
  180. + sizeof(struct iphdr));
  181. ip->daddr = fd_data->dst_ip[0];
  182. udp->dest = fd_data->dst_port;
  183. ip->saddr = fd_data->src_ip[0];
  184. udp->source = fd_data->src_port;
  185. fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
  186. ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
  187. if (ret) {
  188. dev_info(&pf->pdev->dev,
  189. "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
  190. fd_data->pctype, fd_data->fd_id, ret);
  191. err = true;
  192. } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
  193. if (add)
  194. dev_info(&pf->pdev->dev,
  195. "Filter OK for PCTYPE %d loc = %d\n",
  196. fd_data->pctype, fd_data->fd_id);
  197. else
  198. dev_info(&pf->pdev->dev,
  199. "Filter deleted for PCTYPE %d loc = %d\n",
  200. fd_data->pctype, fd_data->fd_id);
  201. }
  202. return err ? -EOPNOTSUPP : 0;
  203. }
  204. #define I40E_TCPIP_DUMMY_PACKET_LEN 54
  205. /**
  206. * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
  207. * @vsi: pointer to the targeted VSI
  208. * @fd_data: the flow director data required for the FDir descriptor
  209. * @add: true adds a filter, false removes it
  210. *
  211. * Returns 0 if the filters were successfully added or removed
  212. **/
  213. static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
  214. struct i40e_fdir_filter *fd_data,
  215. bool add)
  216. {
  217. struct i40e_pf *pf = vsi->back;
  218. struct tcphdr *tcp;
  219. struct iphdr *ip;
  220. bool err = false;
  221. u8 *raw_packet;
  222. int ret;
  223. /* Dummy packet */
  224. static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
  225. 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
  226. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
  227. 0x0, 0x72, 0, 0, 0, 0};
  228. raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
  229. if (!raw_packet)
  230. return -ENOMEM;
  231. memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
  232. ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
  233. tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
  234. + sizeof(struct iphdr));
  235. ip->daddr = fd_data->dst_ip[0];
  236. tcp->dest = fd_data->dst_port;
  237. ip->saddr = fd_data->src_ip[0];
  238. tcp->source = fd_data->src_port;
  239. if (add) {
  240. pf->fd_tcp_rule++;
  241. if (pf->flags & I40E_FLAG_FD_ATR_ENABLED) {
  242. if (I40E_DEBUG_FD & pf->hw.debug_mask)
  243. dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
  244. pf->flags &= ~I40E_FLAG_FD_ATR_ENABLED;
  245. }
  246. } else {
  247. pf->fd_tcp_rule = (pf->fd_tcp_rule > 0) ?
  248. (pf->fd_tcp_rule - 1) : 0;
  249. if (pf->fd_tcp_rule == 0) {
  250. pf->flags |= I40E_FLAG_FD_ATR_ENABLED;
  251. if (I40E_DEBUG_FD & pf->hw.debug_mask)
  252. dev_info(&pf->pdev->dev, "ATR re-enabled due to no sideband TCP/IPv4 rules\n");
  253. }
  254. }
  255. fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
  256. ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
  257. if (ret) {
  258. dev_info(&pf->pdev->dev,
  259. "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
  260. fd_data->pctype, fd_data->fd_id, ret);
  261. err = true;
  262. } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
  263. if (add)
  264. dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
  265. fd_data->pctype, fd_data->fd_id);
  266. else
  267. dev_info(&pf->pdev->dev,
  268. "Filter deleted for PCTYPE %d loc = %d\n",
  269. fd_data->pctype, fd_data->fd_id);
  270. }
  271. return err ? -EOPNOTSUPP : 0;
  272. }
  273. /**
  274. * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
  275. * a specific flow spec
  276. * @vsi: pointer to the targeted VSI
  277. * @fd_data: the flow director data required for the FDir descriptor
  278. * @add: true adds a filter, false removes it
  279. *
  280. * Always returns -EOPNOTSUPP
  281. **/
  282. static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
  283. struct i40e_fdir_filter *fd_data,
  284. bool add)
  285. {
  286. return -EOPNOTSUPP;
  287. }
  288. #define I40E_IP_DUMMY_PACKET_LEN 34
  289. /**
  290. * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
  291. * a specific flow spec
  292. * @vsi: pointer to the targeted VSI
  293. * @fd_data: the flow director data required for the FDir descriptor
  294. * @add: true adds a filter, false removes it
  295. *
  296. * Returns 0 if the filters were successfully added or removed
  297. **/
  298. static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
  299. struct i40e_fdir_filter *fd_data,
  300. bool add)
  301. {
  302. struct i40e_pf *pf = vsi->back;
  303. struct iphdr *ip;
  304. bool err = false;
  305. u8 *raw_packet;
  306. int ret;
  307. int i;
  308. static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
  309. 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
  310. 0, 0, 0, 0};
  311. for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
  312. i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
  313. raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
  314. if (!raw_packet)
  315. return -ENOMEM;
  316. memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
  317. ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
  318. ip->saddr = fd_data->src_ip[0];
  319. ip->daddr = fd_data->dst_ip[0];
  320. ip->protocol = 0;
  321. fd_data->pctype = i;
  322. ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
  323. if (ret) {
  324. dev_info(&pf->pdev->dev,
  325. "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
  326. fd_data->pctype, fd_data->fd_id, ret);
  327. err = true;
  328. } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
  329. if (add)
  330. dev_info(&pf->pdev->dev,
  331. "Filter OK for PCTYPE %d loc = %d\n",
  332. fd_data->pctype, fd_data->fd_id);
  333. else
  334. dev_info(&pf->pdev->dev,
  335. "Filter deleted for PCTYPE %d loc = %d\n",
  336. fd_data->pctype, fd_data->fd_id);
  337. }
  338. }
  339. return err ? -EOPNOTSUPP : 0;
  340. }
  341. /**
  342. * i40e_add_del_fdir - Build raw packets to add/del fdir filter
  343. * @vsi: pointer to the targeted VSI
  344. * @cmd: command to get or set RX flow classification rules
  345. * @add: true adds a filter, false removes it
  346. *
  347. **/
  348. int i40e_add_del_fdir(struct i40e_vsi *vsi,
  349. struct i40e_fdir_filter *input, bool add)
  350. {
  351. struct i40e_pf *pf = vsi->back;
  352. int ret;
  353. switch (input->flow_type & ~FLOW_EXT) {
  354. case TCP_V4_FLOW:
  355. ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
  356. break;
  357. case UDP_V4_FLOW:
  358. ret = i40e_add_del_fdir_udpv4(vsi, input, add);
  359. break;
  360. case SCTP_V4_FLOW:
  361. ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
  362. break;
  363. case IPV4_FLOW:
  364. ret = i40e_add_del_fdir_ipv4(vsi, input, add);
  365. break;
  366. case IP_USER_FLOW:
  367. switch (input->ip4_proto) {
  368. case IPPROTO_TCP:
  369. ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
  370. break;
  371. case IPPROTO_UDP:
  372. ret = i40e_add_del_fdir_udpv4(vsi, input, add);
  373. break;
  374. case IPPROTO_SCTP:
  375. ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
  376. break;
  377. default:
  378. ret = i40e_add_del_fdir_ipv4(vsi, input, add);
  379. break;
  380. }
  381. break;
  382. default:
  383. dev_info(&pf->pdev->dev, "Could not specify spec type %d\n",
  384. input->flow_type);
  385. ret = -EINVAL;
  386. }
  387. /* The buffer allocated here is freed by the i40e_clean_tx_ring() */
  388. return ret;
  389. }
  390. /**
  391. * i40e_fd_handle_status - check the Programming Status for FD
  392. * @rx_ring: the Rx ring for this descriptor
  393. * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
  394. * @prog_id: the id originally used for programming
  395. *
  396. * This is used to verify if the FD programming or invalidation
  397. * requested by SW to the HW is successful or not and take actions accordingly.
  398. **/
  399. static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
  400. union i40e_rx_desc *rx_desc, u8 prog_id)
  401. {
  402. struct i40e_pf *pf = rx_ring->vsi->back;
  403. struct pci_dev *pdev = pf->pdev;
  404. u32 fcnt_prog, fcnt_avail;
  405. u32 error;
  406. u64 qw;
  407. qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  408. error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
  409. I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
  410. if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
  411. pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
  412. if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
  413. (I40E_DEBUG_FD & pf->hw.debug_mask))
  414. dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
  415. pf->fd_inv);
  416. /* Check if the programming error is for ATR.
  417. * If so, auto disable ATR and set a state for
  418. * flush in progress. Next time we come here if flush is in
  419. * progress do nothing, once flush is complete the state will
  420. * be cleared.
  421. */
  422. if (test_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state))
  423. return;
  424. pf->fd_add_err++;
  425. /* store the current atr filter count */
  426. pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
  427. if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
  428. (pf->auto_disable_flags & I40E_FLAG_FD_SB_ENABLED)) {
  429. pf->auto_disable_flags |= I40E_FLAG_FD_ATR_ENABLED;
  430. set_bit(__I40E_FD_FLUSH_REQUESTED, &pf->state);
  431. }
  432. /* filter programming failed most likely due to table full */
  433. fcnt_prog = i40e_get_global_fd_count(pf);
  434. fcnt_avail = pf->fdir_pf_filter_count;
  435. /* If ATR is running fcnt_prog can quickly change,
  436. * if we are very close to full, it makes sense to disable
  437. * FD ATR/SB and then re-enable it when there is room.
  438. */
  439. if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
  440. if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
  441. !(pf->auto_disable_flags &
  442. I40E_FLAG_FD_SB_ENABLED)) {
  443. if (I40E_DEBUG_FD & pf->hw.debug_mask)
  444. dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
  445. pf->auto_disable_flags |=
  446. I40E_FLAG_FD_SB_ENABLED;
  447. }
  448. } else {
  449. dev_info(&pdev->dev,
  450. "FD filter programming failed due to incorrect filter parameters\n");
  451. }
  452. } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
  453. if (I40E_DEBUG_FD & pf->hw.debug_mask)
  454. dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
  455. rx_desc->wb.qword0.hi_dword.fd_id);
  456. }
  457. }
  458. /**
  459. * i40e_unmap_and_free_tx_resource - Release a Tx buffer
  460. * @ring: the ring that owns the buffer
  461. * @tx_buffer: the buffer to free
  462. **/
  463. static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
  464. struct i40e_tx_buffer *tx_buffer)
  465. {
  466. if (tx_buffer->skb) {
  467. if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
  468. kfree(tx_buffer->raw_buf);
  469. else
  470. dev_kfree_skb_any(tx_buffer->skb);
  471. if (dma_unmap_len(tx_buffer, len))
  472. dma_unmap_single(ring->dev,
  473. dma_unmap_addr(tx_buffer, dma),
  474. dma_unmap_len(tx_buffer, len),
  475. DMA_TO_DEVICE);
  476. } else if (dma_unmap_len(tx_buffer, len)) {
  477. dma_unmap_page(ring->dev,
  478. dma_unmap_addr(tx_buffer, dma),
  479. dma_unmap_len(tx_buffer, len),
  480. DMA_TO_DEVICE);
  481. }
  482. tx_buffer->next_to_watch = NULL;
  483. tx_buffer->skb = NULL;
  484. dma_unmap_len_set(tx_buffer, len, 0);
  485. /* tx_buffer must be completely set up in the transmit path */
  486. }
  487. /**
  488. * i40e_clean_tx_ring - Free any empty Tx buffers
  489. * @tx_ring: ring to be cleaned
  490. **/
  491. void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
  492. {
  493. unsigned long bi_size;
  494. u16 i;
  495. /* ring already cleared, nothing to do */
  496. if (!tx_ring->tx_bi)
  497. return;
  498. /* Free all the Tx ring sk_buffs */
  499. for (i = 0; i < tx_ring->count; i++)
  500. i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
  501. bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
  502. memset(tx_ring->tx_bi, 0, bi_size);
  503. /* Zero out the descriptor ring */
  504. memset(tx_ring->desc, 0, tx_ring->size);
  505. tx_ring->next_to_use = 0;
  506. tx_ring->next_to_clean = 0;
  507. if (!tx_ring->netdev)
  508. return;
  509. /* cleanup Tx queue statistics */
  510. netdev_tx_reset_queue(netdev_get_tx_queue(tx_ring->netdev,
  511. tx_ring->queue_index));
  512. }
  513. /**
  514. * i40e_free_tx_resources - Free Tx resources per queue
  515. * @tx_ring: Tx descriptor ring for a specific queue
  516. *
  517. * Free all transmit software resources
  518. **/
  519. void i40e_free_tx_resources(struct i40e_ring *tx_ring)
  520. {
  521. i40e_clean_tx_ring(tx_ring);
  522. kfree(tx_ring->tx_bi);
  523. tx_ring->tx_bi = NULL;
  524. if (tx_ring->desc) {
  525. dma_free_coherent(tx_ring->dev, tx_ring->size,
  526. tx_ring->desc, tx_ring->dma);
  527. tx_ring->desc = NULL;
  528. }
  529. }
  530. /**
  531. * i40e_get_tx_pending - how many tx descriptors not processed
  532. * @tx_ring: the ring of descriptors
  533. *
  534. * Since there is no access to the ring head register
  535. * in XL710, we need to use our local copies
  536. **/
  537. u32 i40e_get_tx_pending(struct i40e_ring *ring)
  538. {
  539. u32 head, tail;
  540. head = i40e_get_head(ring);
  541. tail = readl(ring->tail);
  542. if (head != tail)
  543. return (head < tail) ?
  544. tail - head : (tail + ring->count - head);
  545. return 0;
  546. }
  547. #define WB_STRIDE 0x3
  548. /**
  549. * i40e_clean_tx_irq - Reclaim resources after transmit completes
  550. * @tx_ring: tx ring to clean
  551. * @budget: how many cleans we're allowed
  552. *
  553. * Returns true if there's any budget left (e.g. the clean is finished)
  554. **/
  555. static bool i40e_clean_tx_irq(struct i40e_ring *tx_ring, int budget)
  556. {
  557. u16 i = tx_ring->next_to_clean;
  558. struct i40e_tx_buffer *tx_buf;
  559. struct i40e_tx_desc *tx_head;
  560. struct i40e_tx_desc *tx_desc;
  561. unsigned int total_packets = 0;
  562. unsigned int total_bytes = 0;
  563. tx_buf = &tx_ring->tx_bi[i];
  564. tx_desc = I40E_TX_DESC(tx_ring, i);
  565. i -= tx_ring->count;
  566. tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
  567. do {
  568. struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
  569. /* if next_to_watch is not set then there is no work pending */
  570. if (!eop_desc)
  571. break;
  572. /* prevent any other reads prior to eop_desc */
  573. read_barrier_depends();
  574. /* we have caught up to head, no work left to do */
  575. if (tx_head == tx_desc)
  576. break;
  577. /* clear next_to_watch to prevent false hangs */
  578. tx_buf->next_to_watch = NULL;
  579. /* update the statistics for this packet */
  580. total_bytes += tx_buf->bytecount;
  581. total_packets += tx_buf->gso_segs;
  582. /* free the skb */
  583. dev_consume_skb_any(tx_buf->skb);
  584. /* unmap skb header data */
  585. dma_unmap_single(tx_ring->dev,
  586. dma_unmap_addr(tx_buf, dma),
  587. dma_unmap_len(tx_buf, len),
  588. DMA_TO_DEVICE);
  589. /* clear tx_buffer data */
  590. tx_buf->skb = NULL;
  591. dma_unmap_len_set(tx_buf, len, 0);
  592. /* unmap remaining buffers */
  593. while (tx_desc != eop_desc) {
  594. tx_buf++;
  595. tx_desc++;
  596. i++;
  597. if (unlikely(!i)) {
  598. i -= tx_ring->count;
  599. tx_buf = tx_ring->tx_bi;
  600. tx_desc = I40E_TX_DESC(tx_ring, 0);
  601. }
  602. /* unmap any remaining paged data */
  603. if (dma_unmap_len(tx_buf, len)) {
  604. dma_unmap_page(tx_ring->dev,
  605. dma_unmap_addr(tx_buf, dma),
  606. dma_unmap_len(tx_buf, len),
  607. DMA_TO_DEVICE);
  608. dma_unmap_len_set(tx_buf, len, 0);
  609. }
  610. }
  611. /* move us one more past the eop_desc for start of next pkt */
  612. tx_buf++;
  613. tx_desc++;
  614. i++;
  615. if (unlikely(!i)) {
  616. i -= tx_ring->count;
  617. tx_buf = tx_ring->tx_bi;
  618. tx_desc = I40E_TX_DESC(tx_ring, 0);
  619. }
  620. prefetch(tx_desc);
  621. /* update budget accounting */
  622. budget--;
  623. } while (likely(budget));
  624. i += tx_ring->count;
  625. tx_ring->next_to_clean = i;
  626. u64_stats_update_begin(&tx_ring->syncp);
  627. tx_ring->stats.bytes += total_bytes;
  628. tx_ring->stats.packets += total_packets;
  629. u64_stats_update_end(&tx_ring->syncp);
  630. tx_ring->q_vector->tx.total_bytes += total_bytes;
  631. tx_ring->q_vector->tx.total_packets += total_packets;
  632. if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
  633. unsigned int j = 0;
  634. /* check to see if there are < 4 descriptors
  635. * waiting to be written back, then kick the hardware to force
  636. * them to be written back in case we stay in NAPI.
  637. * In this mode on X722 we do not enable Interrupt.
  638. */
  639. j = i40e_get_tx_pending(tx_ring);
  640. if (budget &&
  641. ((j / (WB_STRIDE + 1)) == 0) && (j != 0) &&
  642. !test_bit(__I40E_DOWN, &tx_ring->vsi->state) &&
  643. (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
  644. tx_ring->arm_wb = true;
  645. }
  646. netdev_tx_completed_queue(netdev_get_tx_queue(tx_ring->netdev,
  647. tx_ring->queue_index),
  648. total_packets, total_bytes);
  649. #define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
  650. if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
  651. (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
  652. /* Make sure that anybody stopping the queue after this
  653. * sees the new next_to_clean.
  654. */
  655. smp_mb();
  656. if (__netif_subqueue_stopped(tx_ring->netdev,
  657. tx_ring->queue_index) &&
  658. !test_bit(__I40E_DOWN, &tx_ring->vsi->state)) {
  659. netif_wake_subqueue(tx_ring->netdev,
  660. tx_ring->queue_index);
  661. ++tx_ring->tx_stats.restart_queue;
  662. }
  663. }
  664. return !!budget;
  665. }
  666. /**
  667. * i40e_force_wb - Arm hardware to do a wb on noncache aligned descriptors
  668. * @vsi: the VSI we care about
  669. * @q_vector: the vector on which to force writeback
  670. *
  671. **/
  672. void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
  673. {
  674. u16 flags = q_vector->tx.ring[0].flags;
  675. if (flags & I40E_TXR_FLAGS_WB_ON_ITR) {
  676. u32 val;
  677. if (q_vector->arm_wb_state)
  678. return;
  679. val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK;
  680. wr32(&vsi->back->hw,
  681. I40E_PFINT_DYN_CTLN(q_vector->v_idx +
  682. vsi->base_vector - 1),
  683. val);
  684. q_vector->arm_wb_state = true;
  685. } else if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
  686. u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
  687. I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
  688. I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
  689. I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
  690. /* allow 00 to be written to the index */
  691. wr32(&vsi->back->hw,
  692. I40E_PFINT_DYN_CTLN(q_vector->v_idx +
  693. vsi->base_vector - 1), val);
  694. } else {
  695. u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
  696. I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
  697. I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
  698. I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
  699. /* allow 00 to be written to the index */
  700. wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
  701. }
  702. }
  703. /**
  704. * i40e_set_new_dynamic_itr - Find new ITR level
  705. * @rc: structure containing ring performance data
  706. *
  707. * Returns true if ITR changed, false if not
  708. *
  709. * Stores a new ITR value based on packets and byte counts during
  710. * the last interrupt. The advantage of per interrupt computation
  711. * is faster updates and more accurate ITR for the current traffic
  712. * pattern. Constants in this function were computed based on
  713. * theoretical maximum wire speed and thresholds were set based on
  714. * testing data as well as attempting to minimize response time
  715. * while increasing bulk throughput.
  716. **/
  717. static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
  718. {
  719. enum i40e_latency_range new_latency_range = rc->latency_range;
  720. struct i40e_q_vector *qv = rc->ring->q_vector;
  721. u32 new_itr = rc->itr;
  722. int bytes_per_int;
  723. int usecs;
  724. if (rc->total_packets == 0 || !rc->itr)
  725. return false;
  726. /* simple throttlerate management
  727. * 0-10MB/s lowest (50000 ints/s)
  728. * 10-20MB/s low (20000 ints/s)
  729. * 20-1249MB/s bulk (18000 ints/s)
  730. * > 40000 Rx packets per second (8000 ints/s)
  731. *
  732. * The math works out because the divisor is in 10^(-6) which
  733. * turns the bytes/us input value into MB/s values, but
  734. * make sure to use usecs, as the register values written
  735. * are in 2 usec increments in the ITR registers, and make sure
  736. * to use the smoothed values that the countdown timer gives us.
  737. */
  738. usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
  739. bytes_per_int = rc->total_bytes / usecs;
  740. switch (new_latency_range) {
  741. case I40E_LOWEST_LATENCY:
  742. if (bytes_per_int > 10)
  743. new_latency_range = I40E_LOW_LATENCY;
  744. break;
  745. case I40E_LOW_LATENCY:
  746. if (bytes_per_int > 20)
  747. new_latency_range = I40E_BULK_LATENCY;
  748. else if (bytes_per_int <= 10)
  749. new_latency_range = I40E_LOWEST_LATENCY;
  750. break;
  751. case I40E_BULK_LATENCY:
  752. case I40E_ULTRA_LATENCY:
  753. default:
  754. if (bytes_per_int <= 20)
  755. new_latency_range = I40E_LOW_LATENCY;
  756. break;
  757. }
  758. /* this is to adjust RX more aggressively when streaming small
  759. * packets. The value of 40000 was picked as it is just beyond
  760. * what the hardware can receive per second if in low latency
  761. * mode.
  762. */
  763. #define RX_ULTRA_PACKET_RATE 40000
  764. if ((((rc->total_packets * 1000000) / usecs) > RX_ULTRA_PACKET_RATE) &&
  765. (&qv->rx == rc))
  766. new_latency_range = I40E_ULTRA_LATENCY;
  767. rc->latency_range = new_latency_range;
  768. switch (new_latency_range) {
  769. case I40E_LOWEST_LATENCY:
  770. new_itr = I40E_ITR_50K;
  771. break;
  772. case I40E_LOW_LATENCY:
  773. new_itr = I40E_ITR_20K;
  774. break;
  775. case I40E_BULK_LATENCY:
  776. new_itr = I40E_ITR_18K;
  777. break;
  778. case I40E_ULTRA_LATENCY:
  779. new_itr = I40E_ITR_8K;
  780. break;
  781. default:
  782. break;
  783. }
  784. rc->total_bytes = 0;
  785. rc->total_packets = 0;
  786. if (new_itr != rc->itr) {
  787. rc->itr = new_itr;
  788. return true;
  789. }
  790. return false;
  791. }
  792. /**
  793. * i40e_clean_programming_status - clean the programming status descriptor
  794. * @rx_ring: the rx ring that has this descriptor
  795. * @rx_desc: the rx descriptor written back by HW
  796. *
  797. * Flow director should handle FD_FILTER_STATUS to check its filter programming
  798. * status being successful or not and take actions accordingly. FCoE should
  799. * handle its context/filter programming/invalidation status and take actions.
  800. *
  801. **/
  802. static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
  803. union i40e_rx_desc *rx_desc)
  804. {
  805. u64 qw;
  806. u8 id;
  807. qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  808. id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
  809. I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
  810. if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
  811. i40e_fd_handle_status(rx_ring, rx_desc, id);
  812. #ifdef I40E_FCOE
  813. else if ((id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_PROG_STATUS) ||
  814. (id == I40E_RX_PROG_STATUS_DESC_FCOE_CTXT_INVL_STATUS))
  815. i40e_fcoe_handle_status(rx_ring, rx_desc, id);
  816. #endif
  817. }
  818. /**
  819. * i40e_setup_tx_descriptors - Allocate the Tx descriptors
  820. * @tx_ring: the tx ring to set up
  821. *
  822. * Return 0 on success, negative on error
  823. **/
  824. int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
  825. {
  826. struct device *dev = tx_ring->dev;
  827. int bi_size;
  828. if (!dev)
  829. return -ENOMEM;
  830. /* warn if we are about to overwrite the pointer */
  831. WARN_ON(tx_ring->tx_bi);
  832. bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
  833. tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
  834. if (!tx_ring->tx_bi)
  835. goto err;
  836. /* round up to nearest 4K */
  837. tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
  838. /* add u32 for head writeback, align after this takes care of
  839. * guaranteeing this is at least one cache line in size
  840. */
  841. tx_ring->size += sizeof(u32);
  842. tx_ring->size = ALIGN(tx_ring->size, 4096);
  843. tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
  844. &tx_ring->dma, GFP_KERNEL);
  845. if (!tx_ring->desc) {
  846. dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
  847. tx_ring->size);
  848. goto err;
  849. }
  850. tx_ring->next_to_use = 0;
  851. tx_ring->next_to_clean = 0;
  852. return 0;
  853. err:
  854. kfree(tx_ring->tx_bi);
  855. tx_ring->tx_bi = NULL;
  856. return -ENOMEM;
  857. }
  858. /**
  859. * i40e_clean_rx_ring - Free Rx buffers
  860. * @rx_ring: ring to be cleaned
  861. **/
  862. void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
  863. {
  864. struct device *dev = rx_ring->dev;
  865. struct i40e_rx_buffer *rx_bi;
  866. unsigned long bi_size;
  867. u16 i;
  868. /* ring already cleared, nothing to do */
  869. if (!rx_ring->rx_bi)
  870. return;
  871. if (ring_is_ps_enabled(rx_ring)) {
  872. int bufsz = ALIGN(rx_ring->rx_hdr_len, 256) * rx_ring->count;
  873. rx_bi = &rx_ring->rx_bi[0];
  874. if (rx_bi->hdr_buf) {
  875. dma_free_coherent(dev,
  876. bufsz,
  877. rx_bi->hdr_buf,
  878. rx_bi->dma);
  879. for (i = 0; i < rx_ring->count; i++) {
  880. rx_bi = &rx_ring->rx_bi[i];
  881. rx_bi->dma = 0;
  882. rx_bi->hdr_buf = NULL;
  883. }
  884. }
  885. }
  886. /* Free all the Rx ring sk_buffs */
  887. for (i = 0; i < rx_ring->count; i++) {
  888. rx_bi = &rx_ring->rx_bi[i];
  889. if (rx_bi->dma) {
  890. dma_unmap_single(dev,
  891. rx_bi->dma,
  892. rx_ring->rx_buf_len,
  893. DMA_FROM_DEVICE);
  894. rx_bi->dma = 0;
  895. }
  896. if (rx_bi->skb) {
  897. dev_kfree_skb(rx_bi->skb);
  898. rx_bi->skb = NULL;
  899. }
  900. if (rx_bi->page) {
  901. if (rx_bi->page_dma) {
  902. dma_unmap_page(dev,
  903. rx_bi->page_dma,
  904. PAGE_SIZE / 2,
  905. DMA_FROM_DEVICE);
  906. rx_bi->page_dma = 0;
  907. }
  908. __free_page(rx_bi->page);
  909. rx_bi->page = NULL;
  910. rx_bi->page_offset = 0;
  911. }
  912. }
  913. bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
  914. memset(rx_ring->rx_bi, 0, bi_size);
  915. /* Zero out the descriptor ring */
  916. memset(rx_ring->desc, 0, rx_ring->size);
  917. rx_ring->next_to_clean = 0;
  918. rx_ring->next_to_use = 0;
  919. }
  920. /**
  921. * i40e_free_rx_resources - Free Rx resources
  922. * @rx_ring: ring to clean the resources from
  923. *
  924. * Free all receive software resources
  925. **/
  926. void i40e_free_rx_resources(struct i40e_ring *rx_ring)
  927. {
  928. i40e_clean_rx_ring(rx_ring);
  929. kfree(rx_ring->rx_bi);
  930. rx_ring->rx_bi = NULL;
  931. if (rx_ring->desc) {
  932. dma_free_coherent(rx_ring->dev, rx_ring->size,
  933. rx_ring->desc, rx_ring->dma);
  934. rx_ring->desc = NULL;
  935. }
  936. }
  937. /**
  938. * i40e_alloc_rx_headers - allocate rx header buffers
  939. * @rx_ring: ring to alloc buffers
  940. *
  941. * Allocate rx header buffers for the entire ring. As these are static,
  942. * this is only called when setting up a new ring.
  943. **/
  944. void i40e_alloc_rx_headers(struct i40e_ring *rx_ring)
  945. {
  946. struct device *dev = rx_ring->dev;
  947. struct i40e_rx_buffer *rx_bi;
  948. dma_addr_t dma;
  949. void *buffer;
  950. int buf_size;
  951. int i;
  952. if (rx_ring->rx_bi[0].hdr_buf)
  953. return;
  954. /* Make sure the buffers don't cross cache line boundaries. */
  955. buf_size = ALIGN(rx_ring->rx_hdr_len, 256);
  956. buffer = dma_alloc_coherent(dev, buf_size * rx_ring->count,
  957. &dma, GFP_KERNEL);
  958. if (!buffer)
  959. return;
  960. for (i = 0; i < rx_ring->count; i++) {
  961. rx_bi = &rx_ring->rx_bi[i];
  962. rx_bi->dma = dma + (i * buf_size);
  963. rx_bi->hdr_buf = buffer + (i * buf_size);
  964. }
  965. }
  966. /**
  967. * i40e_setup_rx_descriptors - Allocate Rx descriptors
  968. * @rx_ring: Rx descriptor ring (for a specific queue) to setup
  969. *
  970. * Returns 0 on success, negative on failure
  971. **/
  972. int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
  973. {
  974. struct device *dev = rx_ring->dev;
  975. int bi_size;
  976. /* warn if we are about to overwrite the pointer */
  977. WARN_ON(rx_ring->rx_bi);
  978. bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
  979. rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
  980. if (!rx_ring->rx_bi)
  981. goto err;
  982. u64_stats_init(&rx_ring->syncp);
  983. /* Round up to nearest 4K */
  984. rx_ring->size = ring_is_16byte_desc_enabled(rx_ring)
  985. ? rx_ring->count * sizeof(union i40e_16byte_rx_desc)
  986. : rx_ring->count * sizeof(union i40e_32byte_rx_desc);
  987. rx_ring->size = ALIGN(rx_ring->size, 4096);
  988. rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
  989. &rx_ring->dma, GFP_KERNEL);
  990. if (!rx_ring->desc) {
  991. dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
  992. rx_ring->size);
  993. goto err;
  994. }
  995. rx_ring->next_to_clean = 0;
  996. rx_ring->next_to_use = 0;
  997. return 0;
  998. err:
  999. kfree(rx_ring->rx_bi);
  1000. rx_ring->rx_bi = NULL;
  1001. return -ENOMEM;
  1002. }
  1003. /**
  1004. * i40e_release_rx_desc - Store the new tail and head values
  1005. * @rx_ring: ring to bump
  1006. * @val: new head index
  1007. **/
  1008. static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
  1009. {
  1010. rx_ring->next_to_use = val;
  1011. /* Force memory writes to complete before letting h/w
  1012. * know there are new descriptors to fetch. (Only
  1013. * applicable for weak-ordered memory model archs,
  1014. * such as IA-64).
  1015. */
  1016. wmb();
  1017. writel(val, rx_ring->tail);
  1018. }
  1019. /**
  1020. * i40e_alloc_rx_buffers_ps - Replace used receive buffers; packet split
  1021. * @rx_ring: ring to place buffers on
  1022. * @cleaned_count: number of buffers to replace
  1023. **/
  1024. void i40e_alloc_rx_buffers_ps(struct i40e_ring *rx_ring, u16 cleaned_count)
  1025. {
  1026. u16 i = rx_ring->next_to_use;
  1027. union i40e_rx_desc *rx_desc;
  1028. struct i40e_rx_buffer *bi;
  1029. /* do nothing if no valid netdev defined */
  1030. if (!rx_ring->netdev || !cleaned_count)
  1031. return;
  1032. while (cleaned_count--) {
  1033. rx_desc = I40E_RX_DESC(rx_ring, i);
  1034. bi = &rx_ring->rx_bi[i];
  1035. if (bi->skb) /* desc is in use */
  1036. goto no_buffers;
  1037. if (!bi->page) {
  1038. bi->page = alloc_page(GFP_ATOMIC);
  1039. if (!bi->page) {
  1040. rx_ring->rx_stats.alloc_page_failed++;
  1041. goto no_buffers;
  1042. }
  1043. }
  1044. if (!bi->page_dma) {
  1045. /* use a half page if we're re-using */
  1046. bi->page_offset ^= PAGE_SIZE / 2;
  1047. bi->page_dma = dma_map_page(rx_ring->dev,
  1048. bi->page,
  1049. bi->page_offset,
  1050. PAGE_SIZE / 2,
  1051. DMA_FROM_DEVICE);
  1052. if (dma_mapping_error(rx_ring->dev,
  1053. bi->page_dma)) {
  1054. rx_ring->rx_stats.alloc_page_failed++;
  1055. bi->page_dma = 0;
  1056. goto no_buffers;
  1057. }
  1058. }
  1059. dma_sync_single_range_for_device(rx_ring->dev,
  1060. bi->dma,
  1061. 0,
  1062. rx_ring->rx_hdr_len,
  1063. DMA_FROM_DEVICE);
  1064. /* Refresh the desc even if buffer_addrs didn't change
  1065. * because each write-back erases this info.
  1066. */
  1067. rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
  1068. rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
  1069. i++;
  1070. if (i == rx_ring->count)
  1071. i = 0;
  1072. }
  1073. no_buffers:
  1074. if (rx_ring->next_to_use != i)
  1075. i40e_release_rx_desc(rx_ring, i);
  1076. }
  1077. /**
  1078. * i40e_alloc_rx_buffers_1buf - Replace used receive buffers; single buffer
  1079. * @rx_ring: ring to place buffers on
  1080. * @cleaned_count: number of buffers to replace
  1081. **/
  1082. void i40e_alloc_rx_buffers_1buf(struct i40e_ring *rx_ring, u16 cleaned_count)
  1083. {
  1084. u16 i = rx_ring->next_to_use;
  1085. union i40e_rx_desc *rx_desc;
  1086. struct i40e_rx_buffer *bi;
  1087. struct sk_buff *skb;
  1088. /* do nothing if no valid netdev defined */
  1089. if (!rx_ring->netdev || !cleaned_count)
  1090. return;
  1091. while (cleaned_count--) {
  1092. rx_desc = I40E_RX_DESC(rx_ring, i);
  1093. bi = &rx_ring->rx_bi[i];
  1094. skb = bi->skb;
  1095. if (!skb) {
  1096. skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
  1097. rx_ring->rx_buf_len);
  1098. if (!skb) {
  1099. rx_ring->rx_stats.alloc_buff_failed++;
  1100. goto no_buffers;
  1101. }
  1102. /* initialize queue mapping */
  1103. skb_record_rx_queue(skb, rx_ring->queue_index);
  1104. bi->skb = skb;
  1105. }
  1106. if (!bi->dma) {
  1107. bi->dma = dma_map_single(rx_ring->dev,
  1108. skb->data,
  1109. rx_ring->rx_buf_len,
  1110. DMA_FROM_DEVICE);
  1111. if (dma_mapping_error(rx_ring->dev, bi->dma)) {
  1112. rx_ring->rx_stats.alloc_buff_failed++;
  1113. bi->dma = 0;
  1114. goto no_buffers;
  1115. }
  1116. }
  1117. rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
  1118. rx_desc->read.hdr_addr = 0;
  1119. i++;
  1120. if (i == rx_ring->count)
  1121. i = 0;
  1122. }
  1123. no_buffers:
  1124. if (rx_ring->next_to_use != i)
  1125. i40e_release_rx_desc(rx_ring, i);
  1126. }
  1127. /**
  1128. * i40e_receive_skb - Send a completed packet up the stack
  1129. * @rx_ring: rx ring in play
  1130. * @skb: packet to send up
  1131. * @vlan_tag: vlan tag for packet
  1132. **/
  1133. static void i40e_receive_skb(struct i40e_ring *rx_ring,
  1134. struct sk_buff *skb, u16 vlan_tag)
  1135. {
  1136. struct i40e_q_vector *q_vector = rx_ring->q_vector;
  1137. if (vlan_tag & VLAN_VID_MASK)
  1138. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
  1139. napi_gro_receive(&q_vector->napi, skb);
  1140. }
  1141. /**
  1142. * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
  1143. * @vsi: the VSI we care about
  1144. * @skb: skb currently being received and modified
  1145. * @rx_status: status value of last descriptor in packet
  1146. * @rx_error: error value of last descriptor in packet
  1147. * @rx_ptype: ptype value of last descriptor in packet
  1148. **/
  1149. static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
  1150. struct sk_buff *skb,
  1151. u32 rx_status,
  1152. u32 rx_error,
  1153. u16 rx_ptype)
  1154. {
  1155. struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(rx_ptype);
  1156. bool ipv4 = false, ipv6 = false;
  1157. bool ipv4_tunnel, ipv6_tunnel;
  1158. __wsum rx_udp_csum;
  1159. struct iphdr *iph;
  1160. __sum16 csum;
  1161. ipv4_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT4_MAC_PAY3) &&
  1162. (rx_ptype <= I40E_RX_PTYPE_GRENAT4_MACVLAN_IPV6_ICMP_PAY4);
  1163. ipv6_tunnel = (rx_ptype >= I40E_RX_PTYPE_GRENAT6_MAC_PAY3) &&
  1164. (rx_ptype <= I40E_RX_PTYPE_GRENAT6_MACVLAN_IPV6_ICMP_PAY4);
  1165. skb->ip_summed = CHECKSUM_NONE;
  1166. /* Rx csum enabled and ip headers found? */
  1167. if (!(vsi->netdev->features & NETIF_F_RXCSUM))
  1168. return;
  1169. /* did the hardware decode the packet and checksum? */
  1170. if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
  1171. return;
  1172. /* both known and outer_ip must be set for the below code to work */
  1173. if (!(decoded.known && decoded.outer_ip))
  1174. return;
  1175. if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1176. decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4)
  1177. ipv4 = true;
  1178. else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1179. decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6)
  1180. ipv6 = true;
  1181. if (ipv4 &&
  1182. (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
  1183. BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
  1184. goto checksum_fail;
  1185. /* likely incorrect csum if alternate IP extension headers found */
  1186. if (ipv6 &&
  1187. rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
  1188. /* don't increment checksum err here, non-fatal err */
  1189. return;
  1190. /* there was some L4 error, count error and punt packet to the stack */
  1191. if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
  1192. goto checksum_fail;
  1193. /* handle packets that were not able to be checksummed due
  1194. * to arrival speed, in this case the stack can compute
  1195. * the csum.
  1196. */
  1197. if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
  1198. return;
  1199. /* If VXLAN traffic has an outer UDPv4 checksum we need to check
  1200. * it in the driver, hardware does not do it for us.
  1201. * Since L3L4P bit was set we assume a valid IHL value (>=5)
  1202. * so the total length of IPv4 header is IHL*4 bytes
  1203. * The UDP_0 bit *may* bet set if the *inner* header is UDP
  1204. */
  1205. if (!(vsi->back->flags & I40E_FLAG_OUTER_UDP_CSUM_CAPABLE) &&
  1206. (ipv4_tunnel)) {
  1207. skb->transport_header = skb->mac_header +
  1208. sizeof(struct ethhdr) +
  1209. (ip_hdr(skb)->ihl * 4);
  1210. /* Add 4 bytes for VLAN tagged packets */
  1211. skb->transport_header += (skb->protocol == htons(ETH_P_8021Q) ||
  1212. skb->protocol == htons(ETH_P_8021AD))
  1213. ? VLAN_HLEN : 0;
  1214. if ((ip_hdr(skb)->protocol == IPPROTO_UDP) &&
  1215. (udp_hdr(skb)->check != 0)) {
  1216. rx_udp_csum = udp_csum(skb);
  1217. iph = ip_hdr(skb);
  1218. csum = csum_tcpudp_magic(
  1219. iph->saddr, iph->daddr,
  1220. (skb->len - skb_transport_offset(skb)),
  1221. IPPROTO_UDP, rx_udp_csum);
  1222. if (udp_hdr(skb)->check != csum)
  1223. goto checksum_fail;
  1224. } /* else its GRE and so no outer UDP header */
  1225. }
  1226. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1227. skb->csum_level = ipv4_tunnel || ipv6_tunnel;
  1228. return;
  1229. checksum_fail:
  1230. vsi->back->hw_csum_rx_error++;
  1231. }
  1232. /**
  1233. * i40e_rx_hash - returns the hash value from the Rx descriptor
  1234. * @ring: descriptor ring
  1235. * @rx_desc: specific descriptor
  1236. **/
  1237. static inline u32 i40e_rx_hash(struct i40e_ring *ring,
  1238. union i40e_rx_desc *rx_desc)
  1239. {
  1240. const __le64 rss_mask =
  1241. cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
  1242. I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
  1243. if ((ring->netdev->features & NETIF_F_RXHASH) &&
  1244. (rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask)
  1245. return le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
  1246. else
  1247. return 0;
  1248. }
  1249. /**
  1250. * i40e_ptype_to_hash - get a hash type
  1251. * @ptype: the ptype value from the descriptor
  1252. *
  1253. * Returns a hash type to be used by skb_set_hash
  1254. **/
  1255. static inline enum pkt_hash_types i40e_ptype_to_hash(u8 ptype)
  1256. {
  1257. struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
  1258. if (!decoded.known)
  1259. return PKT_HASH_TYPE_NONE;
  1260. if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1261. decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
  1262. return PKT_HASH_TYPE_L4;
  1263. else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
  1264. decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
  1265. return PKT_HASH_TYPE_L3;
  1266. else
  1267. return PKT_HASH_TYPE_L2;
  1268. }
  1269. /**
  1270. * i40e_clean_rx_irq_ps - Reclaim resources after receive; packet split
  1271. * @rx_ring: rx ring to clean
  1272. * @budget: how many cleans we're allowed
  1273. *
  1274. * Returns true if there's any budget left (e.g. the clean is finished)
  1275. **/
  1276. static int i40e_clean_rx_irq_ps(struct i40e_ring *rx_ring, int budget)
  1277. {
  1278. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  1279. u16 rx_packet_len, rx_header_len, rx_sph, rx_hbo;
  1280. u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
  1281. const int current_node = numa_mem_id();
  1282. struct i40e_vsi *vsi = rx_ring->vsi;
  1283. u16 i = rx_ring->next_to_clean;
  1284. union i40e_rx_desc *rx_desc;
  1285. u32 rx_error, rx_status;
  1286. u8 rx_ptype;
  1287. u64 qword;
  1288. if (budget <= 0)
  1289. return 0;
  1290. do {
  1291. struct i40e_rx_buffer *rx_bi;
  1292. struct sk_buff *skb;
  1293. u16 vlan_tag;
  1294. /* return some buffers to hardware, one at a time is too slow */
  1295. if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
  1296. i40e_alloc_rx_buffers_ps(rx_ring, cleaned_count);
  1297. cleaned_count = 0;
  1298. }
  1299. i = rx_ring->next_to_clean;
  1300. rx_desc = I40E_RX_DESC(rx_ring, i);
  1301. qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  1302. rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
  1303. I40E_RXD_QW1_STATUS_SHIFT;
  1304. if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
  1305. break;
  1306. /* This memory barrier is needed to keep us from reading
  1307. * any other fields out of the rx_desc until we know the
  1308. * DD bit is set.
  1309. */
  1310. dma_rmb();
  1311. if (i40e_rx_is_programming_status(qword)) {
  1312. i40e_clean_programming_status(rx_ring, rx_desc);
  1313. I40E_RX_INCREMENT(rx_ring, i);
  1314. continue;
  1315. }
  1316. rx_bi = &rx_ring->rx_bi[i];
  1317. skb = rx_bi->skb;
  1318. if (likely(!skb)) {
  1319. skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
  1320. rx_ring->rx_hdr_len);
  1321. if (!skb) {
  1322. rx_ring->rx_stats.alloc_buff_failed++;
  1323. break;
  1324. }
  1325. /* initialize queue mapping */
  1326. skb_record_rx_queue(skb, rx_ring->queue_index);
  1327. /* we are reusing so sync this buffer for CPU use */
  1328. dma_sync_single_range_for_cpu(rx_ring->dev,
  1329. rx_bi->dma,
  1330. 0,
  1331. rx_ring->rx_hdr_len,
  1332. DMA_FROM_DEVICE);
  1333. }
  1334. rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
  1335. I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
  1336. rx_header_len = (qword & I40E_RXD_QW1_LENGTH_HBUF_MASK) >>
  1337. I40E_RXD_QW1_LENGTH_HBUF_SHIFT;
  1338. rx_sph = (qword & I40E_RXD_QW1_LENGTH_SPH_MASK) >>
  1339. I40E_RXD_QW1_LENGTH_SPH_SHIFT;
  1340. rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
  1341. I40E_RXD_QW1_ERROR_SHIFT;
  1342. rx_hbo = rx_error & BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
  1343. rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
  1344. rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
  1345. I40E_RXD_QW1_PTYPE_SHIFT;
  1346. prefetch(rx_bi->page);
  1347. rx_bi->skb = NULL;
  1348. cleaned_count++;
  1349. if (rx_hbo || rx_sph) {
  1350. int len;
  1351. if (rx_hbo)
  1352. len = I40E_RX_HDR_SIZE;
  1353. else
  1354. len = rx_header_len;
  1355. memcpy(__skb_put(skb, len), rx_bi->hdr_buf, len);
  1356. } else if (skb->len == 0) {
  1357. int len;
  1358. len = (rx_packet_len > skb_headlen(skb) ?
  1359. skb_headlen(skb) : rx_packet_len);
  1360. memcpy(__skb_put(skb, len),
  1361. rx_bi->page + rx_bi->page_offset,
  1362. len);
  1363. rx_bi->page_offset += len;
  1364. rx_packet_len -= len;
  1365. }
  1366. /* Get the rest of the data if this was a header split */
  1367. if (rx_packet_len) {
  1368. skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
  1369. rx_bi->page,
  1370. rx_bi->page_offset,
  1371. rx_packet_len);
  1372. skb->len += rx_packet_len;
  1373. skb->data_len += rx_packet_len;
  1374. skb->truesize += rx_packet_len;
  1375. if ((page_count(rx_bi->page) == 1) &&
  1376. (page_to_nid(rx_bi->page) == current_node))
  1377. get_page(rx_bi->page);
  1378. else
  1379. rx_bi->page = NULL;
  1380. dma_unmap_page(rx_ring->dev,
  1381. rx_bi->page_dma,
  1382. PAGE_SIZE / 2,
  1383. DMA_FROM_DEVICE);
  1384. rx_bi->page_dma = 0;
  1385. }
  1386. I40E_RX_INCREMENT(rx_ring, i);
  1387. if (unlikely(
  1388. !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
  1389. struct i40e_rx_buffer *next_buffer;
  1390. next_buffer = &rx_ring->rx_bi[i];
  1391. next_buffer->skb = skb;
  1392. rx_ring->rx_stats.non_eop_descs++;
  1393. continue;
  1394. }
  1395. /* ERR_MASK will only have valid bits if EOP set */
  1396. if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
  1397. dev_kfree_skb_any(skb);
  1398. continue;
  1399. }
  1400. skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
  1401. i40e_ptype_to_hash(rx_ptype));
  1402. if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
  1403. i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
  1404. I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
  1405. I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
  1406. rx_ring->last_rx_timestamp = jiffies;
  1407. }
  1408. /* probably a little skewed due to removing CRC */
  1409. total_rx_bytes += skb->len;
  1410. total_rx_packets++;
  1411. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  1412. i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
  1413. vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
  1414. ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
  1415. : 0;
  1416. #ifdef I40E_FCOE
  1417. if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
  1418. dev_kfree_skb_any(skb);
  1419. continue;
  1420. }
  1421. #endif
  1422. i40e_receive_skb(rx_ring, skb, vlan_tag);
  1423. rx_desc->wb.qword1.status_error_len = 0;
  1424. } while (likely(total_rx_packets < budget));
  1425. u64_stats_update_begin(&rx_ring->syncp);
  1426. rx_ring->stats.packets += total_rx_packets;
  1427. rx_ring->stats.bytes += total_rx_bytes;
  1428. u64_stats_update_end(&rx_ring->syncp);
  1429. rx_ring->q_vector->rx.total_packets += total_rx_packets;
  1430. rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
  1431. return total_rx_packets;
  1432. }
  1433. /**
  1434. * i40e_clean_rx_irq_1buf - Reclaim resources after receive; single buffer
  1435. * @rx_ring: rx ring to clean
  1436. * @budget: how many cleans we're allowed
  1437. *
  1438. * Returns number of packets cleaned
  1439. **/
  1440. static int i40e_clean_rx_irq_1buf(struct i40e_ring *rx_ring, int budget)
  1441. {
  1442. unsigned int total_rx_bytes = 0, total_rx_packets = 0;
  1443. u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
  1444. struct i40e_vsi *vsi = rx_ring->vsi;
  1445. union i40e_rx_desc *rx_desc;
  1446. u32 rx_error, rx_status;
  1447. u16 rx_packet_len;
  1448. u8 rx_ptype;
  1449. u64 qword;
  1450. u16 i;
  1451. do {
  1452. struct i40e_rx_buffer *rx_bi;
  1453. struct sk_buff *skb;
  1454. u16 vlan_tag;
  1455. /* return some buffers to hardware, one at a time is too slow */
  1456. if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
  1457. i40e_alloc_rx_buffers_1buf(rx_ring, cleaned_count);
  1458. cleaned_count = 0;
  1459. }
  1460. i = rx_ring->next_to_clean;
  1461. rx_desc = I40E_RX_DESC(rx_ring, i);
  1462. qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
  1463. rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
  1464. I40E_RXD_QW1_STATUS_SHIFT;
  1465. if (!(rx_status & BIT(I40E_RX_DESC_STATUS_DD_SHIFT)))
  1466. break;
  1467. /* This memory barrier is needed to keep us from reading
  1468. * any other fields out of the rx_desc until we know the
  1469. * DD bit is set.
  1470. */
  1471. dma_rmb();
  1472. if (i40e_rx_is_programming_status(qword)) {
  1473. i40e_clean_programming_status(rx_ring, rx_desc);
  1474. I40E_RX_INCREMENT(rx_ring, i);
  1475. continue;
  1476. }
  1477. rx_bi = &rx_ring->rx_bi[i];
  1478. skb = rx_bi->skb;
  1479. prefetch(skb->data);
  1480. rx_packet_len = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
  1481. I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
  1482. rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
  1483. I40E_RXD_QW1_ERROR_SHIFT;
  1484. rx_error &= ~BIT(I40E_RX_DESC_ERROR_HBO_SHIFT);
  1485. rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
  1486. I40E_RXD_QW1_PTYPE_SHIFT;
  1487. rx_bi->skb = NULL;
  1488. cleaned_count++;
  1489. /* Get the header and possibly the whole packet
  1490. * If this is an skb from previous receive dma will be 0
  1491. */
  1492. skb_put(skb, rx_packet_len);
  1493. dma_unmap_single(rx_ring->dev, rx_bi->dma, rx_ring->rx_buf_len,
  1494. DMA_FROM_DEVICE);
  1495. rx_bi->dma = 0;
  1496. I40E_RX_INCREMENT(rx_ring, i);
  1497. if (unlikely(
  1498. !(rx_status & BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)))) {
  1499. rx_ring->rx_stats.non_eop_descs++;
  1500. continue;
  1501. }
  1502. /* ERR_MASK will only have valid bits if EOP set */
  1503. if (unlikely(rx_error & BIT(I40E_RX_DESC_ERROR_RXE_SHIFT))) {
  1504. dev_kfree_skb_any(skb);
  1505. continue;
  1506. }
  1507. skb_set_hash(skb, i40e_rx_hash(rx_ring, rx_desc),
  1508. i40e_ptype_to_hash(rx_ptype));
  1509. if (unlikely(rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK)) {
  1510. i40e_ptp_rx_hwtstamp(vsi->back, skb, (rx_status &
  1511. I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
  1512. I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT);
  1513. rx_ring->last_rx_timestamp = jiffies;
  1514. }
  1515. /* probably a little skewed due to removing CRC */
  1516. total_rx_bytes += skb->len;
  1517. total_rx_packets++;
  1518. skb->protocol = eth_type_trans(skb, rx_ring->netdev);
  1519. i40e_rx_checksum(vsi, skb, rx_status, rx_error, rx_ptype);
  1520. vlan_tag = rx_status & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)
  1521. ? le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1)
  1522. : 0;
  1523. #ifdef I40E_FCOE
  1524. if (!i40e_fcoe_handle_offload(rx_ring, rx_desc, skb)) {
  1525. dev_kfree_skb_any(skb);
  1526. continue;
  1527. }
  1528. #endif
  1529. i40e_receive_skb(rx_ring, skb, vlan_tag);
  1530. rx_desc->wb.qword1.status_error_len = 0;
  1531. } while (likely(total_rx_packets < budget));
  1532. u64_stats_update_begin(&rx_ring->syncp);
  1533. rx_ring->stats.packets += total_rx_packets;
  1534. rx_ring->stats.bytes += total_rx_bytes;
  1535. u64_stats_update_end(&rx_ring->syncp);
  1536. rx_ring->q_vector->rx.total_packets += total_rx_packets;
  1537. rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
  1538. return total_rx_packets;
  1539. }
  1540. static u32 i40e_buildreg_itr(const int type, const u16 itr)
  1541. {
  1542. u32 val;
  1543. val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
  1544. I40E_PFINT_DYN_CTLN_CLEARPBA_MASK |
  1545. (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
  1546. (itr << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT);
  1547. return val;
  1548. }
  1549. /* a small macro to shorten up some long lines */
  1550. #define INTREG I40E_PFINT_DYN_CTLN
  1551. /**
  1552. * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
  1553. * @vsi: the VSI we care about
  1554. * @q_vector: q_vector for which itr is being updated and interrupt enabled
  1555. *
  1556. **/
  1557. static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
  1558. struct i40e_q_vector *q_vector)
  1559. {
  1560. struct i40e_hw *hw = &vsi->back->hw;
  1561. bool rx = false, tx = false;
  1562. u32 rxval, txval;
  1563. int vector;
  1564. vector = (q_vector->v_idx + vsi->base_vector);
  1565. /* avoid dynamic calculation if in countdown mode OR if
  1566. * all dynamic is disabled
  1567. */
  1568. rxval = txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
  1569. if (q_vector->itr_countdown > 0 ||
  1570. (!ITR_IS_DYNAMIC(vsi->rx_itr_setting) &&
  1571. !ITR_IS_DYNAMIC(vsi->tx_itr_setting))) {
  1572. goto enable_int;
  1573. }
  1574. if (ITR_IS_DYNAMIC(vsi->rx_itr_setting)) {
  1575. rx = i40e_set_new_dynamic_itr(&q_vector->rx);
  1576. rxval = i40e_buildreg_itr(I40E_RX_ITR, q_vector->rx.itr);
  1577. }
  1578. if (ITR_IS_DYNAMIC(vsi->tx_itr_setting)) {
  1579. tx = i40e_set_new_dynamic_itr(&q_vector->tx);
  1580. txval = i40e_buildreg_itr(I40E_TX_ITR, q_vector->tx.itr);
  1581. }
  1582. if (rx || tx) {
  1583. /* get the higher of the two ITR adjustments and
  1584. * use the same value for both ITR registers
  1585. * when in adaptive mode (Rx and/or Tx)
  1586. */
  1587. u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
  1588. q_vector->tx.itr = q_vector->rx.itr = itr;
  1589. txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
  1590. tx = true;
  1591. rxval = i40e_buildreg_itr(I40E_RX_ITR, itr);
  1592. rx = true;
  1593. }
  1594. /* only need to enable the interrupt once, but need
  1595. * to possibly update both ITR values
  1596. */
  1597. if (rx) {
  1598. /* set the INTENA_MSK_MASK so that this first write
  1599. * won't actually enable the interrupt, instead just
  1600. * updating the ITR (it's bit 31 PF and VF)
  1601. */
  1602. rxval |= BIT(31);
  1603. /* don't check _DOWN because interrupt isn't being enabled */
  1604. wr32(hw, INTREG(vector - 1), rxval);
  1605. }
  1606. enable_int:
  1607. if (!test_bit(__I40E_DOWN, &vsi->state))
  1608. wr32(hw, INTREG(vector - 1), txval);
  1609. if (q_vector->itr_countdown)
  1610. q_vector->itr_countdown--;
  1611. else
  1612. q_vector->itr_countdown = ITR_COUNTDOWN_START;
  1613. }
  1614. /**
  1615. * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
  1616. * @napi: napi struct with our devices info in it
  1617. * @budget: amount of work driver is allowed to do this pass, in packets
  1618. *
  1619. * This function will clean all queues associated with a q_vector.
  1620. *
  1621. * Returns the amount of work done
  1622. **/
  1623. int i40e_napi_poll(struct napi_struct *napi, int budget)
  1624. {
  1625. struct i40e_q_vector *q_vector =
  1626. container_of(napi, struct i40e_q_vector, napi);
  1627. struct i40e_vsi *vsi = q_vector->vsi;
  1628. struct i40e_ring *ring;
  1629. bool clean_complete = true;
  1630. bool arm_wb = false;
  1631. int budget_per_ring;
  1632. int work_done = 0;
  1633. if (test_bit(__I40E_DOWN, &vsi->state)) {
  1634. napi_complete(napi);
  1635. return 0;
  1636. }
  1637. /* Since the actual Tx work is minimal, we can give the Tx a larger
  1638. * budget and be more aggressive about cleaning up the Tx descriptors.
  1639. */
  1640. i40e_for_each_ring(ring, q_vector->tx) {
  1641. clean_complete &= i40e_clean_tx_irq(ring, vsi->work_limit);
  1642. arm_wb |= ring->arm_wb;
  1643. ring->arm_wb = false;
  1644. }
  1645. /* Handle case where we are called by netpoll with a budget of 0 */
  1646. if (budget <= 0)
  1647. goto tx_only;
  1648. /* We attempt to distribute budget to each Rx queue fairly, but don't
  1649. * allow the budget to go below 1 because that would exit polling early.
  1650. */
  1651. budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
  1652. i40e_for_each_ring(ring, q_vector->rx) {
  1653. int cleaned;
  1654. if (ring_is_ps_enabled(ring))
  1655. cleaned = i40e_clean_rx_irq_ps(ring, budget_per_ring);
  1656. else
  1657. cleaned = i40e_clean_rx_irq_1buf(ring, budget_per_ring);
  1658. work_done += cleaned;
  1659. /* if we didn't clean as many as budgeted, we must be done */
  1660. clean_complete &= (budget_per_ring != cleaned);
  1661. }
  1662. /* If work not completed, return budget and polling will return */
  1663. if (!clean_complete) {
  1664. tx_only:
  1665. if (arm_wb) {
  1666. q_vector->tx.ring[0].tx_stats.tx_force_wb++;
  1667. i40e_force_wb(vsi, q_vector);
  1668. }
  1669. return budget;
  1670. }
  1671. if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
  1672. q_vector->arm_wb_state = false;
  1673. /* Work is done so exit the polling mode and re-enable the interrupt */
  1674. napi_complete_done(napi, work_done);
  1675. if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
  1676. i40e_update_enable_itr(vsi, q_vector);
  1677. } else { /* Legacy mode */
  1678. struct i40e_hw *hw = &vsi->back->hw;
  1679. /* We re-enable the queue 0 cause, but
  1680. * don't worry about dynamic_enable
  1681. * because we left it on for the other
  1682. * possible interrupts during napi
  1683. */
  1684. u32 qval = rd32(hw, I40E_QINT_RQCTL(0)) |
  1685. I40E_QINT_RQCTL_CAUSE_ENA_MASK;
  1686. wr32(hw, I40E_QINT_RQCTL(0), qval);
  1687. qval = rd32(hw, I40E_QINT_TQCTL(0)) |
  1688. I40E_QINT_TQCTL_CAUSE_ENA_MASK;
  1689. wr32(hw, I40E_QINT_TQCTL(0), qval);
  1690. i40e_irq_dynamic_enable_icr0(vsi->back);
  1691. }
  1692. return 0;
  1693. }
  1694. /**
  1695. * i40e_atr - Add a Flow Director ATR filter
  1696. * @tx_ring: ring to add programming descriptor to
  1697. * @skb: send buffer
  1698. * @tx_flags: send tx flags
  1699. * @protocol: wire protocol
  1700. **/
  1701. static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1702. u32 tx_flags, __be16 protocol)
  1703. {
  1704. struct i40e_filter_program_desc *fdir_desc;
  1705. struct i40e_pf *pf = tx_ring->vsi->back;
  1706. union {
  1707. unsigned char *network;
  1708. struct iphdr *ipv4;
  1709. struct ipv6hdr *ipv6;
  1710. } hdr;
  1711. struct tcphdr *th;
  1712. unsigned int hlen;
  1713. u32 flex_ptype, dtype_cmd;
  1714. u16 i;
  1715. /* make sure ATR is enabled */
  1716. if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
  1717. return;
  1718. if ((pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
  1719. return;
  1720. /* if sampling is disabled do nothing */
  1721. if (!tx_ring->atr_sample_rate)
  1722. return;
  1723. if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
  1724. return;
  1725. if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL)) {
  1726. /* snag network header to get L4 type and address */
  1727. hdr.network = skb_network_header(skb);
  1728. /* Currently only IPv4/IPv6 with TCP is supported
  1729. * access ihl as u8 to avoid unaligned access on ia64
  1730. */
  1731. if (tx_flags & I40E_TX_FLAGS_IPV4)
  1732. hlen = (hdr.network[0] & 0x0F) << 2;
  1733. else if (protocol == htons(ETH_P_IPV6))
  1734. hlen = sizeof(struct ipv6hdr);
  1735. else
  1736. return;
  1737. } else {
  1738. hdr.network = skb_inner_network_header(skb);
  1739. hlen = skb_inner_network_header_len(skb);
  1740. }
  1741. /* Currently only IPv4/IPv6 with TCP is supported
  1742. * Note: tx_flags gets modified to reflect inner protocols in
  1743. * tx_enable_csum function if encap is enabled.
  1744. */
  1745. if ((tx_flags & I40E_TX_FLAGS_IPV4) &&
  1746. (hdr.ipv4->protocol != IPPROTO_TCP))
  1747. return;
  1748. else if ((tx_flags & I40E_TX_FLAGS_IPV6) &&
  1749. (hdr.ipv6->nexthdr != IPPROTO_TCP))
  1750. return;
  1751. th = (struct tcphdr *)(hdr.network + hlen);
  1752. /* Due to lack of space, no more new filters can be programmed */
  1753. if (th->syn && (pf->auto_disable_flags & I40E_FLAG_FD_ATR_ENABLED))
  1754. return;
  1755. if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE) {
  1756. /* HW ATR eviction will take care of removing filters on FIN
  1757. * and RST packets.
  1758. */
  1759. if (th->fin || th->rst)
  1760. return;
  1761. }
  1762. tx_ring->atr_count++;
  1763. /* sample on all syn/fin/rst packets or once every atr sample rate */
  1764. if (!th->fin &&
  1765. !th->syn &&
  1766. !th->rst &&
  1767. (tx_ring->atr_count < tx_ring->atr_sample_rate))
  1768. return;
  1769. tx_ring->atr_count = 0;
  1770. /* grab the next descriptor */
  1771. i = tx_ring->next_to_use;
  1772. fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
  1773. i++;
  1774. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  1775. flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
  1776. I40E_TXD_FLTR_QW0_QINDEX_MASK;
  1777. flex_ptype |= (protocol == htons(ETH_P_IP)) ?
  1778. (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
  1779. I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
  1780. (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
  1781. I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
  1782. flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
  1783. dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
  1784. dtype_cmd |= (th->fin || th->rst) ?
  1785. (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
  1786. I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
  1787. (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
  1788. I40E_TXD_FLTR_QW1_PCMD_SHIFT);
  1789. dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
  1790. I40E_TXD_FLTR_QW1_DEST_SHIFT;
  1791. dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
  1792. I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
  1793. dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
  1794. if (!(tx_flags & I40E_TX_FLAGS_VXLAN_TUNNEL))
  1795. dtype_cmd |=
  1796. ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
  1797. I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
  1798. I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
  1799. else
  1800. dtype_cmd |=
  1801. ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
  1802. I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
  1803. I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
  1804. if (pf->flags & I40E_FLAG_HW_ATR_EVICT_CAPABLE)
  1805. dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
  1806. fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
  1807. fdir_desc->rsvd = cpu_to_le32(0);
  1808. fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
  1809. fdir_desc->fd_id = cpu_to_le32(0);
  1810. }
  1811. /**
  1812. * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
  1813. * @skb: send buffer
  1814. * @tx_ring: ring to send buffer on
  1815. * @flags: the tx flags to be set
  1816. *
  1817. * Checks the skb and set up correspondingly several generic transmit flags
  1818. * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
  1819. *
  1820. * Returns error code indicate the frame should be dropped upon error and the
  1821. * otherwise returns 0 to indicate the flags has been set properly.
  1822. **/
  1823. #ifdef I40E_FCOE
  1824. inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
  1825. struct i40e_ring *tx_ring,
  1826. u32 *flags)
  1827. #else
  1828. static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
  1829. struct i40e_ring *tx_ring,
  1830. u32 *flags)
  1831. #endif
  1832. {
  1833. __be16 protocol = skb->protocol;
  1834. u32 tx_flags = 0;
  1835. if (protocol == htons(ETH_P_8021Q) &&
  1836. !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
  1837. /* When HW VLAN acceleration is turned off by the user the
  1838. * stack sets the protocol to 8021q so that the driver
  1839. * can take any steps required to support the SW only
  1840. * VLAN handling. In our case the driver doesn't need
  1841. * to take any further steps so just set the protocol
  1842. * to the encapsulated ethertype.
  1843. */
  1844. skb->protocol = vlan_get_protocol(skb);
  1845. goto out;
  1846. }
  1847. /* if we have a HW VLAN tag being added, default to the HW one */
  1848. if (skb_vlan_tag_present(skb)) {
  1849. tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
  1850. tx_flags |= I40E_TX_FLAGS_HW_VLAN;
  1851. /* else if it is a SW VLAN, check the next protocol and store the tag */
  1852. } else if (protocol == htons(ETH_P_8021Q)) {
  1853. struct vlan_hdr *vhdr, _vhdr;
  1854. vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
  1855. if (!vhdr)
  1856. return -EINVAL;
  1857. protocol = vhdr->h_vlan_encapsulated_proto;
  1858. tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
  1859. tx_flags |= I40E_TX_FLAGS_SW_VLAN;
  1860. }
  1861. if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
  1862. goto out;
  1863. /* Insert 802.1p priority into VLAN header */
  1864. if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
  1865. (skb->priority != TC_PRIO_CONTROL)) {
  1866. tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
  1867. tx_flags |= (skb->priority & 0x7) <<
  1868. I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
  1869. if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
  1870. struct vlan_ethhdr *vhdr;
  1871. int rc;
  1872. rc = skb_cow_head(skb, 0);
  1873. if (rc < 0)
  1874. return rc;
  1875. vhdr = (struct vlan_ethhdr *)skb->data;
  1876. vhdr->h_vlan_TCI = htons(tx_flags >>
  1877. I40E_TX_FLAGS_VLAN_SHIFT);
  1878. } else {
  1879. tx_flags |= I40E_TX_FLAGS_HW_VLAN;
  1880. }
  1881. }
  1882. out:
  1883. *flags = tx_flags;
  1884. return 0;
  1885. }
  1886. /**
  1887. * i40e_tso - set up the tso context descriptor
  1888. * @tx_ring: ptr to the ring to send
  1889. * @skb: ptr to the skb we're sending
  1890. * @hdr_len: ptr to the size of the packet header
  1891. * @cd_type_cmd_tso_mss: Quad Word 1
  1892. *
  1893. * Returns 0 if no TSO can happen, 1 if tso is going, or error
  1894. **/
  1895. static int i40e_tso(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1896. u8 *hdr_len, u64 *cd_type_cmd_tso_mss)
  1897. {
  1898. u32 cd_cmd, cd_tso_len, cd_mss;
  1899. struct ipv6hdr *ipv6h;
  1900. struct tcphdr *tcph;
  1901. struct iphdr *iph;
  1902. u32 l4len;
  1903. int err;
  1904. if (!skb_is_gso(skb))
  1905. return 0;
  1906. err = skb_cow_head(skb, 0);
  1907. if (err < 0)
  1908. return err;
  1909. iph = skb->encapsulation ? inner_ip_hdr(skb) : ip_hdr(skb);
  1910. ipv6h = skb->encapsulation ? inner_ipv6_hdr(skb) : ipv6_hdr(skb);
  1911. if (iph->version == 4) {
  1912. tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
  1913. iph->tot_len = 0;
  1914. iph->check = 0;
  1915. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr,
  1916. 0, IPPROTO_TCP, 0);
  1917. } else if (ipv6h->version == 6) {
  1918. tcph = skb->encapsulation ? inner_tcp_hdr(skb) : tcp_hdr(skb);
  1919. ipv6h->payload_len = 0;
  1920. tcph->check = ~csum_ipv6_magic(&ipv6h->saddr, &ipv6h->daddr,
  1921. 0, IPPROTO_TCP, 0);
  1922. }
  1923. l4len = skb->encapsulation ? inner_tcp_hdrlen(skb) : tcp_hdrlen(skb);
  1924. *hdr_len = (skb->encapsulation
  1925. ? (skb_inner_transport_header(skb) - skb->data)
  1926. : skb_transport_offset(skb)) + l4len;
  1927. /* find the field values */
  1928. cd_cmd = I40E_TX_CTX_DESC_TSO;
  1929. cd_tso_len = skb->len - *hdr_len;
  1930. cd_mss = skb_shinfo(skb)->gso_size;
  1931. *cd_type_cmd_tso_mss |= ((u64)cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
  1932. ((u64)cd_tso_len <<
  1933. I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
  1934. ((u64)cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
  1935. return 1;
  1936. }
  1937. /**
  1938. * i40e_tsyn - set up the tsyn context descriptor
  1939. * @tx_ring: ptr to the ring to send
  1940. * @skb: ptr to the skb we're sending
  1941. * @tx_flags: the collected send information
  1942. * @cd_type_cmd_tso_mss: Quad Word 1
  1943. *
  1944. * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
  1945. **/
  1946. static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
  1947. u32 tx_flags, u64 *cd_type_cmd_tso_mss)
  1948. {
  1949. struct i40e_pf *pf;
  1950. if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
  1951. return 0;
  1952. /* Tx timestamps cannot be sampled when doing TSO */
  1953. if (tx_flags & I40E_TX_FLAGS_TSO)
  1954. return 0;
  1955. /* only timestamp the outbound packet if the user has requested it and
  1956. * we are not already transmitting a packet to be timestamped
  1957. */
  1958. pf = i40e_netdev_to_pf(tx_ring->netdev);
  1959. if (!(pf->flags & I40E_FLAG_PTP))
  1960. return 0;
  1961. if (pf->ptp_tx &&
  1962. !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, &pf->state)) {
  1963. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1964. pf->ptp_tx_skb = skb_get(skb);
  1965. } else {
  1966. return 0;
  1967. }
  1968. *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
  1969. I40E_TXD_CTX_QW1_CMD_SHIFT;
  1970. return 1;
  1971. }
  1972. /**
  1973. * i40e_tx_enable_csum - Enable Tx checksum offloads
  1974. * @skb: send buffer
  1975. * @tx_flags: pointer to Tx flags currently set
  1976. * @td_cmd: Tx descriptor command bits to set
  1977. * @td_offset: Tx descriptor header offsets to set
  1978. * @tx_ring: Tx descriptor ring
  1979. * @cd_tunneling: ptr to context desc bits
  1980. **/
  1981. static void i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
  1982. u32 *td_cmd, u32 *td_offset,
  1983. struct i40e_ring *tx_ring,
  1984. u32 *cd_tunneling)
  1985. {
  1986. struct ipv6hdr *this_ipv6_hdr;
  1987. unsigned int this_tcp_hdrlen;
  1988. struct iphdr *this_ip_hdr;
  1989. u32 network_hdr_len;
  1990. u8 l4_hdr = 0;
  1991. struct udphdr *oudph;
  1992. struct iphdr *oiph;
  1993. u32 l4_tunnel = 0;
  1994. if (skb->encapsulation) {
  1995. switch (ip_hdr(skb)->protocol) {
  1996. case IPPROTO_UDP:
  1997. oudph = udp_hdr(skb);
  1998. oiph = ip_hdr(skb);
  1999. l4_tunnel = I40E_TXD_CTX_UDP_TUNNELING;
  2000. *tx_flags |= I40E_TX_FLAGS_VXLAN_TUNNEL;
  2001. break;
  2002. case IPPROTO_GRE:
  2003. l4_tunnel = I40E_TXD_CTX_GRE_TUNNELING;
  2004. break;
  2005. default:
  2006. return;
  2007. }
  2008. network_hdr_len = skb_inner_network_header_len(skb);
  2009. this_ip_hdr = inner_ip_hdr(skb);
  2010. this_ipv6_hdr = inner_ipv6_hdr(skb);
  2011. this_tcp_hdrlen = inner_tcp_hdrlen(skb);
  2012. if (*tx_flags & I40E_TX_FLAGS_IPV4) {
  2013. if (*tx_flags & I40E_TX_FLAGS_TSO) {
  2014. *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV4;
  2015. ip_hdr(skb)->check = 0;
  2016. } else {
  2017. *cd_tunneling |=
  2018. I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
  2019. }
  2020. } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
  2021. *cd_tunneling |= I40E_TX_CTX_EXT_IP_IPV6;
  2022. if (*tx_flags & I40E_TX_FLAGS_TSO)
  2023. ip_hdr(skb)->check = 0;
  2024. }
  2025. /* Now set the ctx descriptor fields */
  2026. *cd_tunneling |= (skb_network_header_len(skb) >> 2) <<
  2027. I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT |
  2028. l4_tunnel |
  2029. ((skb_inner_network_offset(skb) -
  2030. skb_transport_offset(skb)) >> 1) <<
  2031. I40E_TXD_CTX_QW0_NATLEN_SHIFT;
  2032. if (this_ip_hdr->version == 6) {
  2033. *tx_flags &= ~I40E_TX_FLAGS_IPV4;
  2034. *tx_flags |= I40E_TX_FLAGS_IPV6;
  2035. }
  2036. if ((tx_ring->flags & I40E_TXR_FLAGS_OUTER_UDP_CSUM) &&
  2037. (l4_tunnel == I40E_TXD_CTX_UDP_TUNNELING) &&
  2038. (*cd_tunneling & I40E_TXD_CTX_QW0_EXT_IP_MASK)) {
  2039. oudph->check = ~csum_tcpudp_magic(oiph->saddr,
  2040. oiph->daddr,
  2041. (skb->len - skb_transport_offset(skb)),
  2042. IPPROTO_UDP, 0);
  2043. *cd_tunneling |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
  2044. }
  2045. } else {
  2046. network_hdr_len = skb_network_header_len(skb);
  2047. this_ip_hdr = ip_hdr(skb);
  2048. this_ipv6_hdr = ipv6_hdr(skb);
  2049. this_tcp_hdrlen = tcp_hdrlen(skb);
  2050. }
  2051. /* Enable IP checksum offloads */
  2052. if (*tx_flags & I40E_TX_FLAGS_IPV4) {
  2053. l4_hdr = this_ip_hdr->protocol;
  2054. /* the stack computes the IP header already, the only time we
  2055. * need the hardware to recompute it is in the case of TSO.
  2056. */
  2057. if (*tx_flags & I40E_TX_FLAGS_TSO) {
  2058. *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4_CSUM;
  2059. this_ip_hdr->check = 0;
  2060. } else {
  2061. *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV4;
  2062. }
  2063. /* Now set the td_offset for IP header length */
  2064. *td_offset = (network_hdr_len >> 2) <<
  2065. I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
  2066. } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
  2067. l4_hdr = this_ipv6_hdr->nexthdr;
  2068. *td_cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
  2069. /* Now set the td_offset for IP header length */
  2070. *td_offset = (network_hdr_len >> 2) <<
  2071. I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
  2072. }
  2073. /* words in MACLEN + dwords in IPLEN + dwords in L4Len */
  2074. *td_offset |= (skb_network_offset(skb) >> 1) <<
  2075. I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
  2076. /* Enable L4 checksum offloads */
  2077. switch (l4_hdr) {
  2078. case IPPROTO_TCP:
  2079. /* enable checksum offloads */
  2080. *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
  2081. *td_offset |= (this_tcp_hdrlen >> 2) <<
  2082. I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
  2083. break;
  2084. case IPPROTO_SCTP:
  2085. /* enable SCTP checksum offload */
  2086. *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
  2087. *td_offset |= (sizeof(struct sctphdr) >> 2) <<
  2088. I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
  2089. break;
  2090. case IPPROTO_UDP:
  2091. /* enable UDP checksum offload */
  2092. *td_cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
  2093. *td_offset |= (sizeof(struct udphdr) >> 2) <<
  2094. I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
  2095. break;
  2096. default:
  2097. break;
  2098. }
  2099. }
  2100. /**
  2101. * i40e_create_tx_ctx Build the Tx context descriptor
  2102. * @tx_ring: ring to create the descriptor on
  2103. * @cd_type_cmd_tso_mss: Quad Word 1
  2104. * @cd_tunneling: Quad Word 0 - bits 0-31
  2105. * @cd_l2tag2: Quad Word 0 - bits 32-63
  2106. **/
  2107. static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
  2108. const u64 cd_type_cmd_tso_mss,
  2109. const u32 cd_tunneling, const u32 cd_l2tag2)
  2110. {
  2111. struct i40e_tx_context_desc *context_desc;
  2112. int i = tx_ring->next_to_use;
  2113. if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
  2114. !cd_tunneling && !cd_l2tag2)
  2115. return;
  2116. /* grab the next descriptor */
  2117. context_desc = I40E_TX_CTXTDESC(tx_ring, i);
  2118. i++;
  2119. tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
  2120. /* cpu_to_le32 and assign to struct fields */
  2121. context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
  2122. context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
  2123. context_desc->rsvd = cpu_to_le16(0);
  2124. context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
  2125. }
  2126. /**
  2127. * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
  2128. * @tx_ring: the ring to be checked
  2129. * @size: the size buffer we want to assure is available
  2130. *
  2131. * Returns -EBUSY if a stop is needed, else 0
  2132. **/
  2133. static inline int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  2134. {
  2135. netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
  2136. /* Memory barrier before checking head and tail */
  2137. smp_mb();
  2138. /* Check again in a case another CPU has just made room available. */
  2139. if (likely(I40E_DESC_UNUSED(tx_ring) < size))
  2140. return -EBUSY;
  2141. /* A reprieve! - use start_queue because it doesn't call schedule */
  2142. netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
  2143. ++tx_ring->tx_stats.restart_queue;
  2144. return 0;
  2145. }
  2146. /**
  2147. * i40e_maybe_stop_tx - 1st level check for tx stop conditions
  2148. * @tx_ring: the ring to be checked
  2149. * @size: the size buffer we want to assure is available
  2150. *
  2151. * Returns 0 if stop is not needed
  2152. **/
  2153. #ifdef I40E_FCOE
  2154. inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  2155. #else
  2156. static inline int i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
  2157. #endif
  2158. {
  2159. if (likely(I40E_DESC_UNUSED(tx_ring) >= size))
  2160. return 0;
  2161. return __i40e_maybe_stop_tx(tx_ring, size);
  2162. }
  2163. /**
  2164. * i40e_chk_linearize - Check if there are more than 8 fragments per packet
  2165. * @skb: send buffer
  2166. * @tx_flags: collected send information
  2167. *
  2168. * Note: Our HW can't scatter-gather more than 8 fragments to build
  2169. * a packet on the wire and so we need to figure out the cases where we
  2170. * need to linearize the skb.
  2171. **/
  2172. static bool i40e_chk_linearize(struct sk_buff *skb, u32 tx_flags)
  2173. {
  2174. struct skb_frag_struct *frag;
  2175. bool linearize = false;
  2176. unsigned int size = 0;
  2177. u16 num_frags;
  2178. u16 gso_segs;
  2179. num_frags = skb_shinfo(skb)->nr_frags;
  2180. gso_segs = skb_shinfo(skb)->gso_segs;
  2181. if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO)) {
  2182. u16 j = 0;
  2183. if (num_frags < (I40E_MAX_BUFFER_TXD))
  2184. goto linearize_chk_done;
  2185. /* try the simple math, if we have too many frags per segment */
  2186. if (DIV_ROUND_UP((num_frags + gso_segs), gso_segs) >
  2187. I40E_MAX_BUFFER_TXD) {
  2188. linearize = true;
  2189. goto linearize_chk_done;
  2190. }
  2191. frag = &skb_shinfo(skb)->frags[0];
  2192. /* we might still have more fragments per segment */
  2193. do {
  2194. size += skb_frag_size(frag);
  2195. frag++; j++;
  2196. if ((size >= skb_shinfo(skb)->gso_size) &&
  2197. (j < I40E_MAX_BUFFER_TXD)) {
  2198. size = (size % skb_shinfo(skb)->gso_size);
  2199. j = (size) ? 1 : 0;
  2200. }
  2201. if (j == I40E_MAX_BUFFER_TXD) {
  2202. linearize = true;
  2203. break;
  2204. }
  2205. num_frags--;
  2206. } while (num_frags);
  2207. } else {
  2208. if (num_frags >= I40E_MAX_BUFFER_TXD)
  2209. linearize = true;
  2210. }
  2211. linearize_chk_done:
  2212. return linearize;
  2213. }
  2214. /**
  2215. * i40e_tx_map - Build the Tx descriptor
  2216. * @tx_ring: ring to send buffer on
  2217. * @skb: send buffer
  2218. * @first: first buffer info buffer to use
  2219. * @tx_flags: collected send information
  2220. * @hdr_len: size of the packet header
  2221. * @td_cmd: the command field in the descriptor
  2222. * @td_offset: offset for checksum or crc
  2223. **/
  2224. #ifdef I40E_FCOE
  2225. inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
  2226. struct i40e_tx_buffer *first, u32 tx_flags,
  2227. const u8 hdr_len, u32 td_cmd, u32 td_offset)
  2228. #else
  2229. static inline void i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
  2230. struct i40e_tx_buffer *first, u32 tx_flags,
  2231. const u8 hdr_len, u32 td_cmd, u32 td_offset)
  2232. #endif
  2233. {
  2234. unsigned int data_len = skb->data_len;
  2235. unsigned int size = skb_headlen(skb);
  2236. struct skb_frag_struct *frag;
  2237. struct i40e_tx_buffer *tx_bi;
  2238. struct i40e_tx_desc *tx_desc;
  2239. u16 i = tx_ring->next_to_use;
  2240. u32 td_tag = 0;
  2241. dma_addr_t dma;
  2242. u16 gso_segs;
  2243. u16 desc_count = 0;
  2244. bool tail_bump = true;
  2245. bool do_rs = false;
  2246. if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
  2247. td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
  2248. td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
  2249. I40E_TX_FLAGS_VLAN_SHIFT;
  2250. }
  2251. if (tx_flags & (I40E_TX_FLAGS_TSO | I40E_TX_FLAGS_FSO))
  2252. gso_segs = skb_shinfo(skb)->gso_segs;
  2253. else
  2254. gso_segs = 1;
  2255. /* multiply data chunks by size of headers */
  2256. first->bytecount = skb->len - hdr_len + (gso_segs * hdr_len);
  2257. first->gso_segs = gso_segs;
  2258. first->skb = skb;
  2259. first->tx_flags = tx_flags;
  2260. dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
  2261. tx_desc = I40E_TX_DESC(tx_ring, i);
  2262. tx_bi = first;
  2263. for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
  2264. if (dma_mapping_error(tx_ring->dev, dma))
  2265. goto dma_error;
  2266. /* record length, and DMA address */
  2267. dma_unmap_len_set(tx_bi, len, size);
  2268. dma_unmap_addr_set(tx_bi, dma, dma);
  2269. tx_desc->buffer_addr = cpu_to_le64(dma);
  2270. while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
  2271. tx_desc->cmd_type_offset_bsz =
  2272. build_ctob(td_cmd, td_offset,
  2273. I40E_MAX_DATA_PER_TXD, td_tag);
  2274. tx_desc++;
  2275. i++;
  2276. desc_count++;
  2277. if (i == tx_ring->count) {
  2278. tx_desc = I40E_TX_DESC(tx_ring, 0);
  2279. i = 0;
  2280. }
  2281. dma += I40E_MAX_DATA_PER_TXD;
  2282. size -= I40E_MAX_DATA_PER_TXD;
  2283. tx_desc->buffer_addr = cpu_to_le64(dma);
  2284. }
  2285. if (likely(!data_len))
  2286. break;
  2287. tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
  2288. size, td_tag);
  2289. tx_desc++;
  2290. i++;
  2291. desc_count++;
  2292. if (i == tx_ring->count) {
  2293. tx_desc = I40E_TX_DESC(tx_ring, 0);
  2294. i = 0;
  2295. }
  2296. size = skb_frag_size(frag);
  2297. data_len -= size;
  2298. dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
  2299. DMA_TO_DEVICE);
  2300. tx_bi = &tx_ring->tx_bi[i];
  2301. }
  2302. /* set next_to_watch value indicating a packet is present */
  2303. first->next_to_watch = tx_desc;
  2304. i++;
  2305. if (i == tx_ring->count)
  2306. i = 0;
  2307. tx_ring->next_to_use = i;
  2308. netdev_tx_sent_queue(netdev_get_tx_queue(tx_ring->netdev,
  2309. tx_ring->queue_index),
  2310. first->bytecount);
  2311. i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
  2312. /* Algorithm to optimize tail and RS bit setting:
  2313. * if xmit_more is supported
  2314. * if xmit_more is true
  2315. * do not update tail and do not mark RS bit.
  2316. * if xmit_more is false and last xmit_more was false
  2317. * if every packet spanned less than 4 desc
  2318. * then set RS bit on 4th packet and update tail
  2319. * on every packet
  2320. * else
  2321. * update tail and set RS bit on every packet.
  2322. * if xmit_more is false and last_xmit_more was true
  2323. * update tail and set RS bit.
  2324. *
  2325. * Optimization: wmb to be issued only in case of tail update.
  2326. * Also optimize the Descriptor WB path for RS bit with the same
  2327. * algorithm.
  2328. *
  2329. * Note: If there are less than 4 packets
  2330. * pending and interrupts were disabled the service task will
  2331. * trigger a force WB.
  2332. */
  2333. if (skb->xmit_more &&
  2334. !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
  2335. tx_ring->queue_index))) {
  2336. tx_ring->flags |= I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
  2337. tail_bump = false;
  2338. } else if (!skb->xmit_more &&
  2339. !netif_xmit_stopped(netdev_get_tx_queue(tx_ring->netdev,
  2340. tx_ring->queue_index)) &&
  2341. (!(tx_ring->flags & I40E_TXR_FLAGS_LAST_XMIT_MORE_SET)) &&
  2342. (tx_ring->packet_stride < WB_STRIDE) &&
  2343. (desc_count < WB_STRIDE)) {
  2344. tx_ring->packet_stride++;
  2345. } else {
  2346. tx_ring->packet_stride = 0;
  2347. tx_ring->flags &= ~I40E_TXR_FLAGS_LAST_XMIT_MORE_SET;
  2348. do_rs = true;
  2349. }
  2350. if (do_rs)
  2351. tx_ring->packet_stride = 0;
  2352. tx_desc->cmd_type_offset_bsz =
  2353. build_ctob(td_cmd, td_offset, size, td_tag) |
  2354. cpu_to_le64((u64)(do_rs ? I40E_TXD_CMD :
  2355. I40E_TX_DESC_CMD_EOP) <<
  2356. I40E_TXD_QW1_CMD_SHIFT);
  2357. /* notify HW of packet */
  2358. if (!tail_bump)
  2359. prefetchw(tx_desc + 1);
  2360. if (tail_bump) {
  2361. /* Force memory writes to complete before letting h/w
  2362. * know there are new descriptors to fetch. (Only
  2363. * applicable for weak-ordered memory model archs,
  2364. * such as IA-64).
  2365. */
  2366. wmb();
  2367. writel(i, tx_ring->tail);
  2368. }
  2369. return;
  2370. dma_error:
  2371. dev_info(tx_ring->dev, "TX DMA map failed\n");
  2372. /* clear dma mappings for failed tx_bi map */
  2373. for (;;) {
  2374. tx_bi = &tx_ring->tx_bi[i];
  2375. i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
  2376. if (tx_bi == first)
  2377. break;
  2378. if (i == 0)
  2379. i = tx_ring->count;
  2380. i--;
  2381. }
  2382. tx_ring->next_to_use = i;
  2383. }
  2384. /**
  2385. * i40e_xmit_descriptor_count - calculate number of tx descriptors needed
  2386. * @skb: send buffer
  2387. * @tx_ring: ring to send buffer on
  2388. *
  2389. * Returns number of data descriptors needed for this skb. Returns 0 to indicate
  2390. * there is not enough descriptors available in this ring since we need at least
  2391. * one descriptor.
  2392. **/
  2393. #ifdef I40E_FCOE
  2394. inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
  2395. struct i40e_ring *tx_ring)
  2396. #else
  2397. static inline int i40e_xmit_descriptor_count(struct sk_buff *skb,
  2398. struct i40e_ring *tx_ring)
  2399. #endif
  2400. {
  2401. unsigned int f;
  2402. int count = 0;
  2403. /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
  2404. * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
  2405. * + 4 desc gap to avoid the cache line where head is,
  2406. * + 1 desc for context descriptor,
  2407. * otherwise try next time
  2408. */
  2409. for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
  2410. count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
  2411. count += TXD_USE_COUNT(skb_headlen(skb));
  2412. if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
  2413. tx_ring->tx_stats.tx_busy++;
  2414. return 0;
  2415. }
  2416. return count;
  2417. }
  2418. /**
  2419. * i40e_xmit_frame_ring - Sends buffer on Tx ring
  2420. * @skb: send buffer
  2421. * @tx_ring: ring to send buffer on
  2422. *
  2423. * Returns NETDEV_TX_OK if sent, else an error code
  2424. **/
  2425. static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
  2426. struct i40e_ring *tx_ring)
  2427. {
  2428. u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
  2429. u32 cd_tunneling = 0, cd_l2tag2 = 0;
  2430. struct i40e_tx_buffer *first;
  2431. u32 td_offset = 0;
  2432. u32 tx_flags = 0;
  2433. __be16 protocol;
  2434. u32 td_cmd = 0;
  2435. u8 hdr_len = 0;
  2436. int tsyn;
  2437. int tso;
  2438. if (0 == i40e_xmit_descriptor_count(skb, tx_ring))
  2439. return NETDEV_TX_BUSY;
  2440. /* prepare the xmit flags */
  2441. if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
  2442. goto out_drop;
  2443. /* obtain protocol of skb */
  2444. protocol = vlan_get_protocol(skb);
  2445. /* record the location of the first descriptor for this packet */
  2446. first = &tx_ring->tx_bi[tx_ring->next_to_use];
  2447. /* setup IPv4/IPv6 offloads */
  2448. if (protocol == htons(ETH_P_IP))
  2449. tx_flags |= I40E_TX_FLAGS_IPV4;
  2450. else if (protocol == htons(ETH_P_IPV6))
  2451. tx_flags |= I40E_TX_FLAGS_IPV6;
  2452. tso = i40e_tso(tx_ring, skb, &hdr_len, &cd_type_cmd_tso_mss);
  2453. if (tso < 0)
  2454. goto out_drop;
  2455. else if (tso)
  2456. tx_flags |= I40E_TX_FLAGS_TSO;
  2457. tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
  2458. if (tsyn)
  2459. tx_flags |= I40E_TX_FLAGS_TSYN;
  2460. if (i40e_chk_linearize(skb, tx_flags)) {
  2461. if (skb_linearize(skb))
  2462. goto out_drop;
  2463. tx_ring->tx_stats.tx_linearize++;
  2464. }
  2465. skb_tx_timestamp(skb);
  2466. /* always enable CRC insertion offload */
  2467. td_cmd |= I40E_TX_DESC_CMD_ICRC;
  2468. /* Always offload the checksum, since it's in the data descriptor */
  2469. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2470. tx_flags |= I40E_TX_FLAGS_CSUM;
  2471. i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
  2472. tx_ring, &cd_tunneling);
  2473. }
  2474. i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
  2475. cd_tunneling, cd_l2tag2);
  2476. /* Add Flow Director ATR if it's enabled.
  2477. *
  2478. * NOTE: this must always be directly before the data descriptor.
  2479. */
  2480. i40e_atr(tx_ring, skb, tx_flags, protocol);
  2481. i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
  2482. td_cmd, td_offset);
  2483. return NETDEV_TX_OK;
  2484. out_drop:
  2485. dev_kfree_skb_any(skb);
  2486. return NETDEV_TX_OK;
  2487. }
  2488. /**
  2489. * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
  2490. * @skb: send buffer
  2491. * @netdev: network interface device structure
  2492. *
  2493. * Returns NETDEV_TX_OK if sent, else an error code
  2494. **/
  2495. netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  2496. {
  2497. struct i40e_netdev_priv *np = netdev_priv(netdev);
  2498. struct i40e_vsi *vsi = np->vsi;
  2499. struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
  2500. /* hardware can't handle really short frames, hardware padding works
  2501. * beyond this point
  2502. */
  2503. if (skb_put_padto(skb, I40E_MIN_TX_LEN))
  2504. return NETDEV_TX_OK;
  2505. return i40e_xmit_frame_ring(skb, tx_ring);
  2506. }