fm10k_pci.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309
  1. /* Intel Ethernet Switch Host Interface Driver
  2. * Copyright(c) 2013 - 2015 Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * The full GNU General Public License is included in this distribution in
  14. * the file called "COPYING".
  15. *
  16. * Contact Information:
  17. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  18. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  19. */
  20. #include <linux/module.h>
  21. #include <linux/aer.h>
  22. #include "fm10k.h"
  23. static const struct fm10k_info *fm10k_info_tbl[] = {
  24. [fm10k_device_pf] = &fm10k_pf_info,
  25. [fm10k_device_vf] = &fm10k_vf_info,
  26. };
  27. /**
  28. * fm10k_pci_tbl - PCI Device ID Table
  29. *
  30. * Wildcard entries (PCI_ANY_ID) should come last
  31. * Last entry must be all 0s
  32. *
  33. * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
  34. * Class, Class Mask, private data (not used) }
  35. */
  36. static const struct pci_device_id fm10k_pci_tbl[] = {
  37. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_PF), fm10k_device_pf },
  38. { PCI_VDEVICE(INTEL, FM10K_DEV_ID_VF), fm10k_device_vf },
  39. /* required last entry */
  40. { 0, }
  41. };
  42. MODULE_DEVICE_TABLE(pci, fm10k_pci_tbl);
  43. u16 fm10k_read_pci_cfg_word(struct fm10k_hw *hw, u32 reg)
  44. {
  45. struct fm10k_intfc *interface = hw->back;
  46. u16 value = 0;
  47. if (FM10K_REMOVED(hw->hw_addr))
  48. return ~value;
  49. pci_read_config_word(interface->pdev, reg, &value);
  50. if (value == 0xFFFF)
  51. fm10k_write_flush(hw);
  52. return value;
  53. }
  54. u32 fm10k_read_reg(struct fm10k_hw *hw, int reg)
  55. {
  56. u32 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
  57. u32 value = 0;
  58. if (FM10K_REMOVED(hw_addr))
  59. return ~value;
  60. value = readl(&hw_addr[reg]);
  61. if (!(~value) && (!reg || !(~readl(hw_addr)))) {
  62. struct fm10k_intfc *interface = hw->back;
  63. struct net_device *netdev = interface->netdev;
  64. hw->hw_addr = NULL;
  65. netif_device_detach(netdev);
  66. netdev_err(netdev, "PCIe link lost, device now detached\n");
  67. }
  68. return value;
  69. }
  70. static int fm10k_hw_ready(struct fm10k_intfc *interface)
  71. {
  72. struct fm10k_hw *hw = &interface->hw;
  73. fm10k_write_flush(hw);
  74. return FM10K_REMOVED(hw->hw_addr) ? -ENODEV : 0;
  75. }
  76. void fm10k_service_event_schedule(struct fm10k_intfc *interface)
  77. {
  78. if (!test_bit(__FM10K_SERVICE_DISABLE, &interface->state) &&
  79. !test_and_set_bit(__FM10K_SERVICE_SCHED, &interface->state))
  80. queue_work(fm10k_workqueue, &interface->service_task);
  81. }
  82. static void fm10k_service_event_complete(struct fm10k_intfc *interface)
  83. {
  84. BUG_ON(!test_bit(__FM10K_SERVICE_SCHED, &interface->state));
  85. /* flush memory to make sure state is correct before next watchog */
  86. smp_mb__before_atomic();
  87. clear_bit(__FM10K_SERVICE_SCHED, &interface->state);
  88. }
  89. /**
  90. * fm10k_service_timer - Timer Call-back
  91. * @data: pointer to interface cast into an unsigned long
  92. **/
  93. static void fm10k_service_timer(unsigned long data)
  94. {
  95. struct fm10k_intfc *interface = (struct fm10k_intfc *)data;
  96. /* Reset the timer */
  97. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  98. fm10k_service_event_schedule(interface);
  99. }
  100. static void fm10k_detach_subtask(struct fm10k_intfc *interface)
  101. {
  102. struct net_device *netdev = interface->netdev;
  103. /* do nothing if device is still present or hw_addr is set */
  104. if (netif_device_present(netdev) || interface->hw.hw_addr)
  105. return;
  106. rtnl_lock();
  107. if (netif_running(netdev))
  108. dev_close(netdev);
  109. rtnl_unlock();
  110. }
  111. static void fm10k_reinit(struct fm10k_intfc *interface)
  112. {
  113. struct net_device *netdev = interface->netdev;
  114. struct fm10k_hw *hw = &interface->hw;
  115. int err;
  116. WARN_ON(in_interrupt());
  117. /* put off any impending NetWatchDogTimeout */
  118. netdev->trans_start = jiffies;
  119. while (test_and_set_bit(__FM10K_RESETTING, &interface->state))
  120. usleep_range(1000, 2000);
  121. rtnl_lock();
  122. fm10k_iov_suspend(interface->pdev);
  123. if (netif_running(netdev))
  124. fm10k_close(netdev);
  125. fm10k_mbx_free_irq(interface);
  126. /* delay any future reset requests */
  127. interface->last_reset = jiffies + (10 * HZ);
  128. /* reset and initialize the hardware so it is in a known state */
  129. err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
  130. if (err)
  131. dev_err(&interface->pdev->dev, "init_hw failed: %d\n", err);
  132. /* reassociate interrupts */
  133. fm10k_mbx_request_irq(interface);
  134. /* update hardware address for VFs if perm_addr has changed */
  135. if (hw->mac.type == fm10k_mac_vf) {
  136. if (is_valid_ether_addr(hw->mac.perm_addr)) {
  137. ether_addr_copy(hw->mac.addr, hw->mac.perm_addr);
  138. ether_addr_copy(netdev->perm_addr, hw->mac.perm_addr);
  139. ether_addr_copy(netdev->dev_addr, hw->mac.perm_addr);
  140. netdev->addr_assign_type &= ~NET_ADDR_RANDOM;
  141. }
  142. if (hw->mac.vlan_override)
  143. netdev->features &= ~NETIF_F_HW_VLAN_CTAG_RX;
  144. else
  145. netdev->features |= NETIF_F_HW_VLAN_CTAG_RX;
  146. }
  147. /* reset clock */
  148. fm10k_ts_reset(interface);
  149. if (netif_running(netdev))
  150. fm10k_open(netdev);
  151. fm10k_iov_resume(interface->pdev);
  152. rtnl_unlock();
  153. clear_bit(__FM10K_RESETTING, &interface->state);
  154. }
  155. static void fm10k_reset_subtask(struct fm10k_intfc *interface)
  156. {
  157. if (!(interface->flags & FM10K_FLAG_RESET_REQUESTED))
  158. return;
  159. interface->flags &= ~FM10K_FLAG_RESET_REQUESTED;
  160. netdev_err(interface->netdev, "Reset interface\n");
  161. fm10k_reinit(interface);
  162. }
  163. /**
  164. * fm10k_configure_swpri_map - Configure Receive SWPRI to PC mapping
  165. * @interface: board private structure
  166. *
  167. * Configure the SWPRI to PC mapping for the port.
  168. **/
  169. static void fm10k_configure_swpri_map(struct fm10k_intfc *interface)
  170. {
  171. struct net_device *netdev = interface->netdev;
  172. struct fm10k_hw *hw = &interface->hw;
  173. int i;
  174. /* clear flag indicating update is needed */
  175. interface->flags &= ~FM10K_FLAG_SWPRI_CONFIG;
  176. /* these registers are only available on the PF */
  177. if (hw->mac.type != fm10k_mac_pf)
  178. return;
  179. /* configure SWPRI to PC map */
  180. for (i = 0; i < FM10K_SWPRI_MAX; i++)
  181. fm10k_write_reg(hw, FM10K_SWPRI_MAP(i),
  182. netdev_get_prio_tc_map(netdev, i));
  183. }
  184. /**
  185. * fm10k_watchdog_update_host_state - Update the link status based on host.
  186. * @interface: board private structure
  187. **/
  188. static void fm10k_watchdog_update_host_state(struct fm10k_intfc *interface)
  189. {
  190. struct fm10k_hw *hw = &interface->hw;
  191. s32 err;
  192. if (test_bit(__FM10K_LINK_DOWN, &interface->state)) {
  193. interface->host_ready = false;
  194. if (time_is_after_jiffies(interface->link_down_event))
  195. return;
  196. clear_bit(__FM10K_LINK_DOWN, &interface->state);
  197. }
  198. if (interface->flags & FM10K_FLAG_SWPRI_CONFIG) {
  199. if (rtnl_trylock()) {
  200. fm10k_configure_swpri_map(interface);
  201. rtnl_unlock();
  202. }
  203. }
  204. /* lock the mailbox for transmit and receive */
  205. fm10k_mbx_lock(interface);
  206. err = hw->mac.ops.get_host_state(hw, &interface->host_ready);
  207. if (err && time_is_before_jiffies(interface->last_reset))
  208. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  209. /* free the lock */
  210. fm10k_mbx_unlock(interface);
  211. }
  212. /**
  213. * fm10k_mbx_subtask - Process upstream and downstream mailboxes
  214. * @interface: board private structure
  215. *
  216. * This function will process both the upstream and downstream mailboxes.
  217. **/
  218. static void fm10k_mbx_subtask(struct fm10k_intfc *interface)
  219. {
  220. /* process upstream mailbox and update device state */
  221. fm10k_watchdog_update_host_state(interface);
  222. /* process downstream mailboxes */
  223. fm10k_iov_mbx(interface);
  224. }
  225. /**
  226. * fm10k_watchdog_host_is_ready - Update netdev status based on host ready
  227. * @interface: board private structure
  228. **/
  229. static void fm10k_watchdog_host_is_ready(struct fm10k_intfc *interface)
  230. {
  231. struct net_device *netdev = interface->netdev;
  232. /* only continue if link state is currently down */
  233. if (netif_carrier_ok(netdev))
  234. return;
  235. netif_info(interface, drv, netdev, "NIC Link is up\n");
  236. netif_carrier_on(netdev);
  237. netif_tx_wake_all_queues(netdev);
  238. }
  239. /**
  240. * fm10k_watchdog_host_not_ready - Update netdev status based on host not ready
  241. * @interface: board private structure
  242. **/
  243. static void fm10k_watchdog_host_not_ready(struct fm10k_intfc *interface)
  244. {
  245. struct net_device *netdev = interface->netdev;
  246. /* only continue if link state is currently up */
  247. if (!netif_carrier_ok(netdev))
  248. return;
  249. netif_info(interface, drv, netdev, "NIC Link is down\n");
  250. netif_carrier_off(netdev);
  251. netif_tx_stop_all_queues(netdev);
  252. }
  253. /**
  254. * fm10k_update_stats - Update the board statistics counters.
  255. * @interface: board private structure
  256. **/
  257. void fm10k_update_stats(struct fm10k_intfc *interface)
  258. {
  259. struct net_device_stats *net_stats = &interface->netdev->stats;
  260. struct fm10k_hw *hw = &interface->hw;
  261. u64 hw_csum_tx_good = 0, hw_csum_rx_good = 0, rx_length_errors = 0;
  262. u64 rx_switch_errors = 0, rx_drops = 0, rx_pp_errors = 0;
  263. u64 rx_link_errors = 0;
  264. u64 rx_errors = 0, rx_csum_errors = 0, tx_csum_errors = 0;
  265. u64 restart_queue = 0, tx_busy = 0, alloc_failed = 0;
  266. u64 rx_bytes_nic = 0, rx_pkts_nic = 0, rx_drops_nic = 0;
  267. u64 tx_bytes_nic = 0, tx_pkts_nic = 0;
  268. u64 bytes, pkts;
  269. int i;
  270. /* do not allow stats update via service task for next second */
  271. interface->next_stats_update = jiffies + HZ;
  272. /* gather some stats to the interface struct that are per queue */
  273. for (bytes = 0, pkts = 0, i = 0; i < interface->num_tx_queues; i++) {
  274. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  275. restart_queue += tx_ring->tx_stats.restart_queue;
  276. tx_busy += tx_ring->tx_stats.tx_busy;
  277. tx_csum_errors += tx_ring->tx_stats.csum_err;
  278. bytes += tx_ring->stats.bytes;
  279. pkts += tx_ring->stats.packets;
  280. hw_csum_tx_good += tx_ring->tx_stats.csum_good;
  281. }
  282. interface->restart_queue = restart_queue;
  283. interface->tx_busy = tx_busy;
  284. net_stats->tx_bytes = bytes;
  285. net_stats->tx_packets = pkts;
  286. interface->tx_csum_errors = tx_csum_errors;
  287. interface->hw_csum_tx_good = hw_csum_tx_good;
  288. /* gather some stats to the interface struct that are per queue */
  289. for (bytes = 0, pkts = 0, i = 0; i < interface->num_rx_queues; i++) {
  290. struct fm10k_ring *rx_ring = interface->rx_ring[i];
  291. bytes += rx_ring->stats.bytes;
  292. pkts += rx_ring->stats.packets;
  293. alloc_failed += rx_ring->rx_stats.alloc_failed;
  294. rx_csum_errors += rx_ring->rx_stats.csum_err;
  295. rx_errors += rx_ring->rx_stats.errors;
  296. hw_csum_rx_good += rx_ring->rx_stats.csum_good;
  297. rx_switch_errors += rx_ring->rx_stats.switch_errors;
  298. rx_drops += rx_ring->rx_stats.drops;
  299. rx_pp_errors += rx_ring->rx_stats.pp_errors;
  300. rx_link_errors += rx_ring->rx_stats.link_errors;
  301. rx_length_errors += rx_ring->rx_stats.length_errors;
  302. }
  303. net_stats->rx_bytes = bytes;
  304. net_stats->rx_packets = pkts;
  305. interface->alloc_failed = alloc_failed;
  306. interface->rx_csum_errors = rx_csum_errors;
  307. interface->hw_csum_rx_good = hw_csum_rx_good;
  308. interface->rx_switch_errors = rx_switch_errors;
  309. interface->rx_drops = rx_drops;
  310. interface->rx_pp_errors = rx_pp_errors;
  311. interface->rx_link_errors = rx_link_errors;
  312. interface->rx_length_errors = rx_length_errors;
  313. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  314. for (i = 0; i < hw->mac.max_queues; i++) {
  315. struct fm10k_hw_stats_q *q = &interface->stats.q[i];
  316. tx_bytes_nic += q->tx_bytes.count;
  317. tx_pkts_nic += q->tx_packets.count;
  318. rx_bytes_nic += q->rx_bytes.count;
  319. rx_pkts_nic += q->rx_packets.count;
  320. rx_drops_nic += q->rx_drops.count;
  321. }
  322. interface->tx_bytes_nic = tx_bytes_nic;
  323. interface->tx_packets_nic = tx_pkts_nic;
  324. interface->rx_bytes_nic = rx_bytes_nic;
  325. interface->rx_packets_nic = rx_pkts_nic;
  326. interface->rx_drops_nic = rx_drops_nic;
  327. /* Fill out the OS statistics structure */
  328. net_stats->rx_errors = rx_errors;
  329. net_stats->rx_dropped = interface->stats.nodesc_drop.count;
  330. }
  331. /**
  332. * fm10k_watchdog_flush_tx - flush queues on host not ready
  333. * @interface - pointer to the device interface structure
  334. **/
  335. static void fm10k_watchdog_flush_tx(struct fm10k_intfc *interface)
  336. {
  337. int some_tx_pending = 0;
  338. int i;
  339. /* nothing to do if carrier is up */
  340. if (netif_carrier_ok(interface->netdev))
  341. return;
  342. for (i = 0; i < interface->num_tx_queues; i++) {
  343. struct fm10k_ring *tx_ring = interface->tx_ring[i];
  344. if (tx_ring->next_to_use != tx_ring->next_to_clean) {
  345. some_tx_pending = 1;
  346. break;
  347. }
  348. }
  349. /* We've lost link, so the controller stops DMA, but we've got
  350. * queued Tx work that's never going to get done, so reset
  351. * controller to flush Tx.
  352. */
  353. if (some_tx_pending)
  354. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  355. }
  356. /**
  357. * fm10k_watchdog_subtask - check and bring link up
  358. * @interface - pointer to the device interface structure
  359. **/
  360. static void fm10k_watchdog_subtask(struct fm10k_intfc *interface)
  361. {
  362. /* if interface is down do nothing */
  363. if (test_bit(__FM10K_DOWN, &interface->state) ||
  364. test_bit(__FM10K_RESETTING, &interface->state))
  365. return;
  366. if (interface->host_ready)
  367. fm10k_watchdog_host_is_ready(interface);
  368. else
  369. fm10k_watchdog_host_not_ready(interface);
  370. /* update stats only once every second */
  371. if (time_is_before_jiffies(interface->next_stats_update))
  372. fm10k_update_stats(interface);
  373. /* flush any uncompleted work */
  374. fm10k_watchdog_flush_tx(interface);
  375. }
  376. /**
  377. * fm10k_check_hang_subtask - check for hung queues and dropped interrupts
  378. * @interface - pointer to the device interface structure
  379. *
  380. * This function serves two purposes. First it strobes the interrupt lines
  381. * in order to make certain interrupts are occurring. Secondly it sets the
  382. * bits needed to check for TX hangs. As a result we should immediately
  383. * determine if a hang has occurred.
  384. */
  385. static void fm10k_check_hang_subtask(struct fm10k_intfc *interface)
  386. {
  387. int i;
  388. /* If we're down or resetting, just bail */
  389. if (test_bit(__FM10K_DOWN, &interface->state) ||
  390. test_bit(__FM10K_RESETTING, &interface->state))
  391. return;
  392. /* rate limit tx hang checks to only once every 2 seconds */
  393. if (time_is_after_eq_jiffies(interface->next_tx_hang_check))
  394. return;
  395. interface->next_tx_hang_check = jiffies + (2 * HZ);
  396. if (netif_carrier_ok(interface->netdev)) {
  397. /* Force detection of hung controller */
  398. for (i = 0; i < interface->num_tx_queues; i++)
  399. set_check_for_tx_hang(interface->tx_ring[i]);
  400. /* Rearm all in-use q_vectors for immediate firing */
  401. for (i = 0; i < interface->num_q_vectors; i++) {
  402. struct fm10k_q_vector *qv = interface->q_vector[i];
  403. if (!qv->tx.count && !qv->rx.count)
  404. continue;
  405. writel(FM10K_ITR_ENABLE | FM10K_ITR_PENDING2, qv->itr);
  406. }
  407. }
  408. }
  409. /**
  410. * fm10k_service_task - manages and runs subtasks
  411. * @work: pointer to work_struct containing our data
  412. **/
  413. static void fm10k_service_task(struct work_struct *work)
  414. {
  415. struct fm10k_intfc *interface;
  416. interface = container_of(work, struct fm10k_intfc, service_task);
  417. /* tasks run even when interface is down */
  418. fm10k_mbx_subtask(interface);
  419. fm10k_detach_subtask(interface);
  420. fm10k_reset_subtask(interface);
  421. /* tasks only run when interface is up */
  422. fm10k_watchdog_subtask(interface);
  423. fm10k_check_hang_subtask(interface);
  424. fm10k_ts_tx_subtask(interface);
  425. /* release lock on service events to allow scheduling next event */
  426. fm10k_service_event_complete(interface);
  427. }
  428. /**
  429. * fm10k_configure_tx_ring - Configure Tx ring after Reset
  430. * @interface: board private structure
  431. * @ring: structure containing ring specific data
  432. *
  433. * Configure the Tx descriptor ring after a reset.
  434. **/
  435. static void fm10k_configure_tx_ring(struct fm10k_intfc *interface,
  436. struct fm10k_ring *ring)
  437. {
  438. struct fm10k_hw *hw = &interface->hw;
  439. u64 tdba = ring->dma;
  440. u32 size = ring->count * sizeof(struct fm10k_tx_desc);
  441. u32 txint = FM10K_INT_MAP_DISABLE;
  442. u32 txdctl = FM10K_TXDCTL_ENABLE | (1 << FM10K_TXDCTL_MAX_TIME_SHIFT);
  443. u8 reg_idx = ring->reg_idx;
  444. /* disable queue to avoid issues while updating state */
  445. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), 0);
  446. fm10k_write_flush(hw);
  447. /* possible poll here to verify ring resources have been cleaned */
  448. /* set location and size for descriptor ring */
  449. fm10k_write_reg(hw, FM10K_TDBAL(reg_idx), tdba & DMA_BIT_MASK(32));
  450. fm10k_write_reg(hw, FM10K_TDBAH(reg_idx), tdba >> 32);
  451. fm10k_write_reg(hw, FM10K_TDLEN(reg_idx), size);
  452. /* reset head and tail pointers */
  453. fm10k_write_reg(hw, FM10K_TDH(reg_idx), 0);
  454. fm10k_write_reg(hw, FM10K_TDT(reg_idx), 0);
  455. /* store tail pointer */
  456. ring->tail = &interface->uc_addr[FM10K_TDT(reg_idx)];
  457. /* reset ntu and ntc to place SW in sync with hardwdare */
  458. ring->next_to_clean = 0;
  459. ring->next_to_use = 0;
  460. /* Map interrupt */
  461. if (ring->q_vector) {
  462. txint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  463. txint |= FM10K_INT_MAP_TIMER0;
  464. }
  465. fm10k_write_reg(hw, FM10K_TXINT(reg_idx), txint);
  466. /* enable use of FTAG bit in Tx descriptor, register is RO for VF */
  467. fm10k_write_reg(hw, FM10K_PFVTCTL(reg_idx),
  468. FM10K_PFVTCTL_FTAG_DESC_ENABLE);
  469. /* enable queue */
  470. fm10k_write_reg(hw, FM10K_TXDCTL(reg_idx), txdctl);
  471. }
  472. /**
  473. * fm10k_enable_tx_ring - Verify Tx ring is enabled after configuration
  474. * @interface: board private structure
  475. * @ring: structure containing ring specific data
  476. *
  477. * Verify the Tx descriptor ring is ready for transmit.
  478. **/
  479. static void fm10k_enable_tx_ring(struct fm10k_intfc *interface,
  480. struct fm10k_ring *ring)
  481. {
  482. struct fm10k_hw *hw = &interface->hw;
  483. int wait_loop = 10;
  484. u32 txdctl;
  485. u8 reg_idx = ring->reg_idx;
  486. /* if we are already enabled just exit */
  487. if (fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx)) & FM10K_TXDCTL_ENABLE)
  488. return;
  489. /* poll to verify queue is enabled */
  490. do {
  491. usleep_range(1000, 2000);
  492. txdctl = fm10k_read_reg(hw, FM10K_TXDCTL(reg_idx));
  493. } while (!(txdctl & FM10K_TXDCTL_ENABLE) && --wait_loop);
  494. if (!wait_loop)
  495. netif_err(interface, drv, interface->netdev,
  496. "Could not enable Tx Queue %d\n", reg_idx);
  497. }
  498. /**
  499. * fm10k_configure_tx - Configure Transmit Unit after Reset
  500. * @interface: board private structure
  501. *
  502. * Configure the Tx unit of the MAC after a reset.
  503. **/
  504. static void fm10k_configure_tx(struct fm10k_intfc *interface)
  505. {
  506. int i;
  507. /* Setup the HW Tx Head and Tail descriptor pointers */
  508. for (i = 0; i < interface->num_tx_queues; i++)
  509. fm10k_configure_tx_ring(interface, interface->tx_ring[i]);
  510. /* poll here to verify that Tx rings are now enabled */
  511. for (i = 0; i < interface->num_tx_queues; i++)
  512. fm10k_enable_tx_ring(interface, interface->tx_ring[i]);
  513. }
  514. /**
  515. * fm10k_configure_rx_ring - Configure Rx ring after Reset
  516. * @interface: board private structure
  517. * @ring: structure containing ring specific data
  518. *
  519. * Configure the Rx descriptor ring after a reset.
  520. **/
  521. static void fm10k_configure_rx_ring(struct fm10k_intfc *interface,
  522. struct fm10k_ring *ring)
  523. {
  524. u64 rdba = ring->dma;
  525. struct fm10k_hw *hw = &interface->hw;
  526. u32 size = ring->count * sizeof(union fm10k_rx_desc);
  527. u32 rxqctl = FM10K_RXQCTL_ENABLE | FM10K_RXQCTL_PF;
  528. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  529. u32 srrctl = FM10K_SRRCTL_BUFFER_CHAINING_EN;
  530. u32 rxint = FM10K_INT_MAP_DISABLE;
  531. u8 rx_pause = interface->rx_pause;
  532. u8 reg_idx = ring->reg_idx;
  533. /* disable queue to avoid issues while updating state */
  534. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), 0);
  535. fm10k_write_flush(hw);
  536. /* possible poll here to verify ring resources have been cleaned */
  537. /* set location and size for descriptor ring */
  538. fm10k_write_reg(hw, FM10K_RDBAL(reg_idx), rdba & DMA_BIT_MASK(32));
  539. fm10k_write_reg(hw, FM10K_RDBAH(reg_idx), rdba >> 32);
  540. fm10k_write_reg(hw, FM10K_RDLEN(reg_idx), size);
  541. /* reset head and tail pointers */
  542. fm10k_write_reg(hw, FM10K_RDH(reg_idx), 0);
  543. fm10k_write_reg(hw, FM10K_RDT(reg_idx), 0);
  544. /* store tail pointer */
  545. ring->tail = &interface->uc_addr[FM10K_RDT(reg_idx)];
  546. /* reset ntu and ntc to place SW in sync with hardwdare */
  547. ring->next_to_clean = 0;
  548. ring->next_to_use = 0;
  549. ring->next_to_alloc = 0;
  550. /* Configure the Rx buffer size for one buff without split */
  551. srrctl |= FM10K_RX_BUFSZ >> FM10K_SRRCTL_BSIZEPKT_SHIFT;
  552. /* Configure the Rx ring to suppress loopback packets */
  553. srrctl |= FM10K_SRRCTL_LOOPBACK_SUPPRESS;
  554. fm10k_write_reg(hw, FM10K_SRRCTL(reg_idx), srrctl);
  555. /* Enable drop on empty */
  556. #ifdef CONFIG_DCB
  557. if (interface->pfc_en)
  558. rx_pause = interface->pfc_en;
  559. #endif
  560. if (!(rx_pause & (1 << ring->qos_pc)))
  561. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  562. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  563. /* assign default VLAN to queue */
  564. ring->vid = hw->mac.default_vid;
  565. /* if we have an active VLAN, disable default VID */
  566. if (test_bit(hw->mac.default_vid, interface->active_vlans))
  567. ring->vid |= FM10K_VLAN_CLEAR;
  568. /* Map interrupt */
  569. if (ring->q_vector) {
  570. rxint = ring->q_vector->v_idx + NON_Q_VECTORS(hw);
  571. rxint |= FM10K_INT_MAP_TIMER1;
  572. }
  573. fm10k_write_reg(hw, FM10K_RXINT(reg_idx), rxint);
  574. /* enable queue */
  575. fm10k_write_reg(hw, FM10K_RXQCTL(reg_idx), rxqctl);
  576. /* place buffers on ring for receive data */
  577. fm10k_alloc_rx_buffers(ring, fm10k_desc_unused(ring));
  578. }
  579. /**
  580. * fm10k_update_rx_drop_en - Configures the drop enable bits for Rx rings
  581. * @interface: board private structure
  582. *
  583. * Configure the drop enable bits for the Rx rings.
  584. **/
  585. void fm10k_update_rx_drop_en(struct fm10k_intfc *interface)
  586. {
  587. struct fm10k_hw *hw = &interface->hw;
  588. u8 rx_pause = interface->rx_pause;
  589. int i;
  590. #ifdef CONFIG_DCB
  591. if (interface->pfc_en)
  592. rx_pause = interface->pfc_en;
  593. #endif
  594. for (i = 0; i < interface->num_rx_queues; i++) {
  595. struct fm10k_ring *ring = interface->rx_ring[i];
  596. u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  597. u8 reg_idx = ring->reg_idx;
  598. if (!(rx_pause & (1 << ring->qos_pc)))
  599. rxdctl |= FM10K_RXDCTL_DROP_ON_EMPTY;
  600. fm10k_write_reg(hw, FM10K_RXDCTL(reg_idx), rxdctl);
  601. }
  602. }
  603. /**
  604. * fm10k_configure_dglort - Configure Receive DGLORT after reset
  605. * @interface: board private structure
  606. *
  607. * Configure the DGLORT description and RSS tables.
  608. **/
  609. static void fm10k_configure_dglort(struct fm10k_intfc *interface)
  610. {
  611. struct fm10k_dglort_cfg dglort = { 0 };
  612. struct fm10k_hw *hw = &interface->hw;
  613. int i;
  614. u32 mrqc;
  615. /* Fill out hash function seeds */
  616. for (i = 0; i < FM10K_RSSRK_SIZE; i++)
  617. fm10k_write_reg(hw, FM10K_RSSRK(0, i), interface->rssrk[i]);
  618. /* Write RETA table to hardware */
  619. for (i = 0; i < FM10K_RETA_SIZE; i++)
  620. fm10k_write_reg(hw, FM10K_RETA(0, i), interface->reta[i]);
  621. /* Generate RSS hash based on packet types, TCP/UDP
  622. * port numbers and/or IPv4/v6 src and dst addresses
  623. */
  624. mrqc = FM10K_MRQC_IPV4 |
  625. FM10K_MRQC_TCP_IPV4 |
  626. FM10K_MRQC_IPV6 |
  627. FM10K_MRQC_TCP_IPV6;
  628. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV4_UDP)
  629. mrqc |= FM10K_MRQC_UDP_IPV4;
  630. if (interface->flags & FM10K_FLAG_RSS_FIELD_IPV6_UDP)
  631. mrqc |= FM10K_MRQC_UDP_IPV6;
  632. fm10k_write_reg(hw, FM10K_MRQC(0), mrqc);
  633. /* configure default DGLORT mapping for RSS/DCB */
  634. dglort.inner_rss = 1;
  635. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  636. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  637. hw->mac.ops.configure_dglort_map(hw, &dglort);
  638. /* assign GLORT per queue for queue mapped testing */
  639. if (interface->glort_count > 64) {
  640. memset(&dglort, 0, sizeof(dglort));
  641. dglort.inner_rss = 1;
  642. dglort.glort = interface->glort + 64;
  643. dglort.idx = fm10k_dglort_pf_queue;
  644. dglort.queue_l = fls(interface->num_rx_queues - 1);
  645. hw->mac.ops.configure_dglort_map(hw, &dglort);
  646. }
  647. /* assign glort value for RSS/DCB specific to this interface */
  648. memset(&dglort, 0, sizeof(dglort));
  649. dglort.inner_rss = 1;
  650. dglort.glort = interface->glort;
  651. dglort.rss_l = fls(interface->ring_feature[RING_F_RSS].mask);
  652. dglort.pc_l = fls(interface->ring_feature[RING_F_QOS].mask);
  653. /* configure DGLORT mapping for RSS/DCB */
  654. dglort.idx = fm10k_dglort_pf_rss;
  655. if (interface->l2_accel)
  656. dglort.shared_l = fls(interface->l2_accel->size);
  657. hw->mac.ops.configure_dglort_map(hw, &dglort);
  658. }
  659. /**
  660. * fm10k_configure_rx - Configure Receive Unit after Reset
  661. * @interface: board private structure
  662. *
  663. * Configure the Rx unit of the MAC after a reset.
  664. **/
  665. static void fm10k_configure_rx(struct fm10k_intfc *interface)
  666. {
  667. int i;
  668. /* Configure SWPRI to PC map */
  669. fm10k_configure_swpri_map(interface);
  670. /* Configure RSS and DGLORT map */
  671. fm10k_configure_dglort(interface);
  672. /* Setup the HW Rx Head and Tail descriptor pointers */
  673. for (i = 0; i < interface->num_rx_queues; i++)
  674. fm10k_configure_rx_ring(interface, interface->rx_ring[i]);
  675. /* possible poll here to verify that Rx rings are now enabled */
  676. }
  677. static void fm10k_napi_enable_all(struct fm10k_intfc *interface)
  678. {
  679. struct fm10k_q_vector *q_vector;
  680. int q_idx;
  681. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  682. q_vector = interface->q_vector[q_idx];
  683. napi_enable(&q_vector->napi);
  684. }
  685. }
  686. static irqreturn_t fm10k_msix_clean_rings(int __always_unused irq, void *data)
  687. {
  688. struct fm10k_q_vector *q_vector = data;
  689. if (q_vector->rx.count || q_vector->tx.count)
  690. napi_schedule_irqoff(&q_vector->napi);
  691. return IRQ_HANDLED;
  692. }
  693. static irqreturn_t fm10k_msix_mbx_vf(int __always_unused irq, void *data)
  694. {
  695. struct fm10k_intfc *interface = data;
  696. struct fm10k_hw *hw = &interface->hw;
  697. struct fm10k_mbx_info *mbx = &hw->mbx;
  698. /* re-enable mailbox interrupt and indicate 20us delay */
  699. fm10k_write_reg(hw, FM10K_VFITR(FM10K_MBX_VECTOR),
  700. FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
  701. /* service upstream mailbox */
  702. if (fm10k_mbx_trylock(interface)) {
  703. mbx->ops.process(hw, mbx);
  704. fm10k_mbx_unlock(interface);
  705. }
  706. hw->mac.get_host_state = 1;
  707. fm10k_service_event_schedule(interface);
  708. return IRQ_HANDLED;
  709. }
  710. #ifdef CONFIG_NET_POLL_CONTROLLER
  711. /**
  712. * fm10k_netpoll - A Polling 'interrupt' handler
  713. * @netdev: network interface device structure
  714. *
  715. * This is used by netconsole to send skbs without having to re-enable
  716. * interrupts. It's not called while the normal interrupt routine is executing.
  717. **/
  718. void fm10k_netpoll(struct net_device *netdev)
  719. {
  720. struct fm10k_intfc *interface = netdev_priv(netdev);
  721. int i;
  722. /* if interface is down do nothing */
  723. if (test_bit(__FM10K_DOWN, &interface->state))
  724. return;
  725. for (i = 0; i < interface->num_q_vectors; i++)
  726. fm10k_msix_clean_rings(0, interface->q_vector[i]);
  727. }
  728. #endif
  729. #define FM10K_ERR_MSG(type) case (type): error = #type; break
  730. static void fm10k_handle_fault(struct fm10k_intfc *interface, int type,
  731. struct fm10k_fault *fault)
  732. {
  733. struct pci_dev *pdev = interface->pdev;
  734. struct fm10k_hw *hw = &interface->hw;
  735. struct fm10k_iov_data *iov_data = interface->iov_data;
  736. char *error;
  737. switch (type) {
  738. case FM10K_PCA_FAULT:
  739. switch (fault->type) {
  740. default:
  741. error = "Unknown PCA error";
  742. break;
  743. FM10K_ERR_MSG(PCA_NO_FAULT);
  744. FM10K_ERR_MSG(PCA_UNMAPPED_ADDR);
  745. FM10K_ERR_MSG(PCA_BAD_QACCESS_PF);
  746. FM10K_ERR_MSG(PCA_BAD_QACCESS_VF);
  747. FM10K_ERR_MSG(PCA_MALICIOUS_REQ);
  748. FM10K_ERR_MSG(PCA_POISONED_TLP);
  749. FM10K_ERR_MSG(PCA_TLP_ABORT);
  750. }
  751. break;
  752. case FM10K_THI_FAULT:
  753. switch (fault->type) {
  754. default:
  755. error = "Unknown THI error";
  756. break;
  757. FM10K_ERR_MSG(THI_NO_FAULT);
  758. FM10K_ERR_MSG(THI_MAL_DIS_Q_FAULT);
  759. }
  760. break;
  761. case FM10K_FUM_FAULT:
  762. switch (fault->type) {
  763. default:
  764. error = "Unknown FUM error";
  765. break;
  766. FM10K_ERR_MSG(FUM_NO_FAULT);
  767. FM10K_ERR_MSG(FUM_UNMAPPED_ADDR);
  768. FM10K_ERR_MSG(FUM_BAD_VF_QACCESS);
  769. FM10K_ERR_MSG(FUM_ADD_DECODE_ERR);
  770. FM10K_ERR_MSG(FUM_RO_ERROR);
  771. FM10K_ERR_MSG(FUM_QPRC_CRC_ERROR);
  772. FM10K_ERR_MSG(FUM_CSR_TIMEOUT);
  773. FM10K_ERR_MSG(FUM_INVALID_TYPE);
  774. FM10K_ERR_MSG(FUM_INVALID_LENGTH);
  775. FM10K_ERR_MSG(FUM_INVALID_BE);
  776. FM10K_ERR_MSG(FUM_INVALID_ALIGN);
  777. }
  778. break;
  779. default:
  780. error = "Undocumented fault";
  781. break;
  782. }
  783. dev_warn(&pdev->dev,
  784. "%s Address: 0x%llx SpecInfo: 0x%x Func: %02x.%0x\n",
  785. error, fault->address, fault->specinfo,
  786. PCI_SLOT(fault->func), PCI_FUNC(fault->func));
  787. /* For VF faults, clear out the respective LPORT, reset the queue
  788. * resources, and then reconnect to the mailbox. This allows the
  789. * VF in question to resume behavior. For transient faults that are
  790. * the result of non-malicious behavior this will log the fault and
  791. * allow the VF to resume functionality. Obviously for malicious VFs
  792. * they will be able to attempt malicious behavior again. In this
  793. * case, the system administrator will need to step in and manually
  794. * remove or disable the VF in question.
  795. */
  796. if (fault->func && iov_data) {
  797. int vf = fault->func - 1;
  798. struct fm10k_vf_info *vf_info = &iov_data->vf_info[vf];
  799. hw->iov.ops.reset_lport(hw, vf_info);
  800. hw->iov.ops.reset_resources(hw, vf_info);
  801. /* reset_lport disables the VF, so re-enable it */
  802. hw->iov.ops.set_lport(hw, vf_info, vf,
  803. FM10K_VF_FLAG_MULTI_CAPABLE);
  804. /* reset_resources will disconnect from the mbx */
  805. vf_info->mbx.ops.connect(hw, &vf_info->mbx);
  806. }
  807. }
  808. static void fm10k_report_fault(struct fm10k_intfc *interface, u32 eicr)
  809. {
  810. struct fm10k_hw *hw = &interface->hw;
  811. struct fm10k_fault fault = { 0 };
  812. int type, err;
  813. for (eicr &= FM10K_EICR_FAULT_MASK, type = FM10K_PCA_FAULT;
  814. eicr;
  815. eicr >>= 1, type += FM10K_FAULT_SIZE) {
  816. /* only check if there is an error reported */
  817. if (!(eicr & 0x1))
  818. continue;
  819. /* retrieve fault info */
  820. err = hw->mac.ops.get_fault(hw, type, &fault);
  821. if (err) {
  822. dev_err(&interface->pdev->dev,
  823. "error reading fault\n");
  824. continue;
  825. }
  826. fm10k_handle_fault(interface, type, &fault);
  827. }
  828. }
  829. static void fm10k_reset_drop_on_empty(struct fm10k_intfc *interface, u32 eicr)
  830. {
  831. struct fm10k_hw *hw = &interface->hw;
  832. const u32 rxdctl = FM10K_RXDCTL_WRITE_BACK_MIN_DELAY;
  833. u32 maxholdq;
  834. int q;
  835. if (!(eicr & FM10K_EICR_MAXHOLDTIME))
  836. return;
  837. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(7));
  838. if (maxholdq)
  839. fm10k_write_reg(hw, FM10K_MAXHOLDQ(7), maxholdq);
  840. for (q = 255;;) {
  841. if (maxholdq & (1 << 31)) {
  842. if (q < FM10K_MAX_QUEUES_PF) {
  843. interface->rx_overrun_pf++;
  844. fm10k_write_reg(hw, FM10K_RXDCTL(q), rxdctl);
  845. } else {
  846. interface->rx_overrun_vf++;
  847. }
  848. }
  849. maxholdq *= 2;
  850. if (!maxholdq)
  851. q &= ~(32 - 1);
  852. if (!q)
  853. break;
  854. if (q-- % 32)
  855. continue;
  856. maxholdq = fm10k_read_reg(hw, FM10K_MAXHOLDQ(q / 32));
  857. if (maxholdq)
  858. fm10k_write_reg(hw, FM10K_MAXHOLDQ(q / 32), maxholdq);
  859. }
  860. }
  861. static irqreturn_t fm10k_msix_mbx_pf(int __always_unused irq, void *data)
  862. {
  863. struct fm10k_intfc *interface = data;
  864. struct fm10k_hw *hw = &interface->hw;
  865. struct fm10k_mbx_info *mbx = &hw->mbx;
  866. u32 eicr;
  867. /* unmask any set bits related to this interrupt */
  868. eicr = fm10k_read_reg(hw, FM10K_EICR);
  869. fm10k_write_reg(hw, FM10K_EICR, eicr & (FM10K_EICR_MAILBOX |
  870. FM10K_EICR_SWITCHREADY |
  871. FM10K_EICR_SWITCHNOTREADY));
  872. /* report any faults found to the message log */
  873. fm10k_report_fault(interface, eicr);
  874. /* reset any queues disabled due to receiver overrun */
  875. fm10k_reset_drop_on_empty(interface, eicr);
  876. /* service mailboxes */
  877. if (fm10k_mbx_trylock(interface)) {
  878. mbx->ops.process(hw, mbx);
  879. /* handle VFLRE events */
  880. fm10k_iov_event(interface);
  881. fm10k_mbx_unlock(interface);
  882. }
  883. /* if switch toggled state we should reset GLORTs */
  884. if (eicr & FM10K_EICR_SWITCHNOTREADY) {
  885. /* force link down for at least 4 seconds */
  886. interface->link_down_event = jiffies + (4 * HZ);
  887. set_bit(__FM10K_LINK_DOWN, &interface->state);
  888. /* reset dglort_map back to no config */
  889. hw->mac.dglort_map = FM10K_DGLORTMAP_NONE;
  890. }
  891. /* we should validate host state after interrupt event */
  892. hw->mac.get_host_state = 1;
  893. /* validate host state, and handle VF mailboxes in the service task */
  894. fm10k_service_event_schedule(interface);
  895. /* re-enable mailbox interrupt and indicate 20us delay */
  896. fm10k_write_reg(hw, FM10K_ITR(FM10K_MBX_VECTOR),
  897. FM10K_ITR_ENABLE | FM10K_MBX_INT_DELAY);
  898. return IRQ_HANDLED;
  899. }
  900. void fm10k_mbx_free_irq(struct fm10k_intfc *interface)
  901. {
  902. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  903. struct fm10k_hw *hw = &interface->hw;
  904. int itr_reg;
  905. /* disconnect the mailbox */
  906. hw->mbx.ops.disconnect(hw, &hw->mbx);
  907. /* disable Mailbox cause */
  908. if (hw->mac.type == fm10k_mac_pf) {
  909. fm10k_write_reg(hw, FM10K_EIMR,
  910. FM10K_EIMR_DISABLE(PCA_FAULT) |
  911. FM10K_EIMR_DISABLE(FUM_FAULT) |
  912. FM10K_EIMR_DISABLE(MAILBOX) |
  913. FM10K_EIMR_DISABLE(SWITCHREADY) |
  914. FM10K_EIMR_DISABLE(SWITCHNOTREADY) |
  915. FM10K_EIMR_DISABLE(SRAMERROR) |
  916. FM10K_EIMR_DISABLE(VFLR) |
  917. FM10K_EIMR_DISABLE(MAXHOLDTIME));
  918. itr_reg = FM10K_ITR(FM10K_MBX_VECTOR);
  919. } else {
  920. itr_reg = FM10K_VFITR(FM10K_MBX_VECTOR);
  921. }
  922. fm10k_write_reg(hw, itr_reg, FM10K_ITR_MASK_SET);
  923. free_irq(entry->vector, interface);
  924. }
  925. static s32 fm10k_mbx_mac_addr(struct fm10k_hw *hw, u32 **results,
  926. struct fm10k_mbx_info *mbx)
  927. {
  928. bool vlan_override = hw->mac.vlan_override;
  929. u16 default_vid = hw->mac.default_vid;
  930. struct fm10k_intfc *interface;
  931. s32 err;
  932. err = fm10k_msg_mac_vlan_vf(hw, results, mbx);
  933. if (err)
  934. return err;
  935. interface = container_of(hw, struct fm10k_intfc, hw);
  936. /* MAC was changed so we need reset */
  937. if (is_valid_ether_addr(hw->mac.perm_addr) &&
  938. memcmp(hw->mac.perm_addr, hw->mac.addr, ETH_ALEN))
  939. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  940. /* VLAN override was changed, or default VLAN changed */
  941. if ((vlan_override != hw->mac.vlan_override) ||
  942. (default_vid != hw->mac.default_vid))
  943. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  944. return 0;
  945. }
  946. static s32 fm10k_1588_msg_vf(struct fm10k_hw *hw, u32 **results,
  947. struct fm10k_mbx_info __always_unused *mbx)
  948. {
  949. struct fm10k_intfc *interface;
  950. u64 timestamp;
  951. s32 err;
  952. err = fm10k_tlv_attr_get_u64(results[FM10K_1588_MSG_TIMESTAMP],
  953. &timestamp);
  954. if (err)
  955. return err;
  956. interface = container_of(hw, struct fm10k_intfc, hw);
  957. fm10k_ts_tx_hwtstamp(interface, 0, timestamp);
  958. return 0;
  959. }
  960. /* generic error handler for mailbox issues */
  961. static s32 fm10k_mbx_error(struct fm10k_hw *hw, u32 **results,
  962. struct fm10k_mbx_info __always_unused *mbx)
  963. {
  964. struct fm10k_intfc *interface;
  965. struct pci_dev *pdev;
  966. interface = container_of(hw, struct fm10k_intfc, hw);
  967. pdev = interface->pdev;
  968. dev_err(&pdev->dev, "Unknown message ID %u\n",
  969. **results & FM10K_TLV_ID_MASK);
  970. return 0;
  971. }
  972. static const struct fm10k_msg_data vf_mbx_data[] = {
  973. FM10K_TLV_MSG_TEST_HANDLER(fm10k_tlv_msg_test),
  974. FM10K_VF_MSG_MAC_VLAN_HANDLER(fm10k_mbx_mac_addr),
  975. FM10K_VF_MSG_LPORT_STATE_HANDLER(fm10k_msg_lport_state_vf),
  976. FM10K_VF_MSG_1588_HANDLER(fm10k_1588_msg_vf),
  977. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  978. };
  979. static int fm10k_mbx_request_irq_vf(struct fm10k_intfc *interface)
  980. {
  981. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  982. struct net_device *dev = interface->netdev;
  983. struct fm10k_hw *hw = &interface->hw;
  984. int err;
  985. /* Use timer0 for interrupt moderation on the mailbox */
  986. u32 itr = FM10K_INT_MAP_TIMER0 | entry->entry;
  987. /* register mailbox handlers */
  988. err = hw->mbx.ops.register_handlers(&hw->mbx, vf_mbx_data);
  989. if (err)
  990. return err;
  991. /* request the IRQ */
  992. err = request_irq(entry->vector, fm10k_msix_mbx_vf, 0,
  993. dev->name, interface);
  994. if (err) {
  995. netif_err(interface, probe, dev,
  996. "request_irq for msix_mbx failed: %d\n", err);
  997. return err;
  998. }
  999. /* map all of the interrupt sources */
  1000. fm10k_write_reg(hw, FM10K_VFINT_MAP, itr);
  1001. /* enable interrupt */
  1002. fm10k_write_reg(hw, FM10K_VFITR(entry->entry), FM10K_ITR_ENABLE);
  1003. return 0;
  1004. }
  1005. static s32 fm10k_lport_map(struct fm10k_hw *hw, u32 **results,
  1006. struct fm10k_mbx_info *mbx)
  1007. {
  1008. struct fm10k_intfc *interface;
  1009. u32 dglort_map = hw->mac.dglort_map;
  1010. s32 err;
  1011. err = fm10k_msg_lport_map_pf(hw, results, mbx);
  1012. if (err)
  1013. return err;
  1014. interface = container_of(hw, struct fm10k_intfc, hw);
  1015. /* we need to reset if port count was just updated */
  1016. if (dglort_map != hw->mac.dglort_map)
  1017. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1018. return 0;
  1019. }
  1020. static s32 fm10k_update_pvid(struct fm10k_hw *hw, u32 **results,
  1021. struct fm10k_mbx_info __always_unused *mbx)
  1022. {
  1023. struct fm10k_intfc *interface;
  1024. u16 glort, pvid;
  1025. u32 pvid_update;
  1026. s32 err;
  1027. err = fm10k_tlv_attr_get_u32(results[FM10K_PF_ATTR_ID_UPDATE_PVID],
  1028. &pvid_update);
  1029. if (err)
  1030. return err;
  1031. /* extract values from the pvid update */
  1032. glort = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_GLORT);
  1033. pvid = FM10K_MSG_HDR_FIELD_GET(pvid_update, UPDATE_PVID_PVID);
  1034. /* if glort is not valid return error */
  1035. if (!fm10k_glort_valid_pf(hw, glort))
  1036. return FM10K_ERR_PARAM;
  1037. /* verify VID is valid */
  1038. if (pvid >= FM10K_VLAN_TABLE_VID_MAX)
  1039. return FM10K_ERR_PARAM;
  1040. interface = container_of(hw, struct fm10k_intfc, hw);
  1041. /* check to see if this belongs to one of the VFs */
  1042. err = fm10k_iov_update_pvid(interface, glort, pvid);
  1043. if (!err)
  1044. return 0;
  1045. /* we need to reset if default VLAN was just updated */
  1046. if (pvid != hw->mac.default_vid)
  1047. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1048. hw->mac.default_vid = pvid;
  1049. return 0;
  1050. }
  1051. static s32 fm10k_1588_msg_pf(struct fm10k_hw *hw, u32 **results,
  1052. struct fm10k_mbx_info __always_unused *mbx)
  1053. {
  1054. struct fm10k_swapi_1588_timestamp timestamp;
  1055. struct fm10k_iov_data *iov_data;
  1056. struct fm10k_intfc *interface;
  1057. u16 sglort, vf_idx;
  1058. s32 err;
  1059. err = fm10k_tlv_attr_get_le_struct(
  1060. results[FM10K_PF_ATTR_ID_1588_TIMESTAMP],
  1061. &timestamp, sizeof(timestamp));
  1062. if (err)
  1063. return err;
  1064. interface = container_of(hw, struct fm10k_intfc, hw);
  1065. if (timestamp.dglort) {
  1066. fm10k_ts_tx_hwtstamp(interface, timestamp.dglort,
  1067. le64_to_cpu(timestamp.egress));
  1068. return 0;
  1069. }
  1070. /* either dglort or sglort must be set */
  1071. if (!timestamp.sglort)
  1072. return FM10K_ERR_PARAM;
  1073. /* verify GLORT is at least one of the ones we own */
  1074. sglort = le16_to_cpu(timestamp.sglort);
  1075. if (!fm10k_glort_valid_pf(hw, sglort))
  1076. return FM10K_ERR_PARAM;
  1077. if (sglort == interface->glort) {
  1078. fm10k_ts_tx_hwtstamp(interface, 0,
  1079. le64_to_cpu(timestamp.ingress));
  1080. return 0;
  1081. }
  1082. /* if there is no iov_data then there is no mailboxes to process */
  1083. if (!ACCESS_ONCE(interface->iov_data))
  1084. return FM10K_ERR_PARAM;
  1085. rcu_read_lock();
  1086. /* notify VF if this timestamp belongs to it */
  1087. iov_data = interface->iov_data;
  1088. vf_idx = (hw->mac.dglort_map & FM10K_DGLORTMAP_NONE) - sglort;
  1089. if (!iov_data || vf_idx >= iov_data->num_vfs) {
  1090. err = FM10K_ERR_PARAM;
  1091. goto err_unlock;
  1092. }
  1093. err = hw->iov.ops.report_timestamp(hw, &iov_data->vf_info[vf_idx],
  1094. le64_to_cpu(timestamp.ingress));
  1095. err_unlock:
  1096. rcu_read_unlock();
  1097. return err;
  1098. }
  1099. static const struct fm10k_msg_data pf_mbx_data[] = {
  1100. FM10K_PF_MSG_ERR_HANDLER(XCAST_MODES, fm10k_msg_err_pf),
  1101. FM10K_PF_MSG_ERR_HANDLER(UPDATE_MAC_FWD_RULE, fm10k_msg_err_pf),
  1102. FM10K_PF_MSG_LPORT_MAP_HANDLER(fm10k_lport_map),
  1103. FM10K_PF_MSG_ERR_HANDLER(LPORT_CREATE, fm10k_msg_err_pf),
  1104. FM10K_PF_MSG_ERR_HANDLER(LPORT_DELETE, fm10k_msg_err_pf),
  1105. FM10K_PF_MSG_UPDATE_PVID_HANDLER(fm10k_update_pvid),
  1106. FM10K_PF_MSG_1588_TIMESTAMP_HANDLER(fm10k_1588_msg_pf),
  1107. FM10K_TLV_MSG_ERROR_HANDLER(fm10k_mbx_error),
  1108. };
  1109. static int fm10k_mbx_request_irq_pf(struct fm10k_intfc *interface)
  1110. {
  1111. struct msix_entry *entry = &interface->msix_entries[FM10K_MBX_VECTOR];
  1112. struct net_device *dev = interface->netdev;
  1113. struct fm10k_hw *hw = &interface->hw;
  1114. int err;
  1115. /* Use timer0 for interrupt moderation on the mailbox */
  1116. u32 mbx_itr = FM10K_INT_MAP_TIMER0 | entry->entry;
  1117. u32 other_itr = FM10K_INT_MAP_IMMEDIATE | entry->entry;
  1118. /* register mailbox handlers */
  1119. err = hw->mbx.ops.register_handlers(&hw->mbx, pf_mbx_data);
  1120. if (err)
  1121. return err;
  1122. /* request the IRQ */
  1123. err = request_irq(entry->vector, fm10k_msix_mbx_pf, 0,
  1124. dev->name, interface);
  1125. if (err) {
  1126. netif_err(interface, probe, dev,
  1127. "request_irq for msix_mbx failed: %d\n", err);
  1128. return err;
  1129. }
  1130. /* Enable interrupts w/ no moderation for "other" interrupts */
  1131. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_PCIeFault), other_itr);
  1132. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SwitchUpDown), other_itr);
  1133. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_SRAM), other_itr);
  1134. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_MaxHoldTime), other_itr);
  1135. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_VFLR), other_itr);
  1136. /* Enable interrupts w/ moderation for mailbox */
  1137. fm10k_write_reg(hw, FM10K_INT_MAP(fm10k_int_Mailbox), mbx_itr);
  1138. /* Enable individual interrupt causes */
  1139. fm10k_write_reg(hw, FM10K_EIMR, FM10K_EIMR_ENABLE(PCA_FAULT) |
  1140. FM10K_EIMR_ENABLE(FUM_FAULT) |
  1141. FM10K_EIMR_ENABLE(MAILBOX) |
  1142. FM10K_EIMR_ENABLE(SWITCHREADY) |
  1143. FM10K_EIMR_ENABLE(SWITCHNOTREADY) |
  1144. FM10K_EIMR_ENABLE(SRAMERROR) |
  1145. FM10K_EIMR_ENABLE(VFLR) |
  1146. FM10K_EIMR_ENABLE(MAXHOLDTIME));
  1147. /* enable interrupt */
  1148. fm10k_write_reg(hw, FM10K_ITR(entry->entry), FM10K_ITR_ENABLE);
  1149. return 0;
  1150. }
  1151. int fm10k_mbx_request_irq(struct fm10k_intfc *interface)
  1152. {
  1153. struct fm10k_hw *hw = &interface->hw;
  1154. int err;
  1155. /* enable Mailbox cause */
  1156. if (hw->mac.type == fm10k_mac_pf)
  1157. err = fm10k_mbx_request_irq_pf(interface);
  1158. else
  1159. err = fm10k_mbx_request_irq_vf(interface);
  1160. /* connect mailbox */
  1161. if (!err)
  1162. err = hw->mbx.ops.connect(hw, &hw->mbx);
  1163. return err;
  1164. }
  1165. /**
  1166. * fm10k_qv_free_irq - release interrupts associated with queue vectors
  1167. * @interface: board private structure
  1168. *
  1169. * Release all interrupts associated with this interface
  1170. **/
  1171. void fm10k_qv_free_irq(struct fm10k_intfc *interface)
  1172. {
  1173. int vector = interface->num_q_vectors;
  1174. struct fm10k_hw *hw = &interface->hw;
  1175. struct msix_entry *entry;
  1176. entry = &interface->msix_entries[NON_Q_VECTORS(hw) + vector];
  1177. while (vector) {
  1178. struct fm10k_q_vector *q_vector;
  1179. vector--;
  1180. entry--;
  1181. q_vector = interface->q_vector[vector];
  1182. if (!q_vector->tx.count && !q_vector->rx.count)
  1183. continue;
  1184. /* disable interrupts */
  1185. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1186. free_irq(entry->vector, q_vector);
  1187. }
  1188. }
  1189. /**
  1190. * fm10k_qv_request_irq - initialize interrupts for queue vectors
  1191. * @interface: board private structure
  1192. *
  1193. * Attempts to configure interrupts using the best available
  1194. * capabilities of the hardware and kernel.
  1195. **/
  1196. int fm10k_qv_request_irq(struct fm10k_intfc *interface)
  1197. {
  1198. struct net_device *dev = interface->netdev;
  1199. struct fm10k_hw *hw = &interface->hw;
  1200. struct msix_entry *entry;
  1201. int ri = 0, ti = 0;
  1202. int vector, err;
  1203. entry = &interface->msix_entries[NON_Q_VECTORS(hw)];
  1204. for (vector = 0; vector < interface->num_q_vectors; vector++) {
  1205. struct fm10k_q_vector *q_vector = interface->q_vector[vector];
  1206. /* name the vector */
  1207. if (q_vector->tx.count && q_vector->rx.count) {
  1208. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1209. "%s-TxRx-%d", dev->name, ri++);
  1210. ti++;
  1211. } else if (q_vector->rx.count) {
  1212. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1213. "%s-rx-%d", dev->name, ri++);
  1214. } else if (q_vector->tx.count) {
  1215. snprintf(q_vector->name, sizeof(q_vector->name) - 1,
  1216. "%s-tx-%d", dev->name, ti++);
  1217. } else {
  1218. /* skip this unused q_vector */
  1219. continue;
  1220. }
  1221. /* Assign ITR register to q_vector */
  1222. q_vector->itr = (hw->mac.type == fm10k_mac_pf) ?
  1223. &interface->uc_addr[FM10K_ITR(entry->entry)] :
  1224. &interface->uc_addr[FM10K_VFITR(entry->entry)];
  1225. /* request the IRQ */
  1226. err = request_irq(entry->vector, &fm10k_msix_clean_rings, 0,
  1227. q_vector->name, q_vector);
  1228. if (err) {
  1229. netif_err(interface, probe, dev,
  1230. "request_irq failed for MSIX interrupt Error: %d\n",
  1231. err);
  1232. goto err_out;
  1233. }
  1234. /* Enable q_vector */
  1235. writel(FM10K_ITR_ENABLE, q_vector->itr);
  1236. entry++;
  1237. }
  1238. return 0;
  1239. err_out:
  1240. /* wind through the ring freeing all entries and vectors */
  1241. while (vector) {
  1242. struct fm10k_q_vector *q_vector;
  1243. entry--;
  1244. vector--;
  1245. q_vector = interface->q_vector[vector];
  1246. if (!q_vector->tx.count && !q_vector->rx.count)
  1247. continue;
  1248. /* disable interrupts */
  1249. writel(FM10K_ITR_MASK_SET, q_vector->itr);
  1250. free_irq(entry->vector, q_vector);
  1251. }
  1252. return err;
  1253. }
  1254. void fm10k_up(struct fm10k_intfc *interface)
  1255. {
  1256. struct fm10k_hw *hw = &interface->hw;
  1257. /* Enable Tx/Rx DMA */
  1258. hw->mac.ops.start_hw(hw);
  1259. /* configure Tx descriptor rings */
  1260. fm10k_configure_tx(interface);
  1261. /* configure Rx descriptor rings */
  1262. fm10k_configure_rx(interface);
  1263. /* configure interrupts */
  1264. hw->mac.ops.update_int_moderator(hw);
  1265. /* clear down bit to indicate we are ready to go */
  1266. clear_bit(__FM10K_DOWN, &interface->state);
  1267. /* enable polling cleanups */
  1268. fm10k_napi_enable_all(interface);
  1269. /* re-establish Rx filters */
  1270. fm10k_restore_rx_state(interface);
  1271. /* enable transmits */
  1272. netif_tx_start_all_queues(interface->netdev);
  1273. /* kick off the service timer now */
  1274. hw->mac.get_host_state = 1;
  1275. mod_timer(&interface->service_timer, jiffies);
  1276. }
  1277. static void fm10k_napi_disable_all(struct fm10k_intfc *interface)
  1278. {
  1279. struct fm10k_q_vector *q_vector;
  1280. int q_idx;
  1281. for (q_idx = 0; q_idx < interface->num_q_vectors; q_idx++) {
  1282. q_vector = interface->q_vector[q_idx];
  1283. napi_disable(&q_vector->napi);
  1284. }
  1285. }
  1286. void fm10k_down(struct fm10k_intfc *interface)
  1287. {
  1288. struct net_device *netdev = interface->netdev;
  1289. struct fm10k_hw *hw = &interface->hw;
  1290. /* signal that we are down to the interrupt handler and service task */
  1291. set_bit(__FM10K_DOWN, &interface->state);
  1292. /* call carrier off first to avoid false dev_watchdog timeouts */
  1293. netif_carrier_off(netdev);
  1294. /* disable transmits */
  1295. netif_tx_stop_all_queues(netdev);
  1296. netif_tx_disable(netdev);
  1297. /* reset Rx filters */
  1298. fm10k_reset_rx_state(interface);
  1299. /* allow 10ms for device to quiesce */
  1300. usleep_range(10000, 20000);
  1301. /* disable polling routines */
  1302. fm10k_napi_disable_all(interface);
  1303. /* capture stats one last time before stopping interface */
  1304. fm10k_update_stats(interface);
  1305. /* Disable DMA engine for Tx/Rx */
  1306. hw->mac.ops.stop_hw(hw);
  1307. /* free any buffers still on the rings */
  1308. fm10k_clean_all_tx_rings(interface);
  1309. fm10k_clean_all_rx_rings(interface);
  1310. }
  1311. /**
  1312. * fm10k_sw_init - Initialize general software structures
  1313. * @interface: host interface private structure to initialize
  1314. *
  1315. * fm10k_sw_init initializes the interface private data structure.
  1316. * Fields are initialized based on PCI device information and
  1317. * OS network device settings (MTU size).
  1318. **/
  1319. static int fm10k_sw_init(struct fm10k_intfc *interface,
  1320. const struct pci_device_id *ent)
  1321. {
  1322. const struct fm10k_info *fi = fm10k_info_tbl[ent->driver_data];
  1323. struct fm10k_hw *hw = &interface->hw;
  1324. struct pci_dev *pdev = interface->pdev;
  1325. struct net_device *netdev = interface->netdev;
  1326. u32 rss_key[FM10K_RSSRK_SIZE];
  1327. unsigned int rss;
  1328. int err;
  1329. /* initialize back pointer */
  1330. hw->back = interface;
  1331. hw->hw_addr = interface->uc_addr;
  1332. /* PCI config space info */
  1333. hw->vendor_id = pdev->vendor;
  1334. hw->device_id = pdev->device;
  1335. hw->revision_id = pdev->revision;
  1336. hw->subsystem_vendor_id = pdev->subsystem_vendor;
  1337. hw->subsystem_device_id = pdev->subsystem_device;
  1338. /* Setup hw api */
  1339. memcpy(&hw->mac.ops, fi->mac_ops, sizeof(hw->mac.ops));
  1340. hw->mac.type = fi->mac;
  1341. /* Setup IOV handlers */
  1342. if (fi->iov_ops)
  1343. memcpy(&hw->iov.ops, fi->iov_ops, sizeof(hw->iov.ops));
  1344. /* Set common capability flags and settings */
  1345. rss = min_t(int, FM10K_MAX_RSS_INDICES, num_online_cpus());
  1346. interface->ring_feature[RING_F_RSS].limit = rss;
  1347. fi->get_invariants(hw);
  1348. /* pick up the PCIe bus settings for reporting later */
  1349. if (hw->mac.ops.get_bus_info)
  1350. hw->mac.ops.get_bus_info(hw);
  1351. /* limit the usable DMA range */
  1352. if (hw->mac.ops.set_dma_mask)
  1353. hw->mac.ops.set_dma_mask(hw, dma_get_mask(&pdev->dev));
  1354. /* update netdev with DMA restrictions */
  1355. if (dma_get_mask(&pdev->dev) > DMA_BIT_MASK(32)) {
  1356. netdev->features |= NETIF_F_HIGHDMA;
  1357. netdev->vlan_features |= NETIF_F_HIGHDMA;
  1358. }
  1359. /* delay any future reset requests */
  1360. interface->last_reset = jiffies + (10 * HZ);
  1361. /* reset and initialize the hardware so it is in a known state */
  1362. err = hw->mac.ops.reset_hw(hw) ? : hw->mac.ops.init_hw(hw);
  1363. if (err) {
  1364. dev_err(&pdev->dev, "init_hw failed: %d\n", err);
  1365. return err;
  1366. }
  1367. /* initialize hardware statistics */
  1368. hw->mac.ops.update_hw_stats(hw, &interface->stats);
  1369. /* Set upper limit on IOV VFs that can be allocated */
  1370. pci_sriov_set_totalvfs(pdev, hw->iov.total_vfs);
  1371. /* Start with random Ethernet address */
  1372. eth_random_addr(hw->mac.addr);
  1373. /* Initialize MAC address from hardware */
  1374. err = hw->mac.ops.read_mac_addr(hw);
  1375. if (err) {
  1376. dev_warn(&pdev->dev,
  1377. "Failed to obtain MAC address defaulting to random\n");
  1378. /* tag address assignment as random */
  1379. netdev->addr_assign_type |= NET_ADDR_RANDOM;
  1380. }
  1381. memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
  1382. memcpy(netdev->perm_addr, hw->mac.addr, netdev->addr_len);
  1383. if (!is_valid_ether_addr(netdev->perm_addr)) {
  1384. dev_err(&pdev->dev, "Invalid MAC Address\n");
  1385. return -EIO;
  1386. }
  1387. /* assign BAR 4 resources for use with PTP */
  1388. if (fm10k_read_reg(hw, FM10K_CTRL) & FM10K_CTRL_BAR4_ALLOWED)
  1389. interface->sw_addr = ioremap(pci_resource_start(pdev, 4),
  1390. pci_resource_len(pdev, 4));
  1391. hw->sw_addr = interface->sw_addr;
  1392. /* Only the PF can support VXLAN and NVGRE offloads */
  1393. if (hw->mac.type != fm10k_mac_pf) {
  1394. netdev->hw_enc_features = 0;
  1395. netdev->features &= ~NETIF_F_GSO_UDP_TUNNEL;
  1396. netdev->hw_features &= ~NETIF_F_GSO_UDP_TUNNEL;
  1397. }
  1398. /* initialize DCBNL interface */
  1399. fm10k_dcbnl_set_ops(netdev);
  1400. /* Initialize service timer and service task */
  1401. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1402. setup_timer(&interface->service_timer, &fm10k_service_timer,
  1403. (unsigned long)interface);
  1404. INIT_WORK(&interface->service_task, fm10k_service_task);
  1405. /* kick off service timer now, even when interface is down */
  1406. mod_timer(&interface->service_timer, (HZ * 2) + jiffies);
  1407. /* Intitialize timestamp data */
  1408. fm10k_ts_init(interface);
  1409. /* set default ring sizes */
  1410. interface->tx_ring_count = FM10K_DEFAULT_TXD;
  1411. interface->rx_ring_count = FM10K_DEFAULT_RXD;
  1412. /* set default interrupt moderation */
  1413. interface->tx_itr = FM10K_ITR_10K;
  1414. interface->rx_itr = FM10K_ITR_ADAPTIVE | FM10K_ITR_20K;
  1415. /* initialize vxlan_port list */
  1416. INIT_LIST_HEAD(&interface->vxlan_port);
  1417. netdev_rss_key_fill(rss_key, sizeof(rss_key));
  1418. memcpy(interface->rssrk, rss_key, sizeof(rss_key));
  1419. /* Start off interface as being down */
  1420. set_bit(__FM10K_DOWN, &interface->state);
  1421. return 0;
  1422. }
  1423. static void fm10k_slot_warn(struct fm10k_intfc *interface)
  1424. {
  1425. enum pcie_link_width width = PCIE_LNK_WIDTH_UNKNOWN;
  1426. enum pci_bus_speed speed = PCI_SPEED_UNKNOWN;
  1427. struct fm10k_hw *hw = &interface->hw;
  1428. int max_gts = 0, expected_gts = 0;
  1429. if (pcie_get_minimum_link(interface->pdev, &speed, &width) ||
  1430. speed == PCI_SPEED_UNKNOWN || width == PCIE_LNK_WIDTH_UNKNOWN) {
  1431. dev_warn(&interface->pdev->dev,
  1432. "Unable to determine PCI Express bandwidth.\n");
  1433. return;
  1434. }
  1435. switch (speed) {
  1436. case PCIE_SPEED_2_5GT:
  1437. /* 8b/10b encoding reduces max throughput by 20% */
  1438. max_gts = 2 * width;
  1439. break;
  1440. case PCIE_SPEED_5_0GT:
  1441. /* 8b/10b encoding reduces max throughput by 20% */
  1442. max_gts = 4 * width;
  1443. break;
  1444. case PCIE_SPEED_8_0GT:
  1445. /* 128b/130b encoding has less than 2% impact on throughput */
  1446. max_gts = 8 * width;
  1447. break;
  1448. default:
  1449. dev_warn(&interface->pdev->dev,
  1450. "Unable to determine PCI Express bandwidth.\n");
  1451. return;
  1452. }
  1453. dev_info(&interface->pdev->dev,
  1454. "PCI Express bandwidth of %dGT/s available\n",
  1455. max_gts);
  1456. dev_info(&interface->pdev->dev,
  1457. "(Speed:%s, Width: x%d, Encoding Loss:%s, Payload:%s)\n",
  1458. (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" :
  1459. speed == PCIE_SPEED_5_0GT ? "5.0GT/s" :
  1460. speed == PCIE_SPEED_2_5GT ? "2.5GT/s" :
  1461. "Unknown"),
  1462. hw->bus.width,
  1463. (speed == PCIE_SPEED_2_5GT ? "20%" :
  1464. speed == PCIE_SPEED_5_0GT ? "20%" :
  1465. speed == PCIE_SPEED_8_0GT ? "<2%" :
  1466. "Unknown"),
  1467. (hw->bus.payload == fm10k_bus_payload_128 ? "128B" :
  1468. hw->bus.payload == fm10k_bus_payload_256 ? "256B" :
  1469. hw->bus.payload == fm10k_bus_payload_512 ? "512B" :
  1470. "Unknown"));
  1471. switch (hw->bus_caps.speed) {
  1472. case fm10k_bus_speed_2500:
  1473. /* 8b/10b encoding reduces max throughput by 20% */
  1474. expected_gts = 2 * hw->bus_caps.width;
  1475. break;
  1476. case fm10k_bus_speed_5000:
  1477. /* 8b/10b encoding reduces max throughput by 20% */
  1478. expected_gts = 4 * hw->bus_caps.width;
  1479. break;
  1480. case fm10k_bus_speed_8000:
  1481. /* 128b/130b encoding has less than 2% impact on throughput */
  1482. expected_gts = 8 * hw->bus_caps.width;
  1483. break;
  1484. default:
  1485. dev_warn(&interface->pdev->dev,
  1486. "Unable to determine expected PCI Express bandwidth.\n");
  1487. return;
  1488. }
  1489. if (max_gts < expected_gts) {
  1490. dev_warn(&interface->pdev->dev,
  1491. "This device requires %dGT/s of bandwidth for optimal performance.\n",
  1492. expected_gts);
  1493. dev_warn(&interface->pdev->dev,
  1494. "A %sslot with x%d lanes is suggested.\n",
  1495. (hw->bus_caps.speed == fm10k_bus_speed_2500 ? "2.5GT/s " :
  1496. hw->bus_caps.speed == fm10k_bus_speed_5000 ? "5.0GT/s " :
  1497. hw->bus_caps.speed == fm10k_bus_speed_8000 ? "8.0GT/s " : ""),
  1498. hw->bus_caps.width);
  1499. }
  1500. }
  1501. /**
  1502. * fm10k_probe - Device Initialization Routine
  1503. * @pdev: PCI device information struct
  1504. * @ent: entry in fm10k_pci_tbl
  1505. *
  1506. * Returns 0 on success, negative on failure
  1507. *
  1508. * fm10k_probe initializes an interface identified by a pci_dev structure.
  1509. * The OS initialization, configuring of the interface private structure,
  1510. * and a hardware reset occur.
  1511. **/
  1512. static int fm10k_probe(struct pci_dev *pdev,
  1513. const struct pci_device_id *ent)
  1514. {
  1515. struct net_device *netdev;
  1516. struct fm10k_intfc *interface;
  1517. int err;
  1518. err = pci_enable_device_mem(pdev);
  1519. if (err)
  1520. return err;
  1521. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(48));
  1522. if (err)
  1523. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1524. if (err) {
  1525. dev_err(&pdev->dev,
  1526. "DMA configuration failed: %d\n", err);
  1527. goto err_dma;
  1528. }
  1529. err = pci_request_selected_regions(pdev,
  1530. pci_select_bars(pdev,
  1531. IORESOURCE_MEM),
  1532. fm10k_driver_name);
  1533. if (err) {
  1534. dev_err(&pdev->dev,
  1535. "pci_request_selected_regions failed: %d\n", err);
  1536. goto err_pci_reg;
  1537. }
  1538. pci_enable_pcie_error_reporting(pdev);
  1539. pci_set_master(pdev);
  1540. pci_save_state(pdev);
  1541. netdev = fm10k_alloc_netdev();
  1542. if (!netdev) {
  1543. err = -ENOMEM;
  1544. goto err_alloc_netdev;
  1545. }
  1546. SET_NETDEV_DEV(netdev, &pdev->dev);
  1547. interface = netdev_priv(netdev);
  1548. pci_set_drvdata(pdev, interface);
  1549. interface->netdev = netdev;
  1550. interface->pdev = pdev;
  1551. interface->uc_addr = ioremap(pci_resource_start(pdev, 0),
  1552. FM10K_UC_ADDR_SIZE);
  1553. if (!interface->uc_addr) {
  1554. err = -EIO;
  1555. goto err_ioremap;
  1556. }
  1557. err = fm10k_sw_init(interface, ent);
  1558. if (err)
  1559. goto err_sw_init;
  1560. /* enable debugfs support */
  1561. fm10k_dbg_intfc_init(interface);
  1562. err = fm10k_init_queueing_scheme(interface);
  1563. if (err)
  1564. goto err_sw_init;
  1565. err = fm10k_mbx_request_irq(interface);
  1566. if (err)
  1567. goto err_mbx_interrupt;
  1568. /* final check of hardware state before registering the interface */
  1569. err = fm10k_hw_ready(interface);
  1570. if (err)
  1571. goto err_register;
  1572. err = register_netdev(netdev);
  1573. if (err)
  1574. goto err_register;
  1575. /* carrier off reporting is important to ethtool even BEFORE open */
  1576. netif_carrier_off(netdev);
  1577. /* stop all the transmit queues from transmitting until link is up */
  1578. netif_tx_stop_all_queues(netdev);
  1579. /* Register PTP interface */
  1580. fm10k_ptp_register(interface);
  1581. /* print warning for non-optimal configurations */
  1582. fm10k_slot_warn(interface);
  1583. /* report MAC address for logging */
  1584. dev_info(&pdev->dev, "%pM\n", netdev->dev_addr);
  1585. /* enable SR-IOV after registering netdev to enforce PF/VF ordering */
  1586. fm10k_iov_configure(pdev, 0);
  1587. /* clear the service task disable bit to allow service task to start */
  1588. clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1589. return 0;
  1590. err_register:
  1591. fm10k_mbx_free_irq(interface);
  1592. err_mbx_interrupt:
  1593. fm10k_clear_queueing_scheme(interface);
  1594. err_sw_init:
  1595. if (interface->sw_addr)
  1596. iounmap(interface->sw_addr);
  1597. iounmap(interface->uc_addr);
  1598. err_ioremap:
  1599. free_netdev(netdev);
  1600. err_alloc_netdev:
  1601. pci_release_selected_regions(pdev,
  1602. pci_select_bars(pdev, IORESOURCE_MEM));
  1603. err_pci_reg:
  1604. err_dma:
  1605. pci_disable_device(pdev);
  1606. return err;
  1607. }
  1608. /**
  1609. * fm10k_remove - Device Removal Routine
  1610. * @pdev: PCI device information struct
  1611. *
  1612. * fm10k_remove is called by the PCI subsystem to alert the driver
  1613. * that it should release a PCI device. The could be caused by a
  1614. * Hot-Plug event, or because the driver is going to be removed from
  1615. * memory.
  1616. **/
  1617. static void fm10k_remove(struct pci_dev *pdev)
  1618. {
  1619. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1620. struct net_device *netdev = interface->netdev;
  1621. del_timer_sync(&interface->service_timer);
  1622. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1623. cancel_work_sync(&interface->service_task);
  1624. /* free netdev, this may bounce the interrupts due to setup_tc */
  1625. if (netdev->reg_state == NETREG_REGISTERED)
  1626. unregister_netdev(netdev);
  1627. /* cleanup timestamp handling */
  1628. fm10k_ptp_unregister(interface);
  1629. /* release VFs */
  1630. fm10k_iov_disable(pdev);
  1631. /* disable mailbox interrupt */
  1632. fm10k_mbx_free_irq(interface);
  1633. /* free interrupts */
  1634. fm10k_clear_queueing_scheme(interface);
  1635. /* remove any debugfs interfaces */
  1636. fm10k_dbg_intfc_exit(interface);
  1637. if (interface->sw_addr)
  1638. iounmap(interface->sw_addr);
  1639. iounmap(interface->uc_addr);
  1640. free_netdev(netdev);
  1641. pci_release_selected_regions(pdev,
  1642. pci_select_bars(pdev, IORESOURCE_MEM));
  1643. pci_disable_pcie_error_reporting(pdev);
  1644. pci_disable_device(pdev);
  1645. }
  1646. #ifdef CONFIG_PM
  1647. /**
  1648. * fm10k_resume - Restore device to pre-sleep state
  1649. * @pdev: PCI device information struct
  1650. *
  1651. * fm10k_resume is called after the system has powered back up from a sleep
  1652. * state and is ready to resume operation. This function is meant to restore
  1653. * the device back to its pre-sleep state.
  1654. **/
  1655. static int fm10k_resume(struct pci_dev *pdev)
  1656. {
  1657. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1658. struct net_device *netdev = interface->netdev;
  1659. struct fm10k_hw *hw = &interface->hw;
  1660. u32 err;
  1661. pci_set_power_state(pdev, PCI_D0);
  1662. pci_restore_state(pdev);
  1663. /* pci_restore_state clears dev->state_saved so call
  1664. * pci_save_state to restore it.
  1665. */
  1666. pci_save_state(pdev);
  1667. err = pci_enable_device_mem(pdev);
  1668. if (err) {
  1669. dev_err(&pdev->dev, "Cannot enable PCI device from suspend\n");
  1670. return err;
  1671. }
  1672. pci_set_master(pdev);
  1673. pci_wake_from_d3(pdev, false);
  1674. /* refresh hw_addr in case it was dropped */
  1675. hw->hw_addr = interface->uc_addr;
  1676. /* reset hardware to known state */
  1677. err = hw->mac.ops.init_hw(&interface->hw);
  1678. if (err)
  1679. return err;
  1680. /* reset statistics starting values */
  1681. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1682. /* reset clock */
  1683. fm10k_ts_reset(interface);
  1684. rtnl_lock();
  1685. err = fm10k_init_queueing_scheme(interface);
  1686. if (!err) {
  1687. fm10k_mbx_request_irq(interface);
  1688. if (netif_running(netdev))
  1689. err = fm10k_open(netdev);
  1690. }
  1691. rtnl_unlock();
  1692. if (err)
  1693. return err;
  1694. /* assume host is not ready, to prevent race with watchdog in case we
  1695. * actually don't have connection to the switch
  1696. */
  1697. interface->host_ready = false;
  1698. fm10k_watchdog_host_not_ready(interface);
  1699. /* clear the service task disable bit to allow service task to start */
  1700. clear_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1701. fm10k_service_event_schedule(interface);
  1702. /* restore SR-IOV interface */
  1703. fm10k_iov_resume(pdev);
  1704. netif_device_attach(netdev);
  1705. return 0;
  1706. }
  1707. /**
  1708. * fm10k_suspend - Prepare the device for a system sleep state
  1709. * @pdev: PCI device information struct
  1710. *
  1711. * fm10k_suspend is meant to shutdown the device prior to the system entering
  1712. * a sleep state. The fm10k hardware does not support wake on lan so the
  1713. * driver simply needs to shut down the device so it is in a low power state.
  1714. **/
  1715. static int fm10k_suspend(struct pci_dev *pdev,
  1716. pm_message_t __always_unused state)
  1717. {
  1718. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1719. struct net_device *netdev = interface->netdev;
  1720. int err = 0;
  1721. netif_device_detach(netdev);
  1722. fm10k_iov_suspend(pdev);
  1723. /* the watchdog tasks may read registers, which will appear like a
  1724. * surprise-remove event once the PCI device is disabled. This will
  1725. * cause us to close the netdevice, so we don't retain the open/closed
  1726. * state post-resume. Prevent this by disabling the service task while
  1727. * suspended, until we actually resume.
  1728. */
  1729. set_bit(__FM10K_SERVICE_DISABLE, &interface->state);
  1730. cancel_work_sync(&interface->service_task);
  1731. rtnl_lock();
  1732. if (netif_running(netdev))
  1733. fm10k_close(netdev);
  1734. fm10k_mbx_free_irq(interface);
  1735. fm10k_clear_queueing_scheme(interface);
  1736. rtnl_unlock();
  1737. err = pci_save_state(pdev);
  1738. if (err)
  1739. return err;
  1740. pci_disable_device(pdev);
  1741. pci_wake_from_d3(pdev, false);
  1742. pci_set_power_state(pdev, PCI_D3hot);
  1743. return 0;
  1744. }
  1745. #endif /* CONFIG_PM */
  1746. /**
  1747. * fm10k_io_error_detected - called when PCI error is detected
  1748. * @pdev: Pointer to PCI device
  1749. * @state: The current pci connection state
  1750. *
  1751. * This function is called after a PCI bus error affecting
  1752. * this device has been detected.
  1753. */
  1754. static pci_ers_result_t fm10k_io_error_detected(struct pci_dev *pdev,
  1755. pci_channel_state_t state)
  1756. {
  1757. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1758. struct net_device *netdev = interface->netdev;
  1759. netif_device_detach(netdev);
  1760. if (state == pci_channel_io_perm_failure)
  1761. return PCI_ERS_RESULT_DISCONNECT;
  1762. if (netif_running(netdev))
  1763. fm10k_close(netdev);
  1764. fm10k_mbx_free_irq(interface);
  1765. pci_disable_device(pdev);
  1766. /* Request a slot reset. */
  1767. return PCI_ERS_RESULT_NEED_RESET;
  1768. }
  1769. /**
  1770. * fm10k_io_slot_reset - called after the pci bus has been reset.
  1771. * @pdev: Pointer to PCI device
  1772. *
  1773. * Restart the card from scratch, as if from a cold-boot.
  1774. */
  1775. static pci_ers_result_t fm10k_io_slot_reset(struct pci_dev *pdev)
  1776. {
  1777. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1778. pci_ers_result_t result;
  1779. if (pci_enable_device_mem(pdev)) {
  1780. dev_err(&pdev->dev,
  1781. "Cannot re-enable PCI device after reset.\n");
  1782. result = PCI_ERS_RESULT_DISCONNECT;
  1783. } else {
  1784. pci_set_master(pdev);
  1785. pci_restore_state(pdev);
  1786. /* After second error pci->state_saved is false, this
  1787. * resets it so EEH doesn't break.
  1788. */
  1789. pci_save_state(pdev);
  1790. pci_wake_from_d3(pdev, false);
  1791. /* refresh hw_addr in case it was dropped */
  1792. interface->hw.hw_addr = interface->uc_addr;
  1793. interface->flags |= FM10K_FLAG_RESET_REQUESTED;
  1794. fm10k_service_event_schedule(interface);
  1795. result = PCI_ERS_RESULT_RECOVERED;
  1796. }
  1797. pci_cleanup_aer_uncorrect_error_status(pdev);
  1798. return result;
  1799. }
  1800. /**
  1801. * fm10k_io_resume - called when traffic can start flowing again.
  1802. * @pdev: Pointer to PCI device
  1803. *
  1804. * This callback is called when the error recovery driver tells us that
  1805. * its OK to resume normal operation.
  1806. */
  1807. static void fm10k_io_resume(struct pci_dev *pdev)
  1808. {
  1809. struct fm10k_intfc *interface = pci_get_drvdata(pdev);
  1810. struct net_device *netdev = interface->netdev;
  1811. struct fm10k_hw *hw = &interface->hw;
  1812. int err = 0;
  1813. /* reset hardware to known state */
  1814. hw->mac.ops.init_hw(&interface->hw);
  1815. /* reset statistics starting values */
  1816. hw->mac.ops.rebind_hw_stats(hw, &interface->stats);
  1817. /* reassociate interrupts */
  1818. fm10k_mbx_request_irq(interface);
  1819. /* reset clock */
  1820. fm10k_ts_reset(interface);
  1821. if (netif_running(netdev))
  1822. err = fm10k_open(netdev);
  1823. /* final check of hardware state before registering the interface */
  1824. err = err ? : fm10k_hw_ready(interface);
  1825. if (!err)
  1826. netif_device_attach(netdev);
  1827. }
  1828. static const struct pci_error_handlers fm10k_err_handler = {
  1829. .error_detected = fm10k_io_error_detected,
  1830. .slot_reset = fm10k_io_slot_reset,
  1831. .resume = fm10k_io_resume,
  1832. };
  1833. static struct pci_driver fm10k_driver = {
  1834. .name = fm10k_driver_name,
  1835. .id_table = fm10k_pci_tbl,
  1836. .probe = fm10k_probe,
  1837. .remove = fm10k_remove,
  1838. #ifdef CONFIG_PM
  1839. .suspend = fm10k_suspend,
  1840. .resume = fm10k_resume,
  1841. #endif
  1842. .sriov_configure = fm10k_iov_configure,
  1843. .err_handler = &fm10k_err_handler
  1844. };
  1845. /**
  1846. * fm10k_register_pci_driver - register driver interface
  1847. *
  1848. * This funciton is called on module load in order to register the driver.
  1849. **/
  1850. int fm10k_register_pci_driver(void)
  1851. {
  1852. return pci_register_driver(&fm10k_driver);
  1853. }
  1854. /**
  1855. * fm10k_unregister_pci_driver - unregister driver interface
  1856. *
  1857. * This funciton is called on module unload in order to remove the driver.
  1858. **/
  1859. void fm10k_unregister_pci_driver(void)
  1860. {
  1861. pci_unregister_driver(&fm10k_driver);
  1862. }