amdgpu_virt.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #define MAX_KIQ_REG_WAIT 100000000 /* in usecs */
  25. bool amdgpu_virt_mmio_blocked(struct amdgpu_device *adev)
  26. {
  27. /* By now all MMIO pages except mailbox are blocked */
  28. /* if blocking is enabled in hypervisor. Choose the */
  29. /* SCRATCH_REG0 to test. */
  30. return RREG32_NO_KIQ(0xc040) == 0xffffffff;
  31. }
  32. int amdgpu_allocate_static_csa(struct amdgpu_device *adev)
  33. {
  34. int r;
  35. void *ptr;
  36. r = amdgpu_bo_create_kernel(adev, AMDGPU_CSA_SIZE, PAGE_SIZE,
  37. AMDGPU_GEM_DOMAIN_VRAM, &adev->virt.csa_obj,
  38. &adev->virt.csa_vmid0_addr, &ptr);
  39. if (r)
  40. return r;
  41. memset(ptr, 0, AMDGPU_CSA_SIZE);
  42. return 0;
  43. }
  44. /*
  45. * amdgpu_map_static_csa should be called during amdgpu_vm_init
  46. * it maps virtual address "AMDGPU_VA_RESERVED_SIZE - AMDGPU_CSA_SIZE"
  47. * to this VM, and each command submission of GFX should use this virtual
  48. * address within META_DATA init package to support SRIOV gfx preemption.
  49. */
  50. int amdgpu_map_static_csa(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  51. struct amdgpu_bo_va **bo_va)
  52. {
  53. struct ww_acquire_ctx ticket;
  54. struct list_head list;
  55. struct amdgpu_bo_list_entry pd;
  56. struct ttm_validate_buffer csa_tv;
  57. int r;
  58. INIT_LIST_HEAD(&list);
  59. INIT_LIST_HEAD(&csa_tv.head);
  60. csa_tv.bo = &adev->virt.csa_obj->tbo;
  61. csa_tv.shared = true;
  62. list_add(&csa_tv.head, &list);
  63. amdgpu_vm_get_pd_bo(vm, &list, &pd);
  64. r = ttm_eu_reserve_buffers(&ticket, &list, true, NULL);
  65. if (r) {
  66. DRM_ERROR("failed to reserve CSA,PD BOs: err=%d\n", r);
  67. return r;
  68. }
  69. *bo_va = amdgpu_vm_bo_add(adev, vm, adev->virt.csa_obj);
  70. if (!*bo_va) {
  71. ttm_eu_backoff_reservation(&ticket, &list);
  72. DRM_ERROR("failed to create bo_va for static CSA\n");
  73. return -ENOMEM;
  74. }
  75. r = amdgpu_vm_alloc_pts(adev, (*bo_va)->base.vm, AMDGPU_CSA_VADDR,
  76. AMDGPU_CSA_SIZE);
  77. if (r) {
  78. DRM_ERROR("failed to allocate pts for static CSA, err=%d\n", r);
  79. amdgpu_vm_bo_rmv(adev, *bo_va);
  80. ttm_eu_backoff_reservation(&ticket, &list);
  81. return r;
  82. }
  83. r = amdgpu_vm_bo_map(adev, *bo_va, AMDGPU_CSA_VADDR, 0, AMDGPU_CSA_SIZE,
  84. AMDGPU_PTE_READABLE | AMDGPU_PTE_WRITEABLE |
  85. AMDGPU_PTE_EXECUTABLE);
  86. if (r) {
  87. DRM_ERROR("failed to do bo_map on static CSA, err=%d\n", r);
  88. amdgpu_vm_bo_rmv(adev, *bo_va);
  89. ttm_eu_backoff_reservation(&ticket, &list);
  90. return r;
  91. }
  92. ttm_eu_backoff_reservation(&ticket, &list);
  93. return 0;
  94. }
  95. void amdgpu_virt_init_setting(struct amdgpu_device *adev)
  96. {
  97. /* enable virtual display */
  98. adev->mode_info.num_crtc = 1;
  99. adev->enable_virtual_display = true;
  100. adev->cg_flags = 0;
  101. adev->pg_flags = 0;
  102. }
  103. uint32_t amdgpu_virt_kiq_rreg(struct amdgpu_device *adev, uint32_t reg)
  104. {
  105. signed long r;
  106. unsigned long flags;
  107. uint32_t val, seq;
  108. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  109. struct amdgpu_ring *ring = &kiq->ring;
  110. BUG_ON(!ring->funcs->emit_rreg);
  111. spin_lock_irqsave(&kiq->ring_lock, flags);
  112. amdgpu_ring_alloc(ring, 32);
  113. amdgpu_ring_emit_rreg(ring, reg);
  114. amdgpu_fence_emit_polling(ring, &seq);
  115. amdgpu_ring_commit(ring);
  116. spin_unlock_irqrestore(&kiq->ring_lock, flags);
  117. r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
  118. if (r < 1) {
  119. DRM_ERROR("wait for kiq fence error: %ld\n", r);
  120. return ~0;
  121. }
  122. val = adev->wb.wb[adev->virt.reg_val_offs];
  123. return val;
  124. }
  125. void amdgpu_virt_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v)
  126. {
  127. signed long r;
  128. unsigned long flags;
  129. uint32_t seq;
  130. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  131. struct amdgpu_ring *ring = &kiq->ring;
  132. BUG_ON(!ring->funcs->emit_wreg);
  133. spin_lock_irqsave(&kiq->ring_lock, flags);
  134. amdgpu_ring_alloc(ring, 32);
  135. amdgpu_ring_emit_wreg(ring, reg, v);
  136. amdgpu_fence_emit_polling(ring, &seq);
  137. amdgpu_ring_commit(ring);
  138. spin_unlock_irqrestore(&kiq->ring_lock, flags);
  139. r = amdgpu_fence_wait_polling(ring, seq, MAX_KIQ_REG_WAIT);
  140. if (r < 1)
  141. DRM_ERROR("wait for kiq fence error: %ld\n", r);
  142. }
  143. /**
  144. * amdgpu_virt_request_full_gpu() - request full gpu access
  145. * @amdgpu: amdgpu device.
  146. * @init: is driver init time.
  147. * When start to init/fini driver, first need to request full gpu access.
  148. * Return: Zero if request success, otherwise will return error.
  149. */
  150. int amdgpu_virt_request_full_gpu(struct amdgpu_device *adev, bool init)
  151. {
  152. struct amdgpu_virt *virt = &adev->virt;
  153. int r;
  154. if (virt->ops && virt->ops->req_full_gpu) {
  155. r = virt->ops->req_full_gpu(adev, init);
  156. if (r)
  157. return r;
  158. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  159. }
  160. return 0;
  161. }
  162. /**
  163. * amdgpu_virt_release_full_gpu() - release full gpu access
  164. * @amdgpu: amdgpu device.
  165. * @init: is driver init time.
  166. * When finishing driver init/fini, need to release full gpu access.
  167. * Return: Zero if release success, otherwise will returen error.
  168. */
  169. int amdgpu_virt_release_full_gpu(struct amdgpu_device *adev, bool init)
  170. {
  171. struct amdgpu_virt *virt = &adev->virt;
  172. int r;
  173. if (virt->ops && virt->ops->rel_full_gpu) {
  174. r = virt->ops->rel_full_gpu(adev, init);
  175. if (r)
  176. return r;
  177. adev->virt.caps |= AMDGPU_SRIOV_CAPS_RUNTIME;
  178. }
  179. return 0;
  180. }
  181. /**
  182. * amdgpu_virt_reset_gpu() - reset gpu
  183. * @amdgpu: amdgpu device.
  184. * Send reset command to GPU hypervisor to reset GPU that VM is using
  185. * Return: Zero if reset success, otherwise will return error.
  186. */
  187. int amdgpu_virt_reset_gpu(struct amdgpu_device *adev)
  188. {
  189. struct amdgpu_virt *virt = &adev->virt;
  190. int r;
  191. if (virt->ops && virt->ops->reset_gpu) {
  192. r = virt->ops->reset_gpu(adev);
  193. if (r)
  194. return r;
  195. adev->virt.caps &= ~AMDGPU_SRIOV_CAPS_RUNTIME;
  196. }
  197. return 0;
  198. }
  199. /**
  200. * amdgpu_virt_wait_reset() - wait for reset gpu completed
  201. * @amdgpu: amdgpu device.
  202. * Wait for GPU reset completed.
  203. * Return: Zero if reset success, otherwise will return error.
  204. */
  205. int amdgpu_virt_wait_reset(struct amdgpu_device *adev)
  206. {
  207. struct amdgpu_virt *virt = &adev->virt;
  208. if (!virt->ops || !virt->ops->wait_reset)
  209. return -EINVAL;
  210. return virt->ops->wait_reset(adev);
  211. }
  212. /**
  213. * amdgpu_virt_alloc_mm_table() - alloc memory for mm table
  214. * @amdgpu: amdgpu device.
  215. * MM table is used by UVD and VCE for its initialization
  216. * Return: Zero if allocate success.
  217. */
  218. int amdgpu_virt_alloc_mm_table(struct amdgpu_device *adev)
  219. {
  220. int r;
  221. if (!amdgpu_sriov_vf(adev) || adev->virt.mm_table.gpu_addr)
  222. return 0;
  223. r = amdgpu_bo_create_kernel(adev, PAGE_SIZE, PAGE_SIZE,
  224. AMDGPU_GEM_DOMAIN_VRAM,
  225. &adev->virt.mm_table.bo,
  226. &adev->virt.mm_table.gpu_addr,
  227. (void *)&adev->virt.mm_table.cpu_addr);
  228. if (r) {
  229. DRM_ERROR("failed to alloc mm table and error = %d.\n", r);
  230. return r;
  231. }
  232. memset((void *)adev->virt.mm_table.cpu_addr, 0, PAGE_SIZE);
  233. DRM_INFO("MM table gpu addr = 0x%llx, cpu addr = %p.\n",
  234. adev->virt.mm_table.gpu_addr,
  235. adev->virt.mm_table.cpu_addr);
  236. return 0;
  237. }
  238. /**
  239. * amdgpu_virt_free_mm_table() - free mm table memory
  240. * @amdgpu: amdgpu device.
  241. * Free MM table memory
  242. */
  243. void amdgpu_virt_free_mm_table(struct amdgpu_device *adev)
  244. {
  245. if (!amdgpu_sriov_vf(adev) || !adev->virt.mm_table.gpu_addr)
  246. return;
  247. amdgpu_bo_free_kernel(&adev->virt.mm_table.bo,
  248. &adev->virt.mm_table.gpu_addr,
  249. (void *)&adev->virt.mm_table.cpu_addr);
  250. adev->virt.mm_table.gpu_addr = 0;
  251. }
  252. int amdgpu_virt_fw_reserve_get_checksum(void *obj,
  253. unsigned long obj_size,
  254. unsigned int key,
  255. unsigned int chksum)
  256. {
  257. unsigned int ret = key;
  258. unsigned long i = 0;
  259. unsigned char *pos;
  260. pos = (char *)obj;
  261. /* calculate checksum */
  262. for (i = 0; i < obj_size; ++i)
  263. ret += *(pos + i);
  264. /* minus the chksum itself */
  265. pos = (char *)&chksum;
  266. for (i = 0; i < sizeof(chksum); ++i)
  267. ret -= *(pos + i);
  268. return ret;
  269. }
  270. void amdgpu_virt_init_data_exchange(struct amdgpu_device *adev)
  271. {
  272. uint32_t pf2vf_size = 0;
  273. uint32_t checksum = 0;
  274. uint32_t checkval;
  275. char *str;
  276. adev->virt.fw_reserve.p_pf2vf = NULL;
  277. adev->virt.fw_reserve.p_vf2pf = NULL;
  278. if (adev->fw_vram_usage.va != NULL) {
  279. adev->virt.fw_reserve.p_pf2vf =
  280. (struct amdgim_pf2vf_info_header *)(
  281. adev->fw_vram_usage.va + AMDGIM_DATAEXCHANGE_OFFSET);
  282. AMDGPU_FW_VRAM_PF2VF_READ(adev, header.size, &pf2vf_size);
  283. AMDGPU_FW_VRAM_PF2VF_READ(adev, checksum, &checksum);
  284. AMDGPU_FW_VRAM_PF2VF_READ(adev, feature_flags, &adev->virt.gim_feature);
  285. /* pf2vf message must be in 4K */
  286. if (pf2vf_size > 0 && pf2vf_size < 4096) {
  287. checkval = amdgpu_virt_fw_reserve_get_checksum(
  288. adev->virt.fw_reserve.p_pf2vf, pf2vf_size,
  289. adev->virt.fw_reserve.checksum_key, checksum);
  290. if (checkval == checksum) {
  291. adev->virt.fw_reserve.p_vf2pf =
  292. ((void *)adev->virt.fw_reserve.p_pf2vf +
  293. pf2vf_size);
  294. memset((void *)adev->virt.fw_reserve.p_vf2pf, 0,
  295. sizeof(amdgim_vf2pf_info));
  296. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, header.version,
  297. AMDGPU_FW_VRAM_VF2PF_VER);
  298. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, header.size,
  299. sizeof(amdgim_vf2pf_info));
  300. AMDGPU_FW_VRAM_VF2PF_READ(adev, driver_version,
  301. &str);
  302. #ifdef MODULE
  303. if (THIS_MODULE->version != NULL)
  304. strcpy(str, THIS_MODULE->version);
  305. else
  306. #endif
  307. strcpy(str, "N/A");
  308. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, driver_cert,
  309. 0);
  310. AMDGPU_FW_VRAM_VF2PF_WRITE(adev, checksum,
  311. amdgpu_virt_fw_reserve_get_checksum(
  312. adev->virt.fw_reserve.p_vf2pf,
  313. pf2vf_size,
  314. adev->virt.fw_reserve.checksum_key, 0));
  315. }
  316. }
  317. }
  318. }