dce_v10_0.c 111 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce_v10_0.h"
  35. #include "dce/dce_10_0_d.h"
  36. #include "dce/dce_10_0_sh_mask.h"
  37. #include "dce/dce_10_0_enum.h"
  38. #include "oss/oss_3_0_d.h"
  39. #include "oss/oss_3_0_sh_mask.h"
  40. #include "gmc/gmc_8_1_d.h"
  41. #include "gmc/gmc_8_1_sh_mask.h"
  42. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  43. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static const u32 crtc_offsets[] =
  45. {
  46. CRTC0_REGISTER_OFFSET,
  47. CRTC1_REGISTER_OFFSET,
  48. CRTC2_REGISTER_OFFSET,
  49. CRTC3_REGISTER_OFFSET,
  50. CRTC4_REGISTER_OFFSET,
  51. CRTC5_REGISTER_OFFSET,
  52. CRTC6_REGISTER_OFFSET
  53. };
  54. static const u32 hpd_offsets[] =
  55. {
  56. HPD0_REGISTER_OFFSET,
  57. HPD1_REGISTER_OFFSET,
  58. HPD2_REGISTER_OFFSET,
  59. HPD3_REGISTER_OFFSET,
  60. HPD4_REGISTER_OFFSET,
  61. HPD5_REGISTER_OFFSET
  62. };
  63. static const uint32_t dig_offsets[] = {
  64. DIG0_REGISTER_OFFSET,
  65. DIG1_REGISTER_OFFSET,
  66. DIG2_REGISTER_OFFSET,
  67. DIG3_REGISTER_OFFSET,
  68. DIG4_REGISTER_OFFSET,
  69. DIG5_REGISTER_OFFSET,
  70. DIG6_REGISTER_OFFSET
  71. };
  72. static const struct {
  73. uint32_t reg;
  74. uint32_t vblank;
  75. uint32_t vline;
  76. uint32_t hpd;
  77. } interrupt_status_offsets[] = { {
  78. .reg = mmDISP_INTERRUPT_STATUS,
  79. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  80. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  81. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  82. }, {
  83. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  84. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  85. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  86. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  87. }, {
  88. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  89. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  90. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  91. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  92. }, {
  93. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  94. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  95. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  96. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  97. }, {
  98. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  99. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  100. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  101. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  102. }, {
  103. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  104. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  105. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  106. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  107. } };
  108. static const u32 golden_settings_tonga_a11[] =
  109. {
  110. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  111. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  112. mmFBC_MISC, 0x1f311fff, 0x12300000,
  113. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  114. };
  115. static const u32 tonga_mgcg_cgcg_init[] =
  116. {
  117. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  118. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  119. };
  120. static const u32 golden_settings_fiji_a10[] =
  121. {
  122. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  123. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  124. mmFBC_MISC, 0x1f311fff, 0x12300000,
  125. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  126. };
  127. static const u32 fiji_mgcg_cgcg_init[] =
  128. {
  129. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  130. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  131. };
  132. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  133. {
  134. switch (adev->asic_type) {
  135. case CHIP_FIJI:
  136. amdgpu_device_program_register_sequence(adev,
  137. fiji_mgcg_cgcg_init,
  138. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  139. amdgpu_device_program_register_sequence(adev,
  140. golden_settings_fiji_a10,
  141. ARRAY_SIZE(golden_settings_fiji_a10));
  142. break;
  143. case CHIP_TONGA:
  144. amdgpu_device_program_register_sequence(adev,
  145. tonga_mgcg_cgcg_init,
  146. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  147. amdgpu_device_program_register_sequence(adev,
  148. golden_settings_tonga_a11,
  149. ARRAY_SIZE(golden_settings_tonga_a11));
  150. break;
  151. default:
  152. break;
  153. }
  154. }
  155. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  156. u32 block_offset, u32 reg)
  157. {
  158. unsigned long flags;
  159. u32 r;
  160. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  161. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  162. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  163. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  164. return r;
  165. }
  166. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  167. u32 block_offset, u32 reg, u32 v)
  168. {
  169. unsigned long flags;
  170. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  171. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  172. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  173. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  174. }
  175. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  176. {
  177. if (crtc >= adev->mode_info.num_crtc)
  178. return 0;
  179. else
  180. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  181. }
  182. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  183. {
  184. unsigned i;
  185. /* Enable pflip interrupts */
  186. for (i = 0; i < adev->mode_info.num_crtc; i++)
  187. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  188. }
  189. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  190. {
  191. unsigned i;
  192. /* Disable pflip interrupts */
  193. for (i = 0; i < adev->mode_info.num_crtc; i++)
  194. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  195. }
  196. /**
  197. * dce_v10_0_page_flip - pageflip callback.
  198. *
  199. * @adev: amdgpu_device pointer
  200. * @crtc_id: crtc to cleanup pageflip on
  201. * @crtc_base: new address of the crtc (GPU MC address)
  202. *
  203. * Triggers the actual pageflip by updating the primary
  204. * surface base address.
  205. */
  206. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  207. int crtc_id, u64 crtc_base, bool async)
  208. {
  209. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  210. u32 tmp;
  211. /* flip at hsync for async, default is vsync */
  212. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  213. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  214. GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
  215. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  216. /* update the primary scanout address */
  217. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  218. upper_32_bits(crtc_base));
  219. /* writing to the low address triggers the update */
  220. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  221. lower_32_bits(crtc_base));
  222. /* post the write */
  223. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  224. }
  225. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  226. u32 *vbl, u32 *position)
  227. {
  228. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  229. return -EINVAL;
  230. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  231. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  232. return 0;
  233. }
  234. /**
  235. * dce_v10_0_hpd_sense - hpd sense callback.
  236. *
  237. * @adev: amdgpu_device pointer
  238. * @hpd: hpd (hotplug detect) pin
  239. *
  240. * Checks if a digital monitor is connected (evergreen+).
  241. * Returns true if connected, false if not connected.
  242. */
  243. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  244. enum amdgpu_hpd_id hpd)
  245. {
  246. bool connected = false;
  247. if (hpd >= adev->mode_info.num_hpd)
  248. return connected;
  249. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[hpd]) &
  250. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  251. connected = true;
  252. return connected;
  253. }
  254. /**
  255. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  256. *
  257. * @adev: amdgpu_device pointer
  258. * @hpd: hpd (hotplug detect) pin
  259. *
  260. * Set the polarity of the hpd pin (evergreen+).
  261. */
  262. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  263. enum amdgpu_hpd_id hpd)
  264. {
  265. u32 tmp;
  266. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  267. if (hpd >= adev->mode_info.num_hpd)
  268. return;
  269. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  270. if (connected)
  271. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  272. else
  273. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  274. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  275. }
  276. /**
  277. * dce_v10_0_hpd_init - hpd setup callback.
  278. *
  279. * @adev: amdgpu_device pointer
  280. *
  281. * Setup the hpd pins used by the card (evergreen+).
  282. * Enable the pin, set the polarity, and enable the hpd interrupts.
  283. */
  284. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  285. {
  286. struct drm_device *dev = adev->ddev;
  287. struct drm_connector *connector;
  288. u32 tmp;
  289. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  290. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  291. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  292. continue;
  293. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  294. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  295. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  296. * aux dp channel on imac and help (but not completely fix)
  297. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  298. * also avoid interrupt storms during dpms.
  299. */
  300. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  301. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  302. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  303. continue;
  304. }
  305. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  306. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  307. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  308. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  309. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  310. DC_HPD_CONNECT_INT_DELAY,
  311. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  312. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  313. DC_HPD_DISCONNECT_INT_DELAY,
  314. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  315. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  316. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  317. amdgpu_irq_get(adev, &adev->hpd_irq,
  318. amdgpu_connector->hpd.hpd);
  319. }
  320. }
  321. /**
  322. * dce_v10_0_hpd_fini - hpd tear down callback.
  323. *
  324. * @adev: amdgpu_device pointer
  325. *
  326. * Tear down the hpd pins used by the card (evergreen+).
  327. * Disable the hpd interrupts.
  328. */
  329. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  330. {
  331. struct drm_device *dev = adev->ddev;
  332. struct drm_connector *connector;
  333. u32 tmp;
  334. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  335. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  336. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  337. continue;
  338. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  339. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  340. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  341. amdgpu_irq_put(adev, &adev->hpd_irq,
  342. amdgpu_connector->hpd.hpd);
  343. }
  344. }
  345. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  346. {
  347. return mmDC_GPIO_HPD_A;
  348. }
  349. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  350. {
  351. u32 crtc_hung = 0;
  352. u32 crtc_status[6];
  353. u32 i, j, tmp;
  354. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  355. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  356. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  357. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  358. crtc_hung |= (1 << i);
  359. }
  360. }
  361. for (j = 0; j < 10; j++) {
  362. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  363. if (crtc_hung & (1 << i)) {
  364. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  365. if (tmp != crtc_status[i])
  366. crtc_hung &= ~(1 << i);
  367. }
  368. }
  369. if (crtc_hung == 0)
  370. return false;
  371. udelay(100);
  372. }
  373. return true;
  374. }
  375. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  376. bool render)
  377. {
  378. u32 tmp;
  379. /* Lockout access through VGA aperture*/
  380. tmp = RREG32(mmVGA_HDP_CONTROL);
  381. if (render)
  382. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  383. else
  384. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  385. WREG32(mmVGA_HDP_CONTROL, tmp);
  386. /* disable VGA render */
  387. tmp = RREG32(mmVGA_RENDER_CONTROL);
  388. if (render)
  389. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  390. else
  391. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  392. WREG32(mmVGA_RENDER_CONTROL, tmp);
  393. }
  394. static int dce_v10_0_get_num_crtc(struct amdgpu_device *adev)
  395. {
  396. int num_crtc = 0;
  397. switch (adev->asic_type) {
  398. case CHIP_FIJI:
  399. case CHIP_TONGA:
  400. num_crtc = 6;
  401. break;
  402. default:
  403. num_crtc = 0;
  404. }
  405. return num_crtc;
  406. }
  407. void dce_v10_0_disable_dce(struct amdgpu_device *adev)
  408. {
  409. /*Disable VGA render and enabled crtc, if has DCE engine*/
  410. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  411. u32 tmp;
  412. int crtc_enabled, i;
  413. dce_v10_0_set_vga_render_state(adev, false);
  414. /*Disable crtc*/
  415. for (i = 0; i < dce_v10_0_get_num_crtc(adev); i++) {
  416. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  417. CRTC_CONTROL, CRTC_MASTER_EN);
  418. if (crtc_enabled) {
  419. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  420. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  421. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  422. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  423. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  424. }
  425. }
  426. }
  427. }
  428. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  429. {
  430. struct drm_device *dev = encoder->dev;
  431. struct amdgpu_device *adev = dev->dev_private;
  432. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  433. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  434. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  435. int bpc = 0;
  436. u32 tmp = 0;
  437. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  438. if (connector) {
  439. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  440. bpc = amdgpu_connector_get_monitor_bpc(connector);
  441. dither = amdgpu_connector->dither;
  442. }
  443. /* LVDS/eDP FMT is set up by atom */
  444. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  445. return;
  446. /* not needed for analog */
  447. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  448. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  449. return;
  450. if (bpc == 0)
  451. return;
  452. switch (bpc) {
  453. case 6:
  454. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  455. /* XXX sort out optimal dither settings */
  456. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  457. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  458. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  459. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  460. } else {
  461. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  462. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  463. }
  464. break;
  465. case 8:
  466. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  467. /* XXX sort out optimal dither settings */
  468. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  469. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  470. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  471. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  472. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  473. } else {
  474. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  475. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  476. }
  477. break;
  478. case 10:
  479. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  480. /* XXX sort out optimal dither settings */
  481. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  482. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  483. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  484. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  485. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  486. } else {
  487. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  488. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  489. }
  490. break;
  491. default:
  492. /* not needed */
  493. break;
  494. }
  495. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  496. }
  497. /* display watermark setup */
  498. /**
  499. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  500. *
  501. * @adev: amdgpu_device pointer
  502. * @amdgpu_crtc: the selected display controller
  503. * @mode: the current display mode on the selected display
  504. * controller
  505. *
  506. * Setup up the line buffer allocation for
  507. * the selected display controller (CIK).
  508. * Returns the line buffer size in pixels.
  509. */
  510. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  511. struct amdgpu_crtc *amdgpu_crtc,
  512. struct drm_display_mode *mode)
  513. {
  514. u32 tmp, buffer_alloc, i, mem_cfg;
  515. u32 pipe_offset = amdgpu_crtc->crtc_id;
  516. /*
  517. * Line Buffer Setup
  518. * There are 6 line buffers, one for each display controllers.
  519. * There are 3 partitions per LB. Select the number of partitions
  520. * to enable based on the display width. For display widths larger
  521. * than 4096, you need use to use 2 display controllers and combine
  522. * them using the stereo blender.
  523. */
  524. if (amdgpu_crtc->base.enabled && mode) {
  525. if (mode->crtc_hdisplay < 1920) {
  526. mem_cfg = 1;
  527. buffer_alloc = 2;
  528. } else if (mode->crtc_hdisplay < 2560) {
  529. mem_cfg = 2;
  530. buffer_alloc = 2;
  531. } else if (mode->crtc_hdisplay < 4096) {
  532. mem_cfg = 0;
  533. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  534. } else {
  535. DRM_DEBUG_KMS("Mode too big for LB!\n");
  536. mem_cfg = 0;
  537. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  538. }
  539. } else {
  540. mem_cfg = 1;
  541. buffer_alloc = 0;
  542. }
  543. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  544. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  545. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  546. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  547. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  548. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  549. for (i = 0; i < adev->usec_timeout; i++) {
  550. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  551. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  552. break;
  553. udelay(1);
  554. }
  555. if (amdgpu_crtc->base.enabled && mode) {
  556. switch (mem_cfg) {
  557. case 0:
  558. default:
  559. return 4096 * 2;
  560. case 1:
  561. return 1920 * 2;
  562. case 2:
  563. return 2560 * 2;
  564. }
  565. }
  566. /* controller not enabled, so no lb used */
  567. return 0;
  568. }
  569. /**
  570. * cik_get_number_of_dram_channels - get the number of dram channels
  571. *
  572. * @adev: amdgpu_device pointer
  573. *
  574. * Look up the number of video ram channels (CIK).
  575. * Used for display watermark bandwidth calculations
  576. * Returns the number of dram channels
  577. */
  578. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  579. {
  580. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  581. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  582. case 0:
  583. default:
  584. return 1;
  585. case 1:
  586. return 2;
  587. case 2:
  588. return 4;
  589. case 3:
  590. return 8;
  591. case 4:
  592. return 3;
  593. case 5:
  594. return 6;
  595. case 6:
  596. return 10;
  597. case 7:
  598. return 12;
  599. case 8:
  600. return 16;
  601. }
  602. }
  603. struct dce10_wm_params {
  604. u32 dram_channels; /* number of dram channels */
  605. u32 yclk; /* bandwidth per dram data pin in kHz */
  606. u32 sclk; /* engine clock in kHz */
  607. u32 disp_clk; /* display clock in kHz */
  608. u32 src_width; /* viewport width */
  609. u32 active_time; /* active display time in ns */
  610. u32 blank_time; /* blank time in ns */
  611. bool interlaced; /* mode is interlaced */
  612. fixed20_12 vsc; /* vertical scale ratio */
  613. u32 num_heads; /* number of active crtcs */
  614. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  615. u32 lb_size; /* line buffer allocated to pipe */
  616. u32 vtaps; /* vertical scaler taps */
  617. };
  618. /**
  619. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  620. *
  621. * @wm: watermark calculation data
  622. *
  623. * Calculate the raw dram bandwidth (CIK).
  624. * Used for display watermark bandwidth calculations
  625. * Returns the dram bandwidth in MBytes/s
  626. */
  627. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  628. {
  629. /* Calculate raw DRAM Bandwidth */
  630. fixed20_12 dram_efficiency; /* 0.7 */
  631. fixed20_12 yclk, dram_channels, bandwidth;
  632. fixed20_12 a;
  633. a.full = dfixed_const(1000);
  634. yclk.full = dfixed_const(wm->yclk);
  635. yclk.full = dfixed_div(yclk, a);
  636. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  637. a.full = dfixed_const(10);
  638. dram_efficiency.full = dfixed_const(7);
  639. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  640. bandwidth.full = dfixed_mul(dram_channels, yclk);
  641. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  642. return dfixed_trunc(bandwidth);
  643. }
  644. /**
  645. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  646. *
  647. * @wm: watermark calculation data
  648. *
  649. * Calculate the dram bandwidth used for display (CIK).
  650. * Used for display watermark bandwidth calculations
  651. * Returns the dram bandwidth for display in MBytes/s
  652. */
  653. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  654. {
  655. /* Calculate DRAM Bandwidth and the part allocated to display. */
  656. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  657. fixed20_12 yclk, dram_channels, bandwidth;
  658. fixed20_12 a;
  659. a.full = dfixed_const(1000);
  660. yclk.full = dfixed_const(wm->yclk);
  661. yclk.full = dfixed_div(yclk, a);
  662. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  663. a.full = dfixed_const(10);
  664. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  665. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  666. bandwidth.full = dfixed_mul(dram_channels, yclk);
  667. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  668. return dfixed_trunc(bandwidth);
  669. }
  670. /**
  671. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  672. *
  673. * @wm: watermark calculation data
  674. *
  675. * Calculate the data return bandwidth used for display (CIK).
  676. * Used for display watermark bandwidth calculations
  677. * Returns the data return bandwidth in MBytes/s
  678. */
  679. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  680. {
  681. /* Calculate the display Data return Bandwidth */
  682. fixed20_12 return_efficiency; /* 0.8 */
  683. fixed20_12 sclk, bandwidth;
  684. fixed20_12 a;
  685. a.full = dfixed_const(1000);
  686. sclk.full = dfixed_const(wm->sclk);
  687. sclk.full = dfixed_div(sclk, a);
  688. a.full = dfixed_const(10);
  689. return_efficiency.full = dfixed_const(8);
  690. return_efficiency.full = dfixed_div(return_efficiency, a);
  691. a.full = dfixed_const(32);
  692. bandwidth.full = dfixed_mul(a, sclk);
  693. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  694. return dfixed_trunc(bandwidth);
  695. }
  696. /**
  697. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  698. *
  699. * @wm: watermark calculation data
  700. *
  701. * Calculate the dmif bandwidth used for display (CIK).
  702. * Used for display watermark bandwidth calculations
  703. * Returns the dmif bandwidth in MBytes/s
  704. */
  705. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  706. {
  707. /* Calculate the DMIF Request Bandwidth */
  708. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  709. fixed20_12 disp_clk, bandwidth;
  710. fixed20_12 a, b;
  711. a.full = dfixed_const(1000);
  712. disp_clk.full = dfixed_const(wm->disp_clk);
  713. disp_clk.full = dfixed_div(disp_clk, a);
  714. a.full = dfixed_const(32);
  715. b.full = dfixed_mul(a, disp_clk);
  716. a.full = dfixed_const(10);
  717. disp_clk_request_efficiency.full = dfixed_const(8);
  718. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  719. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  720. return dfixed_trunc(bandwidth);
  721. }
  722. /**
  723. * dce_v10_0_available_bandwidth - get the min available bandwidth
  724. *
  725. * @wm: watermark calculation data
  726. *
  727. * Calculate the min available bandwidth used for display (CIK).
  728. * Used for display watermark bandwidth calculations
  729. * Returns the min available bandwidth in MBytes/s
  730. */
  731. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  732. {
  733. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  734. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  735. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  736. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  737. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  738. }
  739. /**
  740. * dce_v10_0_average_bandwidth - get the average available bandwidth
  741. *
  742. * @wm: watermark calculation data
  743. *
  744. * Calculate the average available bandwidth used for display (CIK).
  745. * Used for display watermark bandwidth calculations
  746. * Returns the average available bandwidth in MBytes/s
  747. */
  748. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  749. {
  750. /* Calculate the display mode Average Bandwidth
  751. * DisplayMode should contain the source and destination dimensions,
  752. * timing, etc.
  753. */
  754. fixed20_12 bpp;
  755. fixed20_12 line_time;
  756. fixed20_12 src_width;
  757. fixed20_12 bandwidth;
  758. fixed20_12 a;
  759. a.full = dfixed_const(1000);
  760. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  761. line_time.full = dfixed_div(line_time, a);
  762. bpp.full = dfixed_const(wm->bytes_per_pixel);
  763. src_width.full = dfixed_const(wm->src_width);
  764. bandwidth.full = dfixed_mul(src_width, bpp);
  765. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  766. bandwidth.full = dfixed_div(bandwidth, line_time);
  767. return dfixed_trunc(bandwidth);
  768. }
  769. /**
  770. * dce_v10_0_latency_watermark - get the latency watermark
  771. *
  772. * @wm: watermark calculation data
  773. *
  774. * Calculate the latency watermark (CIK).
  775. * Used for display watermark bandwidth calculations
  776. * Returns the latency watermark in ns
  777. */
  778. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  779. {
  780. /* First calculate the latency in ns */
  781. u32 mc_latency = 2000; /* 2000 ns. */
  782. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  783. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  784. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  785. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  786. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  787. (wm->num_heads * cursor_line_pair_return_time);
  788. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  789. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  790. u32 tmp, dmif_size = 12288;
  791. fixed20_12 a, b, c;
  792. if (wm->num_heads == 0)
  793. return 0;
  794. a.full = dfixed_const(2);
  795. b.full = dfixed_const(1);
  796. if ((wm->vsc.full > a.full) ||
  797. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  798. (wm->vtaps >= 5) ||
  799. ((wm->vsc.full >= a.full) && wm->interlaced))
  800. max_src_lines_per_dst_line = 4;
  801. else
  802. max_src_lines_per_dst_line = 2;
  803. a.full = dfixed_const(available_bandwidth);
  804. b.full = dfixed_const(wm->num_heads);
  805. a.full = dfixed_div(a, b);
  806. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  807. tmp = min(dfixed_trunc(a), tmp);
  808. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  809. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  810. b.full = dfixed_const(1000);
  811. c.full = dfixed_const(lb_fill_bw);
  812. b.full = dfixed_div(c, b);
  813. a.full = dfixed_div(a, b);
  814. line_fill_time = dfixed_trunc(a);
  815. if (line_fill_time < wm->active_time)
  816. return latency;
  817. else
  818. return latency + (line_fill_time - wm->active_time);
  819. }
  820. /**
  821. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  822. * average and available dram bandwidth
  823. *
  824. * @wm: watermark calculation data
  825. *
  826. * Check if the display average bandwidth fits in the display
  827. * dram bandwidth (CIK).
  828. * Used for display watermark bandwidth calculations
  829. * Returns true if the display fits, false if not.
  830. */
  831. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  832. {
  833. if (dce_v10_0_average_bandwidth(wm) <=
  834. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  835. return true;
  836. else
  837. return false;
  838. }
  839. /**
  840. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  841. * average and available bandwidth
  842. *
  843. * @wm: watermark calculation data
  844. *
  845. * Check if the display average bandwidth fits in the display
  846. * available bandwidth (CIK).
  847. * Used for display watermark bandwidth calculations
  848. * Returns true if the display fits, false if not.
  849. */
  850. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  851. {
  852. if (dce_v10_0_average_bandwidth(wm) <=
  853. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  854. return true;
  855. else
  856. return false;
  857. }
  858. /**
  859. * dce_v10_0_check_latency_hiding - check latency hiding
  860. *
  861. * @wm: watermark calculation data
  862. *
  863. * Check latency hiding (CIK).
  864. * Used for display watermark bandwidth calculations
  865. * Returns true if the display fits, false if not.
  866. */
  867. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  868. {
  869. u32 lb_partitions = wm->lb_size / wm->src_width;
  870. u32 line_time = wm->active_time + wm->blank_time;
  871. u32 latency_tolerant_lines;
  872. u32 latency_hiding;
  873. fixed20_12 a;
  874. a.full = dfixed_const(1);
  875. if (wm->vsc.full > a.full)
  876. latency_tolerant_lines = 1;
  877. else {
  878. if (lb_partitions <= (wm->vtaps + 1))
  879. latency_tolerant_lines = 1;
  880. else
  881. latency_tolerant_lines = 2;
  882. }
  883. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  884. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  885. return true;
  886. else
  887. return false;
  888. }
  889. /**
  890. * dce_v10_0_program_watermarks - program display watermarks
  891. *
  892. * @adev: amdgpu_device pointer
  893. * @amdgpu_crtc: the selected display controller
  894. * @lb_size: line buffer size
  895. * @num_heads: number of display controllers in use
  896. *
  897. * Calculate and program the display watermarks for the
  898. * selected display controller (CIK).
  899. */
  900. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  901. struct amdgpu_crtc *amdgpu_crtc,
  902. u32 lb_size, u32 num_heads)
  903. {
  904. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  905. struct dce10_wm_params wm_low, wm_high;
  906. u32 active_time;
  907. u32 line_time = 0;
  908. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  909. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  910. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  911. active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
  912. (u32)mode->clock);
  913. line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
  914. (u32)mode->clock);
  915. line_time = min(line_time, (u32)65535);
  916. /* watermark for high clocks */
  917. if (adev->pm.dpm_enabled) {
  918. wm_high.yclk =
  919. amdgpu_dpm_get_mclk(adev, false) * 10;
  920. wm_high.sclk =
  921. amdgpu_dpm_get_sclk(adev, false) * 10;
  922. } else {
  923. wm_high.yclk = adev->pm.current_mclk * 10;
  924. wm_high.sclk = adev->pm.current_sclk * 10;
  925. }
  926. wm_high.disp_clk = mode->clock;
  927. wm_high.src_width = mode->crtc_hdisplay;
  928. wm_high.active_time = active_time;
  929. wm_high.blank_time = line_time - wm_high.active_time;
  930. wm_high.interlaced = false;
  931. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  932. wm_high.interlaced = true;
  933. wm_high.vsc = amdgpu_crtc->vsc;
  934. wm_high.vtaps = 1;
  935. if (amdgpu_crtc->rmx_type != RMX_OFF)
  936. wm_high.vtaps = 2;
  937. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  938. wm_high.lb_size = lb_size;
  939. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  940. wm_high.num_heads = num_heads;
  941. /* set for high clocks */
  942. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  943. /* possibly force display priority to high */
  944. /* should really do this at mode validation time... */
  945. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  946. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  947. !dce_v10_0_check_latency_hiding(&wm_high) ||
  948. (adev->mode_info.disp_priority == 2)) {
  949. DRM_DEBUG_KMS("force priority to high\n");
  950. }
  951. /* watermark for low clocks */
  952. if (adev->pm.dpm_enabled) {
  953. wm_low.yclk =
  954. amdgpu_dpm_get_mclk(adev, true) * 10;
  955. wm_low.sclk =
  956. amdgpu_dpm_get_sclk(adev, true) * 10;
  957. } else {
  958. wm_low.yclk = adev->pm.current_mclk * 10;
  959. wm_low.sclk = adev->pm.current_sclk * 10;
  960. }
  961. wm_low.disp_clk = mode->clock;
  962. wm_low.src_width = mode->crtc_hdisplay;
  963. wm_low.active_time = active_time;
  964. wm_low.blank_time = line_time - wm_low.active_time;
  965. wm_low.interlaced = false;
  966. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  967. wm_low.interlaced = true;
  968. wm_low.vsc = amdgpu_crtc->vsc;
  969. wm_low.vtaps = 1;
  970. if (amdgpu_crtc->rmx_type != RMX_OFF)
  971. wm_low.vtaps = 2;
  972. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  973. wm_low.lb_size = lb_size;
  974. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  975. wm_low.num_heads = num_heads;
  976. /* set for low clocks */
  977. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  978. /* possibly force display priority to high */
  979. /* should really do this at mode validation time... */
  980. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  981. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  982. !dce_v10_0_check_latency_hiding(&wm_low) ||
  983. (adev->mode_info.disp_priority == 2)) {
  984. DRM_DEBUG_KMS("force priority to high\n");
  985. }
  986. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  987. }
  988. /* select wm A */
  989. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  990. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  991. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  992. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  993. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  994. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  995. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  996. /* select wm B */
  997. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  998. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  999. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1000. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1001. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1002. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1003. /* restore original selection */
  1004. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1005. /* save values for DPM */
  1006. amdgpu_crtc->line_time = line_time;
  1007. amdgpu_crtc->wm_high = latency_watermark_a;
  1008. amdgpu_crtc->wm_low = latency_watermark_b;
  1009. /* Save number of lines the linebuffer leads before the scanout */
  1010. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1011. }
  1012. /**
  1013. * dce_v10_0_bandwidth_update - program display watermarks
  1014. *
  1015. * @adev: amdgpu_device pointer
  1016. *
  1017. * Calculate and program the display watermarks and line
  1018. * buffer allocation (CIK).
  1019. */
  1020. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1021. {
  1022. struct drm_display_mode *mode = NULL;
  1023. u32 num_heads = 0, lb_size;
  1024. int i;
  1025. amdgpu_display_update_priority(adev);
  1026. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1027. if (adev->mode_info.crtcs[i]->base.enabled)
  1028. num_heads++;
  1029. }
  1030. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1031. mode = &adev->mode_info.crtcs[i]->base.mode;
  1032. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1033. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1034. lb_size, num_heads);
  1035. }
  1036. }
  1037. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1038. {
  1039. int i;
  1040. u32 offset, tmp;
  1041. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1042. offset = adev->mode_info.audio.pin[i].offset;
  1043. tmp = RREG32_AUDIO_ENDPT(offset,
  1044. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1045. if (((tmp &
  1046. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1047. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1048. adev->mode_info.audio.pin[i].connected = false;
  1049. else
  1050. adev->mode_info.audio.pin[i].connected = true;
  1051. }
  1052. }
  1053. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1054. {
  1055. int i;
  1056. dce_v10_0_audio_get_connected_pins(adev);
  1057. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1058. if (adev->mode_info.audio.pin[i].connected)
  1059. return &adev->mode_info.audio.pin[i];
  1060. }
  1061. DRM_ERROR("No connected audio pins found!\n");
  1062. return NULL;
  1063. }
  1064. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1065. {
  1066. struct amdgpu_device *adev = encoder->dev->dev_private;
  1067. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1068. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1069. u32 tmp;
  1070. if (!dig || !dig->afmt || !dig->afmt->pin)
  1071. return;
  1072. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1073. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1074. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1075. }
  1076. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1077. struct drm_display_mode *mode)
  1078. {
  1079. struct amdgpu_device *adev = encoder->dev->dev_private;
  1080. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1081. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1082. struct drm_connector *connector;
  1083. struct amdgpu_connector *amdgpu_connector = NULL;
  1084. u32 tmp;
  1085. int interlace = 0;
  1086. if (!dig || !dig->afmt || !dig->afmt->pin)
  1087. return;
  1088. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1089. if (connector->encoder == encoder) {
  1090. amdgpu_connector = to_amdgpu_connector(connector);
  1091. break;
  1092. }
  1093. }
  1094. if (!amdgpu_connector) {
  1095. DRM_ERROR("Couldn't find encoder's connector\n");
  1096. return;
  1097. }
  1098. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1099. interlace = 1;
  1100. if (connector->latency_present[interlace]) {
  1101. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1102. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1103. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1104. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1105. } else {
  1106. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1107. VIDEO_LIPSYNC, 0);
  1108. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1109. AUDIO_LIPSYNC, 0);
  1110. }
  1111. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1112. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1113. }
  1114. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1115. {
  1116. struct amdgpu_device *adev = encoder->dev->dev_private;
  1117. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1118. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1119. struct drm_connector *connector;
  1120. struct amdgpu_connector *amdgpu_connector = NULL;
  1121. u32 tmp;
  1122. u8 *sadb = NULL;
  1123. int sad_count;
  1124. if (!dig || !dig->afmt || !dig->afmt->pin)
  1125. return;
  1126. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1127. if (connector->encoder == encoder) {
  1128. amdgpu_connector = to_amdgpu_connector(connector);
  1129. break;
  1130. }
  1131. }
  1132. if (!amdgpu_connector) {
  1133. DRM_ERROR("Couldn't find encoder's connector\n");
  1134. return;
  1135. }
  1136. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1137. if (sad_count < 0) {
  1138. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1139. sad_count = 0;
  1140. }
  1141. /* program the speaker allocation */
  1142. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1143. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1144. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1145. DP_CONNECTION, 0);
  1146. /* set HDMI mode */
  1147. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1148. HDMI_CONNECTION, 1);
  1149. if (sad_count)
  1150. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1151. SPEAKER_ALLOCATION, sadb[0]);
  1152. else
  1153. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1154. SPEAKER_ALLOCATION, 5); /* stereo */
  1155. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1156. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1157. kfree(sadb);
  1158. }
  1159. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1160. {
  1161. struct amdgpu_device *adev = encoder->dev->dev_private;
  1162. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1163. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1164. struct drm_connector *connector;
  1165. struct amdgpu_connector *amdgpu_connector = NULL;
  1166. struct cea_sad *sads;
  1167. int i, sad_count;
  1168. static const u16 eld_reg_to_type[][2] = {
  1169. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1170. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1171. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1172. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1173. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1174. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1175. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1176. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1177. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1178. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1179. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1180. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1181. };
  1182. if (!dig || !dig->afmt || !dig->afmt->pin)
  1183. return;
  1184. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1185. if (connector->encoder == encoder) {
  1186. amdgpu_connector = to_amdgpu_connector(connector);
  1187. break;
  1188. }
  1189. }
  1190. if (!amdgpu_connector) {
  1191. DRM_ERROR("Couldn't find encoder's connector\n");
  1192. return;
  1193. }
  1194. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1195. if (sad_count <= 0) {
  1196. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1197. return;
  1198. }
  1199. BUG_ON(!sads);
  1200. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1201. u32 tmp = 0;
  1202. u8 stereo_freqs = 0;
  1203. int max_channels = -1;
  1204. int j;
  1205. for (j = 0; j < sad_count; j++) {
  1206. struct cea_sad *sad = &sads[j];
  1207. if (sad->format == eld_reg_to_type[i][1]) {
  1208. if (sad->channels > max_channels) {
  1209. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1210. MAX_CHANNELS, sad->channels);
  1211. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1212. DESCRIPTOR_BYTE_2, sad->byte2);
  1213. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1214. SUPPORTED_FREQUENCIES, sad->freq);
  1215. max_channels = sad->channels;
  1216. }
  1217. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1218. stereo_freqs |= sad->freq;
  1219. else
  1220. break;
  1221. }
  1222. }
  1223. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1224. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1225. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1226. }
  1227. kfree(sads);
  1228. }
  1229. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1230. struct amdgpu_audio_pin *pin,
  1231. bool enable)
  1232. {
  1233. if (!pin)
  1234. return;
  1235. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1236. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1237. }
  1238. static const u32 pin_offsets[] =
  1239. {
  1240. AUD0_REGISTER_OFFSET,
  1241. AUD1_REGISTER_OFFSET,
  1242. AUD2_REGISTER_OFFSET,
  1243. AUD3_REGISTER_OFFSET,
  1244. AUD4_REGISTER_OFFSET,
  1245. AUD5_REGISTER_OFFSET,
  1246. AUD6_REGISTER_OFFSET,
  1247. };
  1248. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1249. {
  1250. int i;
  1251. if (!amdgpu_audio)
  1252. return 0;
  1253. adev->mode_info.audio.enabled = true;
  1254. adev->mode_info.audio.num_pins = 7;
  1255. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1256. adev->mode_info.audio.pin[i].channels = -1;
  1257. adev->mode_info.audio.pin[i].rate = -1;
  1258. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1259. adev->mode_info.audio.pin[i].status_bits = 0;
  1260. adev->mode_info.audio.pin[i].category_code = 0;
  1261. adev->mode_info.audio.pin[i].connected = false;
  1262. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1263. adev->mode_info.audio.pin[i].id = i;
  1264. /* disable audio. it will be set up later */
  1265. /* XXX remove once we switch to ip funcs */
  1266. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1267. }
  1268. return 0;
  1269. }
  1270. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1271. {
  1272. int i;
  1273. if (!amdgpu_audio)
  1274. return;
  1275. if (!adev->mode_info.audio.enabled)
  1276. return;
  1277. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1278. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1279. adev->mode_info.audio.enabled = false;
  1280. }
  1281. /*
  1282. * update the N and CTS parameters for a given pixel clock rate
  1283. */
  1284. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1285. {
  1286. struct drm_device *dev = encoder->dev;
  1287. struct amdgpu_device *adev = dev->dev_private;
  1288. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1289. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1290. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1291. u32 tmp;
  1292. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1293. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1294. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1295. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1296. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1297. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1298. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1299. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1300. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1301. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1302. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1303. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1304. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1305. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1306. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1307. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1308. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1309. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1310. }
  1311. /*
  1312. * build a HDMI Video Info Frame
  1313. */
  1314. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1315. void *buffer, size_t size)
  1316. {
  1317. struct drm_device *dev = encoder->dev;
  1318. struct amdgpu_device *adev = dev->dev_private;
  1319. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1320. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1321. uint8_t *frame = buffer + 3;
  1322. uint8_t *header = buffer;
  1323. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1324. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1325. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1326. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1327. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1328. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1329. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1330. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1331. }
  1332. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1333. {
  1334. struct drm_device *dev = encoder->dev;
  1335. struct amdgpu_device *adev = dev->dev_private;
  1336. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1337. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1338. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1339. u32 dto_phase = 24 * 1000;
  1340. u32 dto_modulo = clock;
  1341. u32 tmp;
  1342. if (!dig || !dig->afmt)
  1343. return;
  1344. /* XXX two dtos; generally use dto0 for hdmi */
  1345. /* Express [24MHz / target pixel clock] as an exact rational
  1346. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1347. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1348. */
  1349. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1350. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1351. amdgpu_crtc->crtc_id);
  1352. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1353. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1354. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1355. }
  1356. /*
  1357. * update the info frames with the data from the current display mode
  1358. */
  1359. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1360. struct drm_display_mode *mode)
  1361. {
  1362. struct drm_device *dev = encoder->dev;
  1363. struct amdgpu_device *adev = dev->dev_private;
  1364. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1365. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1366. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1367. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1368. struct hdmi_avi_infoframe frame;
  1369. ssize_t err;
  1370. u32 tmp;
  1371. int bpc = 8;
  1372. if (!dig || !dig->afmt)
  1373. return;
  1374. /* Silent, r600_hdmi_enable will raise WARN for us */
  1375. if (!dig->afmt->enabled)
  1376. return;
  1377. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1378. if (encoder->crtc) {
  1379. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1380. bpc = amdgpu_crtc->bpc;
  1381. }
  1382. /* disable audio prior to setting up hw */
  1383. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1384. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1385. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1386. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1387. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1388. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1389. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1390. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1391. switch (bpc) {
  1392. case 0:
  1393. case 6:
  1394. case 8:
  1395. case 16:
  1396. default:
  1397. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1398. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1399. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1400. connector->name, bpc);
  1401. break;
  1402. case 10:
  1403. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1404. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1405. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1406. connector->name);
  1407. break;
  1408. case 12:
  1409. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1410. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1411. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1412. connector->name);
  1413. break;
  1414. }
  1415. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1416. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1417. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1418. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1419. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1420. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1421. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1422. /* enable audio info frames (frames won't be set until audio is enabled) */
  1423. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1424. /* required for audio info values to be updated */
  1425. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1426. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1427. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1428. /* required for audio info values to be updated */
  1429. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1430. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1431. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1432. /* anything other than 0 */
  1433. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1434. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1435. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1436. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1437. /* set the default audio delay */
  1438. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1439. /* should be suffient for all audio modes and small enough for all hblanks */
  1440. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1441. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1442. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1443. /* allow 60958 channel status fields to be updated */
  1444. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1445. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1446. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1447. if (bpc > 8)
  1448. /* clear SW CTS value */
  1449. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1450. else
  1451. /* select SW CTS value */
  1452. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1453. /* allow hw to sent ACR packets when required */
  1454. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1455. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1456. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1457. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1458. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1459. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1460. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1461. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1462. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1463. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1464. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1465. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1466. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1467. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1468. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1469. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1470. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1471. dce_v10_0_audio_write_speaker_allocation(encoder);
  1472. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1473. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1474. dce_v10_0_afmt_audio_select_pin(encoder);
  1475. dce_v10_0_audio_write_sad_regs(encoder);
  1476. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1477. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  1478. if (err < 0) {
  1479. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1480. return;
  1481. }
  1482. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1483. if (err < 0) {
  1484. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1485. return;
  1486. }
  1487. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1488. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1489. /* enable AVI info frames */
  1490. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1491. /* required for audio info values to be updated */
  1492. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1493. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1494. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1495. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1496. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1497. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1498. /* send audio packets */
  1499. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1500. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1501. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1502. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1503. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1504. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1505. /* enable audio after to setting up hw */
  1506. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1507. }
  1508. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1509. {
  1510. struct drm_device *dev = encoder->dev;
  1511. struct amdgpu_device *adev = dev->dev_private;
  1512. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1513. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1514. if (!dig || !dig->afmt)
  1515. return;
  1516. /* Silent, r600_hdmi_enable will raise WARN for us */
  1517. if (enable && dig->afmt->enabled)
  1518. return;
  1519. if (!enable && !dig->afmt->enabled)
  1520. return;
  1521. if (!enable && dig->afmt->pin) {
  1522. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1523. dig->afmt->pin = NULL;
  1524. }
  1525. dig->afmt->enabled = enable;
  1526. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1527. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1528. }
  1529. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1530. {
  1531. int i;
  1532. for (i = 0; i < adev->mode_info.num_dig; i++)
  1533. adev->mode_info.afmt[i] = NULL;
  1534. /* DCE10 has audio blocks tied to DIG encoders */
  1535. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1536. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1537. if (adev->mode_info.afmt[i]) {
  1538. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1539. adev->mode_info.afmt[i]->id = i;
  1540. } else {
  1541. int j;
  1542. for (j = 0; j < i; j++) {
  1543. kfree(adev->mode_info.afmt[j]);
  1544. adev->mode_info.afmt[j] = NULL;
  1545. }
  1546. return -ENOMEM;
  1547. }
  1548. }
  1549. return 0;
  1550. }
  1551. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1552. {
  1553. int i;
  1554. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1555. kfree(adev->mode_info.afmt[i]);
  1556. adev->mode_info.afmt[i] = NULL;
  1557. }
  1558. }
  1559. static const u32 vga_control_regs[6] =
  1560. {
  1561. mmD1VGA_CONTROL,
  1562. mmD2VGA_CONTROL,
  1563. mmD3VGA_CONTROL,
  1564. mmD4VGA_CONTROL,
  1565. mmD5VGA_CONTROL,
  1566. mmD6VGA_CONTROL,
  1567. };
  1568. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1569. {
  1570. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1571. struct drm_device *dev = crtc->dev;
  1572. struct amdgpu_device *adev = dev->dev_private;
  1573. u32 vga_control;
  1574. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1575. if (enable)
  1576. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1577. else
  1578. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1579. }
  1580. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1581. {
  1582. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1583. struct drm_device *dev = crtc->dev;
  1584. struct amdgpu_device *adev = dev->dev_private;
  1585. if (enable)
  1586. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1587. else
  1588. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1589. }
  1590. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1591. struct drm_framebuffer *fb,
  1592. int x, int y, int atomic)
  1593. {
  1594. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1595. struct drm_device *dev = crtc->dev;
  1596. struct amdgpu_device *adev = dev->dev_private;
  1597. struct amdgpu_framebuffer *amdgpu_fb;
  1598. struct drm_framebuffer *target_fb;
  1599. struct drm_gem_object *obj;
  1600. struct amdgpu_bo *abo;
  1601. uint64_t fb_location, tiling_flags;
  1602. uint32_t fb_format, fb_pitch_pixels;
  1603. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1604. u32 pipe_config;
  1605. u32 tmp, viewport_w, viewport_h;
  1606. int r;
  1607. bool bypass_lut = false;
  1608. struct drm_format_name_buf format_name;
  1609. /* no fb bound */
  1610. if (!atomic && !crtc->primary->fb) {
  1611. DRM_DEBUG_KMS("No FB bound\n");
  1612. return 0;
  1613. }
  1614. if (atomic) {
  1615. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1616. target_fb = fb;
  1617. } else {
  1618. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1619. target_fb = crtc->primary->fb;
  1620. }
  1621. /* If atomic, assume fb object is pinned & idle & fenced and
  1622. * just update base pointers
  1623. */
  1624. obj = amdgpu_fb->obj;
  1625. abo = gem_to_amdgpu_bo(obj);
  1626. r = amdgpu_bo_reserve(abo, false);
  1627. if (unlikely(r != 0))
  1628. return r;
  1629. if (atomic) {
  1630. fb_location = amdgpu_bo_gpu_offset(abo);
  1631. } else {
  1632. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1633. if (unlikely(r != 0)) {
  1634. amdgpu_bo_unreserve(abo);
  1635. return -EINVAL;
  1636. }
  1637. }
  1638. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1639. amdgpu_bo_unreserve(abo);
  1640. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1641. switch (target_fb->format->format) {
  1642. case DRM_FORMAT_C8:
  1643. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1644. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1645. break;
  1646. case DRM_FORMAT_XRGB4444:
  1647. case DRM_FORMAT_ARGB4444:
  1648. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1649. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1650. #ifdef __BIG_ENDIAN
  1651. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1652. ENDIAN_8IN16);
  1653. #endif
  1654. break;
  1655. case DRM_FORMAT_XRGB1555:
  1656. case DRM_FORMAT_ARGB1555:
  1657. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1658. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1659. #ifdef __BIG_ENDIAN
  1660. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1661. ENDIAN_8IN16);
  1662. #endif
  1663. break;
  1664. case DRM_FORMAT_BGRX5551:
  1665. case DRM_FORMAT_BGRA5551:
  1666. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1667. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1668. #ifdef __BIG_ENDIAN
  1669. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1670. ENDIAN_8IN16);
  1671. #endif
  1672. break;
  1673. case DRM_FORMAT_RGB565:
  1674. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1675. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1676. #ifdef __BIG_ENDIAN
  1677. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1678. ENDIAN_8IN16);
  1679. #endif
  1680. break;
  1681. case DRM_FORMAT_XRGB8888:
  1682. case DRM_FORMAT_ARGB8888:
  1683. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1684. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1685. #ifdef __BIG_ENDIAN
  1686. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1687. ENDIAN_8IN32);
  1688. #endif
  1689. break;
  1690. case DRM_FORMAT_XRGB2101010:
  1691. case DRM_FORMAT_ARGB2101010:
  1692. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1693. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1694. #ifdef __BIG_ENDIAN
  1695. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1696. ENDIAN_8IN32);
  1697. #endif
  1698. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1699. bypass_lut = true;
  1700. break;
  1701. case DRM_FORMAT_BGRX1010102:
  1702. case DRM_FORMAT_BGRA1010102:
  1703. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1704. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1705. #ifdef __BIG_ENDIAN
  1706. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1707. ENDIAN_8IN32);
  1708. #endif
  1709. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1710. bypass_lut = true;
  1711. break;
  1712. default:
  1713. DRM_ERROR("Unsupported screen format %s\n",
  1714. drm_get_format_name(target_fb->format->format, &format_name));
  1715. return -EINVAL;
  1716. }
  1717. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1718. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1719. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1720. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1721. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1722. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1723. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1724. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1725. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1726. ARRAY_2D_TILED_THIN1);
  1727. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1728. tile_split);
  1729. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1730. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1731. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1732. mtaspect);
  1733. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1734. ADDR_SURF_MICRO_TILING_DISPLAY);
  1735. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1736. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1737. ARRAY_1D_TILED_THIN1);
  1738. }
  1739. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1740. pipe_config);
  1741. dce_v10_0_vga_enable(crtc, false);
  1742. /* Make sure surface address is updated at vertical blank rather than
  1743. * horizontal blank
  1744. */
  1745. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1746. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1747. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1748. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1749. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1750. upper_32_bits(fb_location));
  1751. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1752. upper_32_bits(fb_location));
  1753. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1754. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1755. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1756. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1757. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1758. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1759. /*
  1760. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1761. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1762. * retain the full precision throughout the pipeline.
  1763. */
  1764. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1765. if (bypass_lut)
  1766. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1767. else
  1768. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1769. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1770. if (bypass_lut)
  1771. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1772. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1773. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1774. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1775. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1776. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1777. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1778. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1779. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1780. dce_v10_0_grph_enable(crtc, true);
  1781. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1782. target_fb->height);
  1783. x &= ~3;
  1784. y &= ~1;
  1785. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1786. (x << 16) | y);
  1787. viewport_w = crtc->mode.hdisplay;
  1788. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1789. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1790. (viewport_w << 16) | viewport_h);
  1791. /* set pageflip to happen anywhere in vblank interval */
  1792. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1793. if (!atomic && fb && fb != crtc->primary->fb) {
  1794. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1795. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1796. r = amdgpu_bo_reserve(abo, true);
  1797. if (unlikely(r != 0))
  1798. return r;
  1799. amdgpu_bo_unpin(abo);
  1800. amdgpu_bo_unreserve(abo);
  1801. }
  1802. /* Bytes per pixel may have changed */
  1803. dce_v10_0_bandwidth_update(adev);
  1804. return 0;
  1805. }
  1806. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  1807. struct drm_display_mode *mode)
  1808. {
  1809. struct drm_device *dev = crtc->dev;
  1810. struct amdgpu_device *adev = dev->dev_private;
  1811. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1812. u32 tmp;
  1813. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  1814. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1815. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  1816. else
  1817. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  1818. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  1819. }
  1820. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  1821. {
  1822. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1823. struct drm_device *dev = crtc->dev;
  1824. struct amdgpu_device *adev = dev->dev_private;
  1825. u16 *r, *g, *b;
  1826. int i;
  1827. u32 tmp;
  1828. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1829. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1830. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  1831. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  1832. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1833. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  1834. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  1835. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1836. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  1837. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  1838. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1839. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1840. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  1841. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  1842. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1843. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1844. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1845. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1846. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1847. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1848. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1849. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1850. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1851. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1852. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1853. r = crtc->gamma_store;
  1854. g = r + crtc->gamma_size;
  1855. b = g + crtc->gamma_size;
  1856. for (i = 0; i < 256; i++) {
  1857. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1858. ((*r++ & 0xffc0) << 14) |
  1859. ((*g++ & 0xffc0) << 4) |
  1860. (*b++ >> 6));
  1861. }
  1862. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1863. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  1864. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  1865. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  1866. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1867. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  1868. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  1869. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  1870. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1871. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1872. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  1873. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  1874. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1875. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1876. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  1877. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  1878. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1879. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1880. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1881. /* XXX this only needs to be programmed once per crtc at startup,
  1882. * not sure where the best place for it is
  1883. */
  1884. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  1885. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  1886. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1887. }
  1888. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  1889. {
  1890. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1891. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1892. switch (amdgpu_encoder->encoder_id) {
  1893. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1894. if (dig->linkb)
  1895. return 1;
  1896. else
  1897. return 0;
  1898. break;
  1899. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1900. if (dig->linkb)
  1901. return 3;
  1902. else
  1903. return 2;
  1904. break;
  1905. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1906. if (dig->linkb)
  1907. return 5;
  1908. else
  1909. return 4;
  1910. break;
  1911. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1912. return 6;
  1913. break;
  1914. default:
  1915. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1916. return 0;
  1917. }
  1918. }
  1919. /**
  1920. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  1921. *
  1922. * @crtc: drm crtc
  1923. *
  1924. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1925. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1926. * monitors a dedicated PPLL must be used. If a particular board has
  1927. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1928. * as there is no need to program the PLL itself. If we are not able to
  1929. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1930. * avoid messing up an existing monitor.
  1931. *
  1932. * Asic specific PLL information
  1933. *
  1934. * DCE 10.x
  1935. * Tonga
  1936. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1937. * CI
  1938. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1939. *
  1940. */
  1941. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  1942. {
  1943. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1944. struct drm_device *dev = crtc->dev;
  1945. struct amdgpu_device *adev = dev->dev_private;
  1946. u32 pll_in_use;
  1947. int pll;
  1948. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  1949. if (adev->clock.dp_extclk)
  1950. /* skip PPLL programming if using ext clock */
  1951. return ATOM_PPLL_INVALID;
  1952. else {
  1953. /* use the same PPLL for all DP monitors */
  1954. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  1955. if (pll != ATOM_PPLL_INVALID)
  1956. return pll;
  1957. }
  1958. } else {
  1959. /* use the same PPLL for all monitors with the same clock */
  1960. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  1961. if (pll != ATOM_PPLL_INVALID)
  1962. return pll;
  1963. }
  1964. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  1965. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  1966. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1967. return ATOM_PPLL2;
  1968. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1969. return ATOM_PPLL1;
  1970. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1971. return ATOM_PPLL0;
  1972. DRM_ERROR("unable to allocate a PPLL\n");
  1973. return ATOM_PPLL_INVALID;
  1974. }
  1975. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  1976. {
  1977. struct amdgpu_device *adev = crtc->dev->dev_private;
  1978. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1979. uint32_t cur_lock;
  1980. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  1981. if (lock)
  1982. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  1983. else
  1984. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  1985. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  1986. }
  1987. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  1988. {
  1989. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1990. struct amdgpu_device *adev = crtc->dev->dev_private;
  1991. u32 tmp;
  1992. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  1993. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  1994. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1995. }
  1996. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  1997. {
  1998. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1999. struct amdgpu_device *adev = crtc->dev->dev_private;
  2000. u32 tmp;
  2001. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2002. upper_32_bits(amdgpu_crtc->cursor_addr));
  2003. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2004. lower_32_bits(amdgpu_crtc->cursor_addr));
  2005. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2006. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2007. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2008. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2009. }
  2010. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2011. int x, int y)
  2012. {
  2013. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2014. struct amdgpu_device *adev = crtc->dev->dev_private;
  2015. int xorigin = 0, yorigin = 0;
  2016. amdgpu_crtc->cursor_x = x;
  2017. amdgpu_crtc->cursor_y = y;
  2018. /* avivo cursor are offset into the total surface */
  2019. x += crtc->x;
  2020. y += crtc->y;
  2021. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2022. if (x < 0) {
  2023. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2024. x = 0;
  2025. }
  2026. if (y < 0) {
  2027. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2028. y = 0;
  2029. }
  2030. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2031. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2032. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2033. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2034. return 0;
  2035. }
  2036. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2037. int x, int y)
  2038. {
  2039. int ret;
  2040. dce_v10_0_lock_cursor(crtc, true);
  2041. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2042. dce_v10_0_lock_cursor(crtc, false);
  2043. return ret;
  2044. }
  2045. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2046. struct drm_file *file_priv,
  2047. uint32_t handle,
  2048. uint32_t width,
  2049. uint32_t height,
  2050. int32_t hot_x,
  2051. int32_t hot_y)
  2052. {
  2053. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2054. struct drm_gem_object *obj;
  2055. struct amdgpu_bo *aobj;
  2056. int ret;
  2057. if (!handle) {
  2058. /* turn off cursor */
  2059. dce_v10_0_hide_cursor(crtc);
  2060. obj = NULL;
  2061. goto unpin;
  2062. }
  2063. if ((width > amdgpu_crtc->max_cursor_width) ||
  2064. (height > amdgpu_crtc->max_cursor_height)) {
  2065. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2066. return -EINVAL;
  2067. }
  2068. obj = drm_gem_object_lookup(file_priv, handle);
  2069. if (!obj) {
  2070. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2071. return -ENOENT;
  2072. }
  2073. aobj = gem_to_amdgpu_bo(obj);
  2074. ret = amdgpu_bo_reserve(aobj, false);
  2075. if (ret != 0) {
  2076. drm_gem_object_put_unlocked(obj);
  2077. return ret;
  2078. }
  2079. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2080. amdgpu_bo_unreserve(aobj);
  2081. if (ret) {
  2082. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2083. drm_gem_object_put_unlocked(obj);
  2084. return ret;
  2085. }
  2086. dce_v10_0_lock_cursor(crtc, true);
  2087. if (width != amdgpu_crtc->cursor_width ||
  2088. height != amdgpu_crtc->cursor_height ||
  2089. hot_x != amdgpu_crtc->cursor_hot_x ||
  2090. hot_y != amdgpu_crtc->cursor_hot_y) {
  2091. int x, y;
  2092. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2093. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2094. dce_v10_0_cursor_move_locked(crtc, x, y);
  2095. amdgpu_crtc->cursor_width = width;
  2096. amdgpu_crtc->cursor_height = height;
  2097. amdgpu_crtc->cursor_hot_x = hot_x;
  2098. amdgpu_crtc->cursor_hot_y = hot_y;
  2099. }
  2100. dce_v10_0_show_cursor(crtc);
  2101. dce_v10_0_lock_cursor(crtc, false);
  2102. unpin:
  2103. if (amdgpu_crtc->cursor_bo) {
  2104. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2105. ret = amdgpu_bo_reserve(aobj, true);
  2106. if (likely(ret == 0)) {
  2107. amdgpu_bo_unpin(aobj);
  2108. amdgpu_bo_unreserve(aobj);
  2109. }
  2110. drm_gem_object_put_unlocked(amdgpu_crtc->cursor_bo);
  2111. }
  2112. amdgpu_crtc->cursor_bo = obj;
  2113. return 0;
  2114. }
  2115. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2116. {
  2117. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2118. if (amdgpu_crtc->cursor_bo) {
  2119. dce_v10_0_lock_cursor(crtc, true);
  2120. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2121. amdgpu_crtc->cursor_y);
  2122. dce_v10_0_show_cursor(crtc);
  2123. dce_v10_0_lock_cursor(crtc, false);
  2124. }
  2125. }
  2126. static int dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2127. u16 *blue, uint32_t size,
  2128. struct drm_modeset_acquire_ctx *ctx)
  2129. {
  2130. dce_v10_0_crtc_load_lut(crtc);
  2131. return 0;
  2132. }
  2133. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2134. {
  2135. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2136. drm_crtc_cleanup(crtc);
  2137. kfree(amdgpu_crtc);
  2138. }
  2139. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2140. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2141. .cursor_move = dce_v10_0_crtc_cursor_move,
  2142. .gamma_set = dce_v10_0_crtc_gamma_set,
  2143. .set_config = amdgpu_display_crtc_set_config,
  2144. .destroy = dce_v10_0_crtc_destroy,
  2145. .page_flip_target = amdgpu_display_crtc_page_flip_target,
  2146. };
  2147. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2148. {
  2149. struct drm_device *dev = crtc->dev;
  2150. struct amdgpu_device *adev = dev->dev_private;
  2151. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2152. unsigned type;
  2153. switch (mode) {
  2154. case DRM_MODE_DPMS_ON:
  2155. amdgpu_crtc->enabled = true;
  2156. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2157. dce_v10_0_vga_enable(crtc, true);
  2158. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2159. dce_v10_0_vga_enable(crtc, false);
  2160. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2161. type = amdgpu_display_crtc_idx_to_irq_type(adev,
  2162. amdgpu_crtc->crtc_id);
  2163. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2164. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2165. drm_crtc_vblank_on(crtc);
  2166. dce_v10_0_crtc_load_lut(crtc);
  2167. break;
  2168. case DRM_MODE_DPMS_STANDBY:
  2169. case DRM_MODE_DPMS_SUSPEND:
  2170. case DRM_MODE_DPMS_OFF:
  2171. drm_crtc_vblank_off(crtc);
  2172. if (amdgpu_crtc->enabled) {
  2173. dce_v10_0_vga_enable(crtc, true);
  2174. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2175. dce_v10_0_vga_enable(crtc, false);
  2176. }
  2177. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2178. amdgpu_crtc->enabled = false;
  2179. break;
  2180. }
  2181. /* adjust pm to dpms */
  2182. amdgpu_pm_compute_clocks(adev);
  2183. }
  2184. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2185. {
  2186. /* disable crtc pair power gating before programming */
  2187. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2188. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2189. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2190. }
  2191. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2192. {
  2193. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2194. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2195. }
  2196. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2197. {
  2198. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2199. struct drm_device *dev = crtc->dev;
  2200. struct amdgpu_device *adev = dev->dev_private;
  2201. struct amdgpu_atom_ss ss;
  2202. int i;
  2203. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2204. if (crtc->primary->fb) {
  2205. int r;
  2206. struct amdgpu_framebuffer *amdgpu_fb;
  2207. struct amdgpu_bo *abo;
  2208. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2209. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2210. r = amdgpu_bo_reserve(abo, true);
  2211. if (unlikely(r))
  2212. DRM_ERROR("failed to reserve abo before unpin\n");
  2213. else {
  2214. amdgpu_bo_unpin(abo);
  2215. amdgpu_bo_unreserve(abo);
  2216. }
  2217. }
  2218. /* disable the GRPH */
  2219. dce_v10_0_grph_enable(crtc, false);
  2220. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2221. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2222. if (adev->mode_info.crtcs[i] &&
  2223. adev->mode_info.crtcs[i]->enabled &&
  2224. i != amdgpu_crtc->crtc_id &&
  2225. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2226. /* one other crtc is using this pll don't turn
  2227. * off the pll
  2228. */
  2229. goto done;
  2230. }
  2231. }
  2232. switch (amdgpu_crtc->pll_id) {
  2233. case ATOM_PPLL0:
  2234. case ATOM_PPLL1:
  2235. case ATOM_PPLL2:
  2236. /* disable the ppll */
  2237. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2238. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2239. break;
  2240. default:
  2241. break;
  2242. }
  2243. done:
  2244. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2245. amdgpu_crtc->adjusted_clock = 0;
  2246. amdgpu_crtc->encoder = NULL;
  2247. amdgpu_crtc->connector = NULL;
  2248. }
  2249. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2250. struct drm_display_mode *mode,
  2251. struct drm_display_mode *adjusted_mode,
  2252. int x, int y, struct drm_framebuffer *old_fb)
  2253. {
  2254. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2255. if (!amdgpu_crtc->adjusted_clock)
  2256. return -EINVAL;
  2257. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2258. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2259. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2260. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2261. amdgpu_atombios_crtc_scaler_setup(crtc);
  2262. dce_v10_0_cursor_reset(crtc);
  2263. /* update the hw version fpr dpm */
  2264. amdgpu_crtc->hw_mode = *adjusted_mode;
  2265. return 0;
  2266. }
  2267. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2268. const struct drm_display_mode *mode,
  2269. struct drm_display_mode *adjusted_mode)
  2270. {
  2271. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2272. struct drm_device *dev = crtc->dev;
  2273. struct drm_encoder *encoder;
  2274. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2275. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2276. if (encoder->crtc == crtc) {
  2277. amdgpu_crtc->encoder = encoder;
  2278. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2279. break;
  2280. }
  2281. }
  2282. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2283. amdgpu_crtc->encoder = NULL;
  2284. amdgpu_crtc->connector = NULL;
  2285. return false;
  2286. }
  2287. if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2288. return false;
  2289. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2290. return false;
  2291. /* pick pll */
  2292. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2293. /* if we can't get a PPLL for a non-DP encoder, fail */
  2294. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2295. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2296. return false;
  2297. return true;
  2298. }
  2299. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2300. struct drm_framebuffer *old_fb)
  2301. {
  2302. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2303. }
  2304. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2305. struct drm_framebuffer *fb,
  2306. int x, int y, enum mode_set_atomic state)
  2307. {
  2308. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2309. }
  2310. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2311. .dpms = dce_v10_0_crtc_dpms,
  2312. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2313. .mode_set = dce_v10_0_crtc_mode_set,
  2314. .mode_set_base = dce_v10_0_crtc_set_base,
  2315. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2316. .prepare = dce_v10_0_crtc_prepare,
  2317. .commit = dce_v10_0_crtc_commit,
  2318. .disable = dce_v10_0_crtc_disable,
  2319. };
  2320. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2321. {
  2322. struct amdgpu_crtc *amdgpu_crtc;
  2323. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2324. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2325. if (amdgpu_crtc == NULL)
  2326. return -ENOMEM;
  2327. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2328. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2329. amdgpu_crtc->crtc_id = index;
  2330. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2331. amdgpu_crtc->max_cursor_width = 128;
  2332. amdgpu_crtc->max_cursor_height = 128;
  2333. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2334. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2335. switch (amdgpu_crtc->crtc_id) {
  2336. case 0:
  2337. default:
  2338. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2339. break;
  2340. case 1:
  2341. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2342. break;
  2343. case 2:
  2344. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2345. break;
  2346. case 3:
  2347. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2348. break;
  2349. case 4:
  2350. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2351. break;
  2352. case 5:
  2353. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2354. break;
  2355. }
  2356. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2357. amdgpu_crtc->adjusted_clock = 0;
  2358. amdgpu_crtc->encoder = NULL;
  2359. amdgpu_crtc->connector = NULL;
  2360. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2361. return 0;
  2362. }
  2363. static int dce_v10_0_early_init(void *handle)
  2364. {
  2365. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2366. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2367. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2368. dce_v10_0_set_display_funcs(adev);
  2369. adev->mode_info.num_crtc = dce_v10_0_get_num_crtc(adev);
  2370. switch (adev->asic_type) {
  2371. case CHIP_FIJI:
  2372. case CHIP_TONGA:
  2373. adev->mode_info.num_hpd = 6;
  2374. adev->mode_info.num_dig = 7;
  2375. break;
  2376. default:
  2377. /* FIXME: not supported yet */
  2378. return -EINVAL;
  2379. }
  2380. dce_v10_0_set_irq_funcs(adev);
  2381. return 0;
  2382. }
  2383. static int dce_v10_0_sw_init(void *handle)
  2384. {
  2385. int r, i;
  2386. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2387. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2388. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
  2389. if (r)
  2390. return r;
  2391. }
  2392. for (i = 8; i < 20; i += 2) {
  2393. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  2394. if (r)
  2395. return r;
  2396. }
  2397. /* HPD hotplug */
  2398. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 42, &adev->hpd_irq);
  2399. if (r)
  2400. return r;
  2401. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2402. adev->ddev->mode_config.async_page_flip = true;
  2403. adev->ddev->mode_config.max_width = 16384;
  2404. adev->ddev->mode_config.max_height = 16384;
  2405. adev->ddev->mode_config.preferred_depth = 24;
  2406. adev->ddev->mode_config.prefer_shadow = 1;
  2407. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  2408. r = amdgpu_display_modeset_create_props(adev);
  2409. if (r)
  2410. return r;
  2411. adev->ddev->mode_config.max_width = 16384;
  2412. adev->ddev->mode_config.max_height = 16384;
  2413. /* allocate crtcs */
  2414. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2415. r = dce_v10_0_crtc_init(adev, i);
  2416. if (r)
  2417. return r;
  2418. }
  2419. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2420. amdgpu_display_print_display_setup(adev->ddev);
  2421. else
  2422. return -EINVAL;
  2423. /* setup afmt */
  2424. r = dce_v10_0_afmt_init(adev);
  2425. if (r)
  2426. return r;
  2427. r = dce_v10_0_audio_init(adev);
  2428. if (r)
  2429. return r;
  2430. drm_kms_helper_poll_init(adev->ddev);
  2431. adev->mode_info.mode_config_initialized = true;
  2432. return 0;
  2433. }
  2434. static int dce_v10_0_sw_fini(void *handle)
  2435. {
  2436. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2437. kfree(adev->mode_info.bios_hardcoded_edid);
  2438. drm_kms_helper_poll_fini(adev->ddev);
  2439. dce_v10_0_audio_fini(adev);
  2440. dce_v10_0_afmt_fini(adev);
  2441. drm_mode_config_cleanup(adev->ddev);
  2442. adev->mode_info.mode_config_initialized = false;
  2443. return 0;
  2444. }
  2445. static int dce_v10_0_hw_init(void *handle)
  2446. {
  2447. int i;
  2448. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2449. dce_v10_0_init_golden_registers(adev);
  2450. /* disable vga render */
  2451. dce_v10_0_set_vga_render_state(adev, false);
  2452. /* init dig PHYs, disp eng pll */
  2453. amdgpu_atombios_encoder_init_dig(adev);
  2454. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2455. /* initialize hpd */
  2456. dce_v10_0_hpd_init(adev);
  2457. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2458. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2459. }
  2460. dce_v10_0_pageflip_interrupt_init(adev);
  2461. return 0;
  2462. }
  2463. static int dce_v10_0_hw_fini(void *handle)
  2464. {
  2465. int i;
  2466. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2467. dce_v10_0_hpd_fini(adev);
  2468. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2469. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2470. }
  2471. dce_v10_0_pageflip_interrupt_fini(adev);
  2472. return 0;
  2473. }
  2474. static int dce_v10_0_suspend(void *handle)
  2475. {
  2476. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2477. adev->mode_info.bl_level =
  2478. amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
  2479. return dce_v10_0_hw_fini(handle);
  2480. }
  2481. static int dce_v10_0_resume(void *handle)
  2482. {
  2483. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2484. int ret;
  2485. amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
  2486. adev->mode_info.bl_level);
  2487. ret = dce_v10_0_hw_init(handle);
  2488. /* turn on the BL */
  2489. if (adev->mode_info.bl_encoder) {
  2490. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2491. adev->mode_info.bl_encoder);
  2492. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2493. bl_level);
  2494. }
  2495. return ret;
  2496. }
  2497. static bool dce_v10_0_is_idle(void *handle)
  2498. {
  2499. return true;
  2500. }
  2501. static int dce_v10_0_wait_for_idle(void *handle)
  2502. {
  2503. return 0;
  2504. }
  2505. static bool dce_v10_0_check_soft_reset(void *handle)
  2506. {
  2507. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2508. return dce_v10_0_is_display_hung(adev);
  2509. }
  2510. static int dce_v10_0_soft_reset(void *handle)
  2511. {
  2512. u32 srbm_soft_reset = 0, tmp;
  2513. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2514. if (dce_v10_0_is_display_hung(adev))
  2515. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2516. if (srbm_soft_reset) {
  2517. tmp = RREG32(mmSRBM_SOFT_RESET);
  2518. tmp |= srbm_soft_reset;
  2519. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2520. WREG32(mmSRBM_SOFT_RESET, tmp);
  2521. tmp = RREG32(mmSRBM_SOFT_RESET);
  2522. udelay(50);
  2523. tmp &= ~srbm_soft_reset;
  2524. WREG32(mmSRBM_SOFT_RESET, tmp);
  2525. tmp = RREG32(mmSRBM_SOFT_RESET);
  2526. /* Wait a little for things to settle down */
  2527. udelay(50);
  2528. }
  2529. return 0;
  2530. }
  2531. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2532. int crtc,
  2533. enum amdgpu_interrupt_state state)
  2534. {
  2535. u32 lb_interrupt_mask;
  2536. if (crtc >= adev->mode_info.num_crtc) {
  2537. DRM_DEBUG("invalid crtc %d\n", crtc);
  2538. return;
  2539. }
  2540. switch (state) {
  2541. case AMDGPU_IRQ_STATE_DISABLE:
  2542. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2543. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2544. VBLANK_INTERRUPT_MASK, 0);
  2545. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2546. break;
  2547. case AMDGPU_IRQ_STATE_ENABLE:
  2548. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2549. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2550. VBLANK_INTERRUPT_MASK, 1);
  2551. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2552. break;
  2553. default:
  2554. break;
  2555. }
  2556. }
  2557. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2558. int crtc,
  2559. enum amdgpu_interrupt_state state)
  2560. {
  2561. u32 lb_interrupt_mask;
  2562. if (crtc >= adev->mode_info.num_crtc) {
  2563. DRM_DEBUG("invalid crtc %d\n", crtc);
  2564. return;
  2565. }
  2566. switch (state) {
  2567. case AMDGPU_IRQ_STATE_DISABLE:
  2568. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2569. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2570. VLINE_INTERRUPT_MASK, 0);
  2571. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2572. break;
  2573. case AMDGPU_IRQ_STATE_ENABLE:
  2574. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2575. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2576. VLINE_INTERRUPT_MASK, 1);
  2577. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2578. break;
  2579. default:
  2580. break;
  2581. }
  2582. }
  2583. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2584. struct amdgpu_irq_src *source,
  2585. unsigned hpd,
  2586. enum amdgpu_interrupt_state state)
  2587. {
  2588. u32 tmp;
  2589. if (hpd >= adev->mode_info.num_hpd) {
  2590. DRM_DEBUG("invalid hdp %d\n", hpd);
  2591. return 0;
  2592. }
  2593. switch (state) {
  2594. case AMDGPU_IRQ_STATE_DISABLE:
  2595. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2596. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2597. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2598. break;
  2599. case AMDGPU_IRQ_STATE_ENABLE:
  2600. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2601. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2602. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2603. break;
  2604. default:
  2605. break;
  2606. }
  2607. return 0;
  2608. }
  2609. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2610. struct amdgpu_irq_src *source,
  2611. unsigned type,
  2612. enum amdgpu_interrupt_state state)
  2613. {
  2614. switch (type) {
  2615. case AMDGPU_CRTC_IRQ_VBLANK1:
  2616. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2617. break;
  2618. case AMDGPU_CRTC_IRQ_VBLANK2:
  2619. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2620. break;
  2621. case AMDGPU_CRTC_IRQ_VBLANK3:
  2622. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2623. break;
  2624. case AMDGPU_CRTC_IRQ_VBLANK4:
  2625. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2626. break;
  2627. case AMDGPU_CRTC_IRQ_VBLANK5:
  2628. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2629. break;
  2630. case AMDGPU_CRTC_IRQ_VBLANK6:
  2631. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2632. break;
  2633. case AMDGPU_CRTC_IRQ_VLINE1:
  2634. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2635. break;
  2636. case AMDGPU_CRTC_IRQ_VLINE2:
  2637. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2638. break;
  2639. case AMDGPU_CRTC_IRQ_VLINE3:
  2640. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2641. break;
  2642. case AMDGPU_CRTC_IRQ_VLINE4:
  2643. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2644. break;
  2645. case AMDGPU_CRTC_IRQ_VLINE5:
  2646. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2647. break;
  2648. case AMDGPU_CRTC_IRQ_VLINE6:
  2649. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2650. break;
  2651. default:
  2652. break;
  2653. }
  2654. return 0;
  2655. }
  2656. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2657. struct amdgpu_irq_src *src,
  2658. unsigned type,
  2659. enum amdgpu_interrupt_state state)
  2660. {
  2661. u32 reg;
  2662. if (type >= adev->mode_info.num_crtc) {
  2663. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2664. return -EINVAL;
  2665. }
  2666. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2667. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2668. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2669. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2670. else
  2671. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2672. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2673. return 0;
  2674. }
  2675. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2676. struct amdgpu_irq_src *source,
  2677. struct amdgpu_iv_entry *entry)
  2678. {
  2679. unsigned long flags;
  2680. unsigned crtc_id;
  2681. struct amdgpu_crtc *amdgpu_crtc;
  2682. struct amdgpu_flip_work *works;
  2683. crtc_id = (entry->src_id - 8) >> 1;
  2684. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2685. if (crtc_id >= adev->mode_info.num_crtc) {
  2686. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2687. return -EINVAL;
  2688. }
  2689. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2690. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2691. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2692. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2693. /* IRQ could occur when in initial stage */
  2694. if (amdgpu_crtc == NULL)
  2695. return 0;
  2696. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2697. works = amdgpu_crtc->pflip_works;
  2698. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2699. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2700. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2701. amdgpu_crtc->pflip_status,
  2702. AMDGPU_FLIP_SUBMITTED);
  2703. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2704. return 0;
  2705. }
  2706. /* page flip completed. clean up */
  2707. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2708. amdgpu_crtc->pflip_works = NULL;
  2709. /* wakeup usersapce */
  2710. if (works->event)
  2711. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2712. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2713. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2714. schedule_work(&works->unpin_work);
  2715. return 0;
  2716. }
  2717. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2718. int hpd)
  2719. {
  2720. u32 tmp;
  2721. if (hpd >= adev->mode_info.num_hpd) {
  2722. DRM_DEBUG("invalid hdp %d\n", hpd);
  2723. return;
  2724. }
  2725. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2726. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2727. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2728. }
  2729. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2730. int crtc)
  2731. {
  2732. u32 tmp;
  2733. if (crtc >= adev->mode_info.num_crtc) {
  2734. DRM_DEBUG("invalid crtc %d\n", crtc);
  2735. return;
  2736. }
  2737. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2738. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2739. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2740. }
  2741. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2742. int crtc)
  2743. {
  2744. u32 tmp;
  2745. if (crtc >= adev->mode_info.num_crtc) {
  2746. DRM_DEBUG("invalid crtc %d\n", crtc);
  2747. return;
  2748. }
  2749. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2750. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2751. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2752. }
  2753. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2754. struct amdgpu_irq_src *source,
  2755. struct amdgpu_iv_entry *entry)
  2756. {
  2757. unsigned crtc = entry->src_id - 1;
  2758. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2759. unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev, crtc);
  2760. switch (entry->src_data[0]) {
  2761. case 0: /* vblank */
  2762. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2763. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2764. else
  2765. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2766. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2767. drm_handle_vblank(adev->ddev, crtc);
  2768. }
  2769. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2770. break;
  2771. case 1: /* vline */
  2772. if (disp_int & interrupt_status_offsets[crtc].vline)
  2773. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2774. else
  2775. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2776. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2777. break;
  2778. default:
  2779. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2780. break;
  2781. }
  2782. return 0;
  2783. }
  2784. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  2785. struct amdgpu_irq_src *source,
  2786. struct amdgpu_iv_entry *entry)
  2787. {
  2788. uint32_t disp_int, mask;
  2789. unsigned hpd;
  2790. if (entry->src_data[0] >= adev->mode_info.num_hpd) {
  2791. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2792. return 0;
  2793. }
  2794. hpd = entry->src_data[0];
  2795. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2796. mask = interrupt_status_offsets[hpd].hpd;
  2797. if (disp_int & mask) {
  2798. dce_v10_0_hpd_int_ack(adev, hpd);
  2799. schedule_work(&adev->hotplug_work);
  2800. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2801. }
  2802. return 0;
  2803. }
  2804. static int dce_v10_0_set_clockgating_state(void *handle,
  2805. enum amd_clockgating_state state)
  2806. {
  2807. return 0;
  2808. }
  2809. static int dce_v10_0_set_powergating_state(void *handle,
  2810. enum amd_powergating_state state)
  2811. {
  2812. return 0;
  2813. }
  2814. static const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  2815. .name = "dce_v10_0",
  2816. .early_init = dce_v10_0_early_init,
  2817. .late_init = NULL,
  2818. .sw_init = dce_v10_0_sw_init,
  2819. .sw_fini = dce_v10_0_sw_fini,
  2820. .hw_init = dce_v10_0_hw_init,
  2821. .hw_fini = dce_v10_0_hw_fini,
  2822. .suspend = dce_v10_0_suspend,
  2823. .resume = dce_v10_0_resume,
  2824. .is_idle = dce_v10_0_is_idle,
  2825. .wait_for_idle = dce_v10_0_wait_for_idle,
  2826. .check_soft_reset = dce_v10_0_check_soft_reset,
  2827. .soft_reset = dce_v10_0_soft_reset,
  2828. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  2829. .set_powergating_state = dce_v10_0_set_powergating_state,
  2830. };
  2831. static void
  2832. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  2833. struct drm_display_mode *mode,
  2834. struct drm_display_mode *adjusted_mode)
  2835. {
  2836. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2837. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2838. /* need to call this here rather than in prepare() since we need some crtc info */
  2839. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2840. /* set scaler clears this on some chips */
  2841. dce_v10_0_set_interleave(encoder->crtc, mode);
  2842. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2843. dce_v10_0_afmt_enable(encoder, true);
  2844. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  2845. }
  2846. }
  2847. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  2848. {
  2849. struct amdgpu_device *adev = encoder->dev->dev_private;
  2850. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2851. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2852. if ((amdgpu_encoder->active_device &
  2853. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2854. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2855. ENCODER_OBJECT_ID_NONE)) {
  2856. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2857. if (dig) {
  2858. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  2859. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2860. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2861. }
  2862. }
  2863. amdgpu_atombios_scratch_regs_lock(adev, true);
  2864. if (connector) {
  2865. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2866. /* select the clock/data port if it uses a router */
  2867. if (amdgpu_connector->router.cd_valid)
  2868. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2869. /* turn eDP panel on for mode set */
  2870. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2871. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  2872. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2873. }
  2874. /* this is needed for the pll/ss setup to work correctly in some cases */
  2875. amdgpu_atombios_encoder_set_crtc_source(encoder);
  2876. /* set up the FMT blocks */
  2877. dce_v10_0_program_fmt(encoder);
  2878. }
  2879. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  2880. {
  2881. struct drm_device *dev = encoder->dev;
  2882. struct amdgpu_device *adev = dev->dev_private;
  2883. /* need to call this here as we need the crtc set up */
  2884. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2885. amdgpu_atombios_scratch_regs_lock(adev, false);
  2886. }
  2887. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  2888. {
  2889. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2890. struct amdgpu_encoder_atom_dig *dig;
  2891. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2892. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  2893. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2894. dce_v10_0_afmt_enable(encoder, false);
  2895. dig = amdgpu_encoder->enc_priv;
  2896. dig->dig_encoder = -1;
  2897. }
  2898. amdgpu_encoder->active_device = 0;
  2899. }
  2900. /* these are handled by the primary encoders */
  2901. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  2902. {
  2903. }
  2904. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  2905. {
  2906. }
  2907. static void
  2908. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  2909. struct drm_display_mode *mode,
  2910. struct drm_display_mode *adjusted_mode)
  2911. {
  2912. }
  2913. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  2914. {
  2915. }
  2916. static void
  2917. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  2918. {
  2919. }
  2920. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  2921. .dpms = dce_v10_0_ext_dpms,
  2922. .prepare = dce_v10_0_ext_prepare,
  2923. .mode_set = dce_v10_0_ext_mode_set,
  2924. .commit = dce_v10_0_ext_commit,
  2925. .disable = dce_v10_0_ext_disable,
  2926. /* no detect for TMDS/LVDS yet */
  2927. };
  2928. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  2929. .dpms = amdgpu_atombios_encoder_dpms,
  2930. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2931. .prepare = dce_v10_0_encoder_prepare,
  2932. .mode_set = dce_v10_0_encoder_mode_set,
  2933. .commit = dce_v10_0_encoder_commit,
  2934. .disable = dce_v10_0_encoder_disable,
  2935. .detect = amdgpu_atombios_encoder_dig_detect,
  2936. };
  2937. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  2938. .dpms = amdgpu_atombios_encoder_dpms,
  2939. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2940. .prepare = dce_v10_0_encoder_prepare,
  2941. .mode_set = dce_v10_0_encoder_mode_set,
  2942. .commit = dce_v10_0_encoder_commit,
  2943. .detect = amdgpu_atombios_encoder_dac_detect,
  2944. };
  2945. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  2946. {
  2947. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2948. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2949. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  2950. kfree(amdgpu_encoder->enc_priv);
  2951. drm_encoder_cleanup(encoder);
  2952. kfree(amdgpu_encoder);
  2953. }
  2954. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  2955. .destroy = dce_v10_0_encoder_destroy,
  2956. };
  2957. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  2958. uint32_t encoder_enum,
  2959. uint32_t supported_device,
  2960. u16 caps)
  2961. {
  2962. struct drm_device *dev = adev->ddev;
  2963. struct drm_encoder *encoder;
  2964. struct amdgpu_encoder *amdgpu_encoder;
  2965. /* see if we already added it */
  2966. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2967. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2968. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  2969. amdgpu_encoder->devices |= supported_device;
  2970. return;
  2971. }
  2972. }
  2973. /* add a new one */
  2974. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  2975. if (!amdgpu_encoder)
  2976. return;
  2977. encoder = &amdgpu_encoder->base;
  2978. switch (adev->mode_info.num_crtc) {
  2979. case 1:
  2980. encoder->possible_crtcs = 0x1;
  2981. break;
  2982. case 2:
  2983. default:
  2984. encoder->possible_crtcs = 0x3;
  2985. break;
  2986. case 4:
  2987. encoder->possible_crtcs = 0xf;
  2988. break;
  2989. case 6:
  2990. encoder->possible_crtcs = 0x3f;
  2991. break;
  2992. }
  2993. amdgpu_encoder->enc_priv = NULL;
  2994. amdgpu_encoder->encoder_enum = encoder_enum;
  2995. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2996. amdgpu_encoder->devices = supported_device;
  2997. amdgpu_encoder->rmx_type = RMX_OFF;
  2998. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  2999. amdgpu_encoder->is_ext_encoder = false;
  3000. amdgpu_encoder->caps = caps;
  3001. switch (amdgpu_encoder->encoder_id) {
  3002. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3003. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3004. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3005. DRM_MODE_ENCODER_DAC, NULL);
  3006. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3007. break;
  3008. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3009. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3010. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3011. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3012. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3013. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3014. amdgpu_encoder->rmx_type = RMX_FULL;
  3015. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3016. DRM_MODE_ENCODER_LVDS, NULL);
  3017. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3018. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3019. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3020. DRM_MODE_ENCODER_DAC, NULL);
  3021. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3022. } else {
  3023. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3024. DRM_MODE_ENCODER_TMDS, NULL);
  3025. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3026. }
  3027. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3028. break;
  3029. case ENCODER_OBJECT_ID_SI170B:
  3030. case ENCODER_OBJECT_ID_CH7303:
  3031. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3032. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3033. case ENCODER_OBJECT_ID_TITFP513:
  3034. case ENCODER_OBJECT_ID_VT1623:
  3035. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3036. case ENCODER_OBJECT_ID_TRAVIS:
  3037. case ENCODER_OBJECT_ID_NUTMEG:
  3038. /* these are handled by the primary encoders */
  3039. amdgpu_encoder->is_ext_encoder = true;
  3040. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3041. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3042. DRM_MODE_ENCODER_LVDS, NULL);
  3043. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3044. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3045. DRM_MODE_ENCODER_DAC, NULL);
  3046. else
  3047. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3048. DRM_MODE_ENCODER_TMDS, NULL);
  3049. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3050. break;
  3051. }
  3052. }
  3053. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3054. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3055. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3056. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3057. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3058. .hpd_sense = &dce_v10_0_hpd_sense,
  3059. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3060. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3061. .page_flip = &dce_v10_0_page_flip,
  3062. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3063. .add_encoder = &dce_v10_0_encoder_add,
  3064. .add_connector = &amdgpu_connector_add,
  3065. };
  3066. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3067. {
  3068. if (adev->mode_info.funcs == NULL)
  3069. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3070. }
  3071. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3072. .set = dce_v10_0_set_crtc_irq_state,
  3073. .process = dce_v10_0_crtc_irq,
  3074. };
  3075. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3076. .set = dce_v10_0_set_pageflip_irq_state,
  3077. .process = dce_v10_0_pageflip_irq,
  3078. };
  3079. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3080. .set = dce_v10_0_set_hpd_irq_state,
  3081. .process = dce_v10_0_hpd_irq,
  3082. };
  3083. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3084. {
  3085. if (adev->mode_info.num_crtc > 0)
  3086. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
  3087. else
  3088. adev->crtc_irq.num_types = 0;
  3089. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3090. adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
  3091. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3092. adev->hpd_irq.num_types = adev->mode_info.num_hpd;
  3093. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3094. }
  3095. const struct amdgpu_ip_block_version dce_v10_0_ip_block =
  3096. {
  3097. .type = AMD_IP_BLOCK_TYPE_DCE,
  3098. .major = 10,
  3099. .minor = 0,
  3100. .rev = 0,
  3101. .funcs = &dce_v10_0_ip_funcs,
  3102. };
  3103. const struct amdgpu_ip_block_version dce_v10_1_ip_block =
  3104. {
  3105. .type = AMD_IP_BLOCK_TYPE_DCE,
  3106. .major = 10,
  3107. .minor = 1,
  3108. .rev = 0,
  3109. .funcs = &dce_v10_0_ip_funcs,
  3110. };