intel_ringbuffer.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - tail;
  50. if (space <= 0)
  51. space += size;
  52. return space - I915_RING_FREE_SPACE;
  53. }
  54. void intel_ring_update_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. if (ringbuf->last_retired_head != -1) {
  57. ringbuf->head = ringbuf->last_retired_head;
  58. ringbuf->last_retired_head = -1;
  59. }
  60. ringbuf->space = __intel_ring_space(ringbuf->head & HEAD_ADDR,
  61. ringbuf->tail, ringbuf->size);
  62. }
  63. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  64. {
  65. intel_ring_update_space(ringbuf);
  66. return ringbuf->space;
  67. }
  68. bool intel_ring_stopped(struct intel_engine_cs *ring)
  69. {
  70. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  71. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  72. }
  73. void __intel_ring_advance(struct intel_engine_cs *ring)
  74. {
  75. struct intel_ringbuffer *ringbuf = ring->buffer;
  76. ringbuf->tail &= ringbuf->size - 1;
  77. if (intel_ring_stopped(ring))
  78. return;
  79. ring->write_tail(ring, ringbuf->tail);
  80. }
  81. static int
  82. gen2_render_ring_flush(struct intel_engine_cs *ring,
  83. u32 invalidate_domains,
  84. u32 flush_domains)
  85. {
  86. u32 cmd;
  87. int ret;
  88. cmd = MI_FLUSH;
  89. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  90. cmd |= MI_NO_WRITE_FLUSH;
  91. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  92. cmd |= MI_READ_FLUSH;
  93. ret = intel_ring_begin(ring, 2);
  94. if (ret)
  95. return ret;
  96. intel_ring_emit(ring, cmd);
  97. intel_ring_emit(ring, MI_NOOP);
  98. intel_ring_advance(ring);
  99. return 0;
  100. }
  101. static int
  102. gen4_render_ring_flush(struct intel_engine_cs *ring,
  103. u32 invalidate_domains,
  104. u32 flush_domains)
  105. {
  106. struct drm_device *dev = ring->dev;
  107. u32 cmd;
  108. int ret;
  109. /*
  110. * read/write caches:
  111. *
  112. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  113. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  114. * also flushed at 2d versus 3d pipeline switches.
  115. *
  116. * read-only caches:
  117. *
  118. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  119. * MI_READ_FLUSH is set, and is always flushed on 965.
  120. *
  121. * I915_GEM_DOMAIN_COMMAND may not exist?
  122. *
  123. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  124. * invalidated when MI_EXE_FLUSH is set.
  125. *
  126. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  127. * invalidated with every MI_FLUSH.
  128. *
  129. * TLBs:
  130. *
  131. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  132. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  133. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  134. * are flushed at any MI_FLUSH.
  135. */
  136. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  137. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  138. cmd &= ~MI_NO_WRITE_FLUSH;
  139. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  140. cmd |= MI_EXE_FLUSH;
  141. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  142. (IS_G4X(dev) || IS_GEN5(dev)))
  143. cmd |= MI_INVALIDATE_ISP;
  144. ret = intel_ring_begin(ring, 2);
  145. if (ret)
  146. return ret;
  147. intel_ring_emit(ring, cmd);
  148. intel_ring_emit(ring, MI_NOOP);
  149. intel_ring_advance(ring);
  150. return 0;
  151. }
  152. /**
  153. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  154. * implementing two workarounds on gen6. From section 1.4.7.1
  155. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  156. *
  157. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  158. * produced by non-pipelined state commands), software needs to first
  159. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  160. * 0.
  161. *
  162. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  163. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  164. *
  165. * And the workaround for these two requires this workaround first:
  166. *
  167. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  168. * BEFORE the pipe-control with a post-sync op and no write-cache
  169. * flushes.
  170. *
  171. * And this last workaround is tricky because of the requirements on
  172. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  173. * volume 2 part 1:
  174. *
  175. * "1 of the following must also be set:
  176. * - Render Target Cache Flush Enable ([12] of DW1)
  177. * - Depth Cache Flush Enable ([0] of DW1)
  178. * - Stall at Pixel Scoreboard ([1] of DW1)
  179. * - Depth Stall ([13] of DW1)
  180. * - Post-Sync Operation ([13] of DW1)
  181. * - Notify Enable ([8] of DW1)"
  182. *
  183. * The cache flushes require the workaround flush that triggered this
  184. * one, so we can't use it. Depth stall would trigger the same.
  185. * Post-sync nonzero is what triggered this second workaround, so we
  186. * can't use that one either. Notify enable is IRQs, which aren't
  187. * really our business. That leaves only stall at scoreboard.
  188. */
  189. static int
  190. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  191. {
  192. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  193. int ret;
  194. ret = intel_ring_begin(ring, 6);
  195. if (ret)
  196. return ret;
  197. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  198. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  199. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  200. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  201. intel_ring_emit(ring, 0); /* low dword */
  202. intel_ring_emit(ring, 0); /* high dword */
  203. intel_ring_emit(ring, MI_NOOP);
  204. intel_ring_advance(ring);
  205. ret = intel_ring_begin(ring, 6);
  206. if (ret)
  207. return ret;
  208. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  209. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  210. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  211. intel_ring_emit(ring, 0);
  212. intel_ring_emit(ring, 0);
  213. intel_ring_emit(ring, MI_NOOP);
  214. intel_ring_advance(ring);
  215. return 0;
  216. }
  217. static int
  218. gen6_render_ring_flush(struct intel_engine_cs *ring,
  219. u32 invalidate_domains, u32 flush_domains)
  220. {
  221. u32 flags = 0;
  222. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  223. int ret;
  224. /* Force SNB workarounds for PIPE_CONTROL flushes */
  225. ret = intel_emit_post_sync_nonzero_flush(ring);
  226. if (ret)
  227. return ret;
  228. /* Just flush everything. Experiments have shown that reducing the
  229. * number of bits based on the write domains has little performance
  230. * impact.
  231. */
  232. if (flush_domains) {
  233. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  234. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  235. /*
  236. * Ensure that any following seqno writes only happen
  237. * when the render cache is indeed flushed.
  238. */
  239. flags |= PIPE_CONTROL_CS_STALL;
  240. }
  241. if (invalidate_domains) {
  242. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  243. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  244. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  245. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  246. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  247. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  248. /*
  249. * TLB invalidate requires a post-sync write.
  250. */
  251. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  252. }
  253. ret = intel_ring_begin(ring, 4);
  254. if (ret)
  255. return ret;
  256. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  257. intel_ring_emit(ring, flags);
  258. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  259. intel_ring_emit(ring, 0);
  260. intel_ring_advance(ring);
  261. return 0;
  262. }
  263. static int
  264. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  265. {
  266. int ret;
  267. ret = intel_ring_begin(ring, 4);
  268. if (ret)
  269. return ret;
  270. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  271. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  272. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  273. intel_ring_emit(ring, 0);
  274. intel_ring_emit(ring, 0);
  275. intel_ring_advance(ring);
  276. return 0;
  277. }
  278. static int
  279. gen7_render_ring_flush(struct intel_engine_cs *ring,
  280. u32 invalidate_domains, u32 flush_domains)
  281. {
  282. u32 flags = 0;
  283. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  284. int ret;
  285. /*
  286. * Ensure that any following seqno writes only happen when the render
  287. * cache is indeed flushed.
  288. *
  289. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  290. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  291. * don't try to be clever and just set it unconditionally.
  292. */
  293. flags |= PIPE_CONTROL_CS_STALL;
  294. /* Just flush everything. Experiments have shown that reducing the
  295. * number of bits based on the write domains has little performance
  296. * impact.
  297. */
  298. if (flush_domains) {
  299. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  300. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  301. }
  302. if (invalidate_domains) {
  303. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  304. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  305. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  306. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  307. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  308. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  309. flags |= PIPE_CONTROL_MEDIA_STATE_CLEAR;
  310. /*
  311. * TLB invalidate requires a post-sync write.
  312. */
  313. flags |= PIPE_CONTROL_QW_WRITE;
  314. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  315. flags |= PIPE_CONTROL_STALL_AT_SCOREBOARD;
  316. /* Workaround: we must issue a pipe_control with CS-stall bit
  317. * set before a pipe_control command that has the state cache
  318. * invalidate bit set. */
  319. gen7_render_ring_cs_stall_wa(ring);
  320. }
  321. ret = intel_ring_begin(ring, 4);
  322. if (ret)
  323. return ret;
  324. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  325. intel_ring_emit(ring, flags);
  326. intel_ring_emit(ring, scratch_addr);
  327. intel_ring_emit(ring, 0);
  328. intel_ring_advance(ring);
  329. return 0;
  330. }
  331. static int
  332. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  333. u32 flags, u32 scratch_addr)
  334. {
  335. int ret;
  336. ret = intel_ring_begin(ring, 6);
  337. if (ret)
  338. return ret;
  339. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  340. intel_ring_emit(ring, flags);
  341. intel_ring_emit(ring, scratch_addr);
  342. intel_ring_emit(ring, 0);
  343. intel_ring_emit(ring, 0);
  344. intel_ring_emit(ring, 0);
  345. intel_ring_advance(ring);
  346. return 0;
  347. }
  348. static int
  349. gen8_render_ring_flush(struct intel_engine_cs *ring,
  350. u32 invalidate_domains, u32 flush_domains)
  351. {
  352. u32 flags = 0;
  353. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  354. int ret;
  355. flags |= PIPE_CONTROL_CS_STALL;
  356. if (flush_domains) {
  357. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  358. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  359. }
  360. if (invalidate_domains) {
  361. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  362. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  363. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  364. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  365. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  366. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  367. flags |= PIPE_CONTROL_QW_WRITE;
  368. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  369. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  370. ret = gen8_emit_pipe_control(ring,
  371. PIPE_CONTROL_CS_STALL |
  372. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  373. 0);
  374. if (ret)
  375. return ret;
  376. }
  377. return gen8_emit_pipe_control(ring, flags, scratch_addr);
  378. }
  379. static void ring_write_tail(struct intel_engine_cs *ring,
  380. u32 value)
  381. {
  382. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  383. I915_WRITE_TAIL(ring, value);
  384. }
  385. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  386. {
  387. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  388. u64 acthd;
  389. if (INTEL_INFO(ring->dev)->gen >= 8)
  390. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  391. RING_ACTHD_UDW(ring->mmio_base));
  392. else if (INTEL_INFO(ring->dev)->gen >= 4)
  393. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  394. else
  395. acthd = I915_READ(ACTHD);
  396. return acthd;
  397. }
  398. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  399. {
  400. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  401. u32 addr;
  402. addr = dev_priv->status_page_dmah->busaddr;
  403. if (INTEL_INFO(ring->dev)->gen >= 4)
  404. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  405. I915_WRITE(HWS_PGA, addr);
  406. }
  407. static void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  408. {
  409. struct drm_device *dev = ring->dev;
  410. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  411. u32 mmio = 0;
  412. /* The ring status page addresses are no longer next to the rest of
  413. * the ring registers as of gen7.
  414. */
  415. if (IS_GEN7(dev)) {
  416. switch (ring->id) {
  417. case RCS:
  418. mmio = RENDER_HWS_PGA_GEN7;
  419. break;
  420. case BCS:
  421. mmio = BLT_HWS_PGA_GEN7;
  422. break;
  423. /*
  424. * VCS2 actually doesn't exist on Gen7. Only shut up
  425. * gcc switch check warning
  426. */
  427. case VCS2:
  428. case VCS:
  429. mmio = BSD_HWS_PGA_GEN7;
  430. break;
  431. case VECS:
  432. mmio = VEBOX_HWS_PGA_GEN7;
  433. break;
  434. }
  435. } else if (IS_GEN6(ring->dev)) {
  436. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  437. } else {
  438. /* XXX: gen8 returns to sanity */
  439. mmio = RING_HWS_PGA(ring->mmio_base);
  440. }
  441. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  442. POSTING_READ(mmio);
  443. /*
  444. * Flush the TLB for this page
  445. *
  446. * FIXME: These two bits have disappeared on gen8, so a question
  447. * arises: do we still need this and if so how should we go about
  448. * invalidating the TLB?
  449. */
  450. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  451. u32 reg = RING_INSTPM(ring->mmio_base);
  452. /* ring should be idle before issuing a sync flush*/
  453. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  454. I915_WRITE(reg,
  455. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  456. INSTPM_SYNC_FLUSH));
  457. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  458. 1000))
  459. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  460. ring->name);
  461. }
  462. }
  463. static bool stop_ring(struct intel_engine_cs *ring)
  464. {
  465. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  466. if (!IS_GEN2(ring->dev)) {
  467. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  468. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  469. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  470. /* Sometimes we observe that the idle flag is not
  471. * set even though the ring is empty. So double
  472. * check before giving up.
  473. */
  474. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  475. return false;
  476. }
  477. }
  478. I915_WRITE_CTL(ring, 0);
  479. I915_WRITE_HEAD(ring, 0);
  480. ring->write_tail(ring, 0);
  481. if (!IS_GEN2(ring->dev)) {
  482. (void)I915_READ_CTL(ring);
  483. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  484. }
  485. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  486. }
  487. static int init_ring_common(struct intel_engine_cs *ring)
  488. {
  489. struct drm_device *dev = ring->dev;
  490. struct drm_i915_private *dev_priv = dev->dev_private;
  491. struct intel_ringbuffer *ringbuf = ring->buffer;
  492. struct drm_i915_gem_object *obj = ringbuf->obj;
  493. int ret = 0;
  494. intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
  495. if (!stop_ring(ring)) {
  496. /* G45 ring initialization often fails to reset head to zero */
  497. DRM_DEBUG_KMS("%s head not reset to zero "
  498. "ctl %08x head %08x tail %08x start %08x\n",
  499. ring->name,
  500. I915_READ_CTL(ring),
  501. I915_READ_HEAD(ring),
  502. I915_READ_TAIL(ring),
  503. I915_READ_START(ring));
  504. if (!stop_ring(ring)) {
  505. DRM_ERROR("failed to set %s head to zero "
  506. "ctl %08x head %08x tail %08x start %08x\n",
  507. ring->name,
  508. I915_READ_CTL(ring),
  509. I915_READ_HEAD(ring),
  510. I915_READ_TAIL(ring),
  511. I915_READ_START(ring));
  512. ret = -EIO;
  513. goto out;
  514. }
  515. }
  516. if (I915_NEED_GFX_HWS(dev))
  517. intel_ring_setup_status_page(ring);
  518. else
  519. ring_setup_phys_status_page(ring);
  520. /* Enforce ordering by reading HEAD register back */
  521. I915_READ_HEAD(ring);
  522. /* Initialize the ring. This must happen _after_ we've cleared the ring
  523. * registers with the above sequence (the readback of the HEAD registers
  524. * also enforces ordering), otherwise the hw might lose the new ring
  525. * register values. */
  526. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  527. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  528. if (I915_READ_HEAD(ring))
  529. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  530. ring->name, I915_READ_HEAD(ring));
  531. I915_WRITE_HEAD(ring, 0);
  532. (void)I915_READ_HEAD(ring);
  533. I915_WRITE_CTL(ring,
  534. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  535. | RING_VALID);
  536. /* If the head is still not zero, the ring is dead */
  537. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  538. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  539. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  540. DRM_ERROR("%s initialization failed "
  541. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  542. ring->name,
  543. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  544. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  545. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  546. ret = -EIO;
  547. goto out;
  548. }
  549. ringbuf->last_retired_head = -1;
  550. ringbuf->head = I915_READ_HEAD(ring);
  551. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  552. intel_ring_update_space(ringbuf);
  553. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  554. out:
  555. intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
  556. return ret;
  557. }
  558. void
  559. intel_fini_pipe_control(struct intel_engine_cs *ring)
  560. {
  561. struct drm_device *dev = ring->dev;
  562. if (ring->scratch.obj == NULL)
  563. return;
  564. if (INTEL_INFO(dev)->gen >= 5) {
  565. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  566. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  567. }
  568. drm_gem_object_unreference(&ring->scratch.obj->base);
  569. ring->scratch.obj = NULL;
  570. }
  571. int
  572. intel_init_pipe_control(struct intel_engine_cs *ring)
  573. {
  574. int ret;
  575. WARN_ON(ring->scratch.obj);
  576. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  577. if (ring->scratch.obj == NULL) {
  578. DRM_ERROR("Failed to allocate seqno page\n");
  579. ret = -ENOMEM;
  580. goto err;
  581. }
  582. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  583. if (ret)
  584. goto err_unref;
  585. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  586. if (ret)
  587. goto err_unref;
  588. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  589. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  590. if (ring->scratch.cpu_page == NULL) {
  591. ret = -ENOMEM;
  592. goto err_unpin;
  593. }
  594. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  595. ring->name, ring->scratch.gtt_offset);
  596. return 0;
  597. err_unpin:
  598. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  599. err_unref:
  600. drm_gem_object_unreference(&ring->scratch.obj->base);
  601. err:
  602. return ret;
  603. }
  604. static int intel_ring_workarounds_emit(struct intel_engine_cs *ring,
  605. struct intel_context *ctx)
  606. {
  607. int ret, i;
  608. struct drm_device *dev = ring->dev;
  609. struct drm_i915_private *dev_priv = dev->dev_private;
  610. struct i915_workarounds *w = &dev_priv->workarounds;
  611. if (WARN_ON_ONCE(w->count == 0))
  612. return 0;
  613. ring->gpu_caches_dirty = true;
  614. ret = intel_ring_flush_all_caches(ring);
  615. if (ret)
  616. return ret;
  617. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  618. if (ret)
  619. return ret;
  620. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  621. for (i = 0; i < w->count; i++) {
  622. intel_ring_emit(ring, w->reg[i].addr);
  623. intel_ring_emit(ring, w->reg[i].value);
  624. }
  625. intel_ring_emit(ring, MI_NOOP);
  626. intel_ring_advance(ring);
  627. ring->gpu_caches_dirty = true;
  628. ret = intel_ring_flush_all_caches(ring);
  629. if (ret)
  630. return ret;
  631. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  632. return 0;
  633. }
  634. static int intel_rcs_ctx_init(struct intel_engine_cs *ring,
  635. struct intel_context *ctx)
  636. {
  637. int ret;
  638. ret = intel_ring_workarounds_emit(ring, ctx);
  639. if (ret != 0)
  640. return ret;
  641. ret = i915_gem_render_state_init(ring);
  642. if (ret)
  643. DRM_ERROR("init render state: %d\n", ret);
  644. return ret;
  645. }
  646. static int wa_add(struct drm_i915_private *dev_priv,
  647. const u32 addr, const u32 mask, const u32 val)
  648. {
  649. const u32 idx = dev_priv->workarounds.count;
  650. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  651. return -ENOSPC;
  652. dev_priv->workarounds.reg[idx].addr = addr;
  653. dev_priv->workarounds.reg[idx].value = val;
  654. dev_priv->workarounds.reg[idx].mask = mask;
  655. dev_priv->workarounds.count++;
  656. return 0;
  657. }
  658. #define WA_REG(addr, mask, val) { \
  659. const int r = wa_add(dev_priv, (addr), (mask), (val)); \
  660. if (r) \
  661. return r; \
  662. }
  663. #define WA_SET_BIT_MASKED(addr, mask) \
  664. WA_REG(addr, (mask), _MASKED_BIT_ENABLE(mask))
  665. #define WA_CLR_BIT_MASKED(addr, mask) \
  666. WA_REG(addr, (mask), _MASKED_BIT_DISABLE(mask))
  667. #define WA_SET_FIELD_MASKED(addr, mask, value) \
  668. WA_REG(addr, mask, _MASKED_FIELD(mask, value))
  669. #define WA_SET_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) | (mask))
  670. #define WA_CLR_BIT(addr, mask) WA_REG(addr, mask, I915_READ(addr) & ~(mask))
  671. #define WA_WRITE(addr, val) WA_REG(addr, 0xffffffff, val)
  672. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  673. {
  674. struct drm_device *dev = ring->dev;
  675. struct drm_i915_private *dev_priv = dev->dev_private;
  676. /* WaDisablePartialInstShootdown:bdw */
  677. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  678. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  679. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  680. STALL_DOP_GATING_DISABLE);
  681. /* WaDisableDopClockGating:bdw */
  682. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  683. DOP_CLOCK_GATING_DISABLE);
  684. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  685. GEN8_SAMPLER_POWER_BYPASS_DIS);
  686. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  687. * workaround for for a possible hang in the unlikely event a TLB
  688. * invalidation occurs during a PSD flush.
  689. */
  690. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  691. /* WaForceEnableNonCoherent:bdw */
  692. HDC_FORCE_NON_COHERENT |
  693. /* WaForceContextSaveRestoreNonCoherent:bdw */
  694. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT |
  695. /* WaHdcDisableFetchWhenMasked:bdw */
  696. HDC_DONOT_FETCH_MEM_WHEN_MASKED |
  697. /* WaDisableFenceDestinationToSLM:bdw (pre-prod) */
  698. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  699. /* From the Haswell PRM, Command Reference: Registers, CACHE_MODE_0:
  700. * "The Hierarchical Z RAW Stall Optimization allows non-overlapping
  701. * polygons in the same 8x4 pixel/sample area to be processed without
  702. * stalling waiting for the earlier ones to write to Hierarchical Z
  703. * buffer."
  704. *
  705. * This optimization is off by default for Broadwell; turn it on.
  706. */
  707. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  708. /* Wa4x4STCOptimizationDisable:bdw */
  709. WA_SET_BIT_MASKED(CACHE_MODE_1,
  710. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  711. /*
  712. * BSpec recommends 8x4 when MSAA is used,
  713. * however in practice 16x4 seems fastest.
  714. *
  715. * Note that PS/WM thread counts depend on the WIZ hashing
  716. * disable bit, which we don't touch here, but it's good
  717. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  718. */
  719. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  720. GEN6_WIZ_HASHING_MASK,
  721. GEN6_WIZ_HASHING_16x4);
  722. /* WaProgramL3SqcReg1Default:bdw */
  723. WA_WRITE(GEN8_L3SQCREG1, BDW_WA_L3SQCREG1_DEFAULT);
  724. return 0;
  725. }
  726. static int chv_init_workarounds(struct intel_engine_cs *ring)
  727. {
  728. struct drm_device *dev = ring->dev;
  729. struct drm_i915_private *dev_priv = dev->dev_private;
  730. /* WaDisablePartialInstShootdown:chv */
  731. /* WaDisableThreadStallDopClockGating:chv */
  732. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  733. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  734. STALL_DOP_GATING_DISABLE);
  735. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  736. * workaround for a possible hang in the unlikely event a TLB
  737. * invalidation occurs during a PSD flush.
  738. */
  739. /* WaForceEnableNonCoherent:chv */
  740. /* WaHdcDisableFetchWhenMasked:chv */
  741. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  742. HDC_FORCE_NON_COHERENT |
  743. HDC_DONOT_FETCH_MEM_WHEN_MASKED);
  744. /* According to the CACHE_MODE_0 default value documentation, some
  745. * CHV platforms disable this optimization by default. Turn it on.
  746. */
  747. WA_CLR_BIT_MASKED(CACHE_MODE_0_GEN7, HIZ_RAW_STALL_OPT_DISABLE);
  748. /* Wa4x4STCOptimizationDisable:chv */
  749. WA_SET_BIT_MASKED(CACHE_MODE_1,
  750. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  751. /* Improve HiZ throughput on CHV. */
  752. WA_SET_BIT_MASKED(HIZ_CHICKEN, CHV_HZ_8X8_MODE_IN_1X);
  753. /*
  754. * BSpec recommends 8x4 when MSAA is used,
  755. * however in practice 16x4 seems fastest.
  756. *
  757. * Note that PS/WM thread counts depend on the WIZ hashing
  758. * disable bit, which we don't touch here, but it's good
  759. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  760. */
  761. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  762. GEN6_WIZ_HASHING_MASK,
  763. GEN6_WIZ_HASHING_16x4);
  764. if (INTEL_REVID(dev) == SKL_REVID_C0 ||
  765. INTEL_REVID(dev) == SKL_REVID_D0)
  766. /* WaBarrierPerformanceFixDisable:skl */
  767. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  768. HDC_FENCE_DEST_SLM_DISABLE |
  769. HDC_BARRIER_PERFORMANCE_DISABLE);
  770. return 0;
  771. }
  772. static int gen9_init_workarounds(struct intel_engine_cs *ring)
  773. {
  774. struct drm_device *dev = ring->dev;
  775. struct drm_i915_private *dev_priv = dev->dev_private;
  776. /* WaDisablePartialInstShootdown:skl,bxt */
  777. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  778. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  779. /* Syncing dependencies between camera and graphics:skl,bxt */
  780. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  781. GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC);
  782. if ((IS_SKYLAKE(dev) && (INTEL_REVID(dev) == SKL_REVID_A0 ||
  783. INTEL_REVID(dev) == SKL_REVID_B0)) ||
  784. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  785. /* WaDisableDgMirrorFixInHalfSliceChicken5:skl,bxt */
  786. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  787. GEN9_DG_MIRROR_FIX_ENABLE);
  788. }
  789. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) <= SKL_REVID_B0) ||
  790. (IS_BROXTON(dev) && INTEL_REVID(dev) < BXT_REVID_B0)) {
  791. /* WaSetDisablePixMaskCammingAndRhwoInCommonSliceChicken:skl,bxt */
  792. WA_SET_BIT_MASKED(GEN7_COMMON_SLICE_CHICKEN1,
  793. GEN9_RHWO_OPTIMIZATION_DISABLE);
  794. WA_SET_BIT_MASKED(GEN9_SLICE_COMMON_ECO_CHICKEN0,
  795. DISABLE_PIXEL_MASK_CAMMING);
  796. }
  797. if ((IS_SKYLAKE(dev) && INTEL_REVID(dev) >= SKL_REVID_C0) ||
  798. IS_BROXTON(dev)) {
  799. /* WaEnableYV12BugFixInHalfSliceChicken7:skl,bxt */
  800. WA_SET_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN7,
  801. GEN9_ENABLE_YV12_BUGFIX);
  802. }
  803. if (INTEL_REVID(dev) <= SKL_REVID_D0) {
  804. /*
  805. *Use Force Non-Coherent whenever executing a 3D context. This
  806. * is a workaround for a possible hang in the unlikely event
  807. * a TLB invalidation occurs during a PSD flush.
  808. */
  809. /* WaForceEnableNonCoherent:skl */
  810. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  811. HDC_FORCE_NON_COHERENT);
  812. }
  813. /* Wa4x4STCOptimizationDisable:skl */
  814. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  815. /* WaDisablePartialResolveInVc:skl */
  816. WA_SET_BIT_MASKED(CACHE_MODE_1, GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE);
  817. /* WaCcsTlbPrefetchDisable:skl */
  818. WA_CLR_BIT_MASKED(GEN9_HALF_SLICE_CHICKEN5,
  819. GEN9_CCS_TLB_PREFETCH_ENABLE);
  820. /*
  821. * FIXME: don't apply the following on BXT for stepping C. On BXT A0
  822. * the flag reads back as 0.
  823. */
  824. /* WaDisableMaskBasedCammingInRCC:sklC,bxtA */
  825. if (INTEL_REVID(dev) == SKL_REVID_C0 || IS_BROXTON(dev))
  826. WA_SET_BIT_MASKED(SLICE_ECO_CHICKEN0,
  827. PIXEL_MASK_CAMMING_DISABLE);
  828. return 0;
  829. }
  830. static int skl_tune_iz_hashing(struct intel_engine_cs *ring)
  831. {
  832. struct drm_device *dev = ring->dev;
  833. struct drm_i915_private *dev_priv = dev->dev_private;
  834. u8 vals[3] = { 0, 0, 0 };
  835. unsigned int i;
  836. for (i = 0; i < 3; i++) {
  837. u8 ss;
  838. /*
  839. * Only consider slices where one, and only one, subslice has 7
  840. * EUs
  841. */
  842. if (hweight8(dev_priv->info.subslice_7eu[i]) != 1)
  843. continue;
  844. /*
  845. * subslice_7eu[i] != 0 (because of the check above) and
  846. * ss_max == 4 (maximum number of subslices possible per slice)
  847. *
  848. * -> 0 <= ss <= 3;
  849. */
  850. ss = ffs(dev_priv->info.subslice_7eu[i]) - 1;
  851. vals[i] = 3 - ss;
  852. }
  853. if (vals[0] == 0 && vals[1] == 0 && vals[2] == 0)
  854. return 0;
  855. /* Tune IZ hashing. See intel_device_info_runtime_init() */
  856. WA_SET_FIELD_MASKED(GEN7_GT_MODE,
  857. GEN9_IZ_HASHING_MASK(2) |
  858. GEN9_IZ_HASHING_MASK(1) |
  859. GEN9_IZ_HASHING_MASK(0),
  860. GEN9_IZ_HASHING(2, vals[2]) |
  861. GEN9_IZ_HASHING(1, vals[1]) |
  862. GEN9_IZ_HASHING(0, vals[0]));
  863. return 0;
  864. }
  865. static int skl_init_workarounds(struct intel_engine_cs *ring)
  866. {
  867. struct drm_device *dev = ring->dev;
  868. struct drm_i915_private *dev_priv = dev->dev_private;
  869. gen9_init_workarounds(ring);
  870. /* WaDisablePowerCompilerClockGating:skl */
  871. if (INTEL_REVID(dev) == SKL_REVID_B0)
  872. WA_SET_BIT_MASKED(HIZ_CHICKEN,
  873. BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE);
  874. return skl_tune_iz_hashing(ring);
  875. }
  876. static int bxt_init_workarounds(struct intel_engine_cs *ring)
  877. {
  878. struct drm_device *dev = ring->dev;
  879. struct drm_i915_private *dev_priv = dev->dev_private;
  880. gen9_init_workarounds(ring);
  881. /* WaDisableThreadStallDopClockGating:bxt */
  882. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  883. STALL_DOP_GATING_DISABLE);
  884. /* WaDisableSbeCacheDispatchPortSharing:bxt */
  885. if (INTEL_REVID(dev) <= BXT_REVID_B0) {
  886. WA_SET_BIT_MASKED(
  887. GEN7_HALF_SLICE_CHICKEN1,
  888. GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE);
  889. }
  890. /* WaForceContextSaveRestoreNonCoherent:bxt */
  891. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  892. HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT);
  893. return 0;
  894. }
  895. int init_workarounds_ring(struct intel_engine_cs *ring)
  896. {
  897. struct drm_device *dev = ring->dev;
  898. struct drm_i915_private *dev_priv = dev->dev_private;
  899. WARN_ON(ring->id != RCS);
  900. dev_priv->workarounds.count = 0;
  901. if (IS_BROADWELL(dev))
  902. return bdw_init_workarounds(ring);
  903. if (IS_CHERRYVIEW(dev))
  904. return chv_init_workarounds(ring);
  905. if (IS_SKYLAKE(dev))
  906. return skl_init_workarounds(ring);
  907. if (IS_BROXTON(dev))
  908. return bxt_init_workarounds(ring);
  909. return 0;
  910. }
  911. static int init_render_ring(struct intel_engine_cs *ring)
  912. {
  913. struct drm_device *dev = ring->dev;
  914. struct drm_i915_private *dev_priv = dev->dev_private;
  915. int ret = init_ring_common(ring);
  916. if (ret)
  917. return ret;
  918. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  919. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  920. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  921. /* We need to disable the AsyncFlip performance optimisations in order
  922. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  923. * programmed to '1' on all products.
  924. *
  925. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  926. */
  927. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
  928. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  929. /* Required for the hardware to program scanline values for waiting */
  930. /* WaEnableFlushTlbInvalidationMode:snb */
  931. if (INTEL_INFO(dev)->gen == 6)
  932. I915_WRITE(GFX_MODE,
  933. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  934. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  935. if (IS_GEN7(dev))
  936. I915_WRITE(GFX_MODE_GEN7,
  937. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  938. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  939. if (IS_GEN6(dev)) {
  940. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  941. * "If this bit is set, STCunit will have LRA as replacement
  942. * policy. [...] This bit must be reset. LRA replacement
  943. * policy is not supported."
  944. */
  945. I915_WRITE(CACHE_MODE_0,
  946. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  947. }
  948. if (INTEL_INFO(dev)->gen >= 6)
  949. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  950. if (HAS_L3_DPF(dev))
  951. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  952. return init_workarounds_ring(ring);
  953. }
  954. static void render_ring_cleanup(struct intel_engine_cs *ring)
  955. {
  956. struct drm_device *dev = ring->dev;
  957. struct drm_i915_private *dev_priv = dev->dev_private;
  958. if (dev_priv->semaphore_obj) {
  959. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  960. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  961. dev_priv->semaphore_obj = NULL;
  962. }
  963. intel_fini_pipe_control(ring);
  964. }
  965. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  966. unsigned int num_dwords)
  967. {
  968. #define MBOX_UPDATE_DWORDS 8
  969. struct drm_device *dev = signaller->dev;
  970. struct drm_i915_private *dev_priv = dev->dev_private;
  971. struct intel_engine_cs *waiter;
  972. int i, ret, num_rings;
  973. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  974. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  975. #undef MBOX_UPDATE_DWORDS
  976. ret = intel_ring_begin(signaller, num_dwords);
  977. if (ret)
  978. return ret;
  979. for_each_ring(waiter, dev_priv, i) {
  980. u32 seqno;
  981. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  982. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  983. continue;
  984. seqno = i915_gem_request_get_seqno(
  985. signaller->outstanding_lazy_request);
  986. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  987. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  988. PIPE_CONTROL_QW_WRITE |
  989. PIPE_CONTROL_FLUSH_ENABLE);
  990. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  991. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  992. intel_ring_emit(signaller, seqno);
  993. intel_ring_emit(signaller, 0);
  994. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  995. MI_SEMAPHORE_TARGET(waiter->id));
  996. intel_ring_emit(signaller, 0);
  997. }
  998. return 0;
  999. }
  1000. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  1001. unsigned int num_dwords)
  1002. {
  1003. #define MBOX_UPDATE_DWORDS 6
  1004. struct drm_device *dev = signaller->dev;
  1005. struct drm_i915_private *dev_priv = dev->dev_private;
  1006. struct intel_engine_cs *waiter;
  1007. int i, ret, num_rings;
  1008. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1009. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  1010. #undef MBOX_UPDATE_DWORDS
  1011. ret = intel_ring_begin(signaller, num_dwords);
  1012. if (ret)
  1013. return ret;
  1014. for_each_ring(waiter, dev_priv, i) {
  1015. u32 seqno;
  1016. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  1017. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  1018. continue;
  1019. seqno = i915_gem_request_get_seqno(
  1020. signaller->outstanding_lazy_request);
  1021. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  1022. MI_FLUSH_DW_OP_STOREDW);
  1023. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  1024. MI_FLUSH_DW_USE_GTT);
  1025. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  1026. intel_ring_emit(signaller, seqno);
  1027. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  1028. MI_SEMAPHORE_TARGET(waiter->id));
  1029. intel_ring_emit(signaller, 0);
  1030. }
  1031. return 0;
  1032. }
  1033. static int gen6_signal(struct intel_engine_cs *signaller,
  1034. unsigned int num_dwords)
  1035. {
  1036. struct drm_device *dev = signaller->dev;
  1037. struct drm_i915_private *dev_priv = dev->dev_private;
  1038. struct intel_engine_cs *useless;
  1039. int i, ret, num_rings;
  1040. #define MBOX_UPDATE_DWORDS 3
  1041. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  1042. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  1043. #undef MBOX_UPDATE_DWORDS
  1044. ret = intel_ring_begin(signaller, num_dwords);
  1045. if (ret)
  1046. return ret;
  1047. for_each_ring(useless, dev_priv, i) {
  1048. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  1049. if (mbox_reg != GEN6_NOSYNC) {
  1050. u32 seqno = i915_gem_request_get_seqno(
  1051. signaller->outstanding_lazy_request);
  1052. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  1053. intel_ring_emit(signaller, mbox_reg);
  1054. intel_ring_emit(signaller, seqno);
  1055. }
  1056. }
  1057. /* If num_dwords was rounded, make sure the tail pointer is correct */
  1058. if (num_rings % 2 == 0)
  1059. intel_ring_emit(signaller, MI_NOOP);
  1060. return 0;
  1061. }
  1062. /**
  1063. * gen6_add_request - Update the semaphore mailbox registers
  1064. *
  1065. * @ring - ring that is adding a request
  1066. * @seqno - return seqno stuck into the ring
  1067. *
  1068. * Update the mailbox registers in the *other* rings with the current seqno.
  1069. * This acts like a signal in the canonical semaphore.
  1070. */
  1071. static int
  1072. gen6_add_request(struct intel_engine_cs *ring)
  1073. {
  1074. int ret;
  1075. if (ring->semaphore.signal)
  1076. ret = ring->semaphore.signal(ring, 4);
  1077. else
  1078. ret = intel_ring_begin(ring, 4);
  1079. if (ret)
  1080. return ret;
  1081. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1082. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1083. intel_ring_emit(ring,
  1084. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1085. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1086. __intel_ring_advance(ring);
  1087. return 0;
  1088. }
  1089. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  1090. u32 seqno)
  1091. {
  1092. struct drm_i915_private *dev_priv = dev->dev_private;
  1093. return dev_priv->last_seqno < seqno;
  1094. }
  1095. /**
  1096. * intel_ring_sync - sync the waiter to the signaller on seqno
  1097. *
  1098. * @waiter - ring that is waiting
  1099. * @signaller - ring which has, or will signal
  1100. * @seqno - seqno which the waiter will block on
  1101. */
  1102. static int
  1103. gen8_ring_sync(struct intel_engine_cs *waiter,
  1104. struct intel_engine_cs *signaller,
  1105. u32 seqno)
  1106. {
  1107. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  1108. int ret;
  1109. ret = intel_ring_begin(waiter, 4);
  1110. if (ret)
  1111. return ret;
  1112. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  1113. MI_SEMAPHORE_GLOBAL_GTT |
  1114. MI_SEMAPHORE_POLL |
  1115. MI_SEMAPHORE_SAD_GTE_SDD);
  1116. intel_ring_emit(waiter, seqno);
  1117. intel_ring_emit(waiter,
  1118. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1119. intel_ring_emit(waiter,
  1120. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  1121. intel_ring_advance(waiter);
  1122. return 0;
  1123. }
  1124. static int
  1125. gen6_ring_sync(struct intel_engine_cs *waiter,
  1126. struct intel_engine_cs *signaller,
  1127. u32 seqno)
  1128. {
  1129. u32 dw1 = MI_SEMAPHORE_MBOX |
  1130. MI_SEMAPHORE_COMPARE |
  1131. MI_SEMAPHORE_REGISTER;
  1132. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  1133. int ret;
  1134. /* Throughout all of the GEM code, seqno passed implies our current
  1135. * seqno is >= the last seqno executed. However for hardware the
  1136. * comparison is strictly greater than.
  1137. */
  1138. seqno -= 1;
  1139. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  1140. ret = intel_ring_begin(waiter, 4);
  1141. if (ret)
  1142. return ret;
  1143. /* If seqno wrap happened, omit the wait with no-ops */
  1144. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  1145. intel_ring_emit(waiter, dw1 | wait_mbox);
  1146. intel_ring_emit(waiter, seqno);
  1147. intel_ring_emit(waiter, 0);
  1148. intel_ring_emit(waiter, MI_NOOP);
  1149. } else {
  1150. intel_ring_emit(waiter, MI_NOOP);
  1151. intel_ring_emit(waiter, MI_NOOP);
  1152. intel_ring_emit(waiter, MI_NOOP);
  1153. intel_ring_emit(waiter, MI_NOOP);
  1154. }
  1155. intel_ring_advance(waiter);
  1156. return 0;
  1157. }
  1158. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  1159. do { \
  1160. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  1161. PIPE_CONTROL_DEPTH_STALL); \
  1162. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  1163. intel_ring_emit(ring__, 0); \
  1164. intel_ring_emit(ring__, 0); \
  1165. } while (0)
  1166. static int
  1167. pc_render_add_request(struct intel_engine_cs *ring)
  1168. {
  1169. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  1170. int ret;
  1171. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  1172. * incoherent with writes to memory, i.e. completely fubar,
  1173. * so we need to use PIPE_NOTIFY instead.
  1174. *
  1175. * However, we also need to workaround the qword write
  1176. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  1177. * memory before requesting an interrupt.
  1178. */
  1179. ret = intel_ring_begin(ring, 32);
  1180. if (ret)
  1181. return ret;
  1182. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1183. PIPE_CONTROL_WRITE_FLUSH |
  1184. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  1185. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1186. intel_ring_emit(ring,
  1187. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1188. intel_ring_emit(ring, 0);
  1189. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1190. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  1191. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1192. scratch_addr += 2 * CACHELINE_BYTES;
  1193. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1194. scratch_addr += 2 * CACHELINE_BYTES;
  1195. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1196. scratch_addr += 2 * CACHELINE_BYTES;
  1197. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1198. scratch_addr += 2 * CACHELINE_BYTES;
  1199. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  1200. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  1201. PIPE_CONTROL_WRITE_FLUSH |
  1202. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  1203. PIPE_CONTROL_NOTIFY);
  1204. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  1205. intel_ring_emit(ring,
  1206. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1207. intel_ring_emit(ring, 0);
  1208. __intel_ring_advance(ring);
  1209. return 0;
  1210. }
  1211. static u32
  1212. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1213. {
  1214. /* Workaround to force correct ordering between irq and seqno writes on
  1215. * ivb (and maybe also on snb) by reading from a CS register (like
  1216. * ACTHD) before reading the status page. */
  1217. if (!lazy_coherency) {
  1218. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1219. POSTING_READ(RING_ACTHD(ring->mmio_base));
  1220. }
  1221. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1222. }
  1223. static u32
  1224. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1225. {
  1226. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  1227. }
  1228. static void
  1229. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1230. {
  1231. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1232. }
  1233. static u32
  1234. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1235. {
  1236. return ring->scratch.cpu_page[0];
  1237. }
  1238. static void
  1239. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1240. {
  1241. ring->scratch.cpu_page[0] = seqno;
  1242. }
  1243. static bool
  1244. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1245. {
  1246. struct drm_device *dev = ring->dev;
  1247. struct drm_i915_private *dev_priv = dev->dev_private;
  1248. unsigned long flags;
  1249. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1250. return false;
  1251. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1252. if (ring->irq_refcount++ == 0)
  1253. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1254. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1255. return true;
  1256. }
  1257. static void
  1258. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1259. {
  1260. struct drm_device *dev = ring->dev;
  1261. struct drm_i915_private *dev_priv = dev->dev_private;
  1262. unsigned long flags;
  1263. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1264. if (--ring->irq_refcount == 0)
  1265. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1266. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1267. }
  1268. static bool
  1269. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1270. {
  1271. struct drm_device *dev = ring->dev;
  1272. struct drm_i915_private *dev_priv = dev->dev_private;
  1273. unsigned long flags;
  1274. if (!intel_irqs_enabled(dev_priv))
  1275. return false;
  1276. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1277. if (ring->irq_refcount++ == 0) {
  1278. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1279. I915_WRITE(IMR, dev_priv->irq_mask);
  1280. POSTING_READ(IMR);
  1281. }
  1282. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1283. return true;
  1284. }
  1285. static void
  1286. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1287. {
  1288. struct drm_device *dev = ring->dev;
  1289. struct drm_i915_private *dev_priv = dev->dev_private;
  1290. unsigned long flags;
  1291. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1292. if (--ring->irq_refcount == 0) {
  1293. dev_priv->irq_mask |= ring->irq_enable_mask;
  1294. I915_WRITE(IMR, dev_priv->irq_mask);
  1295. POSTING_READ(IMR);
  1296. }
  1297. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1298. }
  1299. static bool
  1300. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1301. {
  1302. struct drm_device *dev = ring->dev;
  1303. struct drm_i915_private *dev_priv = dev->dev_private;
  1304. unsigned long flags;
  1305. if (!intel_irqs_enabled(dev_priv))
  1306. return false;
  1307. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1308. if (ring->irq_refcount++ == 0) {
  1309. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1310. I915_WRITE16(IMR, dev_priv->irq_mask);
  1311. POSTING_READ16(IMR);
  1312. }
  1313. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1314. return true;
  1315. }
  1316. static void
  1317. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1318. {
  1319. struct drm_device *dev = ring->dev;
  1320. struct drm_i915_private *dev_priv = dev->dev_private;
  1321. unsigned long flags;
  1322. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1323. if (--ring->irq_refcount == 0) {
  1324. dev_priv->irq_mask |= ring->irq_enable_mask;
  1325. I915_WRITE16(IMR, dev_priv->irq_mask);
  1326. POSTING_READ16(IMR);
  1327. }
  1328. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1329. }
  1330. static int
  1331. bsd_ring_flush(struct intel_engine_cs *ring,
  1332. u32 invalidate_domains,
  1333. u32 flush_domains)
  1334. {
  1335. int ret;
  1336. ret = intel_ring_begin(ring, 2);
  1337. if (ret)
  1338. return ret;
  1339. intel_ring_emit(ring, MI_FLUSH);
  1340. intel_ring_emit(ring, MI_NOOP);
  1341. intel_ring_advance(ring);
  1342. return 0;
  1343. }
  1344. static int
  1345. i9xx_add_request(struct intel_engine_cs *ring)
  1346. {
  1347. int ret;
  1348. ret = intel_ring_begin(ring, 4);
  1349. if (ret)
  1350. return ret;
  1351. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1352. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1353. intel_ring_emit(ring,
  1354. i915_gem_request_get_seqno(ring->outstanding_lazy_request));
  1355. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1356. __intel_ring_advance(ring);
  1357. return 0;
  1358. }
  1359. static bool
  1360. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1361. {
  1362. struct drm_device *dev = ring->dev;
  1363. struct drm_i915_private *dev_priv = dev->dev_private;
  1364. unsigned long flags;
  1365. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1366. return false;
  1367. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1368. if (ring->irq_refcount++ == 0) {
  1369. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1370. I915_WRITE_IMR(ring,
  1371. ~(ring->irq_enable_mask |
  1372. GT_PARITY_ERROR(dev)));
  1373. else
  1374. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1375. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1376. }
  1377. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1378. return true;
  1379. }
  1380. static void
  1381. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1382. {
  1383. struct drm_device *dev = ring->dev;
  1384. struct drm_i915_private *dev_priv = dev->dev_private;
  1385. unsigned long flags;
  1386. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1387. if (--ring->irq_refcount == 0) {
  1388. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1389. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1390. else
  1391. I915_WRITE_IMR(ring, ~0);
  1392. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1393. }
  1394. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1395. }
  1396. static bool
  1397. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1398. {
  1399. struct drm_device *dev = ring->dev;
  1400. struct drm_i915_private *dev_priv = dev->dev_private;
  1401. unsigned long flags;
  1402. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1403. return false;
  1404. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1405. if (ring->irq_refcount++ == 0) {
  1406. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1407. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1408. }
  1409. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1410. return true;
  1411. }
  1412. static void
  1413. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1414. {
  1415. struct drm_device *dev = ring->dev;
  1416. struct drm_i915_private *dev_priv = dev->dev_private;
  1417. unsigned long flags;
  1418. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1419. if (--ring->irq_refcount == 0) {
  1420. I915_WRITE_IMR(ring, ~0);
  1421. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1422. }
  1423. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1424. }
  1425. static bool
  1426. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1427. {
  1428. struct drm_device *dev = ring->dev;
  1429. struct drm_i915_private *dev_priv = dev->dev_private;
  1430. unsigned long flags;
  1431. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1432. return false;
  1433. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1434. if (ring->irq_refcount++ == 0) {
  1435. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1436. I915_WRITE_IMR(ring,
  1437. ~(ring->irq_enable_mask |
  1438. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1439. } else {
  1440. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1441. }
  1442. POSTING_READ(RING_IMR(ring->mmio_base));
  1443. }
  1444. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1445. return true;
  1446. }
  1447. static void
  1448. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1449. {
  1450. struct drm_device *dev = ring->dev;
  1451. struct drm_i915_private *dev_priv = dev->dev_private;
  1452. unsigned long flags;
  1453. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1454. if (--ring->irq_refcount == 0) {
  1455. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1456. I915_WRITE_IMR(ring,
  1457. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1458. } else {
  1459. I915_WRITE_IMR(ring, ~0);
  1460. }
  1461. POSTING_READ(RING_IMR(ring->mmio_base));
  1462. }
  1463. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1464. }
  1465. static int
  1466. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1467. u64 offset, u32 length,
  1468. unsigned dispatch_flags)
  1469. {
  1470. int ret;
  1471. ret = intel_ring_begin(ring, 2);
  1472. if (ret)
  1473. return ret;
  1474. intel_ring_emit(ring,
  1475. MI_BATCH_BUFFER_START |
  1476. MI_BATCH_GTT |
  1477. (dispatch_flags & I915_DISPATCH_SECURE ?
  1478. 0 : MI_BATCH_NON_SECURE_I965));
  1479. intel_ring_emit(ring, offset);
  1480. intel_ring_advance(ring);
  1481. return 0;
  1482. }
  1483. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1484. #define I830_BATCH_LIMIT (256*1024)
  1485. #define I830_TLB_ENTRIES (2)
  1486. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1487. static int
  1488. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1489. u64 offset, u32 len,
  1490. unsigned dispatch_flags)
  1491. {
  1492. u32 cs_offset = ring->scratch.gtt_offset;
  1493. int ret;
  1494. ret = intel_ring_begin(ring, 6);
  1495. if (ret)
  1496. return ret;
  1497. /* Evict the invalid PTE TLBs */
  1498. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1499. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1500. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1501. intel_ring_emit(ring, cs_offset);
  1502. intel_ring_emit(ring, 0xdeadbeef);
  1503. intel_ring_emit(ring, MI_NOOP);
  1504. intel_ring_advance(ring);
  1505. if ((dispatch_flags & I915_DISPATCH_PINNED) == 0) {
  1506. if (len > I830_BATCH_LIMIT)
  1507. return -ENOSPC;
  1508. ret = intel_ring_begin(ring, 6 + 2);
  1509. if (ret)
  1510. return ret;
  1511. /* Blit the batch (which has now all relocs applied) to the
  1512. * stable batch scratch bo area (so that the CS never
  1513. * stumbles over its tlb invalidation bug) ...
  1514. */
  1515. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1516. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1517. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 4096);
  1518. intel_ring_emit(ring, cs_offset);
  1519. intel_ring_emit(ring, 4096);
  1520. intel_ring_emit(ring, offset);
  1521. intel_ring_emit(ring, MI_FLUSH);
  1522. intel_ring_emit(ring, MI_NOOP);
  1523. intel_ring_advance(ring);
  1524. /* ... and execute it. */
  1525. offset = cs_offset;
  1526. }
  1527. ret = intel_ring_begin(ring, 4);
  1528. if (ret)
  1529. return ret;
  1530. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1531. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1532. 0 : MI_BATCH_NON_SECURE));
  1533. intel_ring_emit(ring, offset + len - 8);
  1534. intel_ring_emit(ring, MI_NOOP);
  1535. intel_ring_advance(ring);
  1536. return 0;
  1537. }
  1538. static int
  1539. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1540. u64 offset, u32 len,
  1541. unsigned dispatch_flags)
  1542. {
  1543. int ret;
  1544. ret = intel_ring_begin(ring, 2);
  1545. if (ret)
  1546. return ret;
  1547. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1548. intel_ring_emit(ring, offset | (dispatch_flags & I915_DISPATCH_SECURE ?
  1549. 0 : MI_BATCH_NON_SECURE));
  1550. intel_ring_advance(ring);
  1551. return 0;
  1552. }
  1553. static void cleanup_status_page(struct intel_engine_cs *ring)
  1554. {
  1555. struct drm_i915_gem_object *obj;
  1556. obj = ring->status_page.obj;
  1557. if (obj == NULL)
  1558. return;
  1559. kunmap(sg_page(obj->pages->sgl));
  1560. i915_gem_object_ggtt_unpin(obj);
  1561. drm_gem_object_unreference(&obj->base);
  1562. ring->status_page.obj = NULL;
  1563. }
  1564. static int init_status_page(struct intel_engine_cs *ring)
  1565. {
  1566. struct drm_i915_gem_object *obj;
  1567. if ((obj = ring->status_page.obj) == NULL) {
  1568. unsigned flags;
  1569. int ret;
  1570. obj = i915_gem_alloc_object(ring->dev, 4096);
  1571. if (obj == NULL) {
  1572. DRM_ERROR("Failed to allocate status page\n");
  1573. return -ENOMEM;
  1574. }
  1575. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1576. if (ret)
  1577. goto err_unref;
  1578. flags = 0;
  1579. if (!HAS_LLC(ring->dev))
  1580. /* On g33, we cannot place HWS above 256MiB, so
  1581. * restrict its pinning to the low mappable arena.
  1582. * Though this restriction is not documented for
  1583. * gen4, gen5, or byt, they also behave similarly
  1584. * and hang if the HWS is placed at the top of the
  1585. * GTT. To generalise, it appears that all !llc
  1586. * platforms have issues with us placing the HWS
  1587. * above the mappable region (even though we never
  1588. * actualy map it).
  1589. */
  1590. flags |= PIN_MAPPABLE;
  1591. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1592. if (ret) {
  1593. err_unref:
  1594. drm_gem_object_unreference(&obj->base);
  1595. return ret;
  1596. }
  1597. ring->status_page.obj = obj;
  1598. }
  1599. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1600. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1601. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1602. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1603. ring->name, ring->status_page.gfx_addr);
  1604. return 0;
  1605. }
  1606. static int init_phys_status_page(struct intel_engine_cs *ring)
  1607. {
  1608. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1609. if (!dev_priv->status_page_dmah) {
  1610. dev_priv->status_page_dmah =
  1611. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1612. if (!dev_priv->status_page_dmah)
  1613. return -ENOMEM;
  1614. }
  1615. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1616. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1617. return 0;
  1618. }
  1619. void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1620. {
  1621. iounmap(ringbuf->virtual_start);
  1622. ringbuf->virtual_start = NULL;
  1623. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1624. }
  1625. int intel_pin_and_map_ringbuffer_obj(struct drm_device *dev,
  1626. struct intel_ringbuffer *ringbuf)
  1627. {
  1628. struct drm_i915_private *dev_priv = to_i915(dev);
  1629. struct drm_i915_gem_object *obj = ringbuf->obj;
  1630. int ret;
  1631. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1632. if (ret)
  1633. return ret;
  1634. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1635. if (ret) {
  1636. i915_gem_object_ggtt_unpin(obj);
  1637. return ret;
  1638. }
  1639. ringbuf->virtual_start = ioremap_wc(dev_priv->gtt.mappable_base +
  1640. i915_gem_obj_ggtt_offset(obj), ringbuf->size);
  1641. if (ringbuf->virtual_start == NULL) {
  1642. i915_gem_object_ggtt_unpin(obj);
  1643. return -EINVAL;
  1644. }
  1645. return 0;
  1646. }
  1647. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1648. {
  1649. drm_gem_object_unreference(&ringbuf->obj->base);
  1650. ringbuf->obj = NULL;
  1651. }
  1652. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1653. struct intel_ringbuffer *ringbuf)
  1654. {
  1655. struct drm_i915_gem_object *obj;
  1656. obj = NULL;
  1657. if (!HAS_LLC(dev))
  1658. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1659. if (obj == NULL)
  1660. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1661. if (obj == NULL)
  1662. return -ENOMEM;
  1663. /* mark ring buffers as read-only from GPU side by default */
  1664. obj->gt_ro = 1;
  1665. ringbuf->obj = obj;
  1666. return 0;
  1667. }
  1668. static int intel_init_ring_buffer(struct drm_device *dev,
  1669. struct intel_engine_cs *ring)
  1670. {
  1671. struct intel_ringbuffer *ringbuf;
  1672. int ret;
  1673. WARN_ON(ring->buffer);
  1674. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1675. if (!ringbuf)
  1676. return -ENOMEM;
  1677. ring->buffer = ringbuf;
  1678. ring->dev = dev;
  1679. INIT_LIST_HEAD(&ring->active_list);
  1680. INIT_LIST_HEAD(&ring->request_list);
  1681. INIT_LIST_HEAD(&ring->execlist_queue);
  1682. i915_gem_batch_pool_init(dev, &ring->batch_pool);
  1683. ringbuf->size = 32 * PAGE_SIZE;
  1684. ringbuf->ring = ring;
  1685. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1686. init_waitqueue_head(&ring->irq_queue);
  1687. if (I915_NEED_GFX_HWS(dev)) {
  1688. ret = init_status_page(ring);
  1689. if (ret)
  1690. goto error;
  1691. } else {
  1692. BUG_ON(ring->id != RCS);
  1693. ret = init_phys_status_page(ring);
  1694. if (ret)
  1695. goto error;
  1696. }
  1697. WARN_ON(ringbuf->obj);
  1698. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1699. if (ret) {
  1700. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n",
  1701. ring->name, ret);
  1702. goto error;
  1703. }
  1704. ret = intel_pin_and_map_ringbuffer_obj(dev, ringbuf);
  1705. if (ret) {
  1706. DRM_ERROR("Failed to pin and map ringbuffer %s: %d\n",
  1707. ring->name, ret);
  1708. intel_destroy_ringbuffer_obj(ringbuf);
  1709. goto error;
  1710. }
  1711. /* Workaround an erratum on the i830 which causes a hang if
  1712. * the TAIL pointer points to within the last 2 cachelines
  1713. * of the buffer.
  1714. */
  1715. ringbuf->effective_size = ringbuf->size;
  1716. if (IS_I830(dev) || IS_845G(dev))
  1717. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1718. ret = i915_cmd_parser_init_ring(ring);
  1719. if (ret)
  1720. goto error;
  1721. return 0;
  1722. error:
  1723. kfree(ringbuf);
  1724. ring->buffer = NULL;
  1725. return ret;
  1726. }
  1727. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1728. {
  1729. struct drm_i915_private *dev_priv;
  1730. struct intel_ringbuffer *ringbuf;
  1731. if (!intel_ring_initialized(ring))
  1732. return;
  1733. dev_priv = to_i915(ring->dev);
  1734. ringbuf = ring->buffer;
  1735. intel_stop_ring_buffer(ring);
  1736. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1737. intel_unpin_ringbuffer_obj(ringbuf);
  1738. intel_destroy_ringbuffer_obj(ringbuf);
  1739. i915_gem_request_assign(&ring->outstanding_lazy_request, NULL);
  1740. if (ring->cleanup)
  1741. ring->cleanup(ring);
  1742. cleanup_status_page(ring);
  1743. i915_cmd_parser_fini_ring(ring);
  1744. i915_gem_batch_pool_fini(&ring->batch_pool);
  1745. kfree(ringbuf);
  1746. ring->buffer = NULL;
  1747. }
  1748. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1749. {
  1750. struct intel_ringbuffer *ringbuf = ring->buffer;
  1751. struct drm_i915_gem_request *request;
  1752. int ret, new_space;
  1753. if (intel_ring_space(ringbuf) >= n)
  1754. return 0;
  1755. list_for_each_entry(request, &ring->request_list, list) {
  1756. new_space = __intel_ring_space(request->postfix, ringbuf->tail,
  1757. ringbuf->size);
  1758. if (new_space >= n)
  1759. break;
  1760. }
  1761. if (WARN_ON(&request->list == &ring->request_list))
  1762. return -ENOSPC;
  1763. ret = i915_wait_request(request);
  1764. if (ret)
  1765. return ret;
  1766. i915_gem_retire_requests_ring(ring);
  1767. WARN_ON(intel_ring_space(ringbuf) < new_space);
  1768. return 0;
  1769. }
  1770. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1771. {
  1772. uint32_t __iomem *virt;
  1773. struct intel_ringbuffer *ringbuf = ring->buffer;
  1774. int rem = ringbuf->size - ringbuf->tail;
  1775. if (ringbuf->space < rem) {
  1776. int ret = ring_wait_for_space(ring, rem);
  1777. if (ret)
  1778. return ret;
  1779. }
  1780. virt = ringbuf->virtual_start + ringbuf->tail;
  1781. rem /= 4;
  1782. while (rem--)
  1783. iowrite32(MI_NOOP, virt++);
  1784. ringbuf->tail = 0;
  1785. intel_ring_update_space(ringbuf);
  1786. return 0;
  1787. }
  1788. int intel_ring_idle(struct intel_engine_cs *ring)
  1789. {
  1790. struct drm_i915_gem_request *req;
  1791. int ret;
  1792. /* We need to add any requests required to flush the objects and ring */
  1793. if (ring->outstanding_lazy_request) {
  1794. ret = i915_add_request(ring);
  1795. if (ret)
  1796. return ret;
  1797. }
  1798. /* Wait upon the last request to be completed */
  1799. if (list_empty(&ring->request_list))
  1800. return 0;
  1801. req = list_entry(ring->request_list.prev,
  1802. struct drm_i915_gem_request,
  1803. list);
  1804. return i915_wait_request(req);
  1805. }
  1806. int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request)
  1807. {
  1808. request->ringbuf = request->ring->buffer;
  1809. return 0;
  1810. }
  1811. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1812. int bytes)
  1813. {
  1814. struct intel_ringbuffer *ringbuf = ring->buffer;
  1815. int ret;
  1816. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1817. ret = intel_wrap_ring_buffer(ring);
  1818. if (unlikely(ret))
  1819. return ret;
  1820. }
  1821. if (unlikely(ringbuf->space < bytes)) {
  1822. ret = ring_wait_for_space(ring, bytes);
  1823. if (unlikely(ret))
  1824. return ret;
  1825. }
  1826. return 0;
  1827. }
  1828. int intel_ring_begin(struct intel_engine_cs *ring,
  1829. int num_dwords)
  1830. {
  1831. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1832. int ret;
  1833. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1834. dev_priv->mm.interruptible);
  1835. if (ret)
  1836. return ret;
  1837. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1838. if (ret)
  1839. return ret;
  1840. /* Preallocate the olr before touching the ring */
  1841. ret = i915_gem_request_alloc(ring, ring->default_context);
  1842. if (ret)
  1843. return ret;
  1844. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1845. return 0;
  1846. }
  1847. /* Align the ring tail to a cacheline boundary */
  1848. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1849. {
  1850. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1851. int ret;
  1852. if (num_dwords == 0)
  1853. return 0;
  1854. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1855. ret = intel_ring_begin(ring, num_dwords);
  1856. if (ret)
  1857. return ret;
  1858. while (num_dwords--)
  1859. intel_ring_emit(ring, MI_NOOP);
  1860. intel_ring_advance(ring);
  1861. return 0;
  1862. }
  1863. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1864. {
  1865. struct drm_device *dev = ring->dev;
  1866. struct drm_i915_private *dev_priv = dev->dev_private;
  1867. BUG_ON(ring->outstanding_lazy_request);
  1868. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1869. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1870. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1871. if (HAS_VEBOX(dev))
  1872. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1873. }
  1874. ring->set_seqno(ring, seqno);
  1875. ring->hangcheck.seqno = seqno;
  1876. }
  1877. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1878. u32 value)
  1879. {
  1880. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1881. /* Every tail move must follow the sequence below */
  1882. /* Disable notification that the ring is IDLE. The GT
  1883. * will then assume that it is busy and bring it out of rc6.
  1884. */
  1885. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1886. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1887. /* Clear the context id. Here be magic! */
  1888. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1889. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1890. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1891. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1892. 50))
  1893. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1894. /* Now that the ring is fully powered up, update the tail */
  1895. I915_WRITE_TAIL(ring, value);
  1896. POSTING_READ(RING_TAIL(ring->mmio_base));
  1897. /* Let the ring send IDLE messages to the GT again,
  1898. * and so let it sleep to conserve power when idle.
  1899. */
  1900. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1901. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1902. }
  1903. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1904. u32 invalidate, u32 flush)
  1905. {
  1906. uint32_t cmd;
  1907. int ret;
  1908. ret = intel_ring_begin(ring, 4);
  1909. if (ret)
  1910. return ret;
  1911. cmd = MI_FLUSH_DW;
  1912. if (INTEL_INFO(ring->dev)->gen >= 8)
  1913. cmd += 1;
  1914. /* We always require a command barrier so that subsequent
  1915. * commands, such as breadcrumb interrupts, are strictly ordered
  1916. * wrt the contents of the write cache being flushed to memory
  1917. * (and thus being coherent from the CPU).
  1918. */
  1919. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1920. /*
  1921. * Bspec vol 1c.5 - video engine command streamer:
  1922. * "If ENABLED, all TLBs will be invalidated once the flush
  1923. * operation is complete. This bit is only valid when the
  1924. * Post-Sync Operation field is a value of 1h or 3h."
  1925. */
  1926. if (invalidate & I915_GEM_GPU_DOMAINS)
  1927. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1928. intel_ring_emit(ring, cmd);
  1929. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1930. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1931. intel_ring_emit(ring, 0); /* upper addr */
  1932. intel_ring_emit(ring, 0); /* value */
  1933. } else {
  1934. intel_ring_emit(ring, 0);
  1935. intel_ring_emit(ring, MI_NOOP);
  1936. }
  1937. intel_ring_advance(ring);
  1938. return 0;
  1939. }
  1940. static int
  1941. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1942. u64 offset, u32 len,
  1943. unsigned dispatch_flags)
  1944. {
  1945. bool ppgtt = USES_PPGTT(ring->dev) &&
  1946. !(dispatch_flags & I915_DISPATCH_SECURE);
  1947. int ret;
  1948. ret = intel_ring_begin(ring, 4);
  1949. if (ret)
  1950. return ret;
  1951. /* FIXME(BDW): Address space and security selectors. */
  1952. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1953. intel_ring_emit(ring, lower_32_bits(offset));
  1954. intel_ring_emit(ring, upper_32_bits(offset));
  1955. intel_ring_emit(ring, MI_NOOP);
  1956. intel_ring_advance(ring);
  1957. return 0;
  1958. }
  1959. static int
  1960. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1961. u64 offset, u32 len,
  1962. unsigned dispatch_flags)
  1963. {
  1964. int ret;
  1965. ret = intel_ring_begin(ring, 2);
  1966. if (ret)
  1967. return ret;
  1968. intel_ring_emit(ring,
  1969. MI_BATCH_BUFFER_START |
  1970. (dispatch_flags & I915_DISPATCH_SECURE ?
  1971. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1972. /* bit0-7 is the length on GEN6+ */
  1973. intel_ring_emit(ring, offset);
  1974. intel_ring_advance(ring);
  1975. return 0;
  1976. }
  1977. static int
  1978. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1979. u64 offset, u32 len,
  1980. unsigned dispatch_flags)
  1981. {
  1982. int ret;
  1983. ret = intel_ring_begin(ring, 2);
  1984. if (ret)
  1985. return ret;
  1986. intel_ring_emit(ring,
  1987. MI_BATCH_BUFFER_START |
  1988. (dispatch_flags & I915_DISPATCH_SECURE ?
  1989. 0 : MI_BATCH_NON_SECURE_I965));
  1990. /* bit0-7 is the length on GEN6+ */
  1991. intel_ring_emit(ring, offset);
  1992. intel_ring_advance(ring);
  1993. return 0;
  1994. }
  1995. /* Blitter support (SandyBridge+) */
  1996. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1997. u32 invalidate, u32 flush)
  1998. {
  1999. struct drm_device *dev = ring->dev;
  2000. uint32_t cmd;
  2001. int ret;
  2002. ret = intel_ring_begin(ring, 4);
  2003. if (ret)
  2004. return ret;
  2005. cmd = MI_FLUSH_DW;
  2006. if (INTEL_INFO(dev)->gen >= 8)
  2007. cmd += 1;
  2008. /* We always require a command barrier so that subsequent
  2009. * commands, such as breadcrumb interrupts, are strictly ordered
  2010. * wrt the contents of the write cache being flushed to memory
  2011. * (and thus being coherent from the CPU).
  2012. */
  2013. cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  2014. /*
  2015. * Bspec vol 1c.3 - blitter engine command streamer:
  2016. * "If ENABLED, all TLBs will be invalidated once the flush
  2017. * operation is complete. This bit is only valid when the
  2018. * Post-Sync Operation field is a value of 1h or 3h."
  2019. */
  2020. if (invalidate & I915_GEM_DOMAIN_RENDER)
  2021. cmd |= MI_INVALIDATE_TLB;
  2022. intel_ring_emit(ring, cmd);
  2023. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  2024. if (INTEL_INFO(dev)->gen >= 8) {
  2025. intel_ring_emit(ring, 0); /* upper addr */
  2026. intel_ring_emit(ring, 0); /* value */
  2027. } else {
  2028. intel_ring_emit(ring, 0);
  2029. intel_ring_emit(ring, MI_NOOP);
  2030. }
  2031. intel_ring_advance(ring);
  2032. return 0;
  2033. }
  2034. int intel_init_render_ring_buffer(struct drm_device *dev)
  2035. {
  2036. struct drm_i915_private *dev_priv = dev->dev_private;
  2037. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2038. struct drm_i915_gem_object *obj;
  2039. int ret;
  2040. ring->name = "render ring";
  2041. ring->id = RCS;
  2042. ring->mmio_base = RENDER_RING_BASE;
  2043. if (INTEL_INFO(dev)->gen >= 8) {
  2044. if (i915_semaphore_is_enabled(dev)) {
  2045. obj = i915_gem_alloc_object(dev, 4096);
  2046. if (obj == NULL) {
  2047. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  2048. i915.semaphores = 0;
  2049. } else {
  2050. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  2051. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  2052. if (ret != 0) {
  2053. drm_gem_object_unreference(&obj->base);
  2054. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  2055. i915.semaphores = 0;
  2056. } else
  2057. dev_priv->semaphore_obj = obj;
  2058. }
  2059. }
  2060. ring->init_context = intel_rcs_ctx_init;
  2061. ring->add_request = gen6_add_request;
  2062. ring->flush = gen8_render_ring_flush;
  2063. ring->irq_get = gen8_ring_get_irq;
  2064. ring->irq_put = gen8_ring_put_irq;
  2065. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2066. ring->get_seqno = gen6_ring_get_seqno;
  2067. ring->set_seqno = ring_set_seqno;
  2068. if (i915_semaphore_is_enabled(dev)) {
  2069. WARN_ON(!dev_priv->semaphore_obj);
  2070. ring->semaphore.sync_to = gen8_ring_sync;
  2071. ring->semaphore.signal = gen8_rcs_signal;
  2072. GEN8_RING_SEMAPHORE_INIT;
  2073. }
  2074. } else if (INTEL_INFO(dev)->gen >= 6) {
  2075. ring->add_request = gen6_add_request;
  2076. ring->flush = gen7_render_ring_flush;
  2077. if (INTEL_INFO(dev)->gen == 6)
  2078. ring->flush = gen6_render_ring_flush;
  2079. ring->irq_get = gen6_ring_get_irq;
  2080. ring->irq_put = gen6_ring_put_irq;
  2081. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  2082. ring->get_seqno = gen6_ring_get_seqno;
  2083. ring->set_seqno = ring_set_seqno;
  2084. if (i915_semaphore_is_enabled(dev)) {
  2085. ring->semaphore.sync_to = gen6_ring_sync;
  2086. ring->semaphore.signal = gen6_signal;
  2087. /*
  2088. * The current semaphore is only applied on pre-gen8
  2089. * platform. And there is no VCS2 ring on the pre-gen8
  2090. * platform. So the semaphore between RCS and VCS2 is
  2091. * initialized as INVALID. Gen8 will initialize the
  2092. * sema between VCS2 and RCS later.
  2093. */
  2094. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  2095. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  2096. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  2097. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  2098. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2099. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  2100. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  2101. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  2102. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  2103. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2104. }
  2105. } else if (IS_GEN5(dev)) {
  2106. ring->add_request = pc_render_add_request;
  2107. ring->flush = gen4_render_ring_flush;
  2108. ring->get_seqno = pc_render_get_seqno;
  2109. ring->set_seqno = pc_render_set_seqno;
  2110. ring->irq_get = gen5_ring_get_irq;
  2111. ring->irq_put = gen5_ring_put_irq;
  2112. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  2113. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  2114. } else {
  2115. ring->add_request = i9xx_add_request;
  2116. if (INTEL_INFO(dev)->gen < 4)
  2117. ring->flush = gen2_render_ring_flush;
  2118. else
  2119. ring->flush = gen4_render_ring_flush;
  2120. ring->get_seqno = ring_get_seqno;
  2121. ring->set_seqno = ring_set_seqno;
  2122. if (IS_GEN2(dev)) {
  2123. ring->irq_get = i8xx_ring_get_irq;
  2124. ring->irq_put = i8xx_ring_put_irq;
  2125. } else {
  2126. ring->irq_get = i9xx_ring_get_irq;
  2127. ring->irq_put = i9xx_ring_put_irq;
  2128. }
  2129. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2130. }
  2131. ring->write_tail = ring_write_tail;
  2132. if (IS_HASWELL(dev))
  2133. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2134. else if (IS_GEN8(dev))
  2135. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2136. else if (INTEL_INFO(dev)->gen >= 6)
  2137. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2138. else if (INTEL_INFO(dev)->gen >= 4)
  2139. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2140. else if (IS_I830(dev) || IS_845G(dev))
  2141. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2142. else
  2143. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2144. ring->init_hw = init_render_ring;
  2145. ring->cleanup = render_ring_cleanup;
  2146. /* Workaround batchbuffer to combat CS tlb bug. */
  2147. if (HAS_BROKEN_CS_TLB(dev)) {
  2148. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2149. if (obj == NULL) {
  2150. DRM_ERROR("Failed to allocate batch bo\n");
  2151. return -ENOMEM;
  2152. }
  2153. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2154. if (ret != 0) {
  2155. drm_gem_object_unreference(&obj->base);
  2156. DRM_ERROR("Failed to ping batch bo\n");
  2157. return ret;
  2158. }
  2159. ring->scratch.obj = obj;
  2160. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2161. }
  2162. ret = intel_init_ring_buffer(dev, ring);
  2163. if (ret)
  2164. return ret;
  2165. if (INTEL_INFO(dev)->gen >= 5) {
  2166. ret = intel_init_pipe_control(ring);
  2167. if (ret)
  2168. return ret;
  2169. }
  2170. return 0;
  2171. }
  2172. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2173. {
  2174. struct drm_i915_private *dev_priv = dev->dev_private;
  2175. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2176. ring->name = "bsd ring";
  2177. ring->id = VCS;
  2178. ring->write_tail = ring_write_tail;
  2179. if (INTEL_INFO(dev)->gen >= 6) {
  2180. ring->mmio_base = GEN6_BSD_RING_BASE;
  2181. /* gen6 bsd needs a special wa for tail updates */
  2182. if (IS_GEN6(dev))
  2183. ring->write_tail = gen6_bsd_ring_write_tail;
  2184. ring->flush = gen6_bsd_ring_flush;
  2185. ring->add_request = gen6_add_request;
  2186. ring->get_seqno = gen6_ring_get_seqno;
  2187. ring->set_seqno = ring_set_seqno;
  2188. if (INTEL_INFO(dev)->gen >= 8) {
  2189. ring->irq_enable_mask =
  2190. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2191. ring->irq_get = gen8_ring_get_irq;
  2192. ring->irq_put = gen8_ring_put_irq;
  2193. ring->dispatch_execbuffer =
  2194. gen8_ring_dispatch_execbuffer;
  2195. if (i915_semaphore_is_enabled(dev)) {
  2196. ring->semaphore.sync_to = gen8_ring_sync;
  2197. ring->semaphore.signal = gen8_xcs_signal;
  2198. GEN8_RING_SEMAPHORE_INIT;
  2199. }
  2200. } else {
  2201. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2202. ring->irq_get = gen6_ring_get_irq;
  2203. ring->irq_put = gen6_ring_put_irq;
  2204. ring->dispatch_execbuffer =
  2205. gen6_ring_dispatch_execbuffer;
  2206. if (i915_semaphore_is_enabled(dev)) {
  2207. ring->semaphore.sync_to = gen6_ring_sync;
  2208. ring->semaphore.signal = gen6_signal;
  2209. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2210. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2211. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2212. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2213. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2214. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2215. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2216. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2217. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2218. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2219. }
  2220. }
  2221. } else {
  2222. ring->mmio_base = BSD_RING_BASE;
  2223. ring->flush = bsd_ring_flush;
  2224. ring->add_request = i9xx_add_request;
  2225. ring->get_seqno = ring_get_seqno;
  2226. ring->set_seqno = ring_set_seqno;
  2227. if (IS_GEN5(dev)) {
  2228. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2229. ring->irq_get = gen5_ring_get_irq;
  2230. ring->irq_put = gen5_ring_put_irq;
  2231. } else {
  2232. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2233. ring->irq_get = i9xx_ring_get_irq;
  2234. ring->irq_put = i9xx_ring_put_irq;
  2235. }
  2236. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2237. }
  2238. ring->init_hw = init_ring_common;
  2239. return intel_init_ring_buffer(dev, ring);
  2240. }
  2241. /**
  2242. * Initialize the second BSD ring (eg. Broadwell GT3, Skylake GT3)
  2243. */
  2244. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2245. {
  2246. struct drm_i915_private *dev_priv = dev->dev_private;
  2247. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2248. ring->name = "bsd2 ring";
  2249. ring->id = VCS2;
  2250. ring->write_tail = ring_write_tail;
  2251. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2252. ring->flush = gen6_bsd_ring_flush;
  2253. ring->add_request = gen6_add_request;
  2254. ring->get_seqno = gen6_ring_get_seqno;
  2255. ring->set_seqno = ring_set_seqno;
  2256. ring->irq_enable_mask =
  2257. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2258. ring->irq_get = gen8_ring_get_irq;
  2259. ring->irq_put = gen8_ring_put_irq;
  2260. ring->dispatch_execbuffer =
  2261. gen8_ring_dispatch_execbuffer;
  2262. if (i915_semaphore_is_enabled(dev)) {
  2263. ring->semaphore.sync_to = gen8_ring_sync;
  2264. ring->semaphore.signal = gen8_xcs_signal;
  2265. GEN8_RING_SEMAPHORE_INIT;
  2266. }
  2267. ring->init_hw = init_ring_common;
  2268. return intel_init_ring_buffer(dev, ring);
  2269. }
  2270. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2271. {
  2272. struct drm_i915_private *dev_priv = dev->dev_private;
  2273. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2274. ring->name = "blitter ring";
  2275. ring->id = BCS;
  2276. ring->mmio_base = BLT_RING_BASE;
  2277. ring->write_tail = ring_write_tail;
  2278. ring->flush = gen6_ring_flush;
  2279. ring->add_request = gen6_add_request;
  2280. ring->get_seqno = gen6_ring_get_seqno;
  2281. ring->set_seqno = ring_set_seqno;
  2282. if (INTEL_INFO(dev)->gen >= 8) {
  2283. ring->irq_enable_mask =
  2284. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2285. ring->irq_get = gen8_ring_get_irq;
  2286. ring->irq_put = gen8_ring_put_irq;
  2287. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2288. if (i915_semaphore_is_enabled(dev)) {
  2289. ring->semaphore.sync_to = gen8_ring_sync;
  2290. ring->semaphore.signal = gen8_xcs_signal;
  2291. GEN8_RING_SEMAPHORE_INIT;
  2292. }
  2293. } else {
  2294. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2295. ring->irq_get = gen6_ring_get_irq;
  2296. ring->irq_put = gen6_ring_put_irq;
  2297. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2298. if (i915_semaphore_is_enabled(dev)) {
  2299. ring->semaphore.signal = gen6_signal;
  2300. ring->semaphore.sync_to = gen6_ring_sync;
  2301. /*
  2302. * The current semaphore is only applied on pre-gen8
  2303. * platform. And there is no VCS2 ring on the pre-gen8
  2304. * platform. So the semaphore between BCS and VCS2 is
  2305. * initialized as INVALID. Gen8 will initialize the
  2306. * sema between BCS and VCS2 later.
  2307. */
  2308. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2309. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2310. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2311. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2312. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2313. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2314. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2315. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2316. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2317. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2318. }
  2319. }
  2320. ring->init_hw = init_ring_common;
  2321. return intel_init_ring_buffer(dev, ring);
  2322. }
  2323. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2324. {
  2325. struct drm_i915_private *dev_priv = dev->dev_private;
  2326. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2327. ring->name = "video enhancement ring";
  2328. ring->id = VECS;
  2329. ring->mmio_base = VEBOX_RING_BASE;
  2330. ring->write_tail = ring_write_tail;
  2331. ring->flush = gen6_ring_flush;
  2332. ring->add_request = gen6_add_request;
  2333. ring->get_seqno = gen6_ring_get_seqno;
  2334. ring->set_seqno = ring_set_seqno;
  2335. if (INTEL_INFO(dev)->gen >= 8) {
  2336. ring->irq_enable_mask =
  2337. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2338. ring->irq_get = gen8_ring_get_irq;
  2339. ring->irq_put = gen8_ring_put_irq;
  2340. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2341. if (i915_semaphore_is_enabled(dev)) {
  2342. ring->semaphore.sync_to = gen8_ring_sync;
  2343. ring->semaphore.signal = gen8_xcs_signal;
  2344. GEN8_RING_SEMAPHORE_INIT;
  2345. }
  2346. } else {
  2347. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2348. ring->irq_get = hsw_vebox_get_irq;
  2349. ring->irq_put = hsw_vebox_put_irq;
  2350. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2351. if (i915_semaphore_is_enabled(dev)) {
  2352. ring->semaphore.sync_to = gen6_ring_sync;
  2353. ring->semaphore.signal = gen6_signal;
  2354. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2355. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2356. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2357. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2358. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2359. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2360. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2361. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2362. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2363. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2364. }
  2365. }
  2366. ring->init_hw = init_ring_common;
  2367. return intel_init_ring_buffer(dev, ring);
  2368. }
  2369. int
  2370. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2371. {
  2372. int ret;
  2373. if (!ring->gpu_caches_dirty)
  2374. return 0;
  2375. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2376. if (ret)
  2377. return ret;
  2378. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2379. ring->gpu_caches_dirty = false;
  2380. return 0;
  2381. }
  2382. int
  2383. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2384. {
  2385. uint32_t flush_domains;
  2386. int ret;
  2387. flush_domains = 0;
  2388. if (ring->gpu_caches_dirty)
  2389. flush_domains = I915_GEM_GPU_DOMAINS;
  2390. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2391. if (ret)
  2392. return ret;
  2393. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2394. ring->gpu_caches_dirty = false;
  2395. return 0;
  2396. }
  2397. void
  2398. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2399. {
  2400. int ret;
  2401. if (!intel_ring_initialized(ring))
  2402. return;
  2403. ret = intel_ring_idle(ring);
  2404. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2405. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2406. ring->name, ret);
  2407. stop_ring(ring);
  2408. }