amdgpu_vce.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. * Authors: Christian König <christian.koenig@amd.com>
  26. */
  27. #include <linux/firmware.h>
  28. #include <linux/module.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include "amdgpu.h"
  32. #include "amdgpu_pm.h"
  33. #include "amdgpu_vce.h"
  34. #include "cikd.h"
  35. /* 1 second timeout */
  36. #define VCE_IDLE_TIMEOUT msecs_to_jiffies(1000)
  37. /* Firmware Names */
  38. #ifdef CONFIG_DRM_AMDGPU_CIK
  39. #define FIRMWARE_BONAIRE "radeon/bonaire_vce.bin"
  40. #define FIRMWARE_KABINI "radeon/kabini_vce.bin"
  41. #define FIRMWARE_KAVERI "radeon/kaveri_vce.bin"
  42. #define FIRMWARE_HAWAII "radeon/hawaii_vce.bin"
  43. #define FIRMWARE_MULLINS "radeon/mullins_vce.bin"
  44. #endif
  45. #define FIRMWARE_TONGA "amdgpu/tonga_vce.bin"
  46. #define FIRMWARE_CARRIZO "amdgpu/carrizo_vce.bin"
  47. #define FIRMWARE_FIJI "amdgpu/fiji_vce.bin"
  48. #define FIRMWARE_STONEY "amdgpu/stoney_vce.bin"
  49. #define FIRMWARE_POLARIS10 "amdgpu/polaris10_vce.bin"
  50. #define FIRMWARE_POLARIS11 "amdgpu/polaris11_vce.bin"
  51. #ifdef CONFIG_DRM_AMDGPU_CIK
  52. MODULE_FIRMWARE(FIRMWARE_BONAIRE);
  53. MODULE_FIRMWARE(FIRMWARE_KABINI);
  54. MODULE_FIRMWARE(FIRMWARE_KAVERI);
  55. MODULE_FIRMWARE(FIRMWARE_HAWAII);
  56. MODULE_FIRMWARE(FIRMWARE_MULLINS);
  57. #endif
  58. MODULE_FIRMWARE(FIRMWARE_TONGA);
  59. MODULE_FIRMWARE(FIRMWARE_CARRIZO);
  60. MODULE_FIRMWARE(FIRMWARE_FIJI);
  61. MODULE_FIRMWARE(FIRMWARE_STONEY);
  62. MODULE_FIRMWARE(FIRMWARE_POLARIS10);
  63. MODULE_FIRMWARE(FIRMWARE_POLARIS11);
  64. static void amdgpu_vce_idle_work_handler(struct work_struct *work);
  65. /**
  66. * amdgpu_vce_init - allocate memory, load vce firmware
  67. *
  68. * @adev: amdgpu_device pointer
  69. *
  70. * First step to get VCE online, allocate memory and load the firmware
  71. */
  72. int amdgpu_vce_sw_init(struct amdgpu_device *adev, unsigned long size)
  73. {
  74. struct amdgpu_ring *ring;
  75. struct amd_sched_rq *rq;
  76. const char *fw_name;
  77. const struct common_firmware_header *hdr;
  78. unsigned ucode_version, version_major, version_minor, binary_id;
  79. int i, r;
  80. switch (adev->asic_type) {
  81. #ifdef CONFIG_DRM_AMDGPU_CIK
  82. case CHIP_BONAIRE:
  83. fw_name = FIRMWARE_BONAIRE;
  84. break;
  85. case CHIP_KAVERI:
  86. fw_name = FIRMWARE_KAVERI;
  87. break;
  88. case CHIP_KABINI:
  89. fw_name = FIRMWARE_KABINI;
  90. break;
  91. case CHIP_HAWAII:
  92. fw_name = FIRMWARE_HAWAII;
  93. break;
  94. case CHIP_MULLINS:
  95. fw_name = FIRMWARE_MULLINS;
  96. break;
  97. #endif
  98. case CHIP_TONGA:
  99. fw_name = FIRMWARE_TONGA;
  100. break;
  101. case CHIP_CARRIZO:
  102. fw_name = FIRMWARE_CARRIZO;
  103. break;
  104. case CHIP_FIJI:
  105. fw_name = FIRMWARE_FIJI;
  106. break;
  107. case CHIP_STONEY:
  108. fw_name = FIRMWARE_STONEY;
  109. break;
  110. case CHIP_POLARIS10:
  111. fw_name = FIRMWARE_POLARIS10;
  112. break;
  113. case CHIP_POLARIS11:
  114. fw_name = FIRMWARE_POLARIS11;
  115. break;
  116. default:
  117. return -EINVAL;
  118. }
  119. r = request_firmware(&adev->vce.fw, fw_name, adev->dev);
  120. if (r) {
  121. dev_err(adev->dev, "amdgpu_vce: Can't load firmware \"%s\"\n",
  122. fw_name);
  123. return r;
  124. }
  125. r = amdgpu_ucode_validate(adev->vce.fw);
  126. if (r) {
  127. dev_err(adev->dev, "amdgpu_vce: Can't validate firmware \"%s\"\n",
  128. fw_name);
  129. release_firmware(adev->vce.fw);
  130. adev->vce.fw = NULL;
  131. return r;
  132. }
  133. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  134. ucode_version = le32_to_cpu(hdr->ucode_version);
  135. version_major = (ucode_version >> 20) & 0xfff;
  136. version_minor = (ucode_version >> 8) & 0xfff;
  137. binary_id = ucode_version & 0xff;
  138. DRM_INFO("Found VCE firmware Version: %hhd.%hhd Binary ID: %hhd\n",
  139. version_major, version_minor, binary_id);
  140. adev->vce.fw_version = ((version_major << 24) | (version_minor << 16) |
  141. (binary_id << 8));
  142. /* allocate firmware, stack and heap BO */
  143. r = amdgpu_bo_create(adev, size, PAGE_SIZE, true,
  144. AMDGPU_GEM_DOMAIN_VRAM,
  145. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  146. NULL, NULL, &adev->vce.vcpu_bo);
  147. if (r) {
  148. dev_err(adev->dev, "(%d) failed to allocate VCE bo\n", r);
  149. return r;
  150. }
  151. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  152. if (r) {
  153. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  154. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  155. return r;
  156. }
  157. r = amdgpu_bo_pin(adev->vce.vcpu_bo, AMDGPU_GEM_DOMAIN_VRAM,
  158. &adev->vce.gpu_addr);
  159. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  160. if (r) {
  161. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  162. dev_err(adev->dev, "(%d) VCE bo pin failed\n", r);
  163. return r;
  164. }
  165. ring = &adev->vce.ring[0];
  166. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  167. r = amd_sched_entity_init(&ring->sched, &adev->vce.entity,
  168. rq, amdgpu_sched_jobs);
  169. if (r != 0) {
  170. DRM_ERROR("Failed setting up VCE run queue.\n");
  171. return r;
  172. }
  173. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  174. atomic_set(&adev->vce.handles[i], 0);
  175. adev->vce.filp[i] = NULL;
  176. }
  177. INIT_DELAYED_WORK(&adev->vce.idle_work, amdgpu_vce_idle_work_handler);
  178. mutex_init(&adev->vce.idle_mutex);
  179. return 0;
  180. }
  181. /**
  182. * amdgpu_vce_fini - free memory
  183. *
  184. * @adev: amdgpu_device pointer
  185. *
  186. * Last step on VCE teardown, free firmware memory
  187. */
  188. int amdgpu_vce_sw_fini(struct amdgpu_device *adev)
  189. {
  190. if (adev->vce.vcpu_bo == NULL)
  191. return 0;
  192. amd_sched_entity_fini(&adev->vce.ring[0].sched, &adev->vce.entity);
  193. amdgpu_bo_unref(&adev->vce.vcpu_bo);
  194. amdgpu_ring_fini(&adev->vce.ring[0]);
  195. amdgpu_ring_fini(&adev->vce.ring[1]);
  196. release_firmware(adev->vce.fw);
  197. mutex_destroy(&adev->vce.idle_mutex);
  198. return 0;
  199. }
  200. /**
  201. * amdgpu_vce_suspend - unpin VCE fw memory
  202. *
  203. * @adev: amdgpu_device pointer
  204. *
  205. */
  206. int amdgpu_vce_suspend(struct amdgpu_device *adev)
  207. {
  208. int i;
  209. if (adev->vce.vcpu_bo == NULL)
  210. return 0;
  211. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  212. if (atomic_read(&adev->vce.handles[i]))
  213. break;
  214. if (i == AMDGPU_MAX_VCE_HANDLES)
  215. return 0;
  216. cancel_delayed_work_sync(&adev->vce.idle_work);
  217. /* TODO: suspending running encoding sessions isn't supported */
  218. return -EINVAL;
  219. }
  220. /**
  221. * amdgpu_vce_resume - pin VCE fw memory
  222. *
  223. * @adev: amdgpu_device pointer
  224. *
  225. */
  226. int amdgpu_vce_resume(struct amdgpu_device *adev)
  227. {
  228. void *cpu_addr;
  229. const struct common_firmware_header *hdr;
  230. unsigned offset;
  231. int r;
  232. if (adev->vce.vcpu_bo == NULL)
  233. return -EINVAL;
  234. r = amdgpu_bo_reserve(adev->vce.vcpu_bo, false);
  235. if (r) {
  236. dev_err(adev->dev, "(%d) failed to reserve VCE bo\n", r);
  237. return r;
  238. }
  239. r = amdgpu_bo_kmap(adev->vce.vcpu_bo, &cpu_addr);
  240. if (r) {
  241. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  242. dev_err(adev->dev, "(%d) VCE map failed\n", r);
  243. return r;
  244. }
  245. hdr = (const struct common_firmware_header *)adev->vce.fw->data;
  246. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  247. memcpy_toio(cpu_addr, adev->vce.fw->data + offset,
  248. adev->vce.fw->size - offset);
  249. amdgpu_bo_kunmap(adev->vce.vcpu_bo);
  250. amdgpu_bo_unreserve(adev->vce.vcpu_bo);
  251. return 0;
  252. }
  253. /**
  254. * amdgpu_vce_idle_work_handler - power off VCE
  255. *
  256. * @work: pointer to work structure
  257. *
  258. * power of VCE when it's not used any more
  259. */
  260. static void amdgpu_vce_idle_work_handler(struct work_struct *work)
  261. {
  262. struct amdgpu_device *adev =
  263. container_of(work, struct amdgpu_device, vce.idle_work.work);
  264. unsigned i, count = 0;
  265. for (i = 0; i < adev->vce.num_rings; i++)
  266. count += amdgpu_fence_count_emitted(&adev->vce.ring[i]);
  267. if (count == 0) {
  268. if (adev->pm.dpm_enabled) {
  269. amdgpu_dpm_enable_vce(adev, false);
  270. } else {
  271. amdgpu_asic_set_vce_clocks(adev, 0, 0);
  272. }
  273. } else {
  274. schedule_delayed_work(&adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  275. }
  276. }
  277. /**
  278. * amdgpu_vce_ring_begin_use - power up VCE
  279. *
  280. * @ring: amdgpu ring
  281. *
  282. * Make sure VCE is powerd up when we want to use it
  283. */
  284. void amdgpu_vce_ring_begin_use(struct amdgpu_ring *ring)
  285. {
  286. struct amdgpu_device *adev = ring->adev;
  287. bool set_clocks;
  288. mutex_lock(&adev->vce.idle_mutex);
  289. set_clocks = !cancel_delayed_work_sync(&adev->vce.idle_work);
  290. if (set_clocks) {
  291. if (adev->pm.dpm_enabled) {
  292. amdgpu_dpm_enable_vce(adev, true);
  293. } else {
  294. amdgpu_asic_set_vce_clocks(adev, 53300, 40000);
  295. }
  296. }
  297. mutex_unlock(&adev->vce.idle_mutex);
  298. }
  299. /**
  300. * amdgpu_vce_ring_end_use - power VCE down
  301. *
  302. * @ring: amdgpu ring
  303. *
  304. * Schedule work to power VCE down again
  305. */
  306. void amdgpu_vce_ring_end_use(struct amdgpu_ring *ring)
  307. {
  308. schedule_delayed_work(&ring->adev->vce.idle_work, VCE_IDLE_TIMEOUT);
  309. }
  310. /**
  311. * amdgpu_vce_free_handles - free still open VCE handles
  312. *
  313. * @adev: amdgpu_device pointer
  314. * @filp: drm file pointer
  315. *
  316. * Close all VCE handles still open by this file pointer
  317. */
  318. void amdgpu_vce_free_handles(struct amdgpu_device *adev, struct drm_file *filp)
  319. {
  320. struct amdgpu_ring *ring = &adev->vce.ring[0];
  321. int i, r;
  322. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  323. uint32_t handle = atomic_read(&adev->vce.handles[i]);
  324. if (!handle || adev->vce.filp[i] != filp)
  325. continue;
  326. r = amdgpu_vce_get_destroy_msg(ring, handle, false, NULL);
  327. if (r)
  328. DRM_ERROR("Error destroying VCE handle (%d)!\n", r);
  329. adev->vce.filp[i] = NULL;
  330. atomic_set(&adev->vce.handles[i], 0);
  331. }
  332. }
  333. /**
  334. * amdgpu_vce_get_create_msg - generate a VCE create msg
  335. *
  336. * @adev: amdgpu_device pointer
  337. * @ring: ring we should submit the msg to
  338. * @handle: VCE session handle to use
  339. * @fence: optional fence to return
  340. *
  341. * Open up a stream for HW test
  342. */
  343. int amdgpu_vce_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  344. struct fence **fence)
  345. {
  346. const unsigned ib_size_dw = 1024;
  347. struct amdgpu_job *job;
  348. struct amdgpu_ib *ib;
  349. struct fence *f = NULL;
  350. uint64_t dummy;
  351. int i, r;
  352. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  353. if (r)
  354. return r;
  355. ib = &job->ibs[0];
  356. dummy = ib->gpu_addr + 1024;
  357. /* stitch together an VCE create msg */
  358. ib->length_dw = 0;
  359. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  360. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  361. ib->ptr[ib->length_dw++] = handle;
  362. if ((ring->adev->vce.fw_version >> 24) >= 52)
  363. ib->ptr[ib->length_dw++] = 0x00000040; /* len */
  364. else
  365. ib->ptr[ib->length_dw++] = 0x00000030; /* len */
  366. ib->ptr[ib->length_dw++] = 0x01000001; /* create cmd */
  367. ib->ptr[ib->length_dw++] = 0x00000000;
  368. ib->ptr[ib->length_dw++] = 0x00000042;
  369. ib->ptr[ib->length_dw++] = 0x0000000a;
  370. ib->ptr[ib->length_dw++] = 0x00000001;
  371. ib->ptr[ib->length_dw++] = 0x00000080;
  372. ib->ptr[ib->length_dw++] = 0x00000060;
  373. ib->ptr[ib->length_dw++] = 0x00000100;
  374. ib->ptr[ib->length_dw++] = 0x00000100;
  375. ib->ptr[ib->length_dw++] = 0x0000000c;
  376. ib->ptr[ib->length_dw++] = 0x00000000;
  377. if ((ring->adev->vce.fw_version >> 24) >= 52) {
  378. ib->ptr[ib->length_dw++] = 0x00000000;
  379. ib->ptr[ib->length_dw++] = 0x00000000;
  380. ib->ptr[ib->length_dw++] = 0x00000000;
  381. ib->ptr[ib->length_dw++] = 0x00000000;
  382. }
  383. ib->ptr[ib->length_dw++] = 0x00000014; /* len */
  384. ib->ptr[ib->length_dw++] = 0x05000005; /* feedback buffer */
  385. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  386. ib->ptr[ib->length_dw++] = dummy;
  387. ib->ptr[ib->length_dw++] = 0x00000001;
  388. for (i = ib->length_dw; i < ib_size_dw; ++i)
  389. ib->ptr[i] = 0x0;
  390. r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
  391. job->fence = fence_get(f);
  392. if (r)
  393. goto err;
  394. amdgpu_job_free(job);
  395. if (fence)
  396. *fence = fence_get(f);
  397. fence_put(f);
  398. return 0;
  399. err:
  400. amdgpu_job_free(job);
  401. return r;
  402. }
  403. /**
  404. * amdgpu_vce_get_destroy_msg - generate a VCE destroy msg
  405. *
  406. * @adev: amdgpu_device pointer
  407. * @ring: ring we should submit the msg to
  408. * @handle: VCE session handle to use
  409. * @fence: optional fence to return
  410. *
  411. * Close up a stream for HW test or if userspace failed to do so
  412. */
  413. int amdgpu_vce_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  414. bool direct, struct fence **fence)
  415. {
  416. const unsigned ib_size_dw = 1024;
  417. struct amdgpu_job *job;
  418. struct amdgpu_ib *ib;
  419. struct fence *f = NULL;
  420. int i, r;
  421. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  422. if (r)
  423. return r;
  424. ib = &job->ibs[0];
  425. /* stitch together an VCE destroy msg */
  426. ib->length_dw = 0;
  427. ib->ptr[ib->length_dw++] = 0x0000000c; /* len */
  428. ib->ptr[ib->length_dw++] = 0x00000001; /* session cmd */
  429. ib->ptr[ib->length_dw++] = handle;
  430. ib->ptr[ib->length_dw++] = 0x00000020; /* len */
  431. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  432. ib->ptr[ib->length_dw++] = 0xffffffff; /* next task info, set to 0xffffffff if no */
  433. ib->ptr[ib->length_dw++] = 0x00000001; /* destroy session */
  434. ib->ptr[ib->length_dw++] = 0x00000000;
  435. ib->ptr[ib->length_dw++] = 0x00000000;
  436. ib->ptr[ib->length_dw++] = 0xffffffff; /* feedback is not needed, set to 0xffffffff and firmware will not output feedback */
  437. ib->ptr[ib->length_dw++] = 0x00000000;
  438. ib->ptr[ib->length_dw++] = 0x00000008; /* len */
  439. ib->ptr[ib->length_dw++] = 0x02000001; /* destroy cmd */
  440. for (i = ib->length_dw; i < ib_size_dw; ++i)
  441. ib->ptr[i] = 0x0;
  442. if (direct) {
  443. r = amdgpu_ib_schedule(ring, 1, ib, NULL, NULL, &f);
  444. job->fence = fence_get(f);
  445. if (r)
  446. goto err;
  447. amdgpu_job_free(job);
  448. } else {
  449. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  450. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  451. if (r)
  452. goto err;
  453. }
  454. if (fence)
  455. *fence = fence_get(f);
  456. fence_put(f);
  457. return 0;
  458. err:
  459. amdgpu_job_free(job);
  460. return r;
  461. }
  462. /**
  463. * amdgpu_vce_cs_reloc - command submission relocation
  464. *
  465. * @p: parser context
  466. * @lo: address of lower dword
  467. * @hi: address of higher dword
  468. * @size: minimum size
  469. *
  470. * Patch relocation inside command stream with real buffer address
  471. */
  472. static int amdgpu_vce_cs_reloc(struct amdgpu_cs_parser *p, uint32_t ib_idx,
  473. int lo, int hi, unsigned size, uint32_t index)
  474. {
  475. struct amdgpu_bo_va_mapping *mapping;
  476. struct amdgpu_bo *bo;
  477. uint64_t addr;
  478. if (index == 0xffffffff)
  479. index = 0;
  480. addr = ((uint64_t)amdgpu_get_ib_value(p, ib_idx, lo)) |
  481. ((uint64_t)amdgpu_get_ib_value(p, ib_idx, hi)) << 32;
  482. addr += ((uint64_t)size) * ((uint64_t)index);
  483. mapping = amdgpu_cs_find_mapping(p, addr, &bo);
  484. if (mapping == NULL) {
  485. DRM_ERROR("Can't find BO for addr 0x%010Lx %d %d %d %d\n",
  486. addr, lo, hi, size, index);
  487. return -EINVAL;
  488. }
  489. if ((addr + (uint64_t)size) >
  490. ((uint64_t)mapping->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) {
  491. DRM_ERROR("BO to small for addr 0x%010Lx %d %d\n",
  492. addr, lo, hi);
  493. return -EINVAL;
  494. }
  495. addr -= ((uint64_t)mapping->it.start) * AMDGPU_GPU_PAGE_SIZE;
  496. addr += amdgpu_bo_gpu_offset(bo);
  497. addr -= ((uint64_t)size) * ((uint64_t)index);
  498. amdgpu_set_ib_value(p, ib_idx, lo, lower_32_bits(addr));
  499. amdgpu_set_ib_value(p, ib_idx, hi, upper_32_bits(addr));
  500. return 0;
  501. }
  502. /**
  503. * amdgpu_vce_validate_handle - validate stream handle
  504. *
  505. * @p: parser context
  506. * @handle: handle to validate
  507. * @allocated: allocated a new handle?
  508. *
  509. * Validates the handle and return the found session index or -EINVAL
  510. * we we don't have another free session index.
  511. */
  512. static int amdgpu_vce_validate_handle(struct amdgpu_cs_parser *p,
  513. uint32_t handle, uint32_t *allocated)
  514. {
  515. unsigned i;
  516. /* validate the handle */
  517. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  518. if (atomic_read(&p->adev->vce.handles[i]) == handle) {
  519. if (p->adev->vce.filp[i] != p->filp) {
  520. DRM_ERROR("VCE handle collision detected!\n");
  521. return -EINVAL;
  522. }
  523. return i;
  524. }
  525. }
  526. /* handle not found try to alloc a new one */
  527. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i) {
  528. if (!atomic_cmpxchg(&p->adev->vce.handles[i], 0, handle)) {
  529. p->adev->vce.filp[i] = p->filp;
  530. p->adev->vce.img_size[i] = 0;
  531. *allocated |= 1 << i;
  532. return i;
  533. }
  534. }
  535. DRM_ERROR("No more free VCE handles!\n");
  536. return -EINVAL;
  537. }
  538. /**
  539. * amdgpu_vce_cs_parse - parse and validate the command stream
  540. *
  541. * @p: parser context
  542. *
  543. */
  544. int amdgpu_vce_ring_parse_cs(struct amdgpu_cs_parser *p, uint32_t ib_idx)
  545. {
  546. struct amdgpu_ib *ib = &p->job->ibs[ib_idx];
  547. unsigned fb_idx = 0, bs_idx = 0;
  548. int session_idx = -1;
  549. uint32_t destroyed = 0;
  550. uint32_t created = 0;
  551. uint32_t allocated = 0;
  552. uint32_t tmp, handle = 0;
  553. uint32_t *size = &tmp;
  554. int i, r, idx = 0;
  555. r = amdgpu_cs_sysvm_access_required(p);
  556. if (r)
  557. return r;
  558. while (idx < ib->length_dw) {
  559. uint32_t len = amdgpu_get_ib_value(p, ib_idx, idx);
  560. uint32_t cmd = amdgpu_get_ib_value(p, ib_idx, idx + 1);
  561. if ((len < 8) || (len & 3)) {
  562. DRM_ERROR("invalid VCE command length (%d)!\n", len);
  563. r = -EINVAL;
  564. goto out;
  565. }
  566. switch (cmd) {
  567. case 0x00000001: /* session */
  568. handle = amdgpu_get_ib_value(p, ib_idx, idx + 2);
  569. session_idx = amdgpu_vce_validate_handle(p, handle,
  570. &allocated);
  571. if (session_idx < 0) {
  572. r = session_idx;
  573. goto out;
  574. }
  575. size = &p->adev->vce.img_size[session_idx];
  576. break;
  577. case 0x00000002: /* task info */
  578. fb_idx = amdgpu_get_ib_value(p, ib_idx, idx + 6);
  579. bs_idx = amdgpu_get_ib_value(p, ib_idx, idx + 7);
  580. break;
  581. case 0x01000001: /* create */
  582. created |= 1 << session_idx;
  583. if (destroyed & (1 << session_idx)) {
  584. destroyed &= ~(1 << session_idx);
  585. allocated |= 1 << session_idx;
  586. } else if (!(allocated & (1 << session_idx))) {
  587. DRM_ERROR("Handle already in use!\n");
  588. r = -EINVAL;
  589. goto out;
  590. }
  591. *size = amdgpu_get_ib_value(p, ib_idx, idx + 8) *
  592. amdgpu_get_ib_value(p, ib_idx, idx + 10) *
  593. 8 * 3 / 2;
  594. break;
  595. case 0x04000001: /* config extension */
  596. case 0x04000002: /* pic control */
  597. case 0x04000005: /* rate control */
  598. case 0x04000007: /* motion estimation */
  599. case 0x04000008: /* rdo */
  600. case 0x04000009: /* vui */
  601. case 0x05000002: /* auxiliary buffer */
  602. case 0x05000009: /* clock table */
  603. break;
  604. case 0x03000001: /* encode */
  605. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 10, idx + 9,
  606. *size, 0);
  607. if (r)
  608. goto out;
  609. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 12, idx + 11,
  610. *size / 3, 0);
  611. if (r)
  612. goto out;
  613. break;
  614. case 0x02000001: /* destroy */
  615. destroyed |= 1 << session_idx;
  616. break;
  617. case 0x05000001: /* context buffer */
  618. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  619. *size * 2, 0);
  620. if (r)
  621. goto out;
  622. break;
  623. case 0x05000004: /* video bitstream buffer */
  624. tmp = amdgpu_get_ib_value(p, ib_idx, idx + 4);
  625. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  626. tmp, bs_idx);
  627. if (r)
  628. goto out;
  629. break;
  630. case 0x05000005: /* feedback buffer */
  631. r = amdgpu_vce_cs_reloc(p, ib_idx, idx + 3, idx + 2,
  632. 4096, fb_idx);
  633. if (r)
  634. goto out;
  635. break;
  636. default:
  637. DRM_ERROR("invalid VCE command (0x%x)!\n", cmd);
  638. r = -EINVAL;
  639. goto out;
  640. }
  641. if (session_idx == -1) {
  642. DRM_ERROR("no session command at start of IB\n");
  643. r = -EINVAL;
  644. goto out;
  645. }
  646. idx += len / 4;
  647. }
  648. if (allocated & ~created) {
  649. DRM_ERROR("New session without create command!\n");
  650. r = -ENOENT;
  651. }
  652. out:
  653. if (!r) {
  654. /* No error, free all destroyed handle slots */
  655. tmp = destroyed;
  656. } else {
  657. /* Error during parsing, free all allocated handle slots */
  658. tmp = allocated;
  659. }
  660. for (i = 0; i < AMDGPU_MAX_VCE_HANDLES; ++i)
  661. if (tmp & (1 << i))
  662. atomic_set(&p->adev->vce.handles[i], 0);
  663. return r;
  664. }
  665. /**
  666. * amdgpu_vce_ring_emit_ib - execute indirect buffer
  667. *
  668. * @ring: engine to use
  669. * @ib: the IB to execute
  670. *
  671. */
  672. void amdgpu_vce_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib,
  673. unsigned vm_id, bool ctx_switch)
  674. {
  675. amdgpu_ring_write(ring, VCE_CMD_IB);
  676. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  677. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  678. amdgpu_ring_write(ring, ib->length_dw);
  679. }
  680. /**
  681. * amdgpu_vce_ring_emit_fence - add a fence command to the ring
  682. *
  683. * @ring: engine to use
  684. * @fence: the fence
  685. *
  686. */
  687. void amdgpu_vce_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  688. unsigned flags)
  689. {
  690. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  691. amdgpu_ring_write(ring, VCE_CMD_FENCE);
  692. amdgpu_ring_write(ring, addr);
  693. amdgpu_ring_write(ring, upper_32_bits(addr));
  694. amdgpu_ring_write(ring, seq);
  695. amdgpu_ring_write(ring, VCE_CMD_TRAP);
  696. amdgpu_ring_write(ring, VCE_CMD_END);
  697. }
  698. unsigned amdgpu_vce_ring_get_emit_ib_size(struct amdgpu_ring *ring)
  699. {
  700. return
  701. 4; /* amdgpu_vce_ring_emit_ib */
  702. }
  703. unsigned amdgpu_vce_ring_get_dma_frame_size(struct amdgpu_ring *ring)
  704. {
  705. return
  706. 6; /* amdgpu_vce_ring_emit_fence x1 no user fence */
  707. }
  708. /**
  709. * amdgpu_vce_ring_test_ring - test if VCE ring is working
  710. *
  711. * @ring: the engine to test on
  712. *
  713. */
  714. int amdgpu_vce_ring_test_ring(struct amdgpu_ring *ring)
  715. {
  716. struct amdgpu_device *adev = ring->adev;
  717. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  718. unsigned i;
  719. int r;
  720. r = amdgpu_ring_alloc(ring, 16);
  721. if (r) {
  722. DRM_ERROR("amdgpu: vce failed to lock ring %d (%d).\n",
  723. ring->idx, r);
  724. return r;
  725. }
  726. amdgpu_ring_write(ring, VCE_CMD_END);
  727. amdgpu_ring_commit(ring);
  728. for (i = 0; i < adev->usec_timeout; i++) {
  729. if (amdgpu_ring_get_rptr(ring) != rptr)
  730. break;
  731. DRM_UDELAY(1);
  732. }
  733. if (i < adev->usec_timeout) {
  734. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  735. ring->idx, i);
  736. } else {
  737. DRM_ERROR("amdgpu: ring %d test failed\n",
  738. ring->idx);
  739. r = -ETIMEDOUT;
  740. }
  741. return r;
  742. }
  743. /**
  744. * amdgpu_vce_ring_test_ib - test if VCE IBs are working
  745. *
  746. * @ring: the engine to test on
  747. *
  748. */
  749. int amdgpu_vce_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  750. {
  751. struct fence *fence = NULL;
  752. long r;
  753. /* skip vce ring1/2 ib test for now, since it's not reliable */
  754. if (ring != &ring->adev->vce.ring[0])
  755. return 0;
  756. r = amdgpu_vce_get_create_msg(ring, 1, NULL);
  757. if (r) {
  758. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  759. goto error;
  760. }
  761. r = amdgpu_vce_get_destroy_msg(ring, 1, true, &fence);
  762. if (r) {
  763. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  764. goto error;
  765. }
  766. r = fence_wait_timeout(fence, false, timeout);
  767. if (r == 0) {
  768. DRM_ERROR("amdgpu: IB test timed out.\n");
  769. r = -ETIMEDOUT;
  770. } else if (r < 0) {
  771. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  772. } else {
  773. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  774. r = 0;
  775. }
  776. error:
  777. fence_put(fence);
  778. return r;
  779. }