uvd_v7_0.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_uvd.h"
  27. #include "soc15d.h"
  28. #include "soc15_common.h"
  29. #include "mmsch_v1_0.h"
  30. #include "vega10/soc15ip.h"
  31. #include "vega10/UVD/uvd_7_0_offset.h"
  32. #include "vega10/UVD/uvd_7_0_sh_mask.h"
  33. #include "vega10/VCE/vce_4_0_offset.h"
  34. #include "vega10/VCE/vce_4_0_default.h"
  35. #include "vega10/VCE/vce_4_0_sh_mask.h"
  36. #include "vega10/NBIF/nbif_6_1_offset.h"
  37. #include "vega10/HDP/hdp_4_0_offset.h"
  38. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  39. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  40. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  41. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static int uvd_v7_0_start(struct amdgpu_device *adev);
  44. static void uvd_v7_0_stop(struct amdgpu_device *adev);
  45. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev);
  46. /**
  47. * uvd_v7_0_ring_get_rptr - get read pointer
  48. *
  49. * @ring: amdgpu_ring pointer
  50. *
  51. * Returns the current hardware read pointer
  52. */
  53. static uint64_t uvd_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  54. {
  55. struct amdgpu_device *adev = ring->adev;
  56. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  57. }
  58. /**
  59. * uvd_v7_0_enc_ring_get_rptr - get enc read pointer
  60. *
  61. * @ring: amdgpu_ring pointer
  62. *
  63. * Returns the current hardware enc read pointer
  64. */
  65. static uint64_t uvd_v7_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  66. {
  67. struct amdgpu_device *adev = ring->adev;
  68. if (ring == &adev->uvd.ring_enc[0])
  69. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  70. else
  71. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  72. }
  73. /**
  74. * uvd_v7_0_ring_get_wptr - get write pointer
  75. *
  76. * @ring: amdgpu_ring pointer
  77. *
  78. * Returns the current hardware write pointer
  79. */
  80. static uint64_t uvd_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
  81. {
  82. struct amdgpu_device *adev = ring->adev;
  83. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  84. }
  85. /**
  86. * uvd_v7_0_enc_ring_get_wptr - get enc write pointer
  87. *
  88. * @ring: amdgpu_ring pointer
  89. *
  90. * Returns the current hardware enc write pointer
  91. */
  92. static uint64_t uvd_v7_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  93. {
  94. struct amdgpu_device *adev = ring->adev;
  95. if (ring->use_doorbell)
  96. return adev->wb.wb[ring->wptr_offs];
  97. if (ring == &adev->uvd.ring_enc[0])
  98. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  99. else
  100. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  101. }
  102. /**
  103. * uvd_v7_0_ring_set_wptr - set write pointer
  104. *
  105. * @ring: amdgpu_ring pointer
  106. *
  107. * Commits the write pointer to the hardware
  108. */
  109. static void uvd_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
  110. {
  111. struct amdgpu_device *adev = ring->adev;
  112. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  113. }
  114. /**
  115. * uvd_v7_0_enc_ring_set_wptr - set enc write pointer
  116. *
  117. * @ring: amdgpu_ring pointer
  118. *
  119. * Commits the enc write pointer to the hardware
  120. */
  121. static void uvd_v7_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  122. {
  123. struct amdgpu_device *adev = ring->adev;
  124. if (ring->use_doorbell) {
  125. /* XXX check if swapping is necessary on BE */
  126. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  127. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  128. return;
  129. }
  130. if (ring == &adev->uvd.ring_enc[0])
  131. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  132. lower_32_bits(ring->wptr));
  133. else
  134. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  135. lower_32_bits(ring->wptr));
  136. }
  137. /**
  138. * uvd_v7_0_enc_ring_test_ring - test if UVD ENC ring is working
  139. *
  140. * @ring: the engine to test on
  141. *
  142. */
  143. static int uvd_v7_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  144. {
  145. struct amdgpu_device *adev = ring->adev;
  146. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  147. unsigned i;
  148. int r;
  149. r = amdgpu_ring_alloc(ring, 16);
  150. if (r) {
  151. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  152. ring->idx, r);
  153. return r;
  154. }
  155. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  156. amdgpu_ring_commit(ring);
  157. for (i = 0; i < adev->usec_timeout; i++) {
  158. if (amdgpu_ring_get_rptr(ring) != rptr)
  159. break;
  160. DRM_UDELAY(1);
  161. }
  162. if (i < adev->usec_timeout) {
  163. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  164. ring->idx, i);
  165. } else {
  166. DRM_ERROR("amdgpu: ring %d test failed\n",
  167. ring->idx);
  168. r = -ETIMEDOUT;
  169. }
  170. return r;
  171. }
  172. /**
  173. * uvd_v7_0_enc_get_create_msg - generate a UVD ENC create msg
  174. *
  175. * @adev: amdgpu_device pointer
  176. * @ring: ring we should submit the msg to
  177. * @handle: session handle to use
  178. * @fence: optional fence to return
  179. *
  180. * Open up a stream for HW test
  181. */
  182. static int uvd_v7_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  183. struct dma_fence **fence)
  184. {
  185. const unsigned ib_size_dw = 16;
  186. struct amdgpu_job *job;
  187. struct amdgpu_ib *ib;
  188. struct dma_fence *f = NULL;
  189. uint64_t dummy;
  190. int i, r;
  191. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  192. if (r)
  193. return r;
  194. ib = &job->ibs[0];
  195. dummy = ib->gpu_addr + 1024;
  196. ib->length_dw = 0;
  197. ib->ptr[ib->length_dw++] = 0x00000018;
  198. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  199. ib->ptr[ib->length_dw++] = handle;
  200. ib->ptr[ib->length_dw++] = 0x00000000;
  201. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  202. ib->ptr[ib->length_dw++] = dummy;
  203. ib->ptr[ib->length_dw++] = 0x00000014;
  204. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  205. ib->ptr[ib->length_dw++] = 0x0000001c;
  206. ib->ptr[ib->length_dw++] = 0x00000000;
  207. ib->ptr[ib->length_dw++] = 0x00000000;
  208. ib->ptr[ib->length_dw++] = 0x00000008;
  209. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  210. for (i = ib->length_dw; i < ib_size_dw; ++i)
  211. ib->ptr[i] = 0x0;
  212. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  213. job->fence = dma_fence_get(f);
  214. if (r)
  215. goto err;
  216. amdgpu_job_free(job);
  217. if (fence)
  218. *fence = dma_fence_get(f);
  219. dma_fence_put(f);
  220. return 0;
  221. err:
  222. amdgpu_job_free(job);
  223. return r;
  224. }
  225. /**
  226. * uvd_v7_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  227. *
  228. * @adev: amdgpu_device pointer
  229. * @ring: ring we should submit the msg to
  230. * @handle: session handle to use
  231. * @fence: optional fence to return
  232. *
  233. * Close up a stream for HW test or if userspace failed to do so
  234. */
  235. int uvd_v7_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  236. bool direct, struct dma_fence **fence)
  237. {
  238. const unsigned ib_size_dw = 16;
  239. struct amdgpu_job *job;
  240. struct amdgpu_ib *ib;
  241. struct dma_fence *f = NULL;
  242. uint64_t dummy;
  243. int i, r;
  244. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  245. if (r)
  246. return r;
  247. ib = &job->ibs[0];
  248. dummy = ib->gpu_addr + 1024;
  249. ib->length_dw = 0;
  250. ib->ptr[ib->length_dw++] = 0x00000018;
  251. ib->ptr[ib->length_dw++] = 0x00000001;
  252. ib->ptr[ib->length_dw++] = handle;
  253. ib->ptr[ib->length_dw++] = 0x00000000;
  254. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  255. ib->ptr[ib->length_dw++] = dummy;
  256. ib->ptr[ib->length_dw++] = 0x00000014;
  257. ib->ptr[ib->length_dw++] = 0x00000002;
  258. ib->ptr[ib->length_dw++] = 0x0000001c;
  259. ib->ptr[ib->length_dw++] = 0x00000000;
  260. ib->ptr[ib->length_dw++] = 0x00000000;
  261. ib->ptr[ib->length_dw++] = 0x00000008;
  262. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  263. for (i = ib->length_dw; i < ib_size_dw; ++i)
  264. ib->ptr[i] = 0x0;
  265. if (direct) {
  266. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  267. job->fence = dma_fence_get(f);
  268. if (r)
  269. goto err;
  270. amdgpu_job_free(job);
  271. } else {
  272. r = amdgpu_job_submit(job, ring, &ring->adev->vce.entity,
  273. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  274. if (r)
  275. goto err;
  276. }
  277. if (fence)
  278. *fence = dma_fence_get(f);
  279. dma_fence_put(f);
  280. return 0;
  281. err:
  282. amdgpu_job_free(job);
  283. return r;
  284. }
  285. /**
  286. * uvd_v7_0_enc_ring_test_ib - test if UVD ENC IBs are working
  287. *
  288. * @ring: the engine to test on
  289. *
  290. */
  291. static int uvd_v7_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  292. {
  293. struct dma_fence *fence = NULL;
  294. long r;
  295. r = uvd_v7_0_enc_get_create_msg(ring, 1, NULL);
  296. if (r) {
  297. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  298. goto error;
  299. }
  300. r = uvd_v7_0_enc_get_destroy_msg(ring, 1, true, &fence);
  301. if (r) {
  302. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  303. goto error;
  304. }
  305. r = dma_fence_wait_timeout(fence, false, timeout);
  306. if (r == 0) {
  307. DRM_ERROR("amdgpu: IB test timed out.\n");
  308. r = -ETIMEDOUT;
  309. } else if (r < 0) {
  310. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  311. } else {
  312. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  313. r = 0;
  314. }
  315. error:
  316. dma_fence_put(fence);
  317. return r;
  318. }
  319. static int uvd_v7_0_early_init(void *handle)
  320. {
  321. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  322. if (amdgpu_sriov_vf(adev))
  323. adev->uvd.num_enc_rings = 1;
  324. else
  325. adev->uvd.num_enc_rings = 2;
  326. uvd_v7_0_set_ring_funcs(adev);
  327. uvd_v7_0_set_enc_ring_funcs(adev);
  328. uvd_v7_0_set_irq_funcs(adev);
  329. return 0;
  330. }
  331. static int uvd_v7_0_sw_init(void *handle)
  332. {
  333. struct amdgpu_ring *ring;
  334. struct amd_sched_rq *rq;
  335. int i, r;
  336. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  337. /* UVD TRAP */
  338. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, 124, &adev->uvd.irq);
  339. if (r)
  340. return r;
  341. /* UVD ENC TRAP */
  342. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  343. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_UVD, i + 119, &adev->uvd.irq);
  344. if (r)
  345. return r;
  346. }
  347. r = amdgpu_uvd_sw_init(adev);
  348. if (r)
  349. return r;
  350. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  351. const struct common_firmware_header *hdr;
  352. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  353. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].ucode_id = AMDGPU_UCODE_ID_UVD;
  354. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].fw = adev->uvd.fw;
  355. adev->firmware.fw_size +=
  356. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  357. DRM_INFO("PSP loading UVD firmware\n");
  358. }
  359. ring = &adev->uvd.ring_enc[0];
  360. rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_NORMAL];
  361. r = amd_sched_entity_init(&ring->sched, &adev->uvd.entity_enc,
  362. rq, amdgpu_sched_jobs);
  363. if (r) {
  364. DRM_ERROR("Failed setting up UVD ENC run queue.\n");
  365. return r;
  366. }
  367. r = amdgpu_uvd_resume(adev);
  368. if (r)
  369. return r;
  370. if (!amdgpu_sriov_vf(adev)) {
  371. ring = &adev->uvd.ring;
  372. sprintf(ring->name, "uvd");
  373. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  374. if (r)
  375. return r;
  376. }
  377. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  378. ring = &adev->uvd.ring_enc[i];
  379. sprintf(ring->name, "uvd_enc%d", i);
  380. if (amdgpu_sriov_vf(adev)) {
  381. ring->use_doorbell = true;
  382. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING0_1 * 2;
  383. }
  384. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.irq, 0);
  385. if (r)
  386. return r;
  387. }
  388. r = amdgpu_virt_alloc_mm_table(adev);
  389. if (r)
  390. return r;
  391. return r;
  392. }
  393. static int uvd_v7_0_sw_fini(void *handle)
  394. {
  395. int i, r;
  396. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  397. amdgpu_virt_free_mm_table(adev);
  398. r = amdgpu_uvd_suspend(adev);
  399. if (r)
  400. return r;
  401. amd_sched_entity_fini(&adev->uvd.ring_enc[0].sched, &adev->uvd.entity_enc);
  402. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  403. amdgpu_ring_fini(&adev->uvd.ring_enc[i]);
  404. return amdgpu_uvd_sw_fini(adev);
  405. }
  406. /**
  407. * uvd_v7_0_hw_init - start and test UVD block
  408. *
  409. * @adev: amdgpu_device pointer
  410. *
  411. * Initialize the hardware, boot up the VCPU and do some testing
  412. */
  413. static int uvd_v7_0_hw_init(void *handle)
  414. {
  415. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  416. struct amdgpu_ring *ring = &adev->uvd.ring;
  417. uint32_t tmp;
  418. int i, r;
  419. if (amdgpu_sriov_vf(adev))
  420. r = uvd_v7_0_sriov_start(adev);
  421. else
  422. r = uvd_v7_0_start(adev);
  423. if (r)
  424. goto done;
  425. if (!amdgpu_sriov_vf(adev)) {
  426. ring->ready = true;
  427. r = amdgpu_ring_test_ring(ring);
  428. if (r) {
  429. ring->ready = false;
  430. goto done;
  431. }
  432. r = amdgpu_ring_alloc(ring, 10);
  433. if (r) {
  434. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  435. goto done;
  436. }
  437. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  438. mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL), 0);
  439. amdgpu_ring_write(ring, tmp);
  440. amdgpu_ring_write(ring, 0xFFFFF);
  441. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  442. mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL), 0);
  443. amdgpu_ring_write(ring, tmp);
  444. amdgpu_ring_write(ring, 0xFFFFF);
  445. tmp = PACKET0(SOC15_REG_OFFSET(UVD, 0,
  446. mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL), 0);
  447. amdgpu_ring_write(ring, tmp);
  448. amdgpu_ring_write(ring, 0xFFFFF);
  449. /* Clear timeout status bits */
  450. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  451. mmUVD_SEMA_TIMEOUT_STATUS), 0));
  452. amdgpu_ring_write(ring, 0x8);
  453. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0,
  454. mmUVD_SEMA_CNTL), 0));
  455. amdgpu_ring_write(ring, 3);
  456. amdgpu_ring_commit(ring);
  457. }
  458. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  459. ring = &adev->uvd.ring_enc[i];
  460. ring->ready = true;
  461. r = amdgpu_ring_test_ring(ring);
  462. if (r) {
  463. ring->ready = false;
  464. goto done;
  465. }
  466. }
  467. done:
  468. if (!r)
  469. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  470. return r;
  471. }
  472. /**
  473. * uvd_v7_0_hw_fini - stop the hardware block
  474. *
  475. * @adev: amdgpu_device pointer
  476. *
  477. * Stop the UVD block, mark ring as not ready any more
  478. */
  479. static int uvd_v7_0_hw_fini(void *handle)
  480. {
  481. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  482. struct amdgpu_ring *ring = &adev->uvd.ring;
  483. if (!amdgpu_sriov_vf(adev))
  484. uvd_v7_0_stop(adev);
  485. else {
  486. /* full access mode, so don't touch any UVD register */
  487. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  488. }
  489. ring->ready = false;
  490. return 0;
  491. }
  492. static int uvd_v7_0_suspend(void *handle)
  493. {
  494. int r;
  495. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  496. r = uvd_v7_0_hw_fini(adev);
  497. if (r)
  498. return r;
  499. /* Skip this for APU for now */
  500. if (!(adev->flags & AMD_IS_APU))
  501. r = amdgpu_uvd_suspend(adev);
  502. return r;
  503. }
  504. static int uvd_v7_0_resume(void *handle)
  505. {
  506. int r;
  507. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  508. /* Skip this for APU for now */
  509. if (!(adev->flags & AMD_IS_APU)) {
  510. r = amdgpu_uvd_resume(adev);
  511. if (r)
  512. return r;
  513. }
  514. return uvd_v7_0_hw_init(adev);
  515. }
  516. /**
  517. * uvd_v7_0_mc_resume - memory controller programming
  518. *
  519. * @adev: amdgpu_device pointer
  520. *
  521. * Let the UVD memory controller know it's offsets
  522. */
  523. static void uvd_v7_0_mc_resume(struct amdgpu_device *adev)
  524. {
  525. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  526. uint32_t offset;
  527. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  528. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  529. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  530. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  531. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  532. offset = 0;
  533. } else {
  534. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  535. lower_32_bits(adev->uvd.gpu_addr));
  536. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  537. upper_32_bits(adev->uvd.gpu_addr));
  538. offset = size;
  539. }
  540. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  541. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  542. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  543. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  544. lower_32_bits(adev->uvd.gpu_addr + offset));
  545. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  546. upper_32_bits(adev->uvd.gpu_addr + offset));
  547. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, (1 << 21));
  548. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_UVD_HEAP_SIZE);
  549. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  550. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  551. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  552. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  553. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, (2 << 21));
  554. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  555. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  556. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  557. adev->gfx.config.gb_addr_config);
  558. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  559. adev->gfx.config.gb_addr_config);
  560. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  561. adev->gfx.config.gb_addr_config);
  562. WREG32_SOC15(UVD, 0, mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  563. }
  564. static int uvd_v7_0_mmsch_start(struct amdgpu_device *adev,
  565. struct amdgpu_mm_table *table)
  566. {
  567. uint32_t data = 0, loop;
  568. uint64_t addr = table->gpu_addr;
  569. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)table->cpu_addr;
  570. uint32_t size;
  571. size = header->header_size + header->vce_table_size + header->uvd_table_size;
  572. /* 1, write to vce_mmsch_vf_ctx_addr_lo/hi register with GPU mc addr of memory descriptor location */
  573. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_LO, lower_32_bits(addr));
  574. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_HI, upper_32_bits(addr));
  575. /* 2, update vmid of descriptor */
  576. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID);
  577. data &= ~VCE_MMSCH_VF_VMID__VF_CTX_VMID_MASK;
  578. data |= (0 << VCE_MMSCH_VF_VMID__VF_CTX_VMID__SHIFT); /* use domain0 for MM scheduler */
  579. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID, data);
  580. /* 3, notify mmsch about the size of this descriptor */
  581. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_SIZE, size);
  582. /* 4, set resp to zero */
  583. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP, 0);
  584. /* 5, kick off the initialization and wait until VCE_MMSCH_VF_MAILBOX_RESP becomes non-zero */
  585. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_HOST, 0x10000001);
  586. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  587. loop = 1000;
  588. while ((data & 0x10000002) != 0x10000002) {
  589. udelay(10);
  590. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  591. loop--;
  592. if (!loop)
  593. break;
  594. }
  595. if (!loop) {
  596. dev_err(adev->dev, "failed to init MMSCH, mmVCE_MMSCH_VF_MAILBOX_RESP = %x\n", data);
  597. return -EBUSY;
  598. }
  599. WDOORBELL32(adev->uvd.ring_enc[0].doorbell_index, 0);
  600. return 0;
  601. }
  602. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev)
  603. {
  604. struct amdgpu_ring *ring;
  605. uint32_t offset, size, tmp;
  606. uint32_t table_size = 0;
  607. struct mmsch_v1_0_cmd_direct_write direct_wt = { {0} };
  608. struct mmsch_v1_0_cmd_direct_read_modify_write direct_rd_mod_wt = { {0} };
  609. struct mmsch_v1_0_cmd_direct_polling direct_poll = { {0} };
  610. struct mmsch_v1_0_cmd_end end = { {0} };
  611. uint32_t *init_table = adev->virt.mm_table.cpu_addr;
  612. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)init_table;
  613. direct_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_WRITE;
  614. direct_rd_mod_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
  615. direct_poll.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_POLLING;
  616. end.cmd_header.command_type = MMSCH_COMMAND__END;
  617. if (header->uvd_table_offset == 0 && header->uvd_table_size == 0) {
  618. header->version = MMSCH_VERSION;
  619. header->header_size = sizeof(struct mmsch_v1_0_init_header) >> 2;
  620. if (header->vce_table_offset == 0 && header->vce_table_size == 0)
  621. header->uvd_table_offset = header->header_size;
  622. else
  623. header->uvd_table_offset = header->vce_table_size + header->vce_table_offset;
  624. init_table += header->uvd_table_offset;
  625. ring = &adev->uvd.ring;
  626. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  627. /* disable clock gating */
  628. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS),
  629. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK, 0);
  630. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS),
  631. 0xFFFFFFFF, 0x00000004);
  632. /* mc resume*/
  633. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  634. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  635. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  636. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  637. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  638. offset = 0;
  639. } else {
  640. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  641. lower_32_bits(adev->uvd.gpu_addr));
  642. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  643. upper_32_bits(adev->uvd.gpu_addr));
  644. offset = size;
  645. }
  646. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0),
  647. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  648. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE0), size);
  649. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  650. lower_32_bits(adev->uvd.gpu_addr + offset));
  651. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  652. upper_32_bits(adev->uvd.gpu_addr + offset));
  653. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  654. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  655. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  656. lower_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  657. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  658. upper_32_bits(adev->uvd.gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  659. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  660. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CACHE_SIZE2),
  661. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  662. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_ADDR_CONFIG),
  663. adev->gfx.config.gb_addr_config);
  664. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG),
  665. adev->gfx.config.gb_addr_config);
  666. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG),
  667. adev->gfx.config.gb_addr_config);
  668. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  669. /* mc resume end*/
  670. /* disable clock gating */
  671. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL),
  672. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK, 0);
  673. /* disable interupt */
  674. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  675. ~UVD_MASTINT_EN__VCPU_EN_MASK, 0);
  676. /* stall UMC and register bus before resetting VCPU */
  677. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  678. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  679. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  680. /* put LMI, VCPU, RBC etc... into reset */
  681. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  682. (uint32_t)(UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  683. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  684. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  685. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  686. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  687. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  688. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  689. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK));
  690. /* initialize UVD memory controller */
  691. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL),
  692. (uint32_t)((0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  693. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  694. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  695. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  696. UVD_LMI_CTRL__REQ_MODE_MASK |
  697. 0x00100000L));
  698. /* disable byte swapping */
  699. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_SWAP_CNTL), 0);
  700. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MP_SWAP_CNTL), 0);
  701. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA0), 0x40c2040);
  702. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXA1), 0x0);
  703. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB0), 0x40c2040);
  704. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUXB1), 0x0);
  705. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_ALU), 0);
  706. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MPC_SET_MUX), 0x88);
  707. /* take all subblocks out of reset, except VCPU */
  708. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  709. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  710. /* enable VCPU clock */
  711. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL),
  712. UVD_VCPU_CNTL__CLK_EN_MASK);
  713. /* enable UMC */
  714. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  715. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  716. /* boot up the VCPU */
  717. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0);
  718. MMSCH_V1_0_INSERT_DIRECT_POLL(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0x02, 0x02);
  719. /* enable master interrupt */
  720. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  721. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  722. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  723. /* clear the bit 4 of UVD_STATUS */
  724. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS),
  725. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT), 0);
  726. /* force RBC into idle state */
  727. size = order_base_2(ring->ring_size);
  728. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, size);
  729. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  730. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  731. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  732. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  733. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  734. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), tmp);
  735. /* set the write pointer delay */
  736. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL), 0);
  737. /* set the wb address */
  738. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR),
  739. (upper_32_bits(ring->gpu_addr) >> 2));
  740. /* programm the RB_BASE for ring buffer */
  741. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW),
  742. lower_32_bits(ring->gpu_addr));
  743. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH),
  744. upper_32_bits(ring->gpu_addr));
  745. ring->wptr = 0;
  746. ring = &adev->uvd.ring_enc[0];
  747. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_LO), ring->gpu_addr);
  748. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  749. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, 0, mmUVD_RB_SIZE), ring->ring_size / 4);
  750. /* add end packet */
  751. memcpy((void *)init_table, &end, sizeof(struct mmsch_v1_0_cmd_end));
  752. table_size += sizeof(struct mmsch_v1_0_cmd_end) / 4;
  753. header->uvd_table_size = table_size;
  754. return uvd_v7_0_mmsch_start(adev, &adev->virt.mm_table);
  755. }
  756. return -EINVAL; /* already initializaed ? */
  757. }
  758. /**
  759. * uvd_v7_0_start - start UVD block
  760. *
  761. * @adev: amdgpu_device pointer
  762. *
  763. * Setup and start the UVD block
  764. */
  765. static int uvd_v7_0_start(struct amdgpu_device *adev)
  766. {
  767. struct amdgpu_ring *ring = &adev->uvd.ring;
  768. uint32_t rb_bufsz, tmp;
  769. uint32_t lmi_swap_cntl;
  770. uint32_t mp_swap_cntl;
  771. int i, j, r;
  772. /* disable DPG */
  773. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_POWER_STATUS), 0,
  774. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  775. /* disable byte swapping */
  776. lmi_swap_cntl = 0;
  777. mp_swap_cntl = 0;
  778. uvd_v7_0_mc_resume(adev);
  779. /* disable clock gating */
  780. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_CGC_CTRL), 0,
  781. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  782. /* disable interupt */
  783. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  784. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  785. /* stall UMC and register bus before resetting VCPU */
  786. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  787. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  788. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  789. mdelay(1);
  790. /* put LMI, VCPU, RBC etc... into reset */
  791. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  792. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  793. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  794. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  795. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  796. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  797. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  798. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  799. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  800. mdelay(5);
  801. /* initialize UVD memory controller */
  802. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  803. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  804. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  805. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  806. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  807. UVD_LMI_CTRL__REQ_MODE_MASK |
  808. 0x00100000L);
  809. #ifdef __BIG_ENDIAN
  810. /* swap (8 in 32) RB and IB */
  811. lmi_swap_cntl = 0xa;
  812. mp_swap_cntl = 0;
  813. #endif
  814. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  815. WREG32_SOC15(UVD, 0, mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  816. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  817. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  818. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  819. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  820. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  821. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  822. /* take all subblocks out of reset, except VCPU */
  823. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  824. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  825. mdelay(5);
  826. /* enable VCPU clock */
  827. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  828. UVD_VCPU_CNTL__CLK_EN_MASK);
  829. /* enable UMC */
  830. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  831. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  832. /* boot up the VCPU */
  833. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  834. mdelay(10);
  835. for (i = 0; i < 10; ++i) {
  836. uint32_t status;
  837. for (j = 0; j < 100; ++j) {
  838. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  839. if (status & 2)
  840. break;
  841. mdelay(10);
  842. }
  843. r = 0;
  844. if (status & 2)
  845. break;
  846. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  847. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  848. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  849. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  850. mdelay(10);
  851. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  852. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  853. mdelay(10);
  854. r = -1;
  855. }
  856. if (r) {
  857. DRM_ERROR("UVD not responding, giving up!!!\n");
  858. return r;
  859. }
  860. /* enable master interrupt */
  861. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  862. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  863. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  864. /* clear the bit 4 of UVD_STATUS */
  865. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  866. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  867. /* force RBC into idle state */
  868. rb_bufsz = order_base_2(ring->ring_size);
  869. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  870. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  871. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  872. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  873. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  874. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  875. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  876. /* set the write pointer delay */
  877. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  878. /* set the wb address */
  879. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  880. (upper_32_bits(ring->gpu_addr) >> 2));
  881. /* programm the RB_BASE for ring buffer */
  882. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  883. lower_32_bits(ring->gpu_addr));
  884. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  885. upper_32_bits(ring->gpu_addr));
  886. /* Initialize the ring buffer's read and write pointers */
  887. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  888. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  889. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  890. lower_32_bits(ring->wptr));
  891. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  892. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  893. ring = &adev->uvd.ring_enc[0];
  894. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  895. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  896. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  897. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  898. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  899. ring = &adev->uvd.ring_enc[1];
  900. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  901. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  902. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  903. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  904. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  905. return 0;
  906. }
  907. /**
  908. * uvd_v7_0_stop - stop UVD block
  909. *
  910. * @adev: amdgpu_device pointer
  911. *
  912. * stop the UVD block
  913. */
  914. static void uvd_v7_0_stop(struct amdgpu_device *adev)
  915. {
  916. /* force RBC into idle state */
  917. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  918. /* Stall UMC and register bus before resetting VCPU */
  919. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  920. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  921. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  922. mdelay(1);
  923. /* put VCPU into reset */
  924. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  925. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  926. mdelay(5);
  927. /* disable VCPU clock */
  928. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  929. /* Unstall UMC and register bus */
  930. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  931. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  932. }
  933. /**
  934. * uvd_v7_0_ring_emit_fence - emit an fence & trap command
  935. *
  936. * @ring: amdgpu_ring pointer
  937. * @fence: fence to emit
  938. *
  939. * Write a fence and a trap command to the ring.
  940. */
  941. static void uvd_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  942. unsigned flags)
  943. {
  944. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  945. amdgpu_ring_write(ring,
  946. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  947. amdgpu_ring_write(ring, seq);
  948. amdgpu_ring_write(ring,
  949. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  950. amdgpu_ring_write(ring, addr & 0xffffffff);
  951. amdgpu_ring_write(ring,
  952. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  953. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  954. amdgpu_ring_write(ring,
  955. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  956. amdgpu_ring_write(ring, 0);
  957. amdgpu_ring_write(ring,
  958. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  959. amdgpu_ring_write(ring, 0);
  960. amdgpu_ring_write(ring,
  961. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  962. amdgpu_ring_write(ring, 0);
  963. amdgpu_ring_write(ring,
  964. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  965. amdgpu_ring_write(ring, 2);
  966. }
  967. /**
  968. * uvd_v7_0_enc_ring_emit_fence - emit an enc fence & trap command
  969. *
  970. * @ring: amdgpu_ring pointer
  971. * @fence: fence to emit
  972. *
  973. * Write enc a fence and a trap command to the ring.
  974. */
  975. static void uvd_v7_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  976. u64 seq, unsigned flags)
  977. {
  978. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  979. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  980. amdgpu_ring_write(ring, addr);
  981. amdgpu_ring_write(ring, upper_32_bits(addr));
  982. amdgpu_ring_write(ring, seq);
  983. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  984. }
  985. /**
  986. * uvd_v7_0_ring_emit_hdp_flush - emit an hdp flush
  987. *
  988. * @ring: amdgpu_ring pointer
  989. *
  990. * Emits an hdp flush.
  991. */
  992. static void uvd_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  993. {
  994. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(NBIF, 0,
  995. mmHDP_MEM_COHERENCY_FLUSH_CNTL), 0));
  996. amdgpu_ring_write(ring, 0);
  997. }
  998. /**
  999. * uvd_v7_0_ring_hdp_invalidate - emit an hdp invalidate
  1000. *
  1001. * @ring: amdgpu_ring pointer
  1002. *
  1003. * Emits an hdp invalidate.
  1004. */
  1005. static void uvd_v7_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1006. {
  1007. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0), 0));
  1008. amdgpu_ring_write(ring, 1);
  1009. }
  1010. /**
  1011. * uvd_v7_0_ring_test_ring - register write test
  1012. *
  1013. * @ring: amdgpu_ring pointer
  1014. *
  1015. * Test if we can successfully write to the context register
  1016. */
  1017. static int uvd_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1018. {
  1019. struct amdgpu_device *adev = ring->adev;
  1020. uint32_t tmp = 0;
  1021. unsigned i;
  1022. int r;
  1023. WREG32_SOC15(UVD, 0, mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  1024. r = amdgpu_ring_alloc(ring, 3);
  1025. if (r) {
  1026. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  1027. ring->idx, r);
  1028. return r;
  1029. }
  1030. amdgpu_ring_write(ring,
  1031. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  1032. amdgpu_ring_write(ring, 0xDEADBEEF);
  1033. amdgpu_ring_commit(ring);
  1034. for (i = 0; i < adev->usec_timeout; i++) {
  1035. tmp = RREG32_SOC15(UVD, 0, mmUVD_CONTEXT_ID);
  1036. if (tmp == 0xDEADBEEF)
  1037. break;
  1038. DRM_UDELAY(1);
  1039. }
  1040. if (i < adev->usec_timeout) {
  1041. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  1042. ring->idx, i);
  1043. } else {
  1044. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  1045. ring->idx, tmp);
  1046. r = -EINVAL;
  1047. }
  1048. return r;
  1049. }
  1050. /**
  1051. * uvd_v7_0_ring_emit_ib - execute indirect buffer
  1052. *
  1053. * @ring: amdgpu_ring pointer
  1054. * @ib: indirect buffer to execute
  1055. *
  1056. * Write ring commands to execute the indirect buffer
  1057. */
  1058. static void uvd_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
  1059. struct amdgpu_ib *ib,
  1060. unsigned vm_id, bool ctx_switch)
  1061. {
  1062. amdgpu_ring_write(ring,
  1063. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  1064. amdgpu_ring_write(ring, vm_id);
  1065. amdgpu_ring_write(ring,
  1066. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  1067. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1068. amdgpu_ring_write(ring,
  1069. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  1070. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1071. amdgpu_ring_write(ring,
  1072. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  1073. amdgpu_ring_write(ring, ib->length_dw);
  1074. }
  1075. /**
  1076. * uvd_v7_0_enc_ring_emit_ib - enc execute indirect buffer
  1077. *
  1078. * @ring: amdgpu_ring pointer
  1079. * @ib: indirect buffer to execute
  1080. *
  1081. * Write enc ring commands to execute the indirect buffer
  1082. */
  1083. static void uvd_v7_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  1084. struct amdgpu_ib *ib, unsigned int vm_id, bool ctx_switch)
  1085. {
  1086. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  1087. amdgpu_ring_write(ring, vm_id);
  1088. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1089. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1090. amdgpu_ring_write(ring, ib->length_dw);
  1091. }
  1092. static void uvd_v7_0_vm_reg_write(struct amdgpu_ring *ring,
  1093. uint32_t data0, uint32_t data1)
  1094. {
  1095. amdgpu_ring_write(ring,
  1096. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1097. amdgpu_ring_write(ring, data0);
  1098. amdgpu_ring_write(ring,
  1099. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1100. amdgpu_ring_write(ring, data1);
  1101. amdgpu_ring_write(ring,
  1102. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1103. amdgpu_ring_write(ring, 8);
  1104. }
  1105. static void uvd_v7_0_vm_reg_wait(struct amdgpu_ring *ring,
  1106. uint32_t data0, uint32_t data1, uint32_t mask)
  1107. {
  1108. amdgpu_ring_write(ring,
  1109. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  1110. amdgpu_ring_write(ring, data0);
  1111. amdgpu_ring_write(ring,
  1112. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  1113. amdgpu_ring_write(ring, data1);
  1114. amdgpu_ring_write(ring,
  1115. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  1116. amdgpu_ring_write(ring, mask);
  1117. amdgpu_ring_write(ring,
  1118. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  1119. amdgpu_ring_write(ring, 12);
  1120. }
  1121. static void uvd_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1122. unsigned vm_id, uint64_t pd_addr)
  1123. {
  1124. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1125. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1126. uint32_t data0, data1, mask;
  1127. unsigned eng = ring->vm_inv_eng;
  1128. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  1129. pd_addr |= AMDGPU_PTE_VALID;
  1130. data0 = (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2;
  1131. data1 = upper_32_bits(pd_addr);
  1132. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1133. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  1134. data1 = lower_32_bits(pd_addr);
  1135. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1136. data0 = (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2;
  1137. data1 = lower_32_bits(pd_addr);
  1138. mask = 0xffffffff;
  1139. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  1140. /* flush TLB */
  1141. data0 = (hub->vm_inv_eng0_req + eng) << 2;
  1142. data1 = req;
  1143. uvd_v7_0_vm_reg_write(ring, data0, data1);
  1144. /* wait for flush */
  1145. data0 = (hub->vm_inv_eng0_ack + eng) << 2;
  1146. data1 = 1 << vm_id;
  1147. mask = 1 << vm_id;
  1148. uvd_v7_0_vm_reg_wait(ring, data0, data1, mask);
  1149. }
  1150. static void uvd_v7_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  1151. {
  1152. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  1153. }
  1154. static void uvd_v7_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1155. unsigned int vm_id, uint64_t pd_addr)
  1156. {
  1157. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1158. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  1159. unsigned eng = ring->vm_inv_eng;
  1160. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  1161. pd_addr |= AMDGPU_PTE_VALID;
  1162. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1163. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_hi32 + vm_id * 2) << 2);
  1164. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  1165. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1166. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  1167. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1168. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1169. amdgpu_ring_write(ring, (hub->ctx0_ptb_addr_lo32 + vm_id * 2) << 2);
  1170. amdgpu_ring_write(ring, 0xffffffff);
  1171. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  1172. /* flush TLB */
  1173. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1174. amdgpu_ring_write(ring, (hub->vm_inv_eng0_req + eng) << 2);
  1175. amdgpu_ring_write(ring, req);
  1176. /* wait for flush */
  1177. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1178. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  1179. amdgpu_ring_write(ring, 1 << vm_id);
  1180. amdgpu_ring_write(ring, 1 << vm_id);
  1181. }
  1182. #if 0
  1183. static bool uvd_v7_0_is_idle(void *handle)
  1184. {
  1185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1186. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  1187. }
  1188. static int uvd_v7_0_wait_for_idle(void *handle)
  1189. {
  1190. unsigned i;
  1191. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1192. for (i = 0; i < adev->usec_timeout; i++) {
  1193. if (uvd_v7_0_is_idle(handle))
  1194. return 0;
  1195. }
  1196. return -ETIMEDOUT;
  1197. }
  1198. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  1199. static bool uvd_v7_0_check_soft_reset(void *handle)
  1200. {
  1201. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1202. u32 srbm_soft_reset = 0;
  1203. u32 tmp = RREG32(mmSRBM_STATUS);
  1204. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1205. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1206. (RREG32_SOC15(UVD, 0, mmUVD_STATUS) &
  1207. AMDGPU_UVD_STATUS_BUSY_MASK))
  1208. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1209. SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1210. if (srbm_soft_reset) {
  1211. adev->uvd.srbm_soft_reset = srbm_soft_reset;
  1212. return true;
  1213. } else {
  1214. adev->uvd.srbm_soft_reset = 0;
  1215. return false;
  1216. }
  1217. }
  1218. static int uvd_v7_0_pre_soft_reset(void *handle)
  1219. {
  1220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1221. if (!adev->uvd.srbm_soft_reset)
  1222. return 0;
  1223. uvd_v7_0_stop(adev);
  1224. return 0;
  1225. }
  1226. static int uvd_v7_0_soft_reset(void *handle)
  1227. {
  1228. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1229. u32 srbm_soft_reset;
  1230. if (!adev->uvd.srbm_soft_reset)
  1231. return 0;
  1232. srbm_soft_reset = adev->uvd.srbm_soft_reset;
  1233. if (srbm_soft_reset) {
  1234. u32 tmp;
  1235. tmp = RREG32(mmSRBM_SOFT_RESET);
  1236. tmp |= srbm_soft_reset;
  1237. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1238. WREG32(mmSRBM_SOFT_RESET, tmp);
  1239. tmp = RREG32(mmSRBM_SOFT_RESET);
  1240. udelay(50);
  1241. tmp &= ~srbm_soft_reset;
  1242. WREG32(mmSRBM_SOFT_RESET, tmp);
  1243. tmp = RREG32(mmSRBM_SOFT_RESET);
  1244. /* Wait a little for things to settle down */
  1245. udelay(50);
  1246. }
  1247. return 0;
  1248. }
  1249. static int uvd_v7_0_post_soft_reset(void *handle)
  1250. {
  1251. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1252. if (!adev->uvd.srbm_soft_reset)
  1253. return 0;
  1254. mdelay(5);
  1255. return uvd_v7_0_start(adev);
  1256. }
  1257. #endif
  1258. static int uvd_v7_0_set_interrupt_state(struct amdgpu_device *adev,
  1259. struct amdgpu_irq_src *source,
  1260. unsigned type,
  1261. enum amdgpu_interrupt_state state)
  1262. {
  1263. // TODO
  1264. return 0;
  1265. }
  1266. static int uvd_v7_0_process_interrupt(struct amdgpu_device *adev,
  1267. struct amdgpu_irq_src *source,
  1268. struct amdgpu_iv_entry *entry)
  1269. {
  1270. DRM_DEBUG("IH: UVD TRAP\n");
  1271. switch (entry->src_id) {
  1272. case 124:
  1273. amdgpu_fence_process(&adev->uvd.ring);
  1274. break;
  1275. case 119:
  1276. amdgpu_fence_process(&adev->uvd.ring_enc[0]);
  1277. break;
  1278. case 120:
  1279. if (!amdgpu_sriov_vf(adev))
  1280. amdgpu_fence_process(&adev->uvd.ring_enc[1]);
  1281. break;
  1282. default:
  1283. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1284. entry->src_id, entry->src_data[0]);
  1285. break;
  1286. }
  1287. return 0;
  1288. }
  1289. #if 0
  1290. static void uvd_v7_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1291. {
  1292. uint32_t data, data1, data2, suvd_flags;
  1293. data = RREG32_SOC15(UVD, 0, mmUVD_CGC_CTRL);
  1294. data1 = RREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE);
  1295. data2 = RREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_CTRL);
  1296. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1297. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1298. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1299. UVD_SUVD_CGC_GATE__SIT_MASK |
  1300. UVD_SUVD_CGC_GATE__SMP_MASK |
  1301. UVD_SUVD_CGC_GATE__SCM_MASK |
  1302. UVD_SUVD_CGC_GATE__SDB_MASK;
  1303. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1304. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1305. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1306. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1307. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1308. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1309. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1310. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1311. UVD_CGC_CTRL__SYS_MODE_MASK |
  1312. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1313. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1314. UVD_CGC_CTRL__REGS_MODE_MASK |
  1315. UVD_CGC_CTRL__RBC_MODE_MASK |
  1316. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1317. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1318. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1319. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1320. UVD_CGC_CTRL__MPC_MODE_MASK |
  1321. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1322. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1323. UVD_CGC_CTRL__WCB_MODE_MASK |
  1324. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1325. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1326. UVD_CGC_CTRL__JPEG2_MODE_MASK |
  1327. UVD_CGC_CTRL__SCPU_MODE_MASK);
  1328. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1329. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1330. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1331. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1332. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1333. data1 |= suvd_flags;
  1334. WREG32_SOC15(UVD, 0, mmUVD_CGC_CTRL, data);
  1335. WREG32_SOC15(UVD, 0, mmUVD_CGC_GATE, 0);
  1336. WREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE, data1);
  1337. WREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_CTRL, data2);
  1338. }
  1339. static void uvd_v7_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1340. {
  1341. uint32_t data, data1, cgc_flags, suvd_flags;
  1342. data = RREG32_SOC15(UVD, 0, mmUVD_CGC_GATE);
  1343. data1 = RREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE);
  1344. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1345. UVD_CGC_GATE__UDEC_MASK |
  1346. UVD_CGC_GATE__MPEG2_MASK |
  1347. UVD_CGC_GATE__RBC_MASK |
  1348. UVD_CGC_GATE__LMI_MC_MASK |
  1349. UVD_CGC_GATE__IDCT_MASK |
  1350. UVD_CGC_GATE__MPRD_MASK |
  1351. UVD_CGC_GATE__MPC_MASK |
  1352. UVD_CGC_GATE__LBSI_MASK |
  1353. UVD_CGC_GATE__LRBBM_MASK |
  1354. UVD_CGC_GATE__UDEC_RE_MASK |
  1355. UVD_CGC_GATE__UDEC_CM_MASK |
  1356. UVD_CGC_GATE__UDEC_IT_MASK |
  1357. UVD_CGC_GATE__UDEC_DB_MASK |
  1358. UVD_CGC_GATE__UDEC_MP_MASK |
  1359. UVD_CGC_GATE__WCB_MASK |
  1360. UVD_CGC_GATE__VCPU_MASK |
  1361. UVD_CGC_GATE__SCPU_MASK |
  1362. UVD_CGC_GATE__JPEG_MASK |
  1363. UVD_CGC_GATE__JPEG2_MASK;
  1364. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1365. UVD_SUVD_CGC_GATE__SIT_MASK |
  1366. UVD_SUVD_CGC_GATE__SMP_MASK |
  1367. UVD_SUVD_CGC_GATE__SCM_MASK |
  1368. UVD_SUVD_CGC_GATE__SDB_MASK;
  1369. data |= cgc_flags;
  1370. data1 |= suvd_flags;
  1371. WREG32_SOC15(UVD, 0, mmUVD_CGC_GATE, data);
  1372. WREG32_SOC15(UVD, 0, mmUVD_SUVD_CGC_GATE, data1);
  1373. }
  1374. static void uvd_v7_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  1375. {
  1376. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  1377. if (enable)
  1378. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1379. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1380. else
  1381. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1382. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1383. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  1384. }
  1385. static int uvd_v7_0_set_clockgating_state(void *handle,
  1386. enum amd_clockgating_state state)
  1387. {
  1388. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1389. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1390. uvd_v7_0_set_bypass_mode(adev, enable);
  1391. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  1392. return 0;
  1393. if (enable) {
  1394. /* disable HW gating and enable Sw gating */
  1395. uvd_v7_0_set_sw_clock_gating(adev);
  1396. } else {
  1397. /* wait for STATUS to clear */
  1398. if (uvd_v7_0_wait_for_idle(handle))
  1399. return -EBUSY;
  1400. /* enable HW gates because UVD is idle */
  1401. /* uvd_v7_0_set_hw_clock_gating(adev); */
  1402. }
  1403. return 0;
  1404. }
  1405. static int uvd_v7_0_set_powergating_state(void *handle,
  1406. enum amd_powergating_state state)
  1407. {
  1408. /* This doesn't actually powergate the UVD block.
  1409. * That's done in the dpm code via the SMC. This
  1410. * just re-inits the block as necessary. The actual
  1411. * gating still happens in the dpm code. We should
  1412. * revisit this when there is a cleaner line between
  1413. * the smc and the hw blocks
  1414. */
  1415. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1416. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  1417. return 0;
  1418. WREG32_SOC15(UVD, 0, mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1419. if (state == AMD_PG_STATE_GATE) {
  1420. uvd_v7_0_stop(adev);
  1421. return 0;
  1422. } else {
  1423. return uvd_v7_0_start(adev);
  1424. }
  1425. }
  1426. #endif
  1427. static int uvd_v7_0_set_clockgating_state(void *handle,
  1428. enum amd_clockgating_state state)
  1429. {
  1430. /* needed for driver unload*/
  1431. return 0;
  1432. }
  1433. const struct amd_ip_funcs uvd_v7_0_ip_funcs = {
  1434. .name = "uvd_v7_0",
  1435. .early_init = uvd_v7_0_early_init,
  1436. .late_init = NULL,
  1437. .sw_init = uvd_v7_0_sw_init,
  1438. .sw_fini = uvd_v7_0_sw_fini,
  1439. .hw_init = uvd_v7_0_hw_init,
  1440. .hw_fini = uvd_v7_0_hw_fini,
  1441. .suspend = uvd_v7_0_suspend,
  1442. .resume = uvd_v7_0_resume,
  1443. .is_idle = NULL /* uvd_v7_0_is_idle */,
  1444. .wait_for_idle = NULL /* uvd_v7_0_wait_for_idle */,
  1445. .check_soft_reset = NULL /* uvd_v7_0_check_soft_reset */,
  1446. .pre_soft_reset = NULL /* uvd_v7_0_pre_soft_reset */,
  1447. .soft_reset = NULL /* uvd_v7_0_soft_reset */,
  1448. .post_soft_reset = NULL /* uvd_v7_0_post_soft_reset */,
  1449. .set_clockgating_state = uvd_v7_0_set_clockgating_state,
  1450. .set_powergating_state = NULL /* uvd_v7_0_set_powergating_state */,
  1451. };
  1452. static const struct amdgpu_ring_funcs uvd_v7_0_ring_vm_funcs = {
  1453. .type = AMDGPU_RING_TYPE_UVD,
  1454. .align_mask = 0xf,
  1455. .nop = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0),
  1456. .support_64bit_ptrs = false,
  1457. .vmhub = AMDGPU_MMHUB,
  1458. .get_rptr = uvd_v7_0_ring_get_rptr,
  1459. .get_wptr = uvd_v7_0_ring_get_wptr,
  1460. .set_wptr = uvd_v7_0_ring_set_wptr,
  1461. .emit_frame_size =
  1462. 2 + /* uvd_v7_0_ring_emit_hdp_flush */
  1463. 2 + /* uvd_v7_0_ring_emit_hdp_invalidate */
  1464. 34 + /* uvd_v7_0_ring_emit_vm_flush */
  1465. 14 + 14, /* uvd_v7_0_ring_emit_fence x2 vm fence */
  1466. .emit_ib_size = 8, /* uvd_v7_0_ring_emit_ib */
  1467. .emit_ib = uvd_v7_0_ring_emit_ib,
  1468. .emit_fence = uvd_v7_0_ring_emit_fence,
  1469. .emit_vm_flush = uvd_v7_0_ring_emit_vm_flush,
  1470. .emit_hdp_flush = uvd_v7_0_ring_emit_hdp_flush,
  1471. .emit_hdp_invalidate = uvd_v7_0_ring_emit_hdp_invalidate,
  1472. .test_ring = uvd_v7_0_ring_test_ring,
  1473. .test_ib = amdgpu_uvd_ring_test_ib,
  1474. .insert_nop = amdgpu_ring_insert_nop,
  1475. .pad_ib = amdgpu_ring_generic_pad_ib,
  1476. .begin_use = amdgpu_uvd_ring_begin_use,
  1477. .end_use = amdgpu_uvd_ring_end_use,
  1478. };
  1479. static const struct amdgpu_ring_funcs uvd_v7_0_enc_ring_vm_funcs = {
  1480. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1481. .align_mask = 0x3f,
  1482. .nop = HEVC_ENC_CMD_NO_OP,
  1483. .support_64bit_ptrs = false,
  1484. .vmhub = AMDGPU_MMHUB,
  1485. .get_rptr = uvd_v7_0_enc_ring_get_rptr,
  1486. .get_wptr = uvd_v7_0_enc_ring_get_wptr,
  1487. .set_wptr = uvd_v7_0_enc_ring_set_wptr,
  1488. .emit_frame_size =
  1489. 17 + /* uvd_v7_0_enc_ring_emit_vm_flush */
  1490. 5 + 5 + /* uvd_v7_0_enc_ring_emit_fence x2 vm fence */
  1491. 1, /* uvd_v7_0_enc_ring_insert_end */
  1492. .emit_ib_size = 5, /* uvd_v7_0_enc_ring_emit_ib */
  1493. .emit_ib = uvd_v7_0_enc_ring_emit_ib,
  1494. .emit_fence = uvd_v7_0_enc_ring_emit_fence,
  1495. .emit_vm_flush = uvd_v7_0_enc_ring_emit_vm_flush,
  1496. .test_ring = uvd_v7_0_enc_ring_test_ring,
  1497. .test_ib = uvd_v7_0_enc_ring_test_ib,
  1498. .insert_nop = amdgpu_ring_insert_nop,
  1499. .insert_end = uvd_v7_0_enc_ring_insert_end,
  1500. .pad_ib = amdgpu_ring_generic_pad_ib,
  1501. .begin_use = amdgpu_uvd_ring_begin_use,
  1502. .end_use = amdgpu_uvd_ring_end_use,
  1503. };
  1504. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  1505. {
  1506. adev->uvd.ring.funcs = &uvd_v7_0_ring_vm_funcs;
  1507. DRM_INFO("UVD is enabled in VM mode\n");
  1508. }
  1509. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1510. {
  1511. int i;
  1512. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1513. adev->uvd.ring_enc[i].funcs = &uvd_v7_0_enc_ring_vm_funcs;
  1514. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1515. }
  1516. static const struct amdgpu_irq_src_funcs uvd_v7_0_irq_funcs = {
  1517. .set = uvd_v7_0_set_interrupt_state,
  1518. .process = uvd_v7_0_process_interrupt,
  1519. };
  1520. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1521. {
  1522. adev->uvd.irq.num_types = adev->uvd.num_enc_rings + 1;
  1523. adev->uvd.irq.funcs = &uvd_v7_0_irq_funcs;
  1524. }
  1525. const struct amdgpu_ip_block_version uvd_v7_0_ip_block =
  1526. {
  1527. .type = AMD_IP_BLOCK_TYPE_UVD,
  1528. .major = 7,
  1529. .minor = 0,
  1530. .rev = 0,
  1531. .funcs = &uvd_v7_0_ip_funcs,
  1532. };