sdma_v4_0.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_ucode.h"
  27. #include "amdgpu_trace.h"
  28. #include "vega10/soc15ip.h"
  29. #include "vega10/SDMA0/sdma0_4_0_offset.h"
  30. #include "vega10/SDMA0/sdma0_4_0_sh_mask.h"
  31. #include "vega10/SDMA1/sdma1_4_0_offset.h"
  32. #include "vega10/SDMA1/sdma1_4_0_sh_mask.h"
  33. #include "vega10/MMHUB/mmhub_1_0_offset.h"
  34. #include "vega10/MMHUB/mmhub_1_0_sh_mask.h"
  35. #include "vega10/HDP/hdp_4_0_offset.h"
  36. #include "raven1/SDMA0/sdma0_4_1_default.h"
  37. #include "soc15_common.h"
  38. #include "soc15.h"
  39. #include "vega10_sdma_pkt_open.h"
  40. MODULE_FIRMWARE("amdgpu/vega10_sdma.bin");
  41. MODULE_FIRMWARE("amdgpu/vega10_sdma1.bin");
  42. MODULE_FIRMWARE("amdgpu/raven_sdma.bin");
  43. #define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L
  44. #define SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK 0xFC000000L
  45. static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev);
  46. static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev);
  47. static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev);
  48. static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev);
  49. static const u32 golden_settings_sdma_4[] = {
  50. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CHICKEN_BITS), 0xfe931f07, 0x02831f07,
  51. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), 0xff000ff0, 0x3f000100,
  52. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_IB_CNTL), 0x800f0100, 0x00000100,
  53. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  54. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_PAGE_IB_CNTL), 0x800f0100, 0x00000100,
  55. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_PAGE_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  56. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), 0x003ff006, 0x0003c000,
  57. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL), 0x800f0100, 0x00000100,
  58. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  59. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL), 0x800f0100, 0x00000100,
  60. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  61. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UTCL1_PAGE), 0x000003ff, 0x000003c0,
  62. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CHICKEN_BITS), 0xfe931f07, 0x02831f07,
  63. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), 0xffffffff, 0x3f000100,
  64. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GFX_IB_CNTL), 0x800f0100, 0x00000100,
  65. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GFX_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  66. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_PAGE_IB_CNTL), 0x800f0100, 0x00000100,
  67. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_PAGE_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  68. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), 0x003ff000, 0x0003c000,
  69. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC0_IB_CNTL), 0x800f0100, 0x00000100,
  70. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC0_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  71. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC1_IB_CNTL), 0x800f0100, 0x00000100,
  72. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_RLC1_RB_WPTR_POLL_CNTL), 0x0000fff0, 0x00403000,
  73. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_UTCL1_PAGE), 0x000003ff, 0x000003c0
  74. };
  75. static const u32 golden_settings_sdma_vg10[] = {
  76. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG), 0x0018773f, 0x00104002,
  77. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ), 0x0018773f, 0x00104002,
  78. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG), 0x0018773f, 0x00104002,
  79. SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_GB_ADDR_CONFIG_READ), 0x0018773f, 0x00104002
  80. };
  81. static const u32 golden_settings_sdma_4_1[] =
  82. {
  83. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CHICKEN_BITS), 0xfe931f07, 0x02831f07,
  84. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), 0xffffffff, 0x3f000100,
  85. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_IB_CNTL), 0x800f0111, 0x00000100,
  86. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GFX_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  87. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), 0xfc3fffff, 0x40000051,
  88. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_IB_CNTL), 0x800f0111, 0x00000100,
  89. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC0_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  90. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_IB_CNTL), 0x800f0111, 0x00000100,
  91. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_RLC1_RB_WPTR_POLL_CNTL), 0xfffffff7, 0x00403000,
  92. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UTCL1_PAGE), 0x000003ff, 0x000003c0
  93. };
  94. static const u32 golden_settings_sdma_rv1[] =
  95. {
  96. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG), 0x0018773f, 0x00000002,
  97. SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_GB_ADDR_CONFIG_READ), 0x0018773f, 0x00000002
  98. };
  99. static u32 sdma_v4_0_get_reg_offset(u32 instance, u32 internal_offset)
  100. {
  101. u32 base = 0;
  102. switch (instance) {
  103. case 0:
  104. base = SDMA0_BASE.instance[0].segment[0];
  105. break;
  106. case 1:
  107. base = SDMA1_BASE.instance[0].segment[0];
  108. break;
  109. default:
  110. BUG();
  111. break;
  112. }
  113. return base + internal_offset;
  114. }
  115. static void sdma_v4_0_init_golden_registers(struct amdgpu_device *adev)
  116. {
  117. switch (adev->asic_type) {
  118. case CHIP_VEGA10:
  119. amdgpu_program_register_sequence(adev,
  120. golden_settings_sdma_4,
  121. (const u32)ARRAY_SIZE(golden_settings_sdma_4));
  122. amdgpu_program_register_sequence(adev,
  123. golden_settings_sdma_vg10,
  124. (const u32)ARRAY_SIZE(golden_settings_sdma_vg10));
  125. break;
  126. case CHIP_RAVEN:
  127. amdgpu_program_register_sequence(adev,
  128. golden_settings_sdma_4_1,
  129. (const u32)ARRAY_SIZE(golden_settings_sdma_4_1));
  130. amdgpu_program_register_sequence(adev,
  131. golden_settings_sdma_rv1,
  132. (const u32)ARRAY_SIZE(golden_settings_sdma_rv1));
  133. break;
  134. default:
  135. break;
  136. }
  137. }
  138. /**
  139. * sdma_v4_0_init_microcode - load ucode images from disk
  140. *
  141. * @adev: amdgpu_device pointer
  142. *
  143. * Use the firmware interface to load the ucode images into
  144. * the driver (not loaded into hw).
  145. * Returns 0 on success, error on failure.
  146. */
  147. // emulation only, won't work on real chip
  148. // vega10 real chip need to use PSP to load firmware
  149. static int sdma_v4_0_init_microcode(struct amdgpu_device *adev)
  150. {
  151. const char *chip_name;
  152. char fw_name[30];
  153. int err = 0, i;
  154. struct amdgpu_firmware_info *info = NULL;
  155. const struct common_firmware_header *header = NULL;
  156. const struct sdma_firmware_header_v1_0 *hdr;
  157. DRM_DEBUG("\n");
  158. switch (adev->asic_type) {
  159. case CHIP_VEGA10:
  160. chip_name = "vega10";
  161. break;
  162. case CHIP_RAVEN:
  163. chip_name = "raven";
  164. break;
  165. default:
  166. BUG();
  167. }
  168. for (i = 0; i < adev->sdma.num_instances; i++) {
  169. if (i == 0)
  170. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  171. else
  172. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  173. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  174. if (err)
  175. goto out;
  176. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  177. if (err)
  178. goto out;
  179. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  180. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  181. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  182. if (adev->sdma.instance[i].feature_version >= 20)
  183. adev->sdma.instance[i].burst_nop = true;
  184. DRM_DEBUG("psp_load == '%s'\n",
  185. adev->firmware.load_type == AMDGPU_FW_LOAD_PSP ? "true" : "false");
  186. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  187. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  188. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  189. info->fw = adev->sdma.instance[i].fw;
  190. header = (const struct common_firmware_header *)info->fw->data;
  191. adev->firmware.fw_size +=
  192. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  193. }
  194. }
  195. out:
  196. if (err) {
  197. DRM_ERROR("sdma_v4_0: Failed to load firmware \"%s\"\n", fw_name);
  198. for (i = 0; i < adev->sdma.num_instances; i++) {
  199. release_firmware(adev->sdma.instance[i].fw);
  200. adev->sdma.instance[i].fw = NULL;
  201. }
  202. }
  203. return err;
  204. }
  205. /**
  206. * sdma_v4_0_ring_get_rptr - get the current read pointer
  207. *
  208. * @ring: amdgpu ring pointer
  209. *
  210. * Get the current rptr from the hardware (VEGA10+).
  211. */
  212. static uint64_t sdma_v4_0_ring_get_rptr(struct amdgpu_ring *ring)
  213. {
  214. u64 *rptr;
  215. /* XXX check if swapping is necessary on BE */
  216. rptr = ((u64 *)&ring->adev->wb.wb[ring->rptr_offs]);
  217. DRM_DEBUG("rptr before shift == 0x%016llx\n", *rptr);
  218. return ((*rptr) >> 2);
  219. }
  220. /**
  221. * sdma_v4_0_ring_get_wptr - get the current write pointer
  222. *
  223. * @ring: amdgpu ring pointer
  224. *
  225. * Get the current wptr from the hardware (VEGA10+).
  226. */
  227. static uint64_t sdma_v4_0_ring_get_wptr(struct amdgpu_ring *ring)
  228. {
  229. struct amdgpu_device *adev = ring->adev;
  230. u64 *wptr = NULL;
  231. uint64_t local_wptr = 0;
  232. if (ring->use_doorbell) {
  233. /* XXX check if swapping is necessary on BE */
  234. wptr = ((u64 *)&adev->wb.wb[ring->wptr_offs]);
  235. DRM_DEBUG("wptr/doorbell before shift == 0x%016llx\n", *wptr);
  236. *wptr = (*wptr) >> 2;
  237. DRM_DEBUG("wptr/doorbell after shift == 0x%016llx\n", *wptr);
  238. } else {
  239. u32 lowbit, highbit;
  240. int me = (ring == &adev->sdma.instance[0].ring) ? 0 : 1;
  241. wptr = &local_wptr;
  242. lowbit = RREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR)) >> 2;
  243. highbit = RREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR_HI)) >> 2;
  244. DRM_DEBUG("wptr [%i]high== 0x%08x low==0x%08x\n",
  245. me, highbit, lowbit);
  246. *wptr = highbit;
  247. *wptr = (*wptr) << 32;
  248. *wptr |= lowbit;
  249. }
  250. return *wptr;
  251. }
  252. /**
  253. * sdma_v4_0_ring_set_wptr - commit the write pointer
  254. *
  255. * @ring: amdgpu ring pointer
  256. *
  257. * Write the wptr back to the hardware (VEGA10+).
  258. */
  259. static void sdma_v4_0_ring_set_wptr(struct amdgpu_ring *ring)
  260. {
  261. struct amdgpu_device *adev = ring->adev;
  262. DRM_DEBUG("Setting write pointer\n");
  263. if (ring->use_doorbell) {
  264. DRM_DEBUG("Using doorbell -- "
  265. "wptr_offs == 0x%08x "
  266. "lower_32_bits(ring->wptr) << 2 == 0x%08x "
  267. "upper_32_bits(ring->wptr) << 2 == 0x%08x\n",
  268. ring->wptr_offs,
  269. lower_32_bits(ring->wptr << 2),
  270. upper_32_bits(ring->wptr << 2));
  271. /* XXX check if swapping is necessary on BE */
  272. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr << 2);
  273. adev->wb.wb[ring->wptr_offs + 1] = upper_32_bits(ring->wptr << 2);
  274. DRM_DEBUG("calling WDOORBELL64(0x%08x, 0x%016llx)\n",
  275. ring->doorbell_index, ring->wptr << 2);
  276. WDOORBELL64(ring->doorbell_index, ring->wptr << 2);
  277. } else {
  278. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  279. DRM_DEBUG("Not using doorbell -- "
  280. "mmSDMA%i_GFX_RB_WPTR == 0x%08x "
  281. "mmSDMA%i_GFX_RB_WPTR_HI == 0x%08x\n",
  282. me,
  283. lower_32_bits(ring->wptr << 2),
  284. me,
  285. upper_32_bits(ring->wptr << 2));
  286. WREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR), lower_32_bits(ring->wptr << 2));
  287. WREG32(sdma_v4_0_get_reg_offset(me, mmSDMA0_GFX_RB_WPTR_HI), upper_32_bits(ring->wptr << 2));
  288. }
  289. }
  290. static void sdma_v4_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  291. {
  292. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  293. int i;
  294. for (i = 0; i < count; i++)
  295. if (sdma && sdma->burst_nop && (i == 0))
  296. amdgpu_ring_write(ring, ring->funcs->nop |
  297. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  298. else
  299. amdgpu_ring_write(ring, ring->funcs->nop);
  300. }
  301. /**
  302. * sdma_v4_0_ring_emit_ib - Schedule an IB on the DMA engine
  303. *
  304. * @ring: amdgpu ring pointer
  305. * @ib: IB object to schedule
  306. *
  307. * Schedule an IB in the DMA ring (VEGA10).
  308. */
  309. static void sdma_v4_0_ring_emit_ib(struct amdgpu_ring *ring,
  310. struct amdgpu_ib *ib,
  311. unsigned vm_id, bool ctx_switch)
  312. {
  313. u32 vmid = vm_id & 0xf;
  314. /* IB packet must end on a 8 DW boundary */
  315. sdma_v4_0_ring_insert_nop(ring, (10 - (lower_32_bits(ring->wptr) & 7)) % 8);
  316. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  317. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  318. /* base must be 32 byte aligned */
  319. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  320. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  321. amdgpu_ring_write(ring, ib->length_dw);
  322. amdgpu_ring_write(ring, 0);
  323. amdgpu_ring_write(ring, 0);
  324. }
  325. /**
  326. * sdma_v4_0_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  327. *
  328. * @ring: amdgpu ring pointer
  329. *
  330. * Emit an hdp flush packet on the requested DMA ring.
  331. */
  332. static void sdma_v4_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  333. {
  334. u32 ref_and_mask = 0;
  335. struct nbio_hdp_flush_reg *nbio_hf_reg;
  336. if (ring->adev->flags & AMD_IS_APU)
  337. nbio_hf_reg = &nbio_v7_0_hdp_flush_reg;
  338. else
  339. nbio_hf_reg = &nbio_v6_1_hdp_flush_reg;
  340. if (ring == &ring->adev->sdma.instance[0].ring)
  341. ref_and_mask = nbio_hf_reg->ref_and_mask_sdma0;
  342. else
  343. ref_and_mask = nbio_hf_reg->ref_and_mask_sdma1;
  344. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  345. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  346. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  347. amdgpu_ring_write(ring, nbio_hf_reg->hdp_flush_done_offset << 2);
  348. amdgpu_ring_write(ring, nbio_hf_reg->hdp_flush_req_offset << 2);
  349. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  350. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  351. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  352. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  353. }
  354. static void sdma_v4_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  355. {
  356. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  357. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  358. amdgpu_ring_write(ring, SOC15_REG_OFFSET(HDP, 0, mmHDP_DEBUG0));
  359. amdgpu_ring_write(ring, 1);
  360. }
  361. /**
  362. * sdma_v4_0_ring_emit_fence - emit a fence on the DMA ring
  363. *
  364. * @ring: amdgpu ring pointer
  365. * @fence: amdgpu fence object
  366. *
  367. * Add a DMA fence packet to the ring to write
  368. * the fence seq number and DMA trap packet to generate
  369. * an interrupt if needed (VEGA10).
  370. */
  371. static void sdma_v4_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  372. unsigned flags)
  373. {
  374. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  375. /* write the fence */
  376. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  377. /* zero in first two bits */
  378. BUG_ON(addr & 0x3);
  379. amdgpu_ring_write(ring, lower_32_bits(addr));
  380. amdgpu_ring_write(ring, upper_32_bits(addr));
  381. amdgpu_ring_write(ring, lower_32_bits(seq));
  382. /* optionally write high bits as well */
  383. if (write64bit) {
  384. addr += 4;
  385. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  386. /* zero in first two bits */
  387. BUG_ON(addr & 0x3);
  388. amdgpu_ring_write(ring, lower_32_bits(addr));
  389. amdgpu_ring_write(ring, upper_32_bits(addr));
  390. amdgpu_ring_write(ring, upper_32_bits(seq));
  391. }
  392. /* generate an interrupt */
  393. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  394. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  395. }
  396. /**
  397. * sdma_v4_0_gfx_stop - stop the gfx async dma engines
  398. *
  399. * @adev: amdgpu_device pointer
  400. *
  401. * Stop the gfx async dma ring buffers (VEGA10).
  402. */
  403. static void sdma_v4_0_gfx_stop(struct amdgpu_device *adev)
  404. {
  405. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  406. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  407. u32 rb_cntl, ib_cntl;
  408. int i;
  409. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  410. (adev->mman.buffer_funcs_ring == sdma1))
  411. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  412. for (i = 0; i < adev->sdma.num_instances; i++) {
  413. rb_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL));
  414. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  415. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  416. ib_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL));
  417. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  418. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL), ib_cntl);
  419. }
  420. sdma0->ready = false;
  421. sdma1->ready = false;
  422. }
  423. /**
  424. * sdma_v4_0_rlc_stop - stop the compute async dma engines
  425. *
  426. * @adev: amdgpu_device pointer
  427. *
  428. * Stop the compute async dma queues (VEGA10).
  429. */
  430. static void sdma_v4_0_rlc_stop(struct amdgpu_device *adev)
  431. {
  432. /* XXX todo */
  433. }
  434. /**
  435. * sdma_v_0_ctx_switch_enable - stop the async dma engines context switch
  436. *
  437. * @adev: amdgpu_device pointer
  438. * @enable: enable/disable the DMA MEs context switch.
  439. *
  440. * Halt or unhalt the async dma engines context switch (VEGA10).
  441. */
  442. static void sdma_v4_0_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  443. {
  444. u32 f32_cntl;
  445. int i;
  446. for (i = 0; i < adev->sdma.num_instances; i++) {
  447. f32_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL));
  448. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  449. AUTO_CTXSW_ENABLE, enable ? 1 : 0);
  450. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL), f32_cntl);
  451. }
  452. }
  453. /**
  454. * sdma_v4_0_enable - stop the async dma engines
  455. *
  456. * @adev: amdgpu_device pointer
  457. * @enable: enable/disable the DMA MEs.
  458. *
  459. * Halt or unhalt the async dma engines (VEGA10).
  460. */
  461. static void sdma_v4_0_enable(struct amdgpu_device *adev, bool enable)
  462. {
  463. u32 f32_cntl;
  464. int i;
  465. if (enable == false) {
  466. sdma_v4_0_gfx_stop(adev);
  467. sdma_v4_0_rlc_stop(adev);
  468. }
  469. for (i = 0; i < adev->sdma.num_instances; i++) {
  470. f32_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL));
  471. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, enable ? 0 : 1);
  472. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL), f32_cntl);
  473. }
  474. }
  475. /**
  476. * sdma_v4_0_gfx_resume - setup and start the async dma engines
  477. *
  478. * @adev: amdgpu_device pointer
  479. *
  480. * Set up the gfx DMA ring buffers and enable them (VEGA10).
  481. * Returns 0 for success, error for failure.
  482. */
  483. static int sdma_v4_0_gfx_resume(struct amdgpu_device *adev)
  484. {
  485. struct amdgpu_ring *ring;
  486. u32 rb_cntl, ib_cntl;
  487. u32 rb_bufsz;
  488. u32 wb_offset;
  489. u32 doorbell;
  490. u32 doorbell_offset;
  491. u32 temp;
  492. int i, r;
  493. for (i = 0; i < adev->sdma.num_instances; i++) {
  494. ring = &adev->sdma.instance[i].ring;
  495. wb_offset = (ring->rptr_offs * 4);
  496. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL), 0);
  497. /* Set ring buffer size in dwords */
  498. rb_bufsz = order_base_2(ring->ring_size / 4);
  499. rb_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL));
  500. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  501. #ifdef __BIG_ENDIAN
  502. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  503. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  504. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  505. #endif
  506. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  507. /* Initialize the ring buffer's read and write pointers */
  508. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR), 0);
  509. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR_HI), 0);
  510. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR), 0);
  511. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR_HI), 0);
  512. /* set the wb address whether it's enabled or not */
  513. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR_ADDR_HI),
  514. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  515. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_RPTR_ADDR_LO),
  516. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  517. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  518. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_BASE), ring->gpu_addr >> 8);
  519. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_BASE_HI), ring->gpu_addr >> 40);
  520. ring->wptr = 0;
  521. /* before programing wptr to a less value, need set minor_ptr_update first */
  522. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_MINOR_PTR_UPDATE), 1);
  523. if (!amdgpu_sriov_vf(adev)) { /* only bare-metal use register write for wptr */
  524. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR), lower_32_bits(ring->wptr) << 2);
  525. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_WPTR_HI), upper_32_bits(ring->wptr) << 2);
  526. }
  527. doorbell = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL));
  528. doorbell_offset = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL_OFFSET));
  529. if (ring->use_doorbell) {
  530. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 1);
  531. doorbell_offset = REG_SET_FIELD(doorbell_offset, SDMA0_GFX_DOORBELL_OFFSET,
  532. OFFSET, ring->doorbell_index);
  533. } else {
  534. doorbell = REG_SET_FIELD(doorbell, SDMA0_GFX_DOORBELL, ENABLE, 0);
  535. }
  536. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL), doorbell);
  537. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_DOORBELL_OFFSET), doorbell_offset);
  538. if (adev->flags & AMD_IS_APU)
  539. nbio_v7_0_sdma_doorbell_range(adev, i, ring->use_doorbell, ring->doorbell_index);
  540. else
  541. nbio_v6_1_sdma_doorbell_range(adev, i, ring->use_doorbell, ring->doorbell_index);
  542. if (amdgpu_sriov_vf(adev))
  543. sdma_v4_0_ring_set_wptr(ring);
  544. /* set minor_ptr_update to 0 after wptr programed */
  545. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_MINOR_PTR_UPDATE), 0);
  546. /* set utc l1 enable flag always to 1 */
  547. temp = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL));
  548. temp = REG_SET_FIELD(temp, SDMA0_CNTL, UTC_L1_ENABLE, 1);
  549. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_CNTL), temp);
  550. if (!amdgpu_sriov_vf(adev)) {
  551. /* unhalt engine */
  552. temp = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL));
  553. temp = REG_SET_FIELD(temp, SDMA0_F32_CNTL, HALT, 0);
  554. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_F32_CNTL), temp);
  555. }
  556. /* enable DMA RB */
  557. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  558. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_RB_CNTL), rb_cntl);
  559. ib_cntl = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL));
  560. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  561. #ifdef __BIG_ENDIAN
  562. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  563. #endif
  564. /* enable DMA IBs */
  565. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_GFX_IB_CNTL), ib_cntl);
  566. ring->ready = true;
  567. if (amdgpu_sriov_vf(adev)) { /* bare-metal sequence doesn't need below to lines */
  568. sdma_v4_0_ctx_switch_enable(adev, true);
  569. sdma_v4_0_enable(adev, true);
  570. }
  571. r = amdgpu_ring_test_ring(ring);
  572. if (r) {
  573. ring->ready = false;
  574. return r;
  575. }
  576. if (adev->mman.buffer_funcs_ring == ring)
  577. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  578. }
  579. return 0;
  580. }
  581. static void
  582. sdma_v4_1_update_power_gating(struct amdgpu_device *adev, bool enable)
  583. {
  584. uint32_t def, data;
  585. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_SDMA)) {
  586. /* disable idle interrupt */
  587. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  588. data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  589. if (data != def)
  590. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  591. } else {
  592. /* disable idle interrupt */
  593. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  594. data &= ~SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  595. if (data != def)
  596. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  597. }
  598. }
  599. static void sdma_v4_1_init_power_gating(struct amdgpu_device *adev)
  600. {
  601. uint32_t def, data;
  602. /* Enable HW based PG. */
  603. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  604. data |= SDMA0_POWER_CNTL__PG_CNTL_ENABLE_MASK;
  605. if (data != def)
  606. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  607. /* enable interrupt */
  608. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL));
  609. data |= SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK;
  610. if (data != def)
  611. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CNTL), data);
  612. /* Configure hold time to filter in-valid power on/off request. Use default right now */
  613. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  614. data &= ~SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK;
  615. data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK);
  616. /* Configure switch time for hysteresis purpose. Use default right now */
  617. data &= ~SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK;
  618. data |= (mmSDMA0_POWER_CNTL_DEFAULT & SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK);
  619. if(data != def)
  620. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  621. }
  622. static void sdma_v4_0_init_pg(struct amdgpu_device *adev)
  623. {
  624. if (!(adev->pg_flags & AMD_PG_SUPPORT_SDMA))
  625. return;
  626. switch (adev->asic_type) {
  627. case CHIP_RAVEN:
  628. sdma_v4_1_init_power_gating(adev);
  629. sdma_v4_1_update_power_gating(adev, true);
  630. break;
  631. default:
  632. break;
  633. }
  634. }
  635. /**
  636. * sdma_v4_0_rlc_resume - setup and start the async dma engines
  637. *
  638. * @adev: amdgpu_device pointer
  639. *
  640. * Set up the compute DMA queues and enable them (VEGA10).
  641. * Returns 0 for success, error for failure.
  642. */
  643. static int sdma_v4_0_rlc_resume(struct amdgpu_device *adev)
  644. {
  645. sdma_v4_0_init_pg(adev);
  646. return 0;
  647. }
  648. /**
  649. * sdma_v4_0_load_microcode - load the sDMA ME ucode
  650. *
  651. * @adev: amdgpu_device pointer
  652. *
  653. * Loads the sDMA0/1 ucode.
  654. * Returns 0 for success, -EINVAL if the ucode is not available.
  655. */
  656. static int sdma_v4_0_load_microcode(struct amdgpu_device *adev)
  657. {
  658. const struct sdma_firmware_header_v1_0 *hdr;
  659. const __le32 *fw_data;
  660. u32 fw_size;
  661. u32 digest_size = 0;
  662. int i, j;
  663. /* halt the MEs */
  664. sdma_v4_0_enable(adev, false);
  665. for (i = 0; i < adev->sdma.num_instances; i++) {
  666. uint16_t version_major;
  667. uint16_t version_minor;
  668. if (!adev->sdma.instance[i].fw)
  669. return -EINVAL;
  670. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  671. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  672. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  673. version_major = le16_to_cpu(hdr->header.header_version_major);
  674. version_minor = le16_to_cpu(hdr->header.header_version_minor);
  675. if (version_major == 1 && version_minor >= 1) {
  676. const struct sdma_firmware_header_v1_1 *sdma_v1_1_hdr = (const struct sdma_firmware_header_v1_1 *) hdr;
  677. digest_size = le32_to_cpu(sdma_v1_1_hdr->digest_size);
  678. }
  679. fw_size -= digest_size;
  680. fw_data = (const __le32 *)
  681. (adev->sdma.instance[i].fw->data +
  682. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  683. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_UCODE_ADDR), 0);
  684. for (j = 0; j < fw_size; j++)
  685. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_UCODE_DATA), le32_to_cpup(fw_data++));
  686. WREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_UCODE_ADDR), adev->sdma.instance[i].fw_version);
  687. }
  688. return 0;
  689. }
  690. /**
  691. * sdma_v4_0_start - setup and start the async dma engines
  692. *
  693. * @adev: amdgpu_device pointer
  694. *
  695. * Set up the DMA engines and enable them (VEGA10).
  696. * Returns 0 for success, error for failure.
  697. */
  698. static int sdma_v4_0_start(struct amdgpu_device *adev)
  699. {
  700. int r = 0;
  701. if (amdgpu_sriov_vf(adev)) {
  702. sdma_v4_0_ctx_switch_enable(adev, false);
  703. sdma_v4_0_enable(adev, false);
  704. /* set RB registers */
  705. r = sdma_v4_0_gfx_resume(adev);
  706. return r;
  707. }
  708. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  709. r = sdma_v4_0_load_microcode(adev);
  710. if (r)
  711. return r;
  712. }
  713. /* unhalt the MEs */
  714. sdma_v4_0_enable(adev, true);
  715. /* enable sdma ring preemption */
  716. sdma_v4_0_ctx_switch_enable(adev, true);
  717. /* start the gfx rings and rlc compute queues */
  718. r = sdma_v4_0_gfx_resume(adev);
  719. if (r)
  720. return r;
  721. r = sdma_v4_0_rlc_resume(adev);
  722. return r;
  723. }
  724. /**
  725. * sdma_v4_0_ring_test_ring - simple async dma engine test
  726. *
  727. * @ring: amdgpu_ring structure holding ring information
  728. *
  729. * Test the DMA engine by writing using it to write an
  730. * value to memory. (VEGA10).
  731. * Returns 0 for success, error for failure.
  732. */
  733. static int sdma_v4_0_ring_test_ring(struct amdgpu_ring *ring)
  734. {
  735. struct amdgpu_device *adev = ring->adev;
  736. unsigned i;
  737. unsigned index;
  738. int r;
  739. u32 tmp;
  740. u64 gpu_addr;
  741. r = amdgpu_wb_get(adev, &index);
  742. if (r) {
  743. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  744. return r;
  745. }
  746. gpu_addr = adev->wb.gpu_addr + (index * 4);
  747. tmp = 0xCAFEDEAD;
  748. adev->wb.wb[index] = cpu_to_le32(tmp);
  749. r = amdgpu_ring_alloc(ring, 5);
  750. if (r) {
  751. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  752. amdgpu_wb_free(adev, index);
  753. return r;
  754. }
  755. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  756. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  757. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  758. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  759. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0));
  760. amdgpu_ring_write(ring, 0xDEADBEEF);
  761. amdgpu_ring_commit(ring);
  762. for (i = 0; i < adev->usec_timeout; i++) {
  763. tmp = le32_to_cpu(adev->wb.wb[index]);
  764. if (tmp == 0xDEADBEEF)
  765. break;
  766. DRM_UDELAY(1);
  767. }
  768. if (i < adev->usec_timeout) {
  769. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  770. } else {
  771. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  772. ring->idx, tmp);
  773. r = -EINVAL;
  774. }
  775. amdgpu_wb_free(adev, index);
  776. return r;
  777. }
  778. /**
  779. * sdma_v4_0_ring_test_ib - test an IB on the DMA engine
  780. *
  781. * @ring: amdgpu_ring structure holding ring information
  782. *
  783. * Test a simple IB in the DMA ring (VEGA10).
  784. * Returns 0 on success, error on failure.
  785. */
  786. static int sdma_v4_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  787. {
  788. struct amdgpu_device *adev = ring->adev;
  789. struct amdgpu_ib ib;
  790. struct dma_fence *f = NULL;
  791. unsigned index;
  792. long r;
  793. u32 tmp = 0;
  794. u64 gpu_addr;
  795. r = amdgpu_wb_get(adev, &index);
  796. if (r) {
  797. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  798. return r;
  799. }
  800. gpu_addr = adev->wb.gpu_addr + (index * 4);
  801. tmp = 0xCAFEDEAD;
  802. adev->wb.wb[index] = cpu_to_le32(tmp);
  803. memset(&ib, 0, sizeof(ib));
  804. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  805. if (r) {
  806. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  807. goto err0;
  808. }
  809. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  810. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  811. ib.ptr[1] = lower_32_bits(gpu_addr);
  812. ib.ptr[2] = upper_32_bits(gpu_addr);
  813. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(0);
  814. ib.ptr[4] = 0xDEADBEEF;
  815. ib.ptr[5] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  816. ib.ptr[6] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  817. ib.ptr[7] = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP);
  818. ib.length_dw = 8;
  819. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  820. if (r)
  821. goto err1;
  822. r = dma_fence_wait_timeout(f, false, timeout);
  823. if (r == 0) {
  824. DRM_ERROR("amdgpu: IB test timed out\n");
  825. r = -ETIMEDOUT;
  826. goto err1;
  827. } else if (r < 0) {
  828. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  829. goto err1;
  830. }
  831. tmp = le32_to_cpu(adev->wb.wb[index]);
  832. if (tmp == 0xDEADBEEF) {
  833. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  834. r = 0;
  835. } else {
  836. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  837. r = -EINVAL;
  838. }
  839. err1:
  840. amdgpu_ib_free(adev, &ib, NULL);
  841. dma_fence_put(f);
  842. err0:
  843. amdgpu_wb_free(adev, index);
  844. return r;
  845. }
  846. /**
  847. * sdma_v4_0_vm_copy_pte - update PTEs by copying them from the GART
  848. *
  849. * @ib: indirect buffer to fill with commands
  850. * @pe: addr of the page entry
  851. * @src: src addr to copy from
  852. * @count: number of page entries to update
  853. *
  854. * Update PTEs by copying them from the GART using sDMA (VEGA10).
  855. */
  856. static void sdma_v4_0_vm_copy_pte(struct amdgpu_ib *ib,
  857. uint64_t pe, uint64_t src,
  858. unsigned count)
  859. {
  860. unsigned bytes = count * 8;
  861. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  862. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  863. ib->ptr[ib->length_dw++] = bytes - 1;
  864. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  865. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  866. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  867. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  868. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  869. }
  870. /**
  871. * sdma_v4_0_vm_write_pte - update PTEs by writing them manually
  872. *
  873. * @ib: indirect buffer to fill with commands
  874. * @pe: addr of the page entry
  875. * @addr: dst addr to write into pe
  876. * @count: number of page entries to update
  877. * @incr: increase next addr by incr bytes
  878. * @flags: access flags
  879. *
  880. * Update PTEs by writing them manually using sDMA (VEGA10).
  881. */
  882. static void sdma_v4_0_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  883. uint64_t value, unsigned count,
  884. uint32_t incr)
  885. {
  886. unsigned ndw = count * 2;
  887. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  888. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  889. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  890. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  891. ib->ptr[ib->length_dw++] = ndw - 1;
  892. for (; ndw > 0; ndw -= 2) {
  893. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  894. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  895. value += incr;
  896. }
  897. }
  898. /**
  899. * sdma_v4_0_vm_set_pte_pde - update the page tables using sDMA
  900. *
  901. * @ib: indirect buffer to fill with commands
  902. * @pe: addr of the page entry
  903. * @addr: dst addr to write into pe
  904. * @count: number of page entries to update
  905. * @incr: increase next addr by incr bytes
  906. * @flags: access flags
  907. *
  908. * Update the page tables using sDMA (VEGA10).
  909. */
  910. static void sdma_v4_0_vm_set_pte_pde(struct amdgpu_ib *ib,
  911. uint64_t pe,
  912. uint64_t addr, unsigned count,
  913. uint32_t incr, uint64_t flags)
  914. {
  915. /* for physically contiguous pages (vram) */
  916. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_PTEPDE);
  917. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  918. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  919. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  920. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  921. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  922. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  923. ib->ptr[ib->length_dw++] = incr; /* increment size */
  924. ib->ptr[ib->length_dw++] = 0;
  925. ib->ptr[ib->length_dw++] = count - 1; /* number of entries */
  926. }
  927. /**
  928. * sdma_v4_0_ring_pad_ib - pad the IB to the required number of dw
  929. *
  930. * @ib: indirect buffer to fill with padding
  931. *
  932. */
  933. static void sdma_v4_0_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  934. {
  935. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  936. u32 pad_count;
  937. int i;
  938. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  939. for (i = 0; i < pad_count; i++)
  940. if (sdma && sdma->burst_nop && (i == 0))
  941. ib->ptr[ib->length_dw++] =
  942. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  943. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  944. else
  945. ib->ptr[ib->length_dw++] =
  946. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  947. }
  948. /**
  949. * sdma_v4_0_ring_emit_pipeline_sync - sync the pipeline
  950. *
  951. * @ring: amdgpu_ring pointer
  952. *
  953. * Make sure all previous operations are completed (CIK).
  954. */
  955. static void sdma_v4_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  956. {
  957. uint32_t seq = ring->fence_drv.sync_seq;
  958. uint64_t addr = ring->fence_drv.gpu_addr;
  959. /* wait for idle */
  960. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  961. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  962. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3) | /* equal */
  963. SDMA_PKT_POLL_REGMEM_HEADER_MEM_POLL(1));
  964. amdgpu_ring_write(ring, addr & 0xfffffffc);
  965. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  966. amdgpu_ring_write(ring, seq); /* reference */
  967. amdgpu_ring_write(ring, 0xfffffff); /* mask */
  968. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  969. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(4)); /* retry count, poll interval */
  970. }
  971. /**
  972. * sdma_v4_0_ring_emit_vm_flush - vm flush using sDMA
  973. *
  974. * @ring: amdgpu_ring pointer
  975. * @vm: amdgpu_vm pointer
  976. *
  977. * Update the page table base and flush the VM TLB
  978. * using sDMA (VEGA10).
  979. */
  980. static void sdma_v4_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  981. unsigned vm_id, uint64_t pd_addr)
  982. {
  983. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  984. uint32_t req = ring->adev->gart.gart_funcs->get_invalidate_req(vm_id);
  985. unsigned eng = ring->vm_inv_eng;
  986. pd_addr = amdgpu_gart_get_vm_pde(ring->adev, pd_addr);
  987. pd_addr |= AMDGPU_PTE_VALID;
  988. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  989. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  990. amdgpu_ring_write(ring, hub->ctx0_ptb_addr_lo32 + vm_id * 2);
  991. amdgpu_ring_write(ring, lower_32_bits(pd_addr));
  992. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  993. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  994. amdgpu_ring_write(ring, hub->ctx0_ptb_addr_hi32 + vm_id * 2);
  995. amdgpu_ring_write(ring, upper_32_bits(pd_addr));
  996. /* flush TLB */
  997. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  998. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  999. amdgpu_ring_write(ring, hub->vm_inv_eng0_req + eng);
  1000. amdgpu_ring_write(ring, req);
  1001. /* wait for flush */
  1002. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  1003. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  1004. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* equal */
  1005. amdgpu_ring_write(ring, (hub->vm_inv_eng0_ack + eng) << 2);
  1006. amdgpu_ring_write(ring, 0);
  1007. amdgpu_ring_write(ring, 1 << vm_id); /* reference */
  1008. amdgpu_ring_write(ring, 1 << vm_id); /* mask */
  1009. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  1010. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10));
  1011. }
  1012. static int sdma_v4_0_early_init(void *handle)
  1013. {
  1014. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1015. if (adev->asic_type == CHIP_RAVEN)
  1016. adev->sdma.num_instances = 1;
  1017. else
  1018. adev->sdma.num_instances = 2;
  1019. sdma_v4_0_set_ring_funcs(adev);
  1020. sdma_v4_0_set_buffer_funcs(adev);
  1021. sdma_v4_0_set_vm_pte_funcs(adev);
  1022. sdma_v4_0_set_irq_funcs(adev);
  1023. return 0;
  1024. }
  1025. static int sdma_v4_0_sw_init(void *handle)
  1026. {
  1027. struct amdgpu_ring *ring;
  1028. int r, i;
  1029. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1030. /* SDMA trap event */
  1031. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_SDMA0, 224,
  1032. &adev->sdma.trap_irq);
  1033. if (r)
  1034. return r;
  1035. /* SDMA trap event */
  1036. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_SDMA1, 224,
  1037. &adev->sdma.trap_irq);
  1038. if (r)
  1039. return r;
  1040. r = sdma_v4_0_init_microcode(adev);
  1041. if (r) {
  1042. DRM_ERROR("Failed to load sdma firmware!\n");
  1043. return r;
  1044. }
  1045. for (i = 0; i < adev->sdma.num_instances; i++) {
  1046. ring = &adev->sdma.instance[i].ring;
  1047. ring->ring_obj = NULL;
  1048. ring->use_doorbell = true;
  1049. DRM_INFO("use_doorbell being set to: [%s]\n",
  1050. ring->use_doorbell?"true":"false");
  1051. ring->doorbell_index = (i == 0) ?
  1052. (AMDGPU_DOORBELL64_sDMA_ENGINE0 << 1) //get DWORD offset
  1053. : (AMDGPU_DOORBELL64_sDMA_ENGINE1 << 1); // get DWORD offset
  1054. sprintf(ring->name, "sdma%d", i);
  1055. r = amdgpu_ring_init(adev, ring, 1024,
  1056. &adev->sdma.trap_irq,
  1057. (i == 0) ?
  1058. AMDGPU_SDMA_IRQ_TRAP0 :
  1059. AMDGPU_SDMA_IRQ_TRAP1);
  1060. if (r)
  1061. return r;
  1062. }
  1063. return r;
  1064. }
  1065. static int sdma_v4_0_sw_fini(void *handle)
  1066. {
  1067. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1068. int i;
  1069. for (i = 0; i < adev->sdma.num_instances; i++)
  1070. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  1071. return 0;
  1072. }
  1073. static int sdma_v4_0_hw_init(void *handle)
  1074. {
  1075. int r;
  1076. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1077. sdma_v4_0_init_golden_registers(adev);
  1078. r = sdma_v4_0_start(adev);
  1079. return r;
  1080. }
  1081. static int sdma_v4_0_hw_fini(void *handle)
  1082. {
  1083. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1084. if (amdgpu_sriov_vf(adev))
  1085. return 0;
  1086. sdma_v4_0_ctx_switch_enable(adev, false);
  1087. sdma_v4_0_enable(adev, false);
  1088. return 0;
  1089. }
  1090. static int sdma_v4_0_suspend(void *handle)
  1091. {
  1092. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1093. return sdma_v4_0_hw_fini(adev);
  1094. }
  1095. static int sdma_v4_0_resume(void *handle)
  1096. {
  1097. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1098. return sdma_v4_0_hw_init(adev);
  1099. }
  1100. static bool sdma_v4_0_is_idle(void *handle)
  1101. {
  1102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1103. u32 i;
  1104. for (i = 0; i < adev->sdma.num_instances; i++) {
  1105. u32 tmp = RREG32(sdma_v4_0_get_reg_offset(i, mmSDMA0_STATUS_REG));
  1106. if (!(tmp & SDMA0_STATUS_REG__IDLE_MASK))
  1107. return false;
  1108. }
  1109. return true;
  1110. }
  1111. static int sdma_v4_0_wait_for_idle(void *handle)
  1112. {
  1113. unsigned i;
  1114. u32 sdma0, sdma1;
  1115. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1116. for (i = 0; i < adev->usec_timeout; i++) {
  1117. sdma0 = RREG32(sdma_v4_0_get_reg_offset(0, mmSDMA0_STATUS_REG));
  1118. sdma1 = RREG32(sdma_v4_0_get_reg_offset(1, mmSDMA0_STATUS_REG));
  1119. if (sdma0 & sdma1 & SDMA0_STATUS_REG__IDLE_MASK)
  1120. return 0;
  1121. udelay(1);
  1122. }
  1123. return -ETIMEDOUT;
  1124. }
  1125. static int sdma_v4_0_soft_reset(void *handle)
  1126. {
  1127. /* todo */
  1128. return 0;
  1129. }
  1130. static int sdma_v4_0_set_trap_irq_state(struct amdgpu_device *adev,
  1131. struct amdgpu_irq_src *source,
  1132. unsigned type,
  1133. enum amdgpu_interrupt_state state)
  1134. {
  1135. u32 sdma_cntl;
  1136. u32 reg_offset = (type == AMDGPU_SDMA_IRQ_TRAP0) ?
  1137. sdma_v4_0_get_reg_offset(0, mmSDMA0_CNTL) :
  1138. sdma_v4_0_get_reg_offset(1, mmSDMA0_CNTL);
  1139. sdma_cntl = RREG32(reg_offset);
  1140. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE,
  1141. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  1142. WREG32(reg_offset, sdma_cntl);
  1143. return 0;
  1144. }
  1145. static int sdma_v4_0_process_trap_irq(struct amdgpu_device *adev,
  1146. struct amdgpu_irq_src *source,
  1147. struct amdgpu_iv_entry *entry)
  1148. {
  1149. DRM_DEBUG("IH: SDMA trap\n");
  1150. switch (entry->client_id) {
  1151. case AMDGPU_IH_CLIENTID_SDMA0:
  1152. switch (entry->ring_id) {
  1153. case 0:
  1154. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1155. break;
  1156. case 1:
  1157. /* XXX compute */
  1158. break;
  1159. case 2:
  1160. /* XXX compute */
  1161. break;
  1162. case 3:
  1163. /* XXX page queue*/
  1164. break;
  1165. }
  1166. break;
  1167. case AMDGPU_IH_CLIENTID_SDMA1:
  1168. switch (entry->ring_id) {
  1169. case 0:
  1170. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1171. break;
  1172. case 1:
  1173. /* XXX compute */
  1174. break;
  1175. case 2:
  1176. /* XXX compute */
  1177. break;
  1178. case 3:
  1179. /* XXX page queue*/
  1180. break;
  1181. }
  1182. break;
  1183. }
  1184. return 0;
  1185. }
  1186. static int sdma_v4_0_process_illegal_inst_irq(struct amdgpu_device *adev,
  1187. struct amdgpu_irq_src *source,
  1188. struct amdgpu_iv_entry *entry)
  1189. {
  1190. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1191. schedule_work(&adev->reset_work);
  1192. return 0;
  1193. }
  1194. static void sdma_v4_0_update_medium_grain_clock_gating(
  1195. struct amdgpu_device *adev,
  1196. bool enable)
  1197. {
  1198. uint32_t data, def;
  1199. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  1200. /* enable sdma0 clock gating */
  1201. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1202. data &= ~(SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1203. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1204. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1205. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1206. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1207. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1208. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1209. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1210. if (def != data)
  1211. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), data);
  1212. if (adev->asic_type == CHIP_VEGA10) {
  1213. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL));
  1214. data &= ~(SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1215. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1216. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1217. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1218. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1219. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1220. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1221. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1222. if (def != data)
  1223. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), data);
  1224. }
  1225. } else {
  1226. /* disable sdma0 clock gating */
  1227. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1228. data |= (SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1229. SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1230. SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1231. SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1232. SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1233. SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1234. SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1235. SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1236. if (def != data)
  1237. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL), data);
  1238. if (adev->asic_type == CHIP_VEGA10) {
  1239. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL));
  1240. data |= (SDMA1_CLK_CTRL__SOFT_OVERRIDE7_MASK |
  1241. SDMA1_CLK_CTRL__SOFT_OVERRIDE6_MASK |
  1242. SDMA1_CLK_CTRL__SOFT_OVERRIDE5_MASK |
  1243. SDMA1_CLK_CTRL__SOFT_OVERRIDE4_MASK |
  1244. SDMA1_CLK_CTRL__SOFT_OVERRIDE3_MASK |
  1245. SDMA1_CLK_CTRL__SOFT_OVERRIDE2_MASK |
  1246. SDMA1_CLK_CTRL__SOFT_OVERRIDE1_MASK |
  1247. SDMA1_CLK_CTRL__SOFT_OVERRIDE0_MASK);
  1248. if (def != data)
  1249. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_CLK_CTRL), data);
  1250. }
  1251. }
  1252. }
  1253. static void sdma_v4_0_update_medium_grain_light_sleep(
  1254. struct amdgpu_device *adev,
  1255. bool enable)
  1256. {
  1257. uint32_t data, def;
  1258. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  1259. /* 1-not override: enable sdma0 mem light sleep */
  1260. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1261. data |= SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1262. if (def != data)
  1263. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  1264. /* 1-not override: enable sdma1 mem light sleep */
  1265. if (adev->asic_type == CHIP_VEGA10) {
  1266. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL));
  1267. data |= SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1268. if (def != data)
  1269. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), data);
  1270. }
  1271. } else {
  1272. /* 0-override:disable sdma0 mem light sleep */
  1273. def = data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1274. data &= ~SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1275. if (def != data)
  1276. WREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL), data);
  1277. /* 0-override:disable sdma1 mem light sleep */
  1278. if (adev->asic_type == CHIP_VEGA10) {
  1279. def = data = RREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL));
  1280. data &= ~SDMA1_POWER_CNTL__MEM_POWER_OVERRIDE_MASK;
  1281. if (def != data)
  1282. WREG32(SOC15_REG_OFFSET(SDMA1, 0, mmSDMA1_POWER_CNTL), data);
  1283. }
  1284. }
  1285. }
  1286. static int sdma_v4_0_set_clockgating_state(void *handle,
  1287. enum amd_clockgating_state state)
  1288. {
  1289. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1290. if (amdgpu_sriov_vf(adev))
  1291. return 0;
  1292. switch (adev->asic_type) {
  1293. case CHIP_VEGA10:
  1294. case CHIP_RAVEN:
  1295. sdma_v4_0_update_medium_grain_clock_gating(adev,
  1296. state == AMD_CG_STATE_GATE ? true : false);
  1297. sdma_v4_0_update_medium_grain_light_sleep(adev,
  1298. state == AMD_CG_STATE_GATE ? true : false);
  1299. break;
  1300. default:
  1301. break;
  1302. }
  1303. return 0;
  1304. }
  1305. static int sdma_v4_0_set_powergating_state(void *handle,
  1306. enum amd_powergating_state state)
  1307. {
  1308. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1309. switch (adev->asic_type) {
  1310. case CHIP_RAVEN:
  1311. sdma_v4_1_update_power_gating(adev,
  1312. state == AMD_PG_STATE_GATE ? true : false);
  1313. break;
  1314. default:
  1315. break;
  1316. }
  1317. return 0;
  1318. }
  1319. static void sdma_v4_0_get_clockgating_state(void *handle, u32 *flags)
  1320. {
  1321. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1322. int data;
  1323. if (amdgpu_sriov_vf(adev))
  1324. *flags = 0;
  1325. /* AMD_CG_SUPPORT_SDMA_MGCG */
  1326. data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_CLK_CTRL));
  1327. if (!(data & SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK))
  1328. *flags |= AMD_CG_SUPPORT_SDMA_MGCG;
  1329. /* AMD_CG_SUPPORT_SDMA_LS */
  1330. data = RREG32(SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_POWER_CNTL));
  1331. if (data & SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK)
  1332. *flags |= AMD_CG_SUPPORT_SDMA_LS;
  1333. }
  1334. const struct amd_ip_funcs sdma_v4_0_ip_funcs = {
  1335. .name = "sdma_v4_0",
  1336. .early_init = sdma_v4_0_early_init,
  1337. .late_init = NULL,
  1338. .sw_init = sdma_v4_0_sw_init,
  1339. .sw_fini = sdma_v4_0_sw_fini,
  1340. .hw_init = sdma_v4_0_hw_init,
  1341. .hw_fini = sdma_v4_0_hw_fini,
  1342. .suspend = sdma_v4_0_suspend,
  1343. .resume = sdma_v4_0_resume,
  1344. .is_idle = sdma_v4_0_is_idle,
  1345. .wait_for_idle = sdma_v4_0_wait_for_idle,
  1346. .soft_reset = sdma_v4_0_soft_reset,
  1347. .set_clockgating_state = sdma_v4_0_set_clockgating_state,
  1348. .set_powergating_state = sdma_v4_0_set_powergating_state,
  1349. .get_clockgating_state = sdma_v4_0_get_clockgating_state,
  1350. };
  1351. static const struct amdgpu_ring_funcs sdma_v4_0_ring_funcs = {
  1352. .type = AMDGPU_RING_TYPE_SDMA,
  1353. .align_mask = 0xf,
  1354. .nop = SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP),
  1355. .support_64bit_ptrs = true,
  1356. .vmhub = AMDGPU_MMHUB,
  1357. .get_rptr = sdma_v4_0_ring_get_rptr,
  1358. .get_wptr = sdma_v4_0_ring_get_wptr,
  1359. .set_wptr = sdma_v4_0_ring_set_wptr,
  1360. .emit_frame_size =
  1361. 6 + /* sdma_v4_0_ring_emit_hdp_flush */
  1362. 3 + /* sdma_v4_0_ring_emit_hdp_invalidate */
  1363. 6 + /* sdma_v4_0_ring_emit_pipeline_sync */
  1364. 18 + /* sdma_v4_0_ring_emit_vm_flush */
  1365. 10 + 10 + 10, /* sdma_v4_0_ring_emit_fence x3 for user fence, vm fence */
  1366. .emit_ib_size = 7 + 6, /* sdma_v4_0_ring_emit_ib */
  1367. .emit_ib = sdma_v4_0_ring_emit_ib,
  1368. .emit_fence = sdma_v4_0_ring_emit_fence,
  1369. .emit_pipeline_sync = sdma_v4_0_ring_emit_pipeline_sync,
  1370. .emit_vm_flush = sdma_v4_0_ring_emit_vm_flush,
  1371. .emit_hdp_flush = sdma_v4_0_ring_emit_hdp_flush,
  1372. .emit_hdp_invalidate = sdma_v4_0_ring_emit_hdp_invalidate,
  1373. .test_ring = sdma_v4_0_ring_test_ring,
  1374. .test_ib = sdma_v4_0_ring_test_ib,
  1375. .insert_nop = sdma_v4_0_ring_insert_nop,
  1376. .pad_ib = sdma_v4_0_ring_pad_ib,
  1377. };
  1378. static void sdma_v4_0_set_ring_funcs(struct amdgpu_device *adev)
  1379. {
  1380. int i;
  1381. for (i = 0; i < adev->sdma.num_instances; i++)
  1382. adev->sdma.instance[i].ring.funcs = &sdma_v4_0_ring_funcs;
  1383. }
  1384. static const struct amdgpu_irq_src_funcs sdma_v4_0_trap_irq_funcs = {
  1385. .set = sdma_v4_0_set_trap_irq_state,
  1386. .process = sdma_v4_0_process_trap_irq,
  1387. };
  1388. static const struct amdgpu_irq_src_funcs sdma_v4_0_illegal_inst_irq_funcs = {
  1389. .process = sdma_v4_0_process_illegal_inst_irq,
  1390. };
  1391. static void sdma_v4_0_set_irq_funcs(struct amdgpu_device *adev)
  1392. {
  1393. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1394. adev->sdma.trap_irq.funcs = &sdma_v4_0_trap_irq_funcs;
  1395. adev->sdma.illegal_inst_irq.funcs = &sdma_v4_0_illegal_inst_irq_funcs;
  1396. }
  1397. /**
  1398. * sdma_v4_0_emit_copy_buffer - copy buffer using the sDMA engine
  1399. *
  1400. * @ring: amdgpu_ring structure holding ring information
  1401. * @src_offset: src GPU address
  1402. * @dst_offset: dst GPU address
  1403. * @byte_count: number of bytes to xfer
  1404. *
  1405. * Copy GPU buffers using the DMA engine (VEGA10).
  1406. * Used by the amdgpu ttm implementation to move pages if
  1407. * registered as the asic copy callback.
  1408. */
  1409. static void sdma_v4_0_emit_copy_buffer(struct amdgpu_ib *ib,
  1410. uint64_t src_offset,
  1411. uint64_t dst_offset,
  1412. uint32_t byte_count)
  1413. {
  1414. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1415. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1416. ib->ptr[ib->length_dw++] = byte_count - 1;
  1417. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1418. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1419. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1420. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1421. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1422. }
  1423. /**
  1424. * sdma_v4_0_emit_fill_buffer - fill buffer using the sDMA engine
  1425. *
  1426. * @ring: amdgpu_ring structure holding ring information
  1427. * @src_data: value to write to buffer
  1428. * @dst_offset: dst GPU address
  1429. * @byte_count: number of bytes to xfer
  1430. *
  1431. * Fill GPU buffers using the DMA engine (VEGA10).
  1432. */
  1433. static void sdma_v4_0_emit_fill_buffer(struct amdgpu_ib *ib,
  1434. uint32_t src_data,
  1435. uint64_t dst_offset,
  1436. uint32_t byte_count)
  1437. {
  1438. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1439. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1440. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1441. ib->ptr[ib->length_dw++] = src_data;
  1442. ib->ptr[ib->length_dw++] = byte_count - 1;
  1443. }
  1444. static const struct amdgpu_buffer_funcs sdma_v4_0_buffer_funcs = {
  1445. .copy_max_bytes = 0x400000,
  1446. .copy_num_dw = 7,
  1447. .emit_copy_buffer = sdma_v4_0_emit_copy_buffer,
  1448. .fill_max_bytes = 0x400000,
  1449. .fill_num_dw = 5,
  1450. .emit_fill_buffer = sdma_v4_0_emit_fill_buffer,
  1451. };
  1452. static void sdma_v4_0_set_buffer_funcs(struct amdgpu_device *adev)
  1453. {
  1454. if (adev->mman.buffer_funcs == NULL) {
  1455. adev->mman.buffer_funcs = &sdma_v4_0_buffer_funcs;
  1456. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1457. }
  1458. }
  1459. static const struct amdgpu_vm_pte_funcs sdma_v4_0_vm_pte_funcs = {
  1460. .copy_pte = sdma_v4_0_vm_copy_pte,
  1461. .write_pte = sdma_v4_0_vm_write_pte,
  1462. .set_pte_pde = sdma_v4_0_vm_set_pte_pde,
  1463. };
  1464. static void sdma_v4_0_set_vm_pte_funcs(struct amdgpu_device *adev)
  1465. {
  1466. unsigned i;
  1467. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1468. adev->vm_manager.vm_pte_funcs = &sdma_v4_0_vm_pte_funcs;
  1469. for (i = 0; i < adev->sdma.num_instances; i++)
  1470. adev->vm_manager.vm_pte_rings[i] =
  1471. &adev->sdma.instance[i].ring;
  1472. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1473. }
  1474. }
  1475. const struct amdgpu_ip_block_version sdma_v4_0_ip_block = {
  1476. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1477. .major = 4,
  1478. .minor = 0,
  1479. .rev = 0,
  1480. .funcs = &sdma_v4_0_ip_funcs,
  1481. };