psp_v10_0.c 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Author: Huang Rui
  23. *
  24. */
  25. #include <linux/firmware.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_psp.h"
  28. #include "amdgpu_ucode.h"
  29. #include "soc15_common.h"
  30. #include "psp_v10_0.h"
  31. #include "vega10/soc15ip.h"
  32. #include "raven1/MP/mp_10_0_offset.h"
  33. #include "raven1/GC/gc_9_1_offset.h"
  34. #include "raven1/SDMA0/sdma0_4_1_offset.h"
  35. static int
  36. psp_v10_0_get_fw_type(struct amdgpu_firmware_info *ucode, enum psp_gfx_fw_type *type)
  37. {
  38. switch(ucode->ucode_id) {
  39. case AMDGPU_UCODE_ID_SDMA0:
  40. *type = GFX_FW_TYPE_SDMA0;
  41. break;
  42. case AMDGPU_UCODE_ID_SDMA1:
  43. *type = GFX_FW_TYPE_SDMA1;
  44. break;
  45. case AMDGPU_UCODE_ID_CP_CE:
  46. *type = GFX_FW_TYPE_CP_CE;
  47. break;
  48. case AMDGPU_UCODE_ID_CP_PFP:
  49. *type = GFX_FW_TYPE_CP_PFP;
  50. break;
  51. case AMDGPU_UCODE_ID_CP_ME:
  52. *type = GFX_FW_TYPE_CP_ME;
  53. break;
  54. case AMDGPU_UCODE_ID_CP_MEC1:
  55. *type = GFX_FW_TYPE_CP_MEC;
  56. break;
  57. case AMDGPU_UCODE_ID_CP_MEC1_JT:
  58. *type = GFX_FW_TYPE_CP_MEC_ME1;
  59. break;
  60. case AMDGPU_UCODE_ID_CP_MEC2:
  61. *type = GFX_FW_TYPE_CP_MEC;
  62. break;
  63. case AMDGPU_UCODE_ID_CP_MEC2_JT:
  64. *type = GFX_FW_TYPE_CP_MEC_ME2;
  65. break;
  66. case AMDGPU_UCODE_ID_RLC_G:
  67. *type = GFX_FW_TYPE_RLC_G;
  68. break;
  69. case AMDGPU_UCODE_ID_SMC:
  70. *type = GFX_FW_TYPE_SMU;
  71. break;
  72. case AMDGPU_UCODE_ID_UVD:
  73. *type = GFX_FW_TYPE_UVD;
  74. break;
  75. case AMDGPU_UCODE_ID_VCE:
  76. *type = GFX_FW_TYPE_VCE;
  77. break;
  78. case AMDGPU_UCODE_ID_MAXIMUM:
  79. default:
  80. return -EINVAL;
  81. }
  82. return 0;
  83. }
  84. int psp_v10_0_prep_cmd_buf(struct amdgpu_firmware_info *ucode, struct psp_gfx_cmd_resp *cmd)
  85. {
  86. int ret;
  87. uint64_t fw_mem_mc_addr = ucode->mc_addr;
  88. struct common_firmware_header *header;
  89. memset(cmd, 0, sizeof(struct psp_gfx_cmd_resp));
  90. header = (struct common_firmware_header *)ucode->fw;
  91. cmd->cmd_id = GFX_CMD_ID_LOAD_IP_FW;
  92. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_lo = lower_32_bits(fw_mem_mc_addr);
  93. cmd->cmd.cmd_load_ip_fw.fw_phy_addr_hi = upper_32_bits(fw_mem_mc_addr);
  94. cmd->cmd.cmd_load_ip_fw.fw_size = le32_to_cpu(header->ucode_size_bytes);
  95. ret = psp_v10_0_get_fw_type(ucode, &cmd->cmd.cmd_load_ip_fw.fw_type);
  96. if (ret)
  97. DRM_ERROR("Unknown firmware type\n");
  98. return ret;
  99. }
  100. int psp_v10_0_ring_init(struct psp_context *psp, enum psp_ring_type ring_type)
  101. {
  102. int ret = 0;
  103. unsigned int psp_ring_reg = 0;
  104. struct psp_ring *ring;
  105. struct amdgpu_device *adev = psp->adev;
  106. ring = &psp->km_ring;
  107. ring->ring_type = ring_type;
  108. /* allocate 4k Page of Local Frame Buffer memory for ring */
  109. ring->ring_size = 0x1000;
  110. ret = amdgpu_bo_create_kernel(adev, ring->ring_size, PAGE_SIZE,
  111. AMDGPU_GEM_DOMAIN_VRAM,
  112. &adev->firmware.rbuf,
  113. &ring->ring_mem_mc_addr,
  114. (void **)&ring->ring_mem);
  115. if (ret) {
  116. ring->ring_size = 0;
  117. return ret;
  118. }
  119. /* Write low address of the ring to C2PMSG_69 */
  120. psp_ring_reg = lower_32_bits(ring->ring_mem_mc_addr);
  121. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_69, psp_ring_reg);
  122. /* Write high address of the ring to C2PMSG_70 */
  123. psp_ring_reg = upper_32_bits(ring->ring_mem_mc_addr);
  124. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_70, psp_ring_reg);
  125. /* Write size of ring to C2PMSG_71 */
  126. psp_ring_reg = ring->ring_size;
  127. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_71, psp_ring_reg);
  128. /* Write the ring initialization command to C2PMSG_64 */
  129. psp_ring_reg = ring_type;
  130. psp_ring_reg = psp_ring_reg << 16;
  131. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64, psp_ring_reg);
  132. /* Wait for response flag (bit 31) in C2PMSG_64 */
  133. psp_ring_reg = 0;
  134. while ((psp_ring_reg & 0x80000000) == 0) {
  135. psp_ring_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_64);
  136. }
  137. return 0;
  138. }
  139. int psp_v10_0_cmd_submit(struct psp_context *psp,
  140. struct amdgpu_firmware_info *ucode,
  141. uint64_t cmd_buf_mc_addr, uint64_t fence_mc_addr,
  142. int index)
  143. {
  144. unsigned int psp_write_ptr_reg = 0;
  145. struct psp_gfx_rb_frame * write_frame = psp->km_ring.ring_mem;
  146. struct psp_ring *ring = &psp->km_ring;
  147. struct amdgpu_device *adev = psp->adev;
  148. /* KM (GPCOM) prepare write pointer */
  149. psp_write_ptr_reg = RREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67);
  150. /* Update KM RB frame pointer to new frame */
  151. if ((psp_write_ptr_reg % ring->ring_size) == 0)
  152. write_frame = ring->ring_mem;
  153. else
  154. write_frame = ring->ring_mem + (psp_write_ptr_reg / (sizeof(struct psp_gfx_rb_frame) / 4));
  155. /* Update KM RB frame */
  156. write_frame->cmd_buf_addr_hi = upper_32_bits(cmd_buf_mc_addr);
  157. write_frame->cmd_buf_addr_lo = lower_32_bits(cmd_buf_mc_addr);
  158. write_frame->fence_addr_hi = upper_32_bits(fence_mc_addr);
  159. write_frame->fence_addr_lo = lower_32_bits(fence_mc_addr);
  160. write_frame->fence_value = index;
  161. /* Update the write Pointer in DWORDs */
  162. psp_write_ptr_reg += sizeof(struct psp_gfx_rb_frame) / 4;
  163. psp_write_ptr_reg = (psp_write_ptr_reg >= ring->ring_size) ? 0 : psp_write_ptr_reg;
  164. WREG32_SOC15(MP0, 0, mmMP0_SMN_C2PMSG_67, psp_write_ptr_reg);
  165. return 0;
  166. }
  167. static int
  168. psp_v10_0_sram_map(unsigned int *sram_offset, unsigned int *sram_addr_reg_offset,
  169. unsigned int *sram_data_reg_offset,
  170. enum AMDGPU_UCODE_ID ucode_id)
  171. {
  172. int ret = 0;
  173. switch(ucode_id) {
  174. /* TODO: needs to confirm */
  175. #if 0
  176. case AMDGPU_UCODE_ID_SMC:
  177. *sram_offset = 0;
  178. *sram_addr_reg_offset = 0;
  179. *sram_data_reg_offset = 0;
  180. break;
  181. #endif
  182. case AMDGPU_UCODE_ID_CP_CE:
  183. *sram_offset = 0x0;
  184. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_ADDR);
  185. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_CE_UCODE_DATA);
  186. break;
  187. case AMDGPU_UCODE_ID_CP_PFP:
  188. *sram_offset = 0x0;
  189. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_ADDR);
  190. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_PFP_UCODE_DATA);
  191. break;
  192. case AMDGPU_UCODE_ID_CP_ME:
  193. *sram_offset = 0x0;
  194. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_ADDR);
  195. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_ME_UCODE_DATA);
  196. break;
  197. case AMDGPU_UCODE_ID_CP_MEC1:
  198. *sram_offset = 0x10000;
  199. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_ADDR);
  200. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_MEC_ME1_UCODE_DATA);
  201. break;
  202. case AMDGPU_UCODE_ID_CP_MEC2:
  203. *sram_offset = 0x10000;
  204. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_ADDR);
  205. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmCP_HYP_MEC2_UCODE_DATA);
  206. break;
  207. case AMDGPU_UCODE_ID_RLC_G:
  208. *sram_offset = 0x2000;
  209. *sram_addr_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_ADDR);
  210. *sram_data_reg_offset = SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_UCODE_DATA);
  211. break;
  212. case AMDGPU_UCODE_ID_SDMA0:
  213. *sram_offset = 0x0;
  214. *sram_addr_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_ADDR);
  215. *sram_data_reg_offset = SOC15_REG_OFFSET(SDMA0, 0, mmSDMA0_UCODE_DATA);
  216. break;
  217. /* TODO: needs to confirm */
  218. #if 0
  219. case AMDGPU_UCODE_ID_SDMA1:
  220. *sram_offset = ;
  221. *sram_addr_reg_offset = ;
  222. break;
  223. case AMDGPU_UCODE_ID_UVD:
  224. *sram_offset = ;
  225. *sram_addr_reg_offset = ;
  226. break;
  227. case AMDGPU_UCODE_ID_VCE:
  228. *sram_offset = ;
  229. *sram_addr_reg_offset = ;
  230. break;
  231. #endif
  232. case AMDGPU_UCODE_ID_MAXIMUM:
  233. default:
  234. ret = -EINVAL;
  235. break;
  236. }
  237. return ret;
  238. }
  239. bool psp_v10_0_compare_sram_data(struct psp_context *psp,
  240. struct amdgpu_firmware_info *ucode,
  241. enum AMDGPU_UCODE_ID ucode_type)
  242. {
  243. int err = 0;
  244. unsigned int fw_sram_reg_val = 0;
  245. unsigned int fw_sram_addr_reg_offset = 0;
  246. unsigned int fw_sram_data_reg_offset = 0;
  247. unsigned int ucode_size;
  248. uint32_t *ucode_mem = NULL;
  249. struct amdgpu_device *adev = psp->adev;
  250. err = psp_v10_0_sram_map(&fw_sram_reg_val, &fw_sram_addr_reg_offset,
  251. &fw_sram_data_reg_offset, ucode_type);
  252. if (err)
  253. return false;
  254. WREG32(fw_sram_addr_reg_offset, fw_sram_reg_val);
  255. ucode_size = ucode->ucode_size;
  256. ucode_mem = (uint32_t *)ucode->kaddr;
  257. while (!ucode_size) {
  258. fw_sram_reg_val = RREG32(fw_sram_data_reg_offset);
  259. if (*ucode_mem != fw_sram_reg_val)
  260. return false;
  261. ucode_mem++;
  262. /* 4 bytes */
  263. ucode_size -= 4;
  264. }
  265. return true;
  266. }