gfx_v8_0.c 247 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  619. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t addr);
  620. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. /* chain ib ucode isn't formal released, just disable it by far
  884. * TODO: when ucod ready we should use ucode version to judge if
  885. * chain-ib support or not.
  886. */
  887. adev->virt.chained_ib_support = false;
  888. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  889. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  890. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  891. if (err)
  892. goto out;
  893. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  894. if (err)
  895. goto out;
  896. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  897. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  898. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  900. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  901. if (err)
  902. goto out;
  903. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  904. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  905. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  906. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  907. adev->gfx.rlc.save_and_restore_offset =
  908. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  909. adev->gfx.rlc.clear_state_descriptor_offset =
  910. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  911. adev->gfx.rlc.avail_scratch_ram_locations =
  912. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  913. adev->gfx.rlc.reg_restore_list_size =
  914. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  915. adev->gfx.rlc.reg_list_format_start =
  916. le32_to_cpu(rlc_hdr->reg_list_format_start);
  917. adev->gfx.rlc.reg_list_format_separate_start =
  918. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  919. adev->gfx.rlc.starting_offsets_start =
  920. le32_to_cpu(rlc_hdr->starting_offsets_start);
  921. adev->gfx.rlc.reg_list_format_size_bytes =
  922. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  923. adev->gfx.rlc.reg_list_size_bytes =
  924. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  925. adev->gfx.rlc.register_list_format =
  926. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  927. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  928. if (!adev->gfx.rlc.register_list_format) {
  929. err = -ENOMEM;
  930. goto out;
  931. }
  932. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  933. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  934. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  935. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  936. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  941. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  942. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  943. if (err)
  944. goto out;
  945. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  946. if (err)
  947. goto out;
  948. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  949. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  950. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  951. if ((adev->asic_type != CHIP_STONEY) &&
  952. (adev->asic_type != CHIP_TOPAZ)) {
  953. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  954. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  955. if (!err) {
  956. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  957. if (err)
  958. goto out;
  959. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  960. adev->gfx.mec2_fw->data;
  961. adev->gfx.mec2_fw_version =
  962. le32_to_cpu(cp_hdr->header.ucode_version);
  963. adev->gfx.mec2_feature_version =
  964. le32_to_cpu(cp_hdr->ucode_feature_version);
  965. } else {
  966. err = 0;
  967. adev->gfx.mec2_fw = NULL;
  968. }
  969. }
  970. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  971. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  972. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  973. info->fw = adev->gfx.pfp_fw;
  974. header = (const struct common_firmware_header *)info->fw->data;
  975. adev->firmware.fw_size +=
  976. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  977. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  978. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  979. info->fw = adev->gfx.me_fw;
  980. header = (const struct common_firmware_header *)info->fw->data;
  981. adev->firmware.fw_size +=
  982. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  983. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  984. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  985. info->fw = adev->gfx.ce_fw;
  986. header = (const struct common_firmware_header *)info->fw->data;
  987. adev->firmware.fw_size +=
  988. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  989. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  990. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  991. info->fw = adev->gfx.rlc_fw;
  992. header = (const struct common_firmware_header *)info->fw->data;
  993. adev->firmware.fw_size +=
  994. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  995. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  996. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  997. info->fw = adev->gfx.mec_fw;
  998. header = (const struct common_firmware_header *)info->fw->data;
  999. adev->firmware.fw_size +=
  1000. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1001. /* we need account JT in */
  1002. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1003. adev->firmware.fw_size +=
  1004. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1005. if (amdgpu_sriov_vf(adev)) {
  1006. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1007. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1008. info->fw = adev->gfx.mec_fw;
  1009. adev->firmware.fw_size +=
  1010. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1011. }
  1012. if (adev->gfx.mec2_fw) {
  1013. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1014. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1015. info->fw = adev->gfx.mec2_fw;
  1016. header = (const struct common_firmware_header *)info->fw->data;
  1017. adev->firmware.fw_size +=
  1018. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1019. }
  1020. }
  1021. out:
  1022. if (err) {
  1023. dev_err(adev->dev,
  1024. "gfx8: Failed to load firmware \"%s\"\n",
  1025. fw_name);
  1026. release_firmware(adev->gfx.pfp_fw);
  1027. adev->gfx.pfp_fw = NULL;
  1028. release_firmware(adev->gfx.me_fw);
  1029. adev->gfx.me_fw = NULL;
  1030. release_firmware(adev->gfx.ce_fw);
  1031. adev->gfx.ce_fw = NULL;
  1032. release_firmware(adev->gfx.rlc_fw);
  1033. adev->gfx.rlc_fw = NULL;
  1034. release_firmware(adev->gfx.mec_fw);
  1035. adev->gfx.mec_fw = NULL;
  1036. release_firmware(adev->gfx.mec2_fw);
  1037. adev->gfx.mec2_fw = NULL;
  1038. }
  1039. return err;
  1040. }
  1041. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1042. volatile u32 *buffer)
  1043. {
  1044. u32 count = 0, i;
  1045. const struct cs_section_def *sect = NULL;
  1046. const struct cs_extent_def *ext = NULL;
  1047. if (adev->gfx.rlc.cs_data == NULL)
  1048. return;
  1049. if (buffer == NULL)
  1050. return;
  1051. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1052. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1053. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1054. buffer[count++] = cpu_to_le32(0x80000000);
  1055. buffer[count++] = cpu_to_le32(0x80000000);
  1056. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1057. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1058. if (sect->id == SECT_CONTEXT) {
  1059. buffer[count++] =
  1060. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1061. buffer[count++] = cpu_to_le32(ext->reg_index -
  1062. PACKET3_SET_CONTEXT_REG_START);
  1063. for (i = 0; i < ext->reg_count; i++)
  1064. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1065. } else {
  1066. return;
  1067. }
  1068. }
  1069. }
  1070. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1071. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1072. PACKET3_SET_CONTEXT_REG_START);
  1073. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1074. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1076. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1077. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1078. buffer[count++] = cpu_to_le32(0);
  1079. }
  1080. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1081. {
  1082. const __le32 *fw_data;
  1083. volatile u32 *dst_ptr;
  1084. int me, i, max_me = 4;
  1085. u32 bo_offset = 0;
  1086. u32 table_offset, table_size;
  1087. if (adev->asic_type == CHIP_CARRIZO)
  1088. max_me = 5;
  1089. /* write the cp table buffer */
  1090. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1091. for (me = 0; me < max_me; me++) {
  1092. if (me == 0) {
  1093. const struct gfx_firmware_header_v1_0 *hdr =
  1094. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1095. fw_data = (const __le32 *)
  1096. (adev->gfx.ce_fw->data +
  1097. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1098. table_offset = le32_to_cpu(hdr->jt_offset);
  1099. table_size = le32_to_cpu(hdr->jt_size);
  1100. } else if (me == 1) {
  1101. const struct gfx_firmware_header_v1_0 *hdr =
  1102. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1103. fw_data = (const __le32 *)
  1104. (adev->gfx.pfp_fw->data +
  1105. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1106. table_offset = le32_to_cpu(hdr->jt_offset);
  1107. table_size = le32_to_cpu(hdr->jt_size);
  1108. } else if (me == 2) {
  1109. const struct gfx_firmware_header_v1_0 *hdr =
  1110. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1111. fw_data = (const __le32 *)
  1112. (adev->gfx.me_fw->data +
  1113. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1114. table_offset = le32_to_cpu(hdr->jt_offset);
  1115. table_size = le32_to_cpu(hdr->jt_size);
  1116. } else if (me == 3) {
  1117. const struct gfx_firmware_header_v1_0 *hdr =
  1118. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1119. fw_data = (const __le32 *)
  1120. (adev->gfx.mec_fw->data +
  1121. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1122. table_offset = le32_to_cpu(hdr->jt_offset);
  1123. table_size = le32_to_cpu(hdr->jt_size);
  1124. } else if (me == 4) {
  1125. const struct gfx_firmware_header_v1_0 *hdr =
  1126. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1127. fw_data = (const __le32 *)
  1128. (adev->gfx.mec2_fw->data +
  1129. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1130. table_offset = le32_to_cpu(hdr->jt_offset);
  1131. table_size = le32_to_cpu(hdr->jt_size);
  1132. }
  1133. for (i = 0; i < table_size; i ++) {
  1134. dst_ptr[bo_offset + i] =
  1135. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1136. }
  1137. bo_offset += table_size;
  1138. }
  1139. }
  1140. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. /* clear state block */
  1144. if (adev->gfx.rlc.clear_state_obj) {
  1145. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1146. if (unlikely(r != 0))
  1147. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1148. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1149. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1150. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1151. adev->gfx.rlc.clear_state_obj = NULL;
  1152. }
  1153. /* jump table block */
  1154. if (adev->gfx.rlc.cp_table_obj) {
  1155. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1156. if (unlikely(r != 0))
  1157. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1158. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1159. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1160. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1161. adev->gfx.rlc.cp_table_obj = NULL;
  1162. }
  1163. }
  1164. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1165. {
  1166. volatile u32 *dst_ptr;
  1167. u32 dws;
  1168. const struct cs_section_def *cs_data;
  1169. int r;
  1170. adev->gfx.rlc.cs_data = vi_cs_data;
  1171. cs_data = adev->gfx.rlc.cs_data;
  1172. if (cs_data) {
  1173. /* clear state block */
  1174. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1175. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1176. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1177. AMDGPU_GEM_DOMAIN_VRAM,
  1178. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1179. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1180. NULL, NULL,
  1181. &adev->gfx.rlc.clear_state_obj);
  1182. if (r) {
  1183. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1184. gfx_v8_0_rlc_fini(adev);
  1185. return r;
  1186. }
  1187. }
  1188. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1189. if (unlikely(r != 0)) {
  1190. gfx_v8_0_rlc_fini(adev);
  1191. return r;
  1192. }
  1193. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1194. &adev->gfx.rlc.clear_state_gpu_addr);
  1195. if (r) {
  1196. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1197. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1198. gfx_v8_0_rlc_fini(adev);
  1199. return r;
  1200. }
  1201. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1202. if (r) {
  1203. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1204. gfx_v8_0_rlc_fini(adev);
  1205. return r;
  1206. }
  1207. /* set up the cs buffer */
  1208. dst_ptr = adev->gfx.rlc.cs_ptr;
  1209. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1210. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1211. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1212. }
  1213. if ((adev->asic_type == CHIP_CARRIZO) ||
  1214. (adev->asic_type == CHIP_STONEY)) {
  1215. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1216. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1217. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1218. AMDGPU_GEM_DOMAIN_VRAM,
  1219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1220. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1221. NULL, NULL,
  1222. &adev->gfx.rlc.cp_table_obj);
  1223. if (r) {
  1224. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1225. return r;
  1226. }
  1227. }
  1228. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1229. if (unlikely(r != 0)) {
  1230. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1231. return r;
  1232. }
  1233. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1234. &adev->gfx.rlc.cp_table_gpu_addr);
  1235. if (r) {
  1236. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1237. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1238. return r;
  1239. }
  1240. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1241. if (r) {
  1242. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. cz_init_cp_jump_table(adev);
  1246. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1247. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1248. }
  1249. return 0;
  1250. }
  1251. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1252. {
  1253. int r;
  1254. if (adev->gfx.mec.hpd_eop_obj) {
  1255. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1256. if (unlikely(r != 0))
  1257. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1258. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1259. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1260. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1261. adev->gfx.mec.hpd_eop_obj = NULL;
  1262. }
  1263. }
  1264. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1265. struct amdgpu_ring *ring,
  1266. struct amdgpu_irq_src *irq)
  1267. {
  1268. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1269. int r = 0;
  1270. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1271. if (r)
  1272. return r;
  1273. ring->adev = NULL;
  1274. ring->ring_obj = NULL;
  1275. ring->use_doorbell = true;
  1276. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1277. if (adev->gfx.mec2_fw) {
  1278. ring->me = 2;
  1279. ring->pipe = 0;
  1280. } else {
  1281. ring->me = 1;
  1282. ring->pipe = 1;
  1283. }
  1284. ring->queue = 0;
  1285. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1286. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1287. r = amdgpu_ring_init(adev, ring, 1024,
  1288. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1289. if (r)
  1290. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1291. return r;
  1292. }
  1293. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1294. struct amdgpu_irq_src *irq)
  1295. {
  1296. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1297. amdgpu_ring_fini(ring);
  1298. }
  1299. #define MEC_HPD_SIZE 2048
  1300. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1301. {
  1302. int r;
  1303. u32 *hpd;
  1304. /*
  1305. * we assign only 1 pipe because all other pipes will
  1306. * be handled by KFD
  1307. */
  1308. adev->gfx.mec.num_mec = 1;
  1309. adev->gfx.mec.num_pipe = 1;
  1310. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1311. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1312. r = amdgpu_bo_create(adev,
  1313. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1314. PAGE_SIZE, true,
  1315. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1316. &adev->gfx.mec.hpd_eop_obj);
  1317. if (r) {
  1318. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1319. return r;
  1320. }
  1321. }
  1322. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1323. if (unlikely(r != 0)) {
  1324. gfx_v8_0_mec_fini(adev);
  1325. return r;
  1326. }
  1327. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1328. &adev->gfx.mec.hpd_eop_gpu_addr);
  1329. if (r) {
  1330. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1331. gfx_v8_0_mec_fini(adev);
  1332. return r;
  1333. }
  1334. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1335. if (r) {
  1336. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1337. gfx_v8_0_mec_fini(adev);
  1338. return r;
  1339. }
  1340. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1341. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1342. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1343. return 0;
  1344. }
  1345. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1346. {
  1347. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1348. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1349. }
  1350. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1351. {
  1352. int r;
  1353. u32 *hpd;
  1354. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1355. r = amdgpu_bo_create_kernel(adev, MEC_HPD_SIZE, PAGE_SIZE,
  1356. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1357. &kiq->eop_gpu_addr, (void **)&hpd);
  1358. if (r) {
  1359. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1360. return r;
  1361. }
  1362. memset(hpd, 0, MEC_HPD_SIZE);
  1363. r = amdgpu_bo_reserve(kiq->eop_obj, false);
  1364. if (unlikely(r != 0))
  1365. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1366. amdgpu_bo_kunmap(kiq->eop_obj);
  1367. amdgpu_bo_unreserve(kiq->eop_obj);
  1368. return 0;
  1369. }
  1370. static const u32 vgpr_init_compute_shader[] =
  1371. {
  1372. 0x7e000209, 0x7e020208,
  1373. 0x7e040207, 0x7e060206,
  1374. 0x7e080205, 0x7e0a0204,
  1375. 0x7e0c0203, 0x7e0e0202,
  1376. 0x7e100201, 0x7e120200,
  1377. 0x7e140209, 0x7e160208,
  1378. 0x7e180207, 0x7e1a0206,
  1379. 0x7e1c0205, 0x7e1e0204,
  1380. 0x7e200203, 0x7e220202,
  1381. 0x7e240201, 0x7e260200,
  1382. 0x7e280209, 0x7e2a0208,
  1383. 0x7e2c0207, 0x7e2e0206,
  1384. 0x7e300205, 0x7e320204,
  1385. 0x7e340203, 0x7e360202,
  1386. 0x7e380201, 0x7e3a0200,
  1387. 0x7e3c0209, 0x7e3e0208,
  1388. 0x7e400207, 0x7e420206,
  1389. 0x7e440205, 0x7e460204,
  1390. 0x7e480203, 0x7e4a0202,
  1391. 0x7e4c0201, 0x7e4e0200,
  1392. 0x7e500209, 0x7e520208,
  1393. 0x7e540207, 0x7e560206,
  1394. 0x7e580205, 0x7e5a0204,
  1395. 0x7e5c0203, 0x7e5e0202,
  1396. 0x7e600201, 0x7e620200,
  1397. 0x7e640209, 0x7e660208,
  1398. 0x7e680207, 0x7e6a0206,
  1399. 0x7e6c0205, 0x7e6e0204,
  1400. 0x7e700203, 0x7e720202,
  1401. 0x7e740201, 0x7e760200,
  1402. 0x7e780209, 0x7e7a0208,
  1403. 0x7e7c0207, 0x7e7e0206,
  1404. 0xbf8a0000, 0xbf810000,
  1405. };
  1406. static const u32 sgpr_init_compute_shader[] =
  1407. {
  1408. 0xbe8a0100, 0xbe8c0102,
  1409. 0xbe8e0104, 0xbe900106,
  1410. 0xbe920108, 0xbe940100,
  1411. 0xbe960102, 0xbe980104,
  1412. 0xbe9a0106, 0xbe9c0108,
  1413. 0xbe9e0100, 0xbea00102,
  1414. 0xbea20104, 0xbea40106,
  1415. 0xbea60108, 0xbea80100,
  1416. 0xbeaa0102, 0xbeac0104,
  1417. 0xbeae0106, 0xbeb00108,
  1418. 0xbeb20100, 0xbeb40102,
  1419. 0xbeb60104, 0xbeb80106,
  1420. 0xbeba0108, 0xbebc0100,
  1421. 0xbebe0102, 0xbec00104,
  1422. 0xbec20106, 0xbec40108,
  1423. 0xbec60100, 0xbec80102,
  1424. 0xbee60004, 0xbee70005,
  1425. 0xbeea0006, 0xbeeb0007,
  1426. 0xbee80008, 0xbee90009,
  1427. 0xbefc0000, 0xbf8a0000,
  1428. 0xbf810000, 0x00000000,
  1429. };
  1430. static const u32 vgpr_init_regs[] =
  1431. {
  1432. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1433. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1434. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1435. mmCOMPUTE_NUM_THREAD_Y, 1,
  1436. mmCOMPUTE_NUM_THREAD_Z, 1,
  1437. mmCOMPUTE_PGM_RSRC2, 20,
  1438. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1439. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1440. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1441. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1442. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1443. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1444. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1445. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1446. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1447. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1448. };
  1449. static const u32 sgpr1_init_regs[] =
  1450. {
  1451. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1452. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1453. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1454. mmCOMPUTE_NUM_THREAD_Y, 1,
  1455. mmCOMPUTE_NUM_THREAD_Z, 1,
  1456. mmCOMPUTE_PGM_RSRC2, 20,
  1457. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1458. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1459. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1460. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1461. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1462. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1463. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1464. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1465. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1466. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1467. };
  1468. static const u32 sgpr2_init_regs[] =
  1469. {
  1470. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1471. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1472. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1473. mmCOMPUTE_NUM_THREAD_Y, 1,
  1474. mmCOMPUTE_NUM_THREAD_Z, 1,
  1475. mmCOMPUTE_PGM_RSRC2, 20,
  1476. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1477. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1478. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1479. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1480. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1481. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1482. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1483. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1484. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1485. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1486. };
  1487. static const u32 sec_ded_counter_registers[] =
  1488. {
  1489. mmCPC_EDC_ATC_CNT,
  1490. mmCPC_EDC_SCRATCH_CNT,
  1491. mmCPC_EDC_UCODE_CNT,
  1492. mmCPF_EDC_ATC_CNT,
  1493. mmCPF_EDC_ROQ_CNT,
  1494. mmCPF_EDC_TAG_CNT,
  1495. mmCPG_EDC_ATC_CNT,
  1496. mmCPG_EDC_DMA_CNT,
  1497. mmCPG_EDC_TAG_CNT,
  1498. mmDC_EDC_CSINVOC_CNT,
  1499. mmDC_EDC_RESTORE_CNT,
  1500. mmDC_EDC_STATE_CNT,
  1501. mmGDS_EDC_CNT,
  1502. mmGDS_EDC_GRBM_CNT,
  1503. mmGDS_EDC_OA_DED,
  1504. mmSPI_EDC_CNT,
  1505. mmSQC_ATC_EDC_GATCL1_CNT,
  1506. mmSQC_EDC_CNT,
  1507. mmSQ_EDC_DED_CNT,
  1508. mmSQ_EDC_INFO,
  1509. mmSQ_EDC_SEC_CNT,
  1510. mmTCC_EDC_CNT,
  1511. mmTCP_ATC_EDC_GATCL1_CNT,
  1512. mmTCP_EDC_CNT,
  1513. mmTD_EDC_CNT
  1514. };
  1515. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1516. {
  1517. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1518. struct amdgpu_ib ib;
  1519. struct dma_fence *f = NULL;
  1520. int r, i;
  1521. u32 tmp;
  1522. unsigned total_size, vgpr_offset, sgpr_offset;
  1523. u64 gpu_addr;
  1524. /* only supported on CZ */
  1525. if (adev->asic_type != CHIP_CARRIZO)
  1526. return 0;
  1527. /* bail if the compute ring is not ready */
  1528. if (!ring->ready)
  1529. return 0;
  1530. tmp = RREG32(mmGB_EDC_MODE);
  1531. WREG32(mmGB_EDC_MODE, 0);
  1532. total_size =
  1533. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1534. total_size +=
  1535. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1536. total_size +=
  1537. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1538. total_size = ALIGN(total_size, 256);
  1539. vgpr_offset = total_size;
  1540. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1541. sgpr_offset = total_size;
  1542. total_size += sizeof(sgpr_init_compute_shader);
  1543. /* allocate an indirect buffer to put the commands in */
  1544. memset(&ib, 0, sizeof(ib));
  1545. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1546. if (r) {
  1547. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1548. return r;
  1549. }
  1550. /* load the compute shaders */
  1551. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1552. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1553. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1554. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1555. /* init the ib length to 0 */
  1556. ib.length_dw = 0;
  1557. /* VGPR */
  1558. /* write the register state for the compute dispatch */
  1559. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1560. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1561. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1562. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1563. }
  1564. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1565. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1566. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1567. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1568. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1569. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1570. /* write dispatch packet */
  1571. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1572. ib.ptr[ib.length_dw++] = 8; /* x */
  1573. ib.ptr[ib.length_dw++] = 1; /* y */
  1574. ib.ptr[ib.length_dw++] = 1; /* z */
  1575. ib.ptr[ib.length_dw++] =
  1576. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1577. /* write CS partial flush packet */
  1578. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1579. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1580. /* SGPR1 */
  1581. /* write the register state for the compute dispatch */
  1582. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1583. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1584. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1585. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1586. }
  1587. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1588. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1589. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1590. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1591. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1592. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1593. /* write dispatch packet */
  1594. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1595. ib.ptr[ib.length_dw++] = 8; /* x */
  1596. ib.ptr[ib.length_dw++] = 1; /* y */
  1597. ib.ptr[ib.length_dw++] = 1; /* z */
  1598. ib.ptr[ib.length_dw++] =
  1599. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1600. /* write CS partial flush packet */
  1601. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1602. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1603. /* SGPR2 */
  1604. /* write the register state for the compute dispatch */
  1605. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1606. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1607. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1608. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1609. }
  1610. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1611. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1612. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1613. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1614. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1615. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1616. /* write dispatch packet */
  1617. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1618. ib.ptr[ib.length_dw++] = 8; /* x */
  1619. ib.ptr[ib.length_dw++] = 1; /* y */
  1620. ib.ptr[ib.length_dw++] = 1; /* z */
  1621. ib.ptr[ib.length_dw++] =
  1622. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1623. /* write CS partial flush packet */
  1624. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1625. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1626. /* shedule the ib on the ring */
  1627. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1628. if (r) {
  1629. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1630. goto fail;
  1631. }
  1632. /* wait for the GPU to finish processing the IB */
  1633. r = dma_fence_wait(f, false);
  1634. if (r) {
  1635. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1636. goto fail;
  1637. }
  1638. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1639. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1640. WREG32(mmGB_EDC_MODE, tmp);
  1641. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1642. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1643. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1644. /* read back registers to clear the counters */
  1645. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1646. RREG32(sec_ded_counter_registers[i]);
  1647. fail:
  1648. amdgpu_ib_free(adev, &ib, NULL);
  1649. dma_fence_put(f);
  1650. return r;
  1651. }
  1652. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1653. {
  1654. u32 gb_addr_config;
  1655. u32 mc_shared_chmap, mc_arb_ramcfg;
  1656. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1657. u32 tmp;
  1658. int ret;
  1659. switch (adev->asic_type) {
  1660. case CHIP_TOPAZ:
  1661. adev->gfx.config.max_shader_engines = 1;
  1662. adev->gfx.config.max_tile_pipes = 2;
  1663. adev->gfx.config.max_cu_per_sh = 6;
  1664. adev->gfx.config.max_sh_per_se = 1;
  1665. adev->gfx.config.max_backends_per_se = 2;
  1666. adev->gfx.config.max_texture_channel_caches = 2;
  1667. adev->gfx.config.max_gprs = 256;
  1668. adev->gfx.config.max_gs_threads = 32;
  1669. adev->gfx.config.max_hw_contexts = 8;
  1670. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1671. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1672. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1673. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1674. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1675. break;
  1676. case CHIP_FIJI:
  1677. adev->gfx.config.max_shader_engines = 4;
  1678. adev->gfx.config.max_tile_pipes = 16;
  1679. adev->gfx.config.max_cu_per_sh = 16;
  1680. adev->gfx.config.max_sh_per_se = 1;
  1681. adev->gfx.config.max_backends_per_se = 4;
  1682. adev->gfx.config.max_texture_channel_caches = 16;
  1683. adev->gfx.config.max_gprs = 256;
  1684. adev->gfx.config.max_gs_threads = 32;
  1685. adev->gfx.config.max_hw_contexts = 8;
  1686. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1687. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1688. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1689. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1690. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1691. break;
  1692. case CHIP_POLARIS11:
  1693. case CHIP_POLARIS12:
  1694. ret = amdgpu_atombios_get_gfx_info(adev);
  1695. if (ret)
  1696. return ret;
  1697. adev->gfx.config.max_gprs = 256;
  1698. adev->gfx.config.max_gs_threads = 32;
  1699. adev->gfx.config.max_hw_contexts = 8;
  1700. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1701. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1702. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1703. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1704. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1705. break;
  1706. case CHIP_POLARIS10:
  1707. ret = amdgpu_atombios_get_gfx_info(adev);
  1708. if (ret)
  1709. return ret;
  1710. adev->gfx.config.max_gprs = 256;
  1711. adev->gfx.config.max_gs_threads = 32;
  1712. adev->gfx.config.max_hw_contexts = 8;
  1713. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1714. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1715. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1716. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1717. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1718. break;
  1719. case CHIP_TONGA:
  1720. adev->gfx.config.max_shader_engines = 4;
  1721. adev->gfx.config.max_tile_pipes = 8;
  1722. adev->gfx.config.max_cu_per_sh = 8;
  1723. adev->gfx.config.max_sh_per_se = 1;
  1724. adev->gfx.config.max_backends_per_se = 2;
  1725. adev->gfx.config.max_texture_channel_caches = 8;
  1726. adev->gfx.config.max_gprs = 256;
  1727. adev->gfx.config.max_gs_threads = 32;
  1728. adev->gfx.config.max_hw_contexts = 8;
  1729. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1730. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1731. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1732. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1733. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1734. break;
  1735. case CHIP_CARRIZO:
  1736. adev->gfx.config.max_shader_engines = 1;
  1737. adev->gfx.config.max_tile_pipes = 2;
  1738. adev->gfx.config.max_sh_per_se = 1;
  1739. adev->gfx.config.max_backends_per_se = 2;
  1740. switch (adev->pdev->revision) {
  1741. case 0xc4:
  1742. case 0x84:
  1743. case 0xc8:
  1744. case 0xcc:
  1745. case 0xe1:
  1746. case 0xe3:
  1747. /* B10 */
  1748. adev->gfx.config.max_cu_per_sh = 8;
  1749. break;
  1750. case 0xc5:
  1751. case 0x81:
  1752. case 0x85:
  1753. case 0xc9:
  1754. case 0xcd:
  1755. case 0xe2:
  1756. case 0xe4:
  1757. /* B8 */
  1758. adev->gfx.config.max_cu_per_sh = 6;
  1759. break;
  1760. case 0xc6:
  1761. case 0xca:
  1762. case 0xce:
  1763. case 0x88:
  1764. /* B6 */
  1765. adev->gfx.config.max_cu_per_sh = 6;
  1766. break;
  1767. case 0xc7:
  1768. case 0x87:
  1769. case 0xcb:
  1770. case 0xe5:
  1771. case 0x89:
  1772. default:
  1773. /* B4 */
  1774. adev->gfx.config.max_cu_per_sh = 4;
  1775. break;
  1776. }
  1777. adev->gfx.config.max_texture_channel_caches = 2;
  1778. adev->gfx.config.max_gprs = 256;
  1779. adev->gfx.config.max_gs_threads = 32;
  1780. adev->gfx.config.max_hw_contexts = 8;
  1781. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1782. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1783. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1784. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1785. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1786. break;
  1787. case CHIP_STONEY:
  1788. adev->gfx.config.max_shader_engines = 1;
  1789. adev->gfx.config.max_tile_pipes = 2;
  1790. adev->gfx.config.max_sh_per_se = 1;
  1791. adev->gfx.config.max_backends_per_se = 1;
  1792. switch (adev->pdev->revision) {
  1793. case 0xc0:
  1794. case 0xc1:
  1795. case 0xc2:
  1796. case 0xc4:
  1797. case 0xc8:
  1798. case 0xc9:
  1799. adev->gfx.config.max_cu_per_sh = 3;
  1800. break;
  1801. case 0xd0:
  1802. case 0xd1:
  1803. case 0xd2:
  1804. default:
  1805. adev->gfx.config.max_cu_per_sh = 2;
  1806. break;
  1807. }
  1808. adev->gfx.config.max_texture_channel_caches = 2;
  1809. adev->gfx.config.max_gprs = 256;
  1810. adev->gfx.config.max_gs_threads = 16;
  1811. adev->gfx.config.max_hw_contexts = 8;
  1812. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1813. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1814. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1815. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1816. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1817. break;
  1818. default:
  1819. adev->gfx.config.max_shader_engines = 2;
  1820. adev->gfx.config.max_tile_pipes = 4;
  1821. adev->gfx.config.max_cu_per_sh = 2;
  1822. adev->gfx.config.max_sh_per_se = 1;
  1823. adev->gfx.config.max_backends_per_se = 2;
  1824. adev->gfx.config.max_texture_channel_caches = 4;
  1825. adev->gfx.config.max_gprs = 256;
  1826. adev->gfx.config.max_gs_threads = 32;
  1827. adev->gfx.config.max_hw_contexts = 8;
  1828. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1829. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1830. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1831. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1832. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1833. break;
  1834. }
  1835. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1836. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1837. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1838. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1839. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1840. if (adev->flags & AMD_IS_APU) {
  1841. /* Get memory bank mapping mode. */
  1842. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1843. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1844. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1845. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1846. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1847. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1848. /* Validate settings in case only one DIMM installed. */
  1849. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1850. dimm00_addr_map = 0;
  1851. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1852. dimm01_addr_map = 0;
  1853. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1854. dimm10_addr_map = 0;
  1855. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1856. dimm11_addr_map = 0;
  1857. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1858. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1859. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1860. adev->gfx.config.mem_row_size_in_kb = 2;
  1861. else
  1862. adev->gfx.config.mem_row_size_in_kb = 1;
  1863. } else {
  1864. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1865. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1866. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1867. adev->gfx.config.mem_row_size_in_kb = 4;
  1868. }
  1869. adev->gfx.config.shader_engine_tile_size = 32;
  1870. adev->gfx.config.num_gpus = 1;
  1871. adev->gfx.config.multi_gpu_tile_size = 64;
  1872. /* fix up row size */
  1873. switch (adev->gfx.config.mem_row_size_in_kb) {
  1874. case 1:
  1875. default:
  1876. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1877. break;
  1878. case 2:
  1879. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1880. break;
  1881. case 4:
  1882. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1883. break;
  1884. }
  1885. adev->gfx.config.gb_addr_config = gb_addr_config;
  1886. return 0;
  1887. }
  1888. static int gfx_v8_0_sw_init(void *handle)
  1889. {
  1890. int i, r;
  1891. struct amdgpu_ring *ring;
  1892. struct amdgpu_kiq *kiq;
  1893. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1894. /* KIQ event */
  1895. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1896. if (r)
  1897. return r;
  1898. /* EOP Event */
  1899. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1900. if (r)
  1901. return r;
  1902. /* Privileged reg */
  1903. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1904. &adev->gfx.priv_reg_irq);
  1905. if (r)
  1906. return r;
  1907. /* Privileged inst */
  1908. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1909. &adev->gfx.priv_inst_irq);
  1910. if (r)
  1911. return r;
  1912. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1913. gfx_v8_0_scratch_init(adev);
  1914. r = gfx_v8_0_init_microcode(adev);
  1915. if (r) {
  1916. DRM_ERROR("Failed to load gfx firmware!\n");
  1917. return r;
  1918. }
  1919. r = gfx_v8_0_rlc_init(adev);
  1920. if (r) {
  1921. DRM_ERROR("Failed to init rlc BOs!\n");
  1922. return r;
  1923. }
  1924. r = gfx_v8_0_mec_init(adev);
  1925. if (r) {
  1926. DRM_ERROR("Failed to init MEC BOs!\n");
  1927. return r;
  1928. }
  1929. /* set up the gfx ring */
  1930. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1931. ring = &adev->gfx.gfx_ring[i];
  1932. ring->ring_obj = NULL;
  1933. sprintf(ring->name, "gfx");
  1934. /* no gfx doorbells on iceland */
  1935. if (adev->asic_type != CHIP_TOPAZ) {
  1936. ring->use_doorbell = true;
  1937. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1938. }
  1939. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1940. AMDGPU_CP_IRQ_GFX_EOP);
  1941. if (r)
  1942. return r;
  1943. }
  1944. /* set up the compute queues */
  1945. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1946. unsigned irq_type;
  1947. /* max 32 queues per MEC */
  1948. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1949. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1950. break;
  1951. }
  1952. ring = &adev->gfx.compute_ring[i];
  1953. ring->ring_obj = NULL;
  1954. ring->use_doorbell = true;
  1955. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1956. ring->me = 1; /* first MEC */
  1957. ring->pipe = i / 8;
  1958. ring->queue = i % 8;
  1959. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  1960. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1961. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1962. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1963. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1964. irq_type);
  1965. if (r)
  1966. return r;
  1967. }
  1968. if (amdgpu_sriov_vf(adev)) {
  1969. r = gfx_v8_0_kiq_init(adev);
  1970. if (r) {
  1971. DRM_ERROR("Failed to init KIQ BOs!\n");
  1972. return r;
  1973. }
  1974. kiq = &adev->gfx.kiq;
  1975. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1976. if (r)
  1977. return r;
  1978. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1979. r = gfx_v8_0_compute_mqd_sw_init(adev);
  1980. if (r)
  1981. return r;
  1982. }
  1983. /* reserve GDS, GWS and OA resource for gfx */
  1984. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1985. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1986. &adev->gds.gds_gfx_bo, NULL, NULL);
  1987. if (r)
  1988. return r;
  1989. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1990. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1991. &adev->gds.gws_gfx_bo, NULL, NULL);
  1992. if (r)
  1993. return r;
  1994. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1995. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1996. &adev->gds.oa_gfx_bo, NULL, NULL);
  1997. if (r)
  1998. return r;
  1999. adev->gfx.ce_ram_size = 0x8000;
  2000. r = gfx_v8_0_gpu_early_init(adev);
  2001. if (r)
  2002. return r;
  2003. return 0;
  2004. }
  2005. static int gfx_v8_0_sw_fini(void *handle)
  2006. {
  2007. int i;
  2008. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2009. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2010. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2011. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2012. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2013. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2014. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2015. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2016. if (amdgpu_sriov_vf(adev)) {
  2017. gfx_v8_0_compute_mqd_sw_fini(adev);
  2018. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2019. gfx_v8_0_kiq_fini(adev);
  2020. }
  2021. gfx_v8_0_mec_fini(adev);
  2022. gfx_v8_0_rlc_fini(adev);
  2023. gfx_v8_0_free_microcode(adev);
  2024. return 0;
  2025. }
  2026. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2027. {
  2028. uint32_t *modearray, *mod2array;
  2029. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2030. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2031. u32 reg_offset;
  2032. modearray = adev->gfx.config.tile_mode_array;
  2033. mod2array = adev->gfx.config.macrotile_mode_array;
  2034. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2035. modearray[reg_offset] = 0;
  2036. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2037. mod2array[reg_offset] = 0;
  2038. switch (adev->asic_type) {
  2039. case CHIP_TOPAZ:
  2040. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2044. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2048. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2049. PIPE_CONFIG(ADDR_SURF_P2) |
  2050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2051. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2052. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2053. PIPE_CONFIG(ADDR_SURF_P2) |
  2054. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2055. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2056. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2057. PIPE_CONFIG(ADDR_SURF_P2) |
  2058. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2059. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2060. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2061. PIPE_CONFIG(ADDR_SURF_P2) |
  2062. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2063. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2064. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2065. PIPE_CONFIG(ADDR_SURF_P2) |
  2066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2067. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2068. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2069. PIPE_CONFIG(ADDR_SURF_P2));
  2070. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2074. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2075. PIPE_CONFIG(ADDR_SURF_P2) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2078. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2082. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2086. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2087. PIPE_CONFIG(ADDR_SURF_P2) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2090. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2091. PIPE_CONFIG(ADDR_SURF_P2) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2094. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2098. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2102. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2106. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2110. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2114. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2118. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2119. PIPE_CONFIG(ADDR_SURF_P2) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2122. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2123. PIPE_CONFIG(ADDR_SURF_P2) |
  2124. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2126. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2127. PIPE_CONFIG(ADDR_SURF_P2) |
  2128. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2129. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2130. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2131. PIPE_CONFIG(ADDR_SURF_P2) |
  2132. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2134. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2135. PIPE_CONFIG(ADDR_SURF_P2) |
  2136. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2138. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2139. PIPE_CONFIG(ADDR_SURF_P2) |
  2140. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2142. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2145. NUM_BANKS(ADDR_SURF_8_BANK));
  2146. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2149. NUM_BANKS(ADDR_SURF_8_BANK));
  2150. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2153. NUM_BANKS(ADDR_SURF_8_BANK));
  2154. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2157. NUM_BANKS(ADDR_SURF_8_BANK));
  2158. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2161. NUM_BANKS(ADDR_SURF_8_BANK));
  2162. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2165. NUM_BANKS(ADDR_SURF_8_BANK));
  2166. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2169. NUM_BANKS(ADDR_SURF_8_BANK));
  2170. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2173. NUM_BANKS(ADDR_SURF_16_BANK));
  2174. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2177. NUM_BANKS(ADDR_SURF_16_BANK));
  2178. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2181. NUM_BANKS(ADDR_SURF_16_BANK));
  2182. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2183. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2184. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2185. NUM_BANKS(ADDR_SURF_16_BANK));
  2186. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2187. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2188. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2189. NUM_BANKS(ADDR_SURF_16_BANK));
  2190. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2191. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2192. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2193. NUM_BANKS(ADDR_SURF_16_BANK));
  2194. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2195. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2196. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2197. NUM_BANKS(ADDR_SURF_8_BANK));
  2198. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2199. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2200. reg_offset != 23)
  2201. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2202. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2203. if (reg_offset != 7)
  2204. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2205. break;
  2206. case CHIP_FIJI:
  2207. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2208. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2209. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2210. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2211. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2212. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2213. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2214. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2215. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2216. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2217. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2218. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2219. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2220. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2221. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2222. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2223. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2226. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2227. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2229. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2230. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2231. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2233. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2234. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2235. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2236. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2237. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2238. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2239. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2240. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2241. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2242. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2243. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2244. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2245. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2246. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2247. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2248. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2249. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2250. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2251. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2252. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2253. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2254. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2255. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2256. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2257. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2258. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2259. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2260. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2261. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2262. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2263. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2264. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2265. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2266. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2267. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2268. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2269. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2270. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2271. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2272. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2273. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2274. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2275. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2276. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2277. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2279. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2281. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2283. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2285. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2286. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2287. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2289. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2290. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2292. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2293. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2294. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2297. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2298. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2300. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2301. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2302. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2304. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2305. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2306. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2308. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2309. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2310. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2313. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2314. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2316. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2317. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2318. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2320. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2321. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2323. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2325. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2327. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2328. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2329. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2332. NUM_BANKS(ADDR_SURF_8_BANK));
  2333. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2336. NUM_BANKS(ADDR_SURF_8_BANK));
  2337. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2340. NUM_BANKS(ADDR_SURF_8_BANK));
  2341. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2344. NUM_BANKS(ADDR_SURF_8_BANK));
  2345. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2346. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2347. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2348. NUM_BANKS(ADDR_SURF_8_BANK));
  2349. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2350. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2351. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2352. NUM_BANKS(ADDR_SURF_8_BANK));
  2353. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2354. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2355. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2356. NUM_BANKS(ADDR_SURF_8_BANK));
  2357. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2360. NUM_BANKS(ADDR_SURF_8_BANK));
  2361. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2362. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2363. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2364. NUM_BANKS(ADDR_SURF_8_BANK));
  2365. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2368. NUM_BANKS(ADDR_SURF_8_BANK));
  2369. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2370. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2371. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2372. NUM_BANKS(ADDR_SURF_8_BANK));
  2373. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2374. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2375. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2376. NUM_BANKS(ADDR_SURF_8_BANK));
  2377. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2380. NUM_BANKS(ADDR_SURF_8_BANK));
  2381. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2382. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2383. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2384. NUM_BANKS(ADDR_SURF_4_BANK));
  2385. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2386. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2387. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2388. if (reg_offset != 7)
  2389. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2390. break;
  2391. case CHIP_TONGA:
  2392. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2393. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2394. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2395. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2396. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2397. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2398. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2399. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2400. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2401. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2402. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2403. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2404. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2405. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2406. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2407. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2408. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2409. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2410. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2411. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2412. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2413. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2414. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2415. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2416. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2417. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2418. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2419. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2420. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2421. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2422. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2423. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2424. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2425. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2426. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2427. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2428. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2429. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2430. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2431. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2432. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2433. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2434. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2435. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2436. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2437. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2438. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2439. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2440. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2441. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2442. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2443. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2444. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2445. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2446. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2447. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2448. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2449. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2450. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2451. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2452. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2453. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2454. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2455. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2456. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2457. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2458. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2459. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2460. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2461. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2462. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2463. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2464. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2465. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2466. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2467. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2468. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2469. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2470. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2471. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2472. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2473. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2474. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2475. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2477. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2478. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2479. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2481. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2482. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2483. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2485. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2486. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2487. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2489. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2490. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2491. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2493. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2494. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2495. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2497. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2498. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2499. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2501. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2502. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2503. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2505. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2506. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2507. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2508. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2509. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2510. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2511. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2512. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2513. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2514. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2515. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2516. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2517. NUM_BANKS(ADDR_SURF_16_BANK));
  2518. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2519. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2520. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2521. NUM_BANKS(ADDR_SURF_16_BANK));
  2522. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2523. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2524. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2525. NUM_BANKS(ADDR_SURF_16_BANK));
  2526. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2527. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2528. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2529. NUM_BANKS(ADDR_SURF_16_BANK));
  2530. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2531. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2532. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2533. NUM_BANKS(ADDR_SURF_16_BANK));
  2534. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2535. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2536. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2537. NUM_BANKS(ADDR_SURF_16_BANK));
  2538. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2539. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2540. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2541. NUM_BANKS(ADDR_SURF_16_BANK));
  2542. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2543. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2544. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2545. NUM_BANKS(ADDR_SURF_16_BANK));
  2546. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2547. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2548. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2549. NUM_BANKS(ADDR_SURF_16_BANK));
  2550. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2551. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2552. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2553. NUM_BANKS(ADDR_SURF_16_BANK));
  2554. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2555. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2556. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2557. NUM_BANKS(ADDR_SURF_16_BANK));
  2558. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2559. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2560. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2561. NUM_BANKS(ADDR_SURF_8_BANK));
  2562. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2563. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2564. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2565. NUM_BANKS(ADDR_SURF_4_BANK));
  2566. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2567. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2568. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2569. NUM_BANKS(ADDR_SURF_4_BANK));
  2570. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2571. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2572. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2573. if (reg_offset != 7)
  2574. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2575. break;
  2576. case CHIP_POLARIS11:
  2577. case CHIP_POLARIS12:
  2578. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2579. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2580. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2582. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2583. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2584. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2586. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2587. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2588. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2590. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2591. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2592. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2594. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2595. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2596. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2597. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2598. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2599. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2600. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2601. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2602. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2603. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2604. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2605. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2606. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2607. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2608. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2609. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2610. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2611. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2612. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2613. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2614. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2615. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2616. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2617. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2618. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2619. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2620. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2621. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2622. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2623. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2624. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2625. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2626. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2627. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2628. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2629. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2630. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2631. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2632. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2633. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2634. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2635. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2636. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2637. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2638. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2639. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2640. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2641. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2642. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2643. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2644. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2645. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2646. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2647. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2648. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2649. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2650. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2651. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2652. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2653. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2654. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2655. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2656. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2657. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2658. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2659. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2660. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2661. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2662. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2663. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2664. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2665. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2666. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2667. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2668. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2669. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2670. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2671. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2672. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2673. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2674. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2675. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2676. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2677. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2678. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2679. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2680. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2681. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2682. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2683. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2684. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2686. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2687. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2688. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2689. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2690. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2691. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2692. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2693. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2694. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2695. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2696. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2697. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2698. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2699. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2700. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2701. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2702. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2703. NUM_BANKS(ADDR_SURF_16_BANK));
  2704. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2705. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2706. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2707. NUM_BANKS(ADDR_SURF_16_BANK));
  2708. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2709. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2710. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2711. NUM_BANKS(ADDR_SURF_16_BANK));
  2712. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2713. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2714. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2715. NUM_BANKS(ADDR_SURF_16_BANK));
  2716. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2717. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2718. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2719. NUM_BANKS(ADDR_SURF_16_BANK));
  2720. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2721. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2722. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2723. NUM_BANKS(ADDR_SURF_16_BANK));
  2724. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2725. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2726. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2727. NUM_BANKS(ADDR_SURF_16_BANK));
  2728. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2729. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2730. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2731. NUM_BANKS(ADDR_SURF_16_BANK));
  2732. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2733. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2734. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2735. NUM_BANKS(ADDR_SURF_16_BANK));
  2736. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2737. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2738. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2739. NUM_BANKS(ADDR_SURF_16_BANK));
  2740. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2741. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2742. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2743. NUM_BANKS(ADDR_SURF_16_BANK));
  2744. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2745. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2746. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2747. NUM_BANKS(ADDR_SURF_16_BANK));
  2748. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2749. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2750. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2751. NUM_BANKS(ADDR_SURF_8_BANK));
  2752. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2753. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2754. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2755. NUM_BANKS(ADDR_SURF_4_BANK));
  2756. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2757. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2758. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2759. if (reg_offset != 7)
  2760. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2761. break;
  2762. case CHIP_POLARIS10:
  2763. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2764. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2765. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2767. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2768. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2769. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2771. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2772. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2773. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2775. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2776. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2777. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2779. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2780. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2781. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2782. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2783. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2784. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2785. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2786. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2787. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2788. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2789. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2790. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2791. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2792. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2793. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2794. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2795. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2796. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2797. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2798. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2799. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2800. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2801. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2802. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2803. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2804. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2805. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2806. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2807. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2808. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2809. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2810. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2811. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2812. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2813. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2814. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2815. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2816. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2817. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2818. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2819. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2820. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2821. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2822. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2823. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2824. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2825. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2826. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2827. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2828. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2829. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2830. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2831. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2832. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2833. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2834. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2835. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2836. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2837. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2838. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2839. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2840. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2841. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2842. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2843. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2844. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2845. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2846. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2847. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2848. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2849. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2850. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2851. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2852. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2853. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2854. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2855. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2856. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2857. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2858. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2859. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2860. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2861. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2862. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2863. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2864. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2865. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2866. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2867. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2868. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2869. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2870. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2871. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2872. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2873. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2874. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2875. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2876. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2877. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2879. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2880. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2881. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2885. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2886. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2887. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2888. NUM_BANKS(ADDR_SURF_16_BANK));
  2889. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2890. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2891. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2892. NUM_BANKS(ADDR_SURF_16_BANK));
  2893. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2894. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2895. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2896. NUM_BANKS(ADDR_SURF_16_BANK));
  2897. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2898. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2899. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2900. NUM_BANKS(ADDR_SURF_16_BANK));
  2901. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2902. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2903. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2904. NUM_BANKS(ADDR_SURF_16_BANK));
  2905. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2906. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2907. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2908. NUM_BANKS(ADDR_SURF_16_BANK));
  2909. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2910. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2911. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2912. NUM_BANKS(ADDR_SURF_16_BANK));
  2913. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2914. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2915. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2916. NUM_BANKS(ADDR_SURF_16_BANK));
  2917. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2918. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2919. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2920. NUM_BANKS(ADDR_SURF_16_BANK));
  2921. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2922. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2923. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2924. NUM_BANKS(ADDR_SURF_16_BANK));
  2925. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2926. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2927. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2928. NUM_BANKS(ADDR_SURF_16_BANK));
  2929. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2930. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2931. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2932. NUM_BANKS(ADDR_SURF_8_BANK));
  2933. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2934. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2935. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2936. NUM_BANKS(ADDR_SURF_4_BANK));
  2937. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2938. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2939. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2940. NUM_BANKS(ADDR_SURF_4_BANK));
  2941. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2942. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2943. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2944. if (reg_offset != 7)
  2945. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2946. break;
  2947. case CHIP_STONEY:
  2948. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2949. PIPE_CONFIG(ADDR_SURF_P2) |
  2950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2952. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2953. PIPE_CONFIG(ADDR_SURF_P2) |
  2954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2956. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2957. PIPE_CONFIG(ADDR_SURF_P2) |
  2958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2960. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2961. PIPE_CONFIG(ADDR_SURF_P2) |
  2962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2964. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2965. PIPE_CONFIG(ADDR_SURF_P2) |
  2966. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2967. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2968. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2969. PIPE_CONFIG(ADDR_SURF_P2) |
  2970. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2971. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2972. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2973. PIPE_CONFIG(ADDR_SURF_P2) |
  2974. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2975. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2976. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2977. PIPE_CONFIG(ADDR_SURF_P2));
  2978. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2979. PIPE_CONFIG(ADDR_SURF_P2) |
  2980. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2982. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2983. PIPE_CONFIG(ADDR_SURF_P2) |
  2984. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2986. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2987. PIPE_CONFIG(ADDR_SURF_P2) |
  2988. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2990. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2991. PIPE_CONFIG(ADDR_SURF_P2) |
  2992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2994. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2995. PIPE_CONFIG(ADDR_SURF_P2) |
  2996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2998. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2999. PIPE_CONFIG(ADDR_SURF_P2) |
  3000. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3002. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3003. PIPE_CONFIG(ADDR_SURF_P2) |
  3004. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3006. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3007. PIPE_CONFIG(ADDR_SURF_P2) |
  3008. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3010. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3011. PIPE_CONFIG(ADDR_SURF_P2) |
  3012. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3014. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3015. PIPE_CONFIG(ADDR_SURF_P2) |
  3016. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3018. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3019. PIPE_CONFIG(ADDR_SURF_P2) |
  3020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3022. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3026. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3030. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3034. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3038. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3041. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3042. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3043. PIPE_CONFIG(ADDR_SURF_P2) |
  3044. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3045. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3046. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3047. PIPE_CONFIG(ADDR_SURF_P2) |
  3048. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3049. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3050. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3053. NUM_BANKS(ADDR_SURF_8_BANK));
  3054. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3057. NUM_BANKS(ADDR_SURF_8_BANK));
  3058. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3061. NUM_BANKS(ADDR_SURF_8_BANK));
  3062. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3065. NUM_BANKS(ADDR_SURF_8_BANK));
  3066. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3069. NUM_BANKS(ADDR_SURF_8_BANK));
  3070. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3073. NUM_BANKS(ADDR_SURF_8_BANK));
  3074. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3077. NUM_BANKS(ADDR_SURF_8_BANK));
  3078. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3081. NUM_BANKS(ADDR_SURF_16_BANK));
  3082. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3085. NUM_BANKS(ADDR_SURF_16_BANK));
  3086. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3089. NUM_BANKS(ADDR_SURF_16_BANK));
  3090. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3093. NUM_BANKS(ADDR_SURF_16_BANK));
  3094. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3095. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3096. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3097. NUM_BANKS(ADDR_SURF_16_BANK));
  3098. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3101. NUM_BANKS(ADDR_SURF_16_BANK));
  3102. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3103. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3104. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3105. NUM_BANKS(ADDR_SURF_8_BANK));
  3106. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3107. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3108. reg_offset != 23)
  3109. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3110. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3111. if (reg_offset != 7)
  3112. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3113. break;
  3114. default:
  3115. dev_warn(adev->dev,
  3116. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3117. adev->asic_type);
  3118. case CHIP_CARRIZO:
  3119. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3120. PIPE_CONFIG(ADDR_SURF_P2) |
  3121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3123. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3124. PIPE_CONFIG(ADDR_SURF_P2) |
  3125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3127. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3128. PIPE_CONFIG(ADDR_SURF_P2) |
  3129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3131. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3132. PIPE_CONFIG(ADDR_SURF_P2) |
  3133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3135. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3136. PIPE_CONFIG(ADDR_SURF_P2) |
  3137. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3139. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3140. PIPE_CONFIG(ADDR_SURF_P2) |
  3141. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3143. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3144. PIPE_CONFIG(ADDR_SURF_P2) |
  3145. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3146. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3147. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3148. PIPE_CONFIG(ADDR_SURF_P2));
  3149. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3150. PIPE_CONFIG(ADDR_SURF_P2) |
  3151. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3153. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3154. PIPE_CONFIG(ADDR_SURF_P2) |
  3155. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3157. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3158. PIPE_CONFIG(ADDR_SURF_P2) |
  3159. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3161. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3162. PIPE_CONFIG(ADDR_SURF_P2) |
  3163. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3165. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3166. PIPE_CONFIG(ADDR_SURF_P2) |
  3167. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3169. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3170. PIPE_CONFIG(ADDR_SURF_P2) |
  3171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3173. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3174. PIPE_CONFIG(ADDR_SURF_P2) |
  3175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3177. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3178. PIPE_CONFIG(ADDR_SURF_P2) |
  3179. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3181. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3182. PIPE_CONFIG(ADDR_SURF_P2) |
  3183. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3185. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3186. PIPE_CONFIG(ADDR_SURF_P2) |
  3187. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3189. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3190. PIPE_CONFIG(ADDR_SURF_P2) |
  3191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3193. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3194. PIPE_CONFIG(ADDR_SURF_P2) |
  3195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3197. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3198. PIPE_CONFIG(ADDR_SURF_P2) |
  3199. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3201. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3202. PIPE_CONFIG(ADDR_SURF_P2) |
  3203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3205. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3206. PIPE_CONFIG(ADDR_SURF_P2) |
  3207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3209. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3210. PIPE_CONFIG(ADDR_SURF_P2) |
  3211. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3213. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3214. PIPE_CONFIG(ADDR_SURF_P2) |
  3215. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3217. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3218. PIPE_CONFIG(ADDR_SURF_P2) |
  3219. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3221. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3224. NUM_BANKS(ADDR_SURF_8_BANK));
  3225. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3228. NUM_BANKS(ADDR_SURF_8_BANK));
  3229. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3232. NUM_BANKS(ADDR_SURF_8_BANK));
  3233. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3236. NUM_BANKS(ADDR_SURF_8_BANK));
  3237. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3240. NUM_BANKS(ADDR_SURF_8_BANK));
  3241. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3244. NUM_BANKS(ADDR_SURF_8_BANK));
  3245. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3248. NUM_BANKS(ADDR_SURF_8_BANK));
  3249. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3252. NUM_BANKS(ADDR_SURF_16_BANK));
  3253. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3256. NUM_BANKS(ADDR_SURF_16_BANK));
  3257. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3260. NUM_BANKS(ADDR_SURF_16_BANK));
  3261. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3264. NUM_BANKS(ADDR_SURF_16_BANK));
  3265. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3268. NUM_BANKS(ADDR_SURF_16_BANK));
  3269. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3272. NUM_BANKS(ADDR_SURF_16_BANK));
  3273. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3276. NUM_BANKS(ADDR_SURF_8_BANK));
  3277. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3278. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3279. reg_offset != 23)
  3280. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3281. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3282. if (reg_offset != 7)
  3283. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3284. break;
  3285. }
  3286. }
  3287. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3288. u32 se_num, u32 sh_num, u32 instance)
  3289. {
  3290. u32 data;
  3291. if (instance == 0xffffffff)
  3292. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3293. else
  3294. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3295. if (se_num == 0xffffffff)
  3296. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3297. else
  3298. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3299. if (sh_num == 0xffffffff)
  3300. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3301. else
  3302. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3303. WREG32(mmGRBM_GFX_INDEX, data);
  3304. }
  3305. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3306. {
  3307. return (u32)((1ULL << bit_width) - 1);
  3308. }
  3309. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3310. {
  3311. u32 data, mask;
  3312. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3313. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3314. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3315. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3316. adev->gfx.config.max_sh_per_se);
  3317. return (~data) & mask;
  3318. }
  3319. static void
  3320. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3321. {
  3322. switch (adev->asic_type) {
  3323. case CHIP_FIJI:
  3324. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3325. RB_XSEL2(1) | PKR_MAP(2) |
  3326. PKR_XSEL(1) | PKR_YSEL(1) |
  3327. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3328. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3329. SE_PAIR_YSEL(2);
  3330. break;
  3331. case CHIP_TONGA:
  3332. case CHIP_POLARIS10:
  3333. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3334. SE_XSEL(1) | SE_YSEL(1);
  3335. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3336. SE_PAIR_YSEL(2);
  3337. break;
  3338. case CHIP_TOPAZ:
  3339. case CHIP_CARRIZO:
  3340. *rconf |= RB_MAP_PKR0(2);
  3341. *rconf1 |= 0x0;
  3342. break;
  3343. case CHIP_POLARIS11:
  3344. case CHIP_POLARIS12:
  3345. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3346. SE_XSEL(1) | SE_YSEL(1);
  3347. *rconf1 |= 0x0;
  3348. break;
  3349. case CHIP_STONEY:
  3350. *rconf |= 0x0;
  3351. *rconf1 |= 0x0;
  3352. break;
  3353. default:
  3354. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3355. break;
  3356. }
  3357. }
  3358. static void
  3359. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3360. u32 raster_config, u32 raster_config_1,
  3361. unsigned rb_mask, unsigned num_rb)
  3362. {
  3363. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3364. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3365. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3366. unsigned rb_per_se = num_rb / num_se;
  3367. unsigned se_mask[4];
  3368. unsigned se;
  3369. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3370. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3371. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3372. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3373. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3374. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3375. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3376. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3377. (!se_mask[2] && !se_mask[3]))) {
  3378. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3379. if (!se_mask[0] && !se_mask[1]) {
  3380. raster_config_1 |=
  3381. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3382. } else {
  3383. raster_config_1 |=
  3384. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3385. }
  3386. }
  3387. for (se = 0; se < num_se; se++) {
  3388. unsigned raster_config_se = raster_config;
  3389. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3390. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3391. int idx = (se / 2) * 2;
  3392. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3393. raster_config_se &= ~SE_MAP_MASK;
  3394. if (!se_mask[idx]) {
  3395. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3396. } else {
  3397. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3398. }
  3399. }
  3400. pkr0_mask &= rb_mask;
  3401. pkr1_mask &= rb_mask;
  3402. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3403. raster_config_se &= ~PKR_MAP_MASK;
  3404. if (!pkr0_mask) {
  3405. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3406. } else {
  3407. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3408. }
  3409. }
  3410. if (rb_per_se >= 2) {
  3411. unsigned rb0_mask = 1 << (se * rb_per_se);
  3412. unsigned rb1_mask = rb0_mask << 1;
  3413. rb0_mask &= rb_mask;
  3414. rb1_mask &= rb_mask;
  3415. if (!rb0_mask || !rb1_mask) {
  3416. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3417. if (!rb0_mask) {
  3418. raster_config_se |=
  3419. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3420. } else {
  3421. raster_config_se |=
  3422. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3423. }
  3424. }
  3425. if (rb_per_se > 2) {
  3426. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3427. rb1_mask = rb0_mask << 1;
  3428. rb0_mask &= rb_mask;
  3429. rb1_mask &= rb_mask;
  3430. if (!rb0_mask || !rb1_mask) {
  3431. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3432. if (!rb0_mask) {
  3433. raster_config_se |=
  3434. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3435. } else {
  3436. raster_config_se |=
  3437. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3438. }
  3439. }
  3440. }
  3441. }
  3442. /* GRBM_GFX_INDEX has a different offset on VI */
  3443. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3444. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3445. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3446. }
  3447. /* GRBM_GFX_INDEX has a different offset on VI */
  3448. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3449. }
  3450. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3451. {
  3452. int i, j;
  3453. u32 data;
  3454. u32 raster_config = 0, raster_config_1 = 0;
  3455. u32 active_rbs = 0;
  3456. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3457. adev->gfx.config.max_sh_per_se;
  3458. unsigned num_rb_pipes;
  3459. mutex_lock(&adev->grbm_idx_mutex);
  3460. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3461. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3462. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3463. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3464. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3465. rb_bitmap_width_per_sh);
  3466. }
  3467. }
  3468. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3469. adev->gfx.config.backend_enable_mask = active_rbs;
  3470. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3471. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3472. adev->gfx.config.max_shader_engines, 16);
  3473. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3474. if (!adev->gfx.config.backend_enable_mask ||
  3475. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3476. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3477. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3478. } else {
  3479. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3480. adev->gfx.config.backend_enable_mask,
  3481. num_rb_pipes);
  3482. }
  3483. /* cache the values for userspace */
  3484. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3485. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3486. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3487. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3488. RREG32(mmCC_RB_BACKEND_DISABLE);
  3489. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3490. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3491. adev->gfx.config.rb_config[i][j].raster_config =
  3492. RREG32(mmPA_SC_RASTER_CONFIG);
  3493. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3494. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3495. }
  3496. }
  3497. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3498. mutex_unlock(&adev->grbm_idx_mutex);
  3499. }
  3500. /**
  3501. * gfx_v8_0_init_compute_vmid - gart enable
  3502. *
  3503. * @rdev: amdgpu_device pointer
  3504. *
  3505. * Initialize compute vmid sh_mem registers
  3506. *
  3507. */
  3508. #define DEFAULT_SH_MEM_BASES (0x6000)
  3509. #define FIRST_COMPUTE_VMID (8)
  3510. #define LAST_COMPUTE_VMID (16)
  3511. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3512. {
  3513. int i;
  3514. uint32_t sh_mem_config;
  3515. uint32_t sh_mem_bases;
  3516. /*
  3517. * Configure apertures:
  3518. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3519. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3520. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3521. */
  3522. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3523. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3524. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3525. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3526. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3527. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3528. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3529. mutex_lock(&adev->srbm_mutex);
  3530. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3531. vi_srbm_select(adev, 0, 0, 0, i);
  3532. /* CP and shaders */
  3533. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3534. WREG32(mmSH_MEM_APE1_BASE, 1);
  3535. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3536. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3537. }
  3538. vi_srbm_select(adev, 0, 0, 0, 0);
  3539. mutex_unlock(&adev->srbm_mutex);
  3540. }
  3541. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3542. {
  3543. switch (adev->asic_type) {
  3544. default:
  3545. adev->gfx.config.double_offchip_lds_buf = 1;
  3546. break;
  3547. case CHIP_CARRIZO:
  3548. case CHIP_STONEY:
  3549. adev->gfx.config.double_offchip_lds_buf = 0;
  3550. break;
  3551. }
  3552. }
  3553. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3554. {
  3555. u32 tmp, sh_static_mem_cfg;
  3556. int i;
  3557. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3558. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3559. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3560. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3561. gfx_v8_0_tiling_mode_table_init(adev);
  3562. gfx_v8_0_setup_rb(adev);
  3563. gfx_v8_0_get_cu_info(adev);
  3564. gfx_v8_0_config_init(adev);
  3565. /* XXX SH_MEM regs */
  3566. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3567. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3568. SWIZZLE_ENABLE, 1);
  3569. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3570. ELEMENT_SIZE, 1);
  3571. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3572. INDEX_STRIDE, 3);
  3573. mutex_lock(&adev->srbm_mutex);
  3574. for (i = 0; i < adev->vm_manager.num_ids; i++) {
  3575. vi_srbm_select(adev, 0, 0, 0, i);
  3576. /* CP and shaders */
  3577. if (i == 0) {
  3578. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3579. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3580. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3581. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3582. WREG32(mmSH_MEM_CONFIG, tmp);
  3583. WREG32(mmSH_MEM_BASES, 0);
  3584. } else {
  3585. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3586. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3587. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3588. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3589. WREG32(mmSH_MEM_CONFIG, tmp);
  3590. tmp = adev->mc.shared_aperture_start >> 48;
  3591. WREG32(mmSH_MEM_BASES, tmp);
  3592. }
  3593. WREG32(mmSH_MEM_APE1_BASE, 1);
  3594. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3595. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3596. }
  3597. vi_srbm_select(adev, 0, 0, 0, 0);
  3598. mutex_unlock(&adev->srbm_mutex);
  3599. gfx_v8_0_init_compute_vmid(adev);
  3600. mutex_lock(&adev->grbm_idx_mutex);
  3601. /*
  3602. * making sure that the following register writes will be broadcasted
  3603. * to all the shaders
  3604. */
  3605. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3606. WREG32(mmPA_SC_FIFO_SIZE,
  3607. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3608. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3609. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3610. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3611. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3612. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3613. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3614. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3615. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3616. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3617. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3618. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3619. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3620. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3621. mutex_unlock(&adev->grbm_idx_mutex);
  3622. }
  3623. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3624. {
  3625. u32 i, j, k;
  3626. u32 mask;
  3627. mutex_lock(&adev->grbm_idx_mutex);
  3628. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3629. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3630. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3631. for (k = 0; k < adev->usec_timeout; k++) {
  3632. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3633. break;
  3634. udelay(1);
  3635. }
  3636. }
  3637. }
  3638. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3639. mutex_unlock(&adev->grbm_idx_mutex);
  3640. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3641. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3642. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3643. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3644. for (k = 0; k < adev->usec_timeout; k++) {
  3645. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3646. break;
  3647. udelay(1);
  3648. }
  3649. }
  3650. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3651. bool enable)
  3652. {
  3653. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3654. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3655. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3656. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3657. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3658. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3659. }
  3660. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3661. {
  3662. /* csib */
  3663. WREG32(mmRLC_CSIB_ADDR_HI,
  3664. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3665. WREG32(mmRLC_CSIB_ADDR_LO,
  3666. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3667. WREG32(mmRLC_CSIB_LENGTH,
  3668. adev->gfx.rlc.clear_state_size);
  3669. }
  3670. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3671. int ind_offset,
  3672. int list_size,
  3673. int *unique_indices,
  3674. int *indices_count,
  3675. int max_indices,
  3676. int *ind_start_offsets,
  3677. int *offset_count,
  3678. int max_offset)
  3679. {
  3680. int indices;
  3681. bool new_entry = true;
  3682. for (; ind_offset < list_size; ind_offset++) {
  3683. if (new_entry) {
  3684. new_entry = false;
  3685. ind_start_offsets[*offset_count] = ind_offset;
  3686. *offset_count = *offset_count + 1;
  3687. BUG_ON(*offset_count >= max_offset);
  3688. }
  3689. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3690. new_entry = true;
  3691. continue;
  3692. }
  3693. ind_offset += 2;
  3694. /* look for the matching indice */
  3695. for (indices = 0;
  3696. indices < *indices_count;
  3697. indices++) {
  3698. if (unique_indices[indices] ==
  3699. register_list_format[ind_offset])
  3700. break;
  3701. }
  3702. if (indices >= *indices_count) {
  3703. unique_indices[*indices_count] =
  3704. register_list_format[ind_offset];
  3705. indices = *indices_count;
  3706. *indices_count = *indices_count + 1;
  3707. BUG_ON(*indices_count >= max_indices);
  3708. }
  3709. register_list_format[ind_offset] = indices;
  3710. }
  3711. }
  3712. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3713. {
  3714. int i, temp, data;
  3715. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3716. int indices_count = 0;
  3717. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3718. int offset_count = 0;
  3719. int list_size;
  3720. unsigned int *register_list_format =
  3721. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3722. if (!register_list_format)
  3723. return -ENOMEM;
  3724. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3725. adev->gfx.rlc.reg_list_format_size_bytes);
  3726. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3727. RLC_FormatDirectRegListLength,
  3728. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3729. unique_indices,
  3730. &indices_count,
  3731. sizeof(unique_indices) / sizeof(int),
  3732. indirect_start_offsets,
  3733. &offset_count,
  3734. sizeof(indirect_start_offsets)/sizeof(int));
  3735. /* save and restore list */
  3736. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3737. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3738. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3739. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3740. /* indirect list */
  3741. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3742. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3743. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3744. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3745. list_size = list_size >> 1;
  3746. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3747. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3748. /* starting offsets starts */
  3749. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3750. adev->gfx.rlc.starting_offsets_start);
  3751. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3752. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3753. indirect_start_offsets[i]);
  3754. /* unique indices */
  3755. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3756. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3757. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3758. if (unique_indices[i] != 0) {
  3759. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3760. WREG32(data + i, unique_indices[i] >> 20);
  3761. }
  3762. }
  3763. kfree(register_list_format);
  3764. return 0;
  3765. }
  3766. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3767. {
  3768. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3769. }
  3770. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3771. {
  3772. uint32_t data;
  3773. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3774. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3775. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3776. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3777. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3778. WREG32(mmRLC_PG_DELAY, data);
  3779. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3780. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3781. }
  3782. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3783. bool enable)
  3784. {
  3785. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3786. }
  3787. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3788. bool enable)
  3789. {
  3790. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3791. }
  3792. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3793. {
  3794. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3795. }
  3796. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3797. {
  3798. if ((adev->asic_type == CHIP_CARRIZO) ||
  3799. (adev->asic_type == CHIP_STONEY)) {
  3800. gfx_v8_0_init_csb(adev);
  3801. gfx_v8_0_init_save_restore_list(adev);
  3802. gfx_v8_0_enable_save_restore_machine(adev);
  3803. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3804. gfx_v8_0_init_power_gating(adev);
  3805. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3806. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3807. (adev->asic_type == CHIP_POLARIS12)) {
  3808. gfx_v8_0_init_csb(adev);
  3809. gfx_v8_0_init_save_restore_list(adev);
  3810. gfx_v8_0_enable_save_restore_machine(adev);
  3811. gfx_v8_0_init_power_gating(adev);
  3812. }
  3813. }
  3814. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3815. {
  3816. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3817. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3818. gfx_v8_0_wait_for_rlc_serdes(adev);
  3819. }
  3820. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3821. {
  3822. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3823. udelay(50);
  3824. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3825. udelay(50);
  3826. }
  3827. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3828. {
  3829. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3830. /* carrizo do enable cp interrupt after cp inited */
  3831. if (!(adev->flags & AMD_IS_APU))
  3832. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3833. udelay(50);
  3834. }
  3835. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3836. {
  3837. const struct rlc_firmware_header_v2_0 *hdr;
  3838. const __le32 *fw_data;
  3839. unsigned i, fw_size;
  3840. if (!adev->gfx.rlc_fw)
  3841. return -EINVAL;
  3842. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3843. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3844. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3845. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3846. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3847. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3848. for (i = 0; i < fw_size; i++)
  3849. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3850. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3851. return 0;
  3852. }
  3853. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3854. {
  3855. int r;
  3856. u32 tmp;
  3857. gfx_v8_0_rlc_stop(adev);
  3858. /* disable CG */
  3859. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3860. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3861. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3862. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3863. if (adev->asic_type == CHIP_POLARIS11 ||
  3864. adev->asic_type == CHIP_POLARIS10 ||
  3865. adev->asic_type == CHIP_POLARIS12) {
  3866. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3867. tmp &= ~0x3;
  3868. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3869. }
  3870. /* disable PG */
  3871. WREG32(mmRLC_PG_CNTL, 0);
  3872. gfx_v8_0_rlc_reset(adev);
  3873. gfx_v8_0_init_pg(adev);
  3874. if (!adev->pp_enabled) {
  3875. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3876. /* legacy rlc firmware loading */
  3877. r = gfx_v8_0_rlc_load_microcode(adev);
  3878. if (r)
  3879. return r;
  3880. } else {
  3881. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3882. AMDGPU_UCODE_ID_RLC_G);
  3883. if (r)
  3884. return -EINVAL;
  3885. }
  3886. }
  3887. gfx_v8_0_rlc_start(adev);
  3888. return 0;
  3889. }
  3890. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3891. {
  3892. int i;
  3893. u32 tmp = RREG32(mmCP_ME_CNTL);
  3894. if (enable) {
  3895. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3896. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3897. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3898. } else {
  3899. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3900. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3901. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3902. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3903. adev->gfx.gfx_ring[i].ready = false;
  3904. }
  3905. WREG32(mmCP_ME_CNTL, tmp);
  3906. udelay(50);
  3907. }
  3908. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3909. {
  3910. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3911. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3912. const struct gfx_firmware_header_v1_0 *me_hdr;
  3913. const __le32 *fw_data;
  3914. unsigned i, fw_size;
  3915. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3916. return -EINVAL;
  3917. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3918. adev->gfx.pfp_fw->data;
  3919. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3920. adev->gfx.ce_fw->data;
  3921. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3922. adev->gfx.me_fw->data;
  3923. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3924. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3925. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3926. gfx_v8_0_cp_gfx_enable(adev, false);
  3927. /* PFP */
  3928. fw_data = (const __le32 *)
  3929. (adev->gfx.pfp_fw->data +
  3930. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3931. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3932. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3933. for (i = 0; i < fw_size; i++)
  3934. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3935. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3936. /* CE */
  3937. fw_data = (const __le32 *)
  3938. (adev->gfx.ce_fw->data +
  3939. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3940. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3941. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3942. for (i = 0; i < fw_size; i++)
  3943. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3944. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3945. /* ME */
  3946. fw_data = (const __le32 *)
  3947. (adev->gfx.me_fw->data +
  3948. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3949. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3950. WREG32(mmCP_ME_RAM_WADDR, 0);
  3951. for (i = 0; i < fw_size; i++)
  3952. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3953. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3954. return 0;
  3955. }
  3956. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3957. {
  3958. u32 count = 0;
  3959. const struct cs_section_def *sect = NULL;
  3960. const struct cs_extent_def *ext = NULL;
  3961. /* begin clear state */
  3962. count += 2;
  3963. /* context control state */
  3964. count += 3;
  3965. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3966. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3967. if (sect->id == SECT_CONTEXT)
  3968. count += 2 + ext->reg_count;
  3969. else
  3970. return 0;
  3971. }
  3972. }
  3973. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3974. count += 4;
  3975. /* end clear state */
  3976. count += 2;
  3977. /* clear state */
  3978. count += 2;
  3979. return count;
  3980. }
  3981. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3982. {
  3983. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3984. const struct cs_section_def *sect = NULL;
  3985. const struct cs_extent_def *ext = NULL;
  3986. int r, i;
  3987. /* init the CP */
  3988. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3989. WREG32(mmCP_ENDIAN_SWAP, 0);
  3990. WREG32(mmCP_DEVICE_ID, 1);
  3991. gfx_v8_0_cp_gfx_enable(adev, true);
  3992. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3993. if (r) {
  3994. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3995. return r;
  3996. }
  3997. /* clear state buffer */
  3998. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3999. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4000. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4001. amdgpu_ring_write(ring, 0x80000000);
  4002. amdgpu_ring_write(ring, 0x80000000);
  4003. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4004. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4005. if (sect->id == SECT_CONTEXT) {
  4006. amdgpu_ring_write(ring,
  4007. PACKET3(PACKET3_SET_CONTEXT_REG,
  4008. ext->reg_count));
  4009. amdgpu_ring_write(ring,
  4010. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4011. for (i = 0; i < ext->reg_count; i++)
  4012. amdgpu_ring_write(ring, ext->extent[i]);
  4013. }
  4014. }
  4015. }
  4016. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4017. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4018. switch (adev->asic_type) {
  4019. case CHIP_TONGA:
  4020. case CHIP_POLARIS10:
  4021. amdgpu_ring_write(ring, 0x16000012);
  4022. amdgpu_ring_write(ring, 0x0000002A);
  4023. break;
  4024. case CHIP_POLARIS11:
  4025. case CHIP_POLARIS12:
  4026. amdgpu_ring_write(ring, 0x16000012);
  4027. amdgpu_ring_write(ring, 0x00000000);
  4028. break;
  4029. case CHIP_FIJI:
  4030. amdgpu_ring_write(ring, 0x3a00161a);
  4031. amdgpu_ring_write(ring, 0x0000002e);
  4032. break;
  4033. case CHIP_CARRIZO:
  4034. amdgpu_ring_write(ring, 0x00000002);
  4035. amdgpu_ring_write(ring, 0x00000000);
  4036. break;
  4037. case CHIP_TOPAZ:
  4038. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4039. 0x00000000 : 0x00000002);
  4040. amdgpu_ring_write(ring, 0x00000000);
  4041. break;
  4042. case CHIP_STONEY:
  4043. amdgpu_ring_write(ring, 0x00000000);
  4044. amdgpu_ring_write(ring, 0x00000000);
  4045. break;
  4046. default:
  4047. BUG();
  4048. }
  4049. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4050. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4051. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4052. amdgpu_ring_write(ring, 0);
  4053. /* init the CE partitions */
  4054. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4055. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4056. amdgpu_ring_write(ring, 0x8000);
  4057. amdgpu_ring_write(ring, 0x8000);
  4058. amdgpu_ring_commit(ring);
  4059. return 0;
  4060. }
  4061. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4062. {
  4063. struct amdgpu_ring *ring;
  4064. u32 tmp;
  4065. u32 rb_bufsz;
  4066. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4067. int r;
  4068. /* Set the write pointer delay */
  4069. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4070. /* set the RB to use vmid 0 */
  4071. WREG32(mmCP_RB_VMID, 0);
  4072. /* Set ring buffer size */
  4073. ring = &adev->gfx.gfx_ring[0];
  4074. rb_bufsz = order_base_2(ring->ring_size / 8);
  4075. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4076. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4077. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4078. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4079. #ifdef __BIG_ENDIAN
  4080. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4081. #endif
  4082. WREG32(mmCP_RB0_CNTL, tmp);
  4083. /* Initialize the ring buffer's read and write pointers */
  4084. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4085. ring->wptr = 0;
  4086. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4087. /* set the wb address wether it's enabled or not */
  4088. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4089. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4090. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4091. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4092. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4093. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4094. mdelay(1);
  4095. WREG32(mmCP_RB0_CNTL, tmp);
  4096. rb_addr = ring->gpu_addr >> 8;
  4097. WREG32(mmCP_RB0_BASE, rb_addr);
  4098. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4099. /* no gfx doorbells on iceland */
  4100. if (adev->asic_type != CHIP_TOPAZ) {
  4101. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4102. if (ring->use_doorbell) {
  4103. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4104. DOORBELL_OFFSET, ring->doorbell_index);
  4105. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4106. DOORBELL_HIT, 0);
  4107. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4108. DOORBELL_EN, 1);
  4109. } else {
  4110. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4111. DOORBELL_EN, 0);
  4112. }
  4113. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4114. if (adev->asic_type == CHIP_TONGA) {
  4115. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4116. DOORBELL_RANGE_LOWER,
  4117. AMDGPU_DOORBELL_GFX_RING0);
  4118. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4119. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4120. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4121. }
  4122. }
  4123. /* start the ring */
  4124. amdgpu_ring_clear_ring(ring);
  4125. gfx_v8_0_cp_gfx_start(adev);
  4126. ring->ready = true;
  4127. r = amdgpu_ring_test_ring(ring);
  4128. if (r)
  4129. ring->ready = false;
  4130. return r;
  4131. }
  4132. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4133. {
  4134. int i;
  4135. if (enable) {
  4136. WREG32(mmCP_MEC_CNTL, 0);
  4137. } else {
  4138. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4139. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4140. adev->gfx.compute_ring[i].ready = false;
  4141. adev->gfx.kiq.ring.ready = false;
  4142. }
  4143. udelay(50);
  4144. }
  4145. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4146. {
  4147. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4148. const __le32 *fw_data;
  4149. unsigned i, fw_size;
  4150. if (!adev->gfx.mec_fw)
  4151. return -EINVAL;
  4152. gfx_v8_0_cp_compute_enable(adev, false);
  4153. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4154. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4155. fw_data = (const __le32 *)
  4156. (adev->gfx.mec_fw->data +
  4157. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4158. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4159. /* MEC1 */
  4160. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4161. for (i = 0; i < fw_size; i++)
  4162. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4163. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4164. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4165. if (adev->gfx.mec2_fw) {
  4166. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4167. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4168. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4169. fw_data = (const __le32 *)
  4170. (adev->gfx.mec2_fw->data +
  4171. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4172. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4173. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4174. for (i = 0; i < fw_size; i++)
  4175. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4176. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4177. }
  4178. return 0;
  4179. }
  4180. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4181. {
  4182. int i, r;
  4183. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4184. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4185. if (ring->mqd_obj) {
  4186. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4187. if (unlikely(r != 0))
  4188. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4189. amdgpu_bo_unpin(ring->mqd_obj);
  4190. amdgpu_bo_unreserve(ring->mqd_obj);
  4191. amdgpu_bo_unref(&ring->mqd_obj);
  4192. ring->mqd_obj = NULL;
  4193. ring->mqd_ptr = NULL;
  4194. ring->mqd_gpu_addr = 0;
  4195. }
  4196. }
  4197. }
  4198. /* KIQ functions */
  4199. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4200. {
  4201. uint32_t tmp;
  4202. struct amdgpu_device *adev = ring->adev;
  4203. /* tell RLC which is KIQ queue */
  4204. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4205. tmp &= 0xffffff00;
  4206. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4207. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4208. tmp |= 0x80;
  4209. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4210. }
  4211. static void gfx_v8_0_kiq_enable(struct amdgpu_ring *ring)
  4212. {
  4213. amdgpu_ring_alloc(ring, 8);
  4214. /* set resources */
  4215. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4216. amdgpu_ring_write(ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4217. amdgpu_ring_write(ring, 0x000000FF); /* queue mask lo */
  4218. amdgpu_ring_write(ring, 0); /* queue mask hi */
  4219. amdgpu_ring_write(ring, 0); /* gws mask lo */
  4220. amdgpu_ring_write(ring, 0); /* gws mask hi */
  4221. amdgpu_ring_write(ring, 0); /* oac mask */
  4222. amdgpu_ring_write(ring, 0); /* gds heap base:0, gds heap size:0 */
  4223. amdgpu_ring_commit(ring);
  4224. udelay(50);
  4225. }
  4226. static void gfx_v8_0_map_queue_enable(struct amdgpu_ring *kiq_ring,
  4227. struct amdgpu_ring *ring)
  4228. {
  4229. struct amdgpu_device *adev = kiq_ring->adev;
  4230. uint64_t mqd_addr, wptr_addr;
  4231. mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4232. wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4233. amdgpu_ring_alloc(kiq_ring, 8);
  4234. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4235. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4236. amdgpu_ring_write(kiq_ring, 0x21010000);
  4237. amdgpu_ring_write(kiq_ring, (ring->doorbell_index << 2) |
  4238. (ring->queue << 26) |
  4239. (ring->pipe << 29) |
  4240. ((ring->me == 1 ? 0 : 1) << 31)); /* doorbell */
  4241. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4242. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4243. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4244. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4245. amdgpu_ring_commit(kiq_ring);
  4246. udelay(50);
  4247. }
  4248. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4249. {
  4250. struct amdgpu_device *adev = ring->adev;
  4251. struct vi_mqd *mqd = ring->mqd_ptr;
  4252. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4253. uint32_t tmp;
  4254. mqd->header = 0xC0310800;
  4255. mqd->compute_pipelinestat_enable = 0x00000001;
  4256. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4257. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4258. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4259. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4260. mqd->compute_misc_reserved = 0x00000003;
  4261. eop_base_addr = ring->eop_gpu_addr >> 8;
  4262. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4263. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4264. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4265. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4266. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4267. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4268. mqd->cp_hqd_eop_control = tmp;
  4269. /* enable doorbell? */
  4270. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4271. CP_HQD_PQ_DOORBELL_CONTROL,
  4272. DOORBELL_EN,
  4273. ring->use_doorbell ? 1 : 0);
  4274. mqd->cp_hqd_pq_doorbell_control = tmp;
  4275. /* disable the queue if it's active */
  4276. mqd->cp_hqd_dequeue_request = 0;
  4277. mqd->cp_hqd_pq_rptr = 0;
  4278. mqd->cp_hqd_pq_wptr = 0;
  4279. /* set the pointer to the MQD */
  4280. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4281. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4282. /* set MQD vmid to 0 */
  4283. tmp = RREG32(mmCP_MQD_CONTROL);
  4284. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4285. mqd->cp_mqd_control = tmp;
  4286. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4287. hqd_gpu_addr = ring->gpu_addr >> 8;
  4288. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4289. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4290. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4291. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4292. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4293. (order_base_2(ring->ring_size / 4) - 1));
  4294. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4295. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4296. #ifdef __BIG_ENDIAN
  4297. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4298. #endif
  4299. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4300. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4301. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4302. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4303. mqd->cp_hqd_pq_control = tmp;
  4304. /* set the wb address whether it's enabled or not */
  4305. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4306. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4307. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4308. upper_32_bits(wb_gpu_addr) & 0xffff;
  4309. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4310. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4311. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4312. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4313. tmp = 0;
  4314. /* enable the doorbell if requested */
  4315. if (ring->use_doorbell) {
  4316. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4317. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4318. DOORBELL_OFFSET, ring->doorbell_index);
  4319. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4320. DOORBELL_EN, 1);
  4321. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4322. DOORBELL_SOURCE, 0);
  4323. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4324. DOORBELL_HIT, 0);
  4325. }
  4326. mqd->cp_hqd_pq_doorbell_control = tmp;
  4327. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4328. ring->wptr = 0;
  4329. mqd->cp_hqd_pq_wptr = ring->wptr;
  4330. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4331. /* set the vmid for the queue */
  4332. mqd->cp_hqd_vmid = 0;
  4333. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4334. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4335. mqd->cp_hqd_persistent_state = tmp;
  4336. /* activate the queue */
  4337. mqd->cp_hqd_active = 1;
  4338. return 0;
  4339. }
  4340. static int gfx_v8_0_kiq_init_register(struct amdgpu_ring *ring)
  4341. {
  4342. struct amdgpu_device *adev = ring->adev;
  4343. struct vi_mqd *mqd = ring->mqd_ptr;
  4344. int j;
  4345. /* disable wptr polling */
  4346. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4347. WREG32(mmCP_HQD_EOP_BASE_ADDR, mqd->cp_hqd_eop_base_addr_lo);
  4348. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, mqd->cp_hqd_eop_base_addr_hi);
  4349. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4350. WREG32(mmCP_HQD_EOP_CONTROL, mqd->cp_hqd_eop_control);
  4351. /* enable doorbell? */
  4352. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4353. /* disable the queue if it's active */
  4354. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4355. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4356. for (j = 0; j < adev->usec_timeout; j++) {
  4357. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4358. break;
  4359. udelay(1);
  4360. }
  4361. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4362. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4363. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4364. }
  4365. /* set the pointer to the MQD */
  4366. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4367. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4368. /* set MQD vmid to 0 */
  4369. WREG32(mmCP_MQD_CONTROL, mqd->cp_mqd_control);
  4370. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4371. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4372. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4373. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4374. WREG32(mmCP_HQD_PQ_CONTROL, mqd->cp_hqd_pq_control);
  4375. /* set the wb address whether it's enabled or not */
  4376. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4377. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4378. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4379. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4380. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4381. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4382. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI, mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4383. /* enable the doorbell if requested */
  4384. if (ring->use_doorbell) {
  4385. if ((adev->asic_type == CHIP_CARRIZO) ||
  4386. (adev->asic_type == CHIP_FIJI) ||
  4387. (adev->asic_type == CHIP_STONEY)) {
  4388. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4389. AMDGPU_DOORBELL_KIQ << 2);
  4390. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4391. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4392. }
  4393. }
  4394. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, mqd->cp_hqd_pq_doorbell_control);
  4395. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4396. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4397. /* set the vmid for the queue */
  4398. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4399. WREG32(mmCP_HQD_PERSISTENT_STATE, mqd->cp_hqd_persistent_state);
  4400. /* activate the queue */
  4401. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4402. if (ring->use_doorbell)
  4403. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4404. return 0;
  4405. }
  4406. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4407. {
  4408. struct amdgpu_device *adev = ring->adev;
  4409. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  4410. struct vi_mqd *mqd = ring->mqd_ptr;
  4411. bool is_kiq = (ring->funcs->type == AMDGPU_RING_TYPE_KIQ);
  4412. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4413. if (is_kiq) {
  4414. gfx_v8_0_kiq_setting(&kiq->ring);
  4415. } else {
  4416. mqd_idx = ring - &adev->gfx.compute_ring[0];
  4417. }
  4418. if (!adev->gfx.in_reset) {
  4419. memset((void *)mqd, 0, sizeof(*mqd));
  4420. mutex_lock(&adev->srbm_mutex);
  4421. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4422. gfx_v8_0_mqd_init(ring);
  4423. if (is_kiq)
  4424. gfx_v8_0_kiq_init_register(ring);
  4425. vi_srbm_select(adev, 0, 0, 0, 0);
  4426. mutex_unlock(&adev->srbm_mutex);
  4427. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4428. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4429. } else { /* for GPU_RESET case */
  4430. /* reset MQD to a clean status */
  4431. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4432. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4433. /* reset ring buffer */
  4434. ring->wptr = 0;
  4435. amdgpu_ring_clear_ring(ring);
  4436. if (is_kiq) {
  4437. mutex_lock(&adev->srbm_mutex);
  4438. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4439. gfx_v8_0_kiq_init_register(ring);
  4440. vi_srbm_select(adev, 0, 0, 0, 0);
  4441. mutex_unlock(&adev->srbm_mutex);
  4442. }
  4443. }
  4444. if (is_kiq)
  4445. gfx_v8_0_kiq_enable(ring);
  4446. else
  4447. gfx_v8_0_map_queue_enable(&kiq->ring, ring);
  4448. return 0;
  4449. }
  4450. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4451. {
  4452. struct amdgpu_ring *ring = NULL;
  4453. int r = 0, i;
  4454. gfx_v8_0_cp_compute_enable(adev, true);
  4455. ring = &adev->gfx.kiq.ring;
  4456. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4457. if (unlikely(r != 0))
  4458. goto done;
  4459. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4460. if (!r) {
  4461. r = gfx_v8_0_kiq_init_queue(ring);
  4462. amdgpu_bo_kunmap(ring->mqd_obj);
  4463. ring->mqd_ptr = NULL;
  4464. }
  4465. amdgpu_bo_unreserve(ring->mqd_obj);
  4466. if (r)
  4467. goto done;
  4468. ring->ready = true;
  4469. r = amdgpu_ring_test_ring(ring);
  4470. if (r) {
  4471. ring->ready = false;
  4472. goto done;
  4473. }
  4474. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4475. ring = &adev->gfx.compute_ring[i];
  4476. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4477. if (unlikely(r != 0))
  4478. goto done;
  4479. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4480. if (!r) {
  4481. r = gfx_v8_0_kiq_init_queue(ring);
  4482. amdgpu_bo_kunmap(ring->mqd_obj);
  4483. ring->mqd_ptr = NULL;
  4484. }
  4485. amdgpu_bo_unreserve(ring->mqd_obj);
  4486. if (r)
  4487. goto done;
  4488. ring->ready = true;
  4489. r = amdgpu_ring_test_ring(ring);
  4490. if (r)
  4491. ring->ready = false;
  4492. }
  4493. done:
  4494. return r;
  4495. }
  4496. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4497. {
  4498. int r, i, j;
  4499. u32 tmp;
  4500. bool use_doorbell = true;
  4501. u64 hqd_gpu_addr;
  4502. u64 mqd_gpu_addr;
  4503. u64 eop_gpu_addr;
  4504. u64 wb_gpu_addr;
  4505. u32 *buf;
  4506. struct vi_mqd *mqd;
  4507. /* init the queues. */
  4508. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4509. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4510. if (ring->mqd_obj == NULL) {
  4511. r = amdgpu_bo_create(adev,
  4512. sizeof(struct vi_mqd),
  4513. PAGE_SIZE, true,
  4514. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4515. NULL, &ring->mqd_obj);
  4516. if (r) {
  4517. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4518. return r;
  4519. }
  4520. }
  4521. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4522. if (unlikely(r != 0)) {
  4523. gfx_v8_0_cp_compute_fini(adev);
  4524. return r;
  4525. }
  4526. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4527. &mqd_gpu_addr);
  4528. if (r) {
  4529. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4530. gfx_v8_0_cp_compute_fini(adev);
  4531. return r;
  4532. }
  4533. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4534. if (r) {
  4535. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4536. gfx_v8_0_cp_compute_fini(adev);
  4537. return r;
  4538. }
  4539. /* init the mqd struct */
  4540. memset(buf, 0, sizeof(struct vi_mqd));
  4541. mqd = (struct vi_mqd *)buf;
  4542. mqd->header = 0xC0310800;
  4543. mqd->compute_pipelinestat_enable = 0x00000001;
  4544. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4545. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4546. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4547. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4548. mqd->compute_misc_reserved = 0x00000003;
  4549. mutex_lock(&adev->srbm_mutex);
  4550. vi_srbm_select(adev, ring->me,
  4551. ring->pipe,
  4552. ring->queue, 0);
  4553. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4554. eop_gpu_addr >>= 8;
  4555. /* write the EOP addr */
  4556. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4557. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4558. /* set the VMID assigned */
  4559. WREG32(mmCP_HQD_VMID, 0);
  4560. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4561. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4562. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4563. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4564. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4565. /* disable wptr polling */
  4566. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4567. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4568. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4569. mqd->cp_hqd_eop_base_addr_lo =
  4570. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4571. mqd->cp_hqd_eop_base_addr_hi =
  4572. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4573. /* enable doorbell? */
  4574. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4575. if (use_doorbell) {
  4576. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4577. } else {
  4578. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4579. }
  4580. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4581. mqd->cp_hqd_pq_doorbell_control = tmp;
  4582. /* disable the queue if it's active */
  4583. mqd->cp_hqd_dequeue_request = 0;
  4584. mqd->cp_hqd_pq_rptr = 0;
  4585. mqd->cp_hqd_pq_wptr= 0;
  4586. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4587. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4588. for (j = 0; j < adev->usec_timeout; j++) {
  4589. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4590. break;
  4591. udelay(1);
  4592. }
  4593. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4594. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4595. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4596. }
  4597. /* set the pointer to the MQD */
  4598. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4599. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4600. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4601. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4602. /* set MQD vmid to 0 */
  4603. tmp = RREG32(mmCP_MQD_CONTROL);
  4604. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4605. WREG32(mmCP_MQD_CONTROL, tmp);
  4606. mqd->cp_mqd_control = tmp;
  4607. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4608. hqd_gpu_addr = ring->gpu_addr >> 8;
  4609. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4610. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4611. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4612. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4613. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4614. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4615. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4616. (order_base_2(ring->ring_size / 4) - 1));
  4617. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4618. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4619. #ifdef __BIG_ENDIAN
  4620. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4621. #endif
  4622. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4623. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4624. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4625. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4626. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4627. mqd->cp_hqd_pq_control = tmp;
  4628. /* set the wb address wether it's enabled or not */
  4629. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4630. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4631. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4632. upper_32_bits(wb_gpu_addr) & 0xffff;
  4633. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4634. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4635. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4636. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4637. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4638. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4639. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4640. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4641. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4642. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4643. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4644. /* enable the doorbell if requested */
  4645. if (use_doorbell) {
  4646. if ((adev->asic_type == CHIP_CARRIZO) ||
  4647. (adev->asic_type == CHIP_FIJI) ||
  4648. (adev->asic_type == CHIP_STONEY) ||
  4649. (adev->asic_type == CHIP_POLARIS11) ||
  4650. (adev->asic_type == CHIP_POLARIS10) ||
  4651. (adev->asic_type == CHIP_POLARIS12)) {
  4652. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4653. AMDGPU_DOORBELL_KIQ << 2);
  4654. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4655. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4656. }
  4657. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4658. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4659. DOORBELL_OFFSET, ring->doorbell_index);
  4660. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4661. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4662. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4663. mqd->cp_hqd_pq_doorbell_control = tmp;
  4664. } else {
  4665. mqd->cp_hqd_pq_doorbell_control = 0;
  4666. }
  4667. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4668. mqd->cp_hqd_pq_doorbell_control);
  4669. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4670. ring->wptr = 0;
  4671. mqd->cp_hqd_pq_wptr = lower_32_bits(ring->wptr);
  4672. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4673. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4674. /* set the vmid for the queue */
  4675. mqd->cp_hqd_vmid = 0;
  4676. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4677. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4678. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4679. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4680. mqd->cp_hqd_persistent_state = tmp;
  4681. if (adev->asic_type == CHIP_STONEY ||
  4682. adev->asic_type == CHIP_POLARIS11 ||
  4683. adev->asic_type == CHIP_POLARIS10 ||
  4684. adev->asic_type == CHIP_POLARIS12) {
  4685. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4686. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4687. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4688. }
  4689. /* activate the queue */
  4690. mqd->cp_hqd_active = 1;
  4691. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4692. vi_srbm_select(adev, 0, 0, 0, 0);
  4693. mutex_unlock(&adev->srbm_mutex);
  4694. amdgpu_bo_kunmap(ring->mqd_obj);
  4695. amdgpu_bo_unreserve(ring->mqd_obj);
  4696. }
  4697. if (use_doorbell) {
  4698. tmp = RREG32(mmCP_PQ_STATUS);
  4699. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4700. WREG32(mmCP_PQ_STATUS, tmp);
  4701. }
  4702. gfx_v8_0_cp_compute_enable(adev, true);
  4703. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4704. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4705. ring->ready = true;
  4706. r = amdgpu_ring_test_ring(ring);
  4707. if (r)
  4708. ring->ready = false;
  4709. }
  4710. return 0;
  4711. }
  4712. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4713. {
  4714. int r;
  4715. if (!(adev->flags & AMD_IS_APU))
  4716. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4717. if (!adev->pp_enabled) {
  4718. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4719. /* legacy firmware loading */
  4720. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4721. if (r)
  4722. return r;
  4723. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4724. if (r)
  4725. return r;
  4726. } else {
  4727. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4728. AMDGPU_UCODE_ID_CP_CE);
  4729. if (r)
  4730. return -EINVAL;
  4731. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4732. AMDGPU_UCODE_ID_CP_PFP);
  4733. if (r)
  4734. return -EINVAL;
  4735. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4736. AMDGPU_UCODE_ID_CP_ME);
  4737. if (r)
  4738. return -EINVAL;
  4739. if (adev->asic_type == CHIP_TOPAZ) {
  4740. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4741. if (r)
  4742. return r;
  4743. } else {
  4744. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4745. AMDGPU_UCODE_ID_CP_MEC1);
  4746. if (r)
  4747. return -EINVAL;
  4748. }
  4749. }
  4750. }
  4751. r = gfx_v8_0_cp_gfx_resume(adev);
  4752. if (r)
  4753. return r;
  4754. if (amdgpu_sriov_vf(adev))
  4755. r = gfx_v8_0_kiq_resume(adev);
  4756. else
  4757. r = gfx_v8_0_cp_compute_resume(adev);
  4758. if (r)
  4759. return r;
  4760. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4761. return 0;
  4762. }
  4763. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4764. {
  4765. gfx_v8_0_cp_gfx_enable(adev, enable);
  4766. gfx_v8_0_cp_compute_enable(adev, enable);
  4767. }
  4768. static int gfx_v8_0_hw_init(void *handle)
  4769. {
  4770. int r;
  4771. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4772. gfx_v8_0_init_golden_registers(adev);
  4773. gfx_v8_0_gpu_init(adev);
  4774. r = gfx_v8_0_rlc_resume(adev);
  4775. if (r)
  4776. return r;
  4777. r = gfx_v8_0_cp_resume(adev);
  4778. return r;
  4779. }
  4780. static int gfx_v8_0_hw_fini(void *handle)
  4781. {
  4782. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4783. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4784. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4785. if (amdgpu_sriov_vf(adev)) {
  4786. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4787. return 0;
  4788. }
  4789. gfx_v8_0_cp_enable(adev, false);
  4790. gfx_v8_0_rlc_stop(adev);
  4791. gfx_v8_0_cp_compute_fini(adev);
  4792. amdgpu_set_powergating_state(adev,
  4793. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4794. return 0;
  4795. }
  4796. static int gfx_v8_0_suspend(void *handle)
  4797. {
  4798. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4799. return gfx_v8_0_hw_fini(adev);
  4800. }
  4801. static int gfx_v8_0_resume(void *handle)
  4802. {
  4803. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4804. return gfx_v8_0_hw_init(adev);
  4805. }
  4806. static bool gfx_v8_0_is_idle(void *handle)
  4807. {
  4808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4809. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4810. return false;
  4811. else
  4812. return true;
  4813. }
  4814. static int gfx_v8_0_wait_for_idle(void *handle)
  4815. {
  4816. unsigned i;
  4817. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4818. for (i = 0; i < adev->usec_timeout; i++) {
  4819. if (gfx_v8_0_is_idle(handle))
  4820. return 0;
  4821. udelay(1);
  4822. }
  4823. return -ETIMEDOUT;
  4824. }
  4825. static bool gfx_v8_0_check_soft_reset(void *handle)
  4826. {
  4827. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4828. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4829. u32 tmp;
  4830. /* GRBM_STATUS */
  4831. tmp = RREG32(mmGRBM_STATUS);
  4832. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4833. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4834. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4835. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4836. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4837. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4838. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4839. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4840. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4841. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4842. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4843. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4844. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4845. }
  4846. /* GRBM_STATUS2 */
  4847. tmp = RREG32(mmGRBM_STATUS2);
  4848. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4849. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4850. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4851. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4852. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4853. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4854. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4855. SOFT_RESET_CPF, 1);
  4856. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4857. SOFT_RESET_CPC, 1);
  4858. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4859. SOFT_RESET_CPG, 1);
  4860. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4861. SOFT_RESET_GRBM, 1);
  4862. }
  4863. /* SRBM_STATUS */
  4864. tmp = RREG32(mmSRBM_STATUS);
  4865. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4866. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4867. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4868. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4869. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4870. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4871. if (grbm_soft_reset || srbm_soft_reset) {
  4872. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4873. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4874. return true;
  4875. } else {
  4876. adev->gfx.grbm_soft_reset = 0;
  4877. adev->gfx.srbm_soft_reset = 0;
  4878. return false;
  4879. }
  4880. }
  4881. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4882. struct amdgpu_ring *ring)
  4883. {
  4884. int i;
  4885. mutex_lock(&adev->srbm_mutex);
  4886. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4887. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4888. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, 2);
  4889. for (i = 0; i < adev->usec_timeout; i++) {
  4890. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4891. break;
  4892. udelay(1);
  4893. }
  4894. }
  4895. vi_srbm_select(adev, 0, 0, 0, 0);
  4896. mutex_unlock(&adev->srbm_mutex);
  4897. }
  4898. static int gfx_v8_0_pre_soft_reset(void *handle)
  4899. {
  4900. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4901. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4902. if ((!adev->gfx.grbm_soft_reset) &&
  4903. (!adev->gfx.srbm_soft_reset))
  4904. return 0;
  4905. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4906. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4907. /* stop the rlc */
  4908. gfx_v8_0_rlc_stop(adev);
  4909. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4910. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4911. /* Disable GFX parsing/prefetching */
  4912. gfx_v8_0_cp_gfx_enable(adev, false);
  4913. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4914. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4915. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4916. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4917. int i;
  4918. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4919. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4920. gfx_v8_0_inactive_hqd(adev, ring);
  4921. }
  4922. /* Disable MEC parsing/prefetching */
  4923. gfx_v8_0_cp_compute_enable(adev, false);
  4924. }
  4925. return 0;
  4926. }
  4927. static int gfx_v8_0_soft_reset(void *handle)
  4928. {
  4929. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4930. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4931. u32 tmp;
  4932. if ((!adev->gfx.grbm_soft_reset) &&
  4933. (!adev->gfx.srbm_soft_reset))
  4934. return 0;
  4935. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4936. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4937. if (grbm_soft_reset || srbm_soft_reset) {
  4938. tmp = RREG32(mmGMCON_DEBUG);
  4939. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4940. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4941. WREG32(mmGMCON_DEBUG, tmp);
  4942. udelay(50);
  4943. }
  4944. if (grbm_soft_reset) {
  4945. tmp = RREG32(mmGRBM_SOFT_RESET);
  4946. tmp |= grbm_soft_reset;
  4947. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4948. WREG32(mmGRBM_SOFT_RESET, tmp);
  4949. tmp = RREG32(mmGRBM_SOFT_RESET);
  4950. udelay(50);
  4951. tmp &= ~grbm_soft_reset;
  4952. WREG32(mmGRBM_SOFT_RESET, tmp);
  4953. tmp = RREG32(mmGRBM_SOFT_RESET);
  4954. }
  4955. if (srbm_soft_reset) {
  4956. tmp = RREG32(mmSRBM_SOFT_RESET);
  4957. tmp |= srbm_soft_reset;
  4958. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4959. WREG32(mmSRBM_SOFT_RESET, tmp);
  4960. tmp = RREG32(mmSRBM_SOFT_RESET);
  4961. udelay(50);
  4962. tmp &= ~srbm_soft_reset;
  4963. WREG32(mmSRBM_SOFT_RESET, tmp);
  4964. tmp = RREG32(mmSRBM_SOFT_RESET);
  4965. }
  4966. if (grbm_soft_reset || srbm_soft_reset) {
  4967. tmp = RREG32(mmGMCON_DEBUG);
  4968. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4969. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4970. WREG32(mmGMCON_DEBUG, tmp);
  4971. }
  4972. /* Wait a little for things to settle down */
  4973. udelay(50);
  4974. return 0;
  4975. }
  4976. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4977. struct amdgpu_ring *ring)
  4978. {
  4979. mutex_lock(&adev->srbm_mutex);
  4980. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4981. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4982. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4983. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4984. vi_srbm_select(adev, 0, 0, 0, 0);
  4985. mutex_unlock(&adev->srbm_mutex);
  4986. }
  4987. static int gfx_v8_0_post_soft_reset(void *handle)
  4988. {
  4989. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4990. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4991. if ((!adev->gfx.grbm_soft_reset) &&
  4992. (!adev->gfx.srbm_soft_reset))
  4993. return 0;
  4994. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4995. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4996. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4997. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4998. gfx_v8_0_cp_gfx_resume(adev);
  4999. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  5000. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  5001. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  5002. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  5003. int i;
  5004. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5005. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  5006. gfx_v8_0_init_hqd(adev, ring);
  5007. }
  5008. gfx_v8_0_cp_compute_resume(adev);
  5009. }
  5010. gfx_v8_0_rlc_start(adev);
  5011. return 0;
  5012. }
  5013. /**
  5014. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  5015. *
  5016. * @adev: amdgpu_device pointer
  5017. *
  5018. * Fetches a GPU clock counter snapshot.
  5019. * Returns the 64 bit clock counter snapshot.
  5020. */
  5021. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  5022. {
  5023. uint64_t clock;
  5024. mutex_lock(&adev->gfx.gpu_clock_mutex);
  5025. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  5026. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  5027. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  5028. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  5029. return clock;
  5030. }
  5031. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  5032. uint32_t vmid,
  5033. uint32_t gds_base, uint32_t gds_size,
  5034. uint32_t gws_base, uint32_t gws_size,
  5035. uint32_t oa_base, uint32_t oa_size)
  5036. {
  5037. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  5038. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  5039. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  5040. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  5041. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  5042. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  5043. /* GDS Base */
  5044. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5045. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5046. WRITE_DATA_DST_SEL(0)));
  5047. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  5048. amdgpu_ring_write(ring, 0);
  5049. amdgpu_ring_write(ring, gds_base);
  5050. /* GDS Size */
  5051. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5052. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5053. WRITE_DATA_DST_SEL(0)));
  5054. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  5055. amdgpu_ring_write(ring, 0);
  5056. amdgpu_ring_write(ring, gds_size);
  5057. /* GWS */
  5058. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5059. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5060. WRITE_DATA_DST_SEL(0)));
  5061. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  5062. amdgpu_ring_write(ring, 0);
  5063. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  5064. /* OA */
  5065. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5066. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5067. WRITE_DATA_DST_SEL(0)));
  5068. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  5069. amdgpu_ring_write(ring, 0);
  5070. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  5071. }
  5072. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  5073. {
  5074. WREG32(mmSQ_IND_INDEX,
  5075. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5076. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5077. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  5078. (SQ_IND_INDEX__FORCE_READ_MASK));
  5079. return RREG32(mmSQ_IND_DATA);
  5080. }
  5081. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  5082. uint32_t wave, uint32_t thread,
  5083. uint32_t regno, uint32_t num, uint32_t *out)
  5084. {
  5085. WREG32(mmSQ_IND_INDEX,
  5086. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  5087. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  5088. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  5089. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5090. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5091. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5092. while (num--)
  5093. *(out++) = RREG32(mmSQ_IND_DATA);
  5094. }
  5095. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5096. {
  5097. /* type 0 wave data */
  5098. dst[(*no_fields)++] = 0;
  5099. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5100. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5101. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5102. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5103. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5104. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5105. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5106. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5107. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5108. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5109. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5110. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5111. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5112. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5113. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5114. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5115. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5116. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5117. }
  5118. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5119. uint32_t wave, uint32_t start,
  5120. uint32_t size, uint32_t *dst)
  5121. {
  5122. wave_read_regs(
  5123. adev, simd, wave, 0,
  5124. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5125. }
  5126. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5127. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5128. .select_se_sh = &gfx_v8_0_select_se_sh,
  5129. .read_wave_data = &gfx_v8_0_read_wave_data,
  5130. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5131. };
  5132. static int gfx_v8_0_early_init(void *handle)
  5133. {
  5134. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5135. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5136. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  5137. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5138. gfx_v8_0_set_ring_funcs(adev);
  5139. gfx_v8_0_set_irq_funcs(adev);
  5140. gfx_v8_0_set_gds_init(adev);
  5141. gfx_v8_0_set_rlc_funcs(adev);
  5142. return 0;
  5143. }
  5144. static int gfx_v8_0_late_init(void *handle)
  5145. {
  5146. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5147. int r;
  5148. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5149. if (r)
  5150. return r;
  5151. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5152. if (r)
  5153. return r;
  5154. /* requires IBs so do in late init after IB pool is initialized */
  5155. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5156. if (r)
  5157. return r;
  5158. amdgpu_set_powergating_state(adev,
  5159. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5160. return 0;
  5161. }
  5162. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5163. bool enable)
  5164. {
  5165. if ((adev->asic_type == CHIP_POLARIS11) ||
  5166. (adev->asic_type == CHIP_POLARIS12))
  5167. /* Send msg to SMU via Powerplay */
  5168. amdgpu_set_powergating_state(adev,
  5169. AMD_IP_BLOCK_TYPE_SMC,
  5170. enable ?
  5171. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5172. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5173. }
  5174. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5175. bool enable)
  5176. {
  5177. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5178. }
  5179. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5180. bool enable)
  5181. {
  5182. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5183. }
  5184. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5185. bool enable)
  5186. {
  5187. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5188. }
  5189. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5190. bool enable)
  5191. {
  5192. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5193. /* Read any GFX register to wake up GFX. */
  5194. if (!enable)
  5195. RREG32(mmDB_RENDER_CONTROL);
  5196. }
  5197. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5198. bool enable)
  5199. {
  5200. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5201. cz_enable_gfx_cg_power_gating(adev, true);
  5202. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5203. cz_enable_gfx_pipeline_power_gating(adev, true);
  5204. } else {
  5205. cz_enable_gfx_cg_power_gating(adev, false);
  5206. cz_enable_gfx_pipeline_power_gating(adev, false);
  5207. }
  5208. }
  5209. static int gfx_v8_0_set_powergating_state(void *handle,
  5210. enum amd_powergating_state state)
  5211. {
  5212. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5213. bool enable = (state == AMD_PG_STATE_GATE);
  5214. if (amdgpu_sriov_vf(adev))
  5215. return 0;
  5216. switch (adev->asic_type) {
  5217. case CHIP_CARRIZO:
  5218. case CHIP_STONEY:
  5219. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5220. cz_enable_sck_slow_down_on_power_up(adev, true);
  5221. cz_enable_sck_slow_down_on_power_down(adev, true);
  5222. } else {
  5223. cz_enable_sck_slow_down_on_power_up(adev, false);
  5224. cz_enable_sck_slow_down_on_power_down(adev, false);
  5225. }
  5226. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5227. cz_enable_cp_power_gating(adev, true);
  5228. else
  5229. cz_enable_cp_power_gating(adev, false);
  5230. cz_update_gfx_cg_power_gating(adev, enable);
  5231. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5232. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5233. else
  5234. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5235. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5236. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5237. else
  5238. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5239. break;
  5240. case CHIP_POLARIS11:
  5241. case CHIP_POLARIS12:
  5242. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5243. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5244. else
  5245. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5246. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5247. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5248. else
  5249. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5250. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5251. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5252. else
  5253. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5254. break;
  5255. default:
  5256. break;
  5257. }
  5258. return 0;
  5259. }
  5260. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5261. {
  5262. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5263. int data;
  5264. if (amdgpu_sriov_vf(adev))
  5265. *flags = 0;
  5266. /* AMD_CG_SUPPORT_GFX_MGCG */
  5267. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5268. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5269. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5270. /* AMD_CG_SUPPORT_GFX_CGLG */
  5271. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5272. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5273. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5274. /* AMD_CG_SUPPORT_GFX_CGLS */
  5275. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5276. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5277. /* AMD_CG_SUPPORT_GFX_CGTS */
  5278. data = RREG32(mmCGTS_SM_CTRL_REG);
  5279. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5280. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5281. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5282. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5283. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5284. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5285. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5286. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5287. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5288. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5289. data = RREG32(mmCP_MEM_SLP_CNTL);
  5290. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5291. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5292. }
  5293. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5294. uint32_t reg_addr, uint32_t cmd)
  5295. {
  5296. uint32_t data;
  5297. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5298. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5299. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5300. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5301. if (adev->asic_type == CHIP_STONEY)
  5302. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5303. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5304. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5305. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5306. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5307. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5308. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5309. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5310. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5311. else
  5312. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5313. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5314. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5315. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5316. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5317. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5318. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5319. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5320. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5321. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5322. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5323. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5324. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5325. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5326. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5327. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5328. }
  5329. #define MSG_ENTER_RLC_SAFE_MODE 1
  5330. #define MSG_EXIT_RLC_SAFE_MODE 0
  5331. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5332. #define RLC_GPR_REG2__REQ__SHIFT 0
  5333. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5334. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5335. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5336. {
  5337. u32 data;
  5338. unsigned i;
  5339. data = RREG32(mmRLC_CNTL);
  5340. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5341. return;
  5342. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5343. data |= RLC_SAFE_MODE__CMD_MASK;
  5344. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5345. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5346. WREG32(mmRLC_SAFE_MODE, data);
  5347. for (i = 0; i < adev->usec_timeout; i++) {
  5348. if ((RREG32(mmRLC_GPM_STAT) &
  5349. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5350. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5351. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5352. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5353. break;
  5354. udelay(1);
  5355. }
  5356. for (i = 0; i < adev->usec_timeout; i++) {
  5357. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5358. break;
  5359. udelay(1);
  5360. }
  5361. adev->gfx.rlc.in_safe_mode = true;
  5362. }
  5363. }
  5364. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5365. {
  5366. u32 data = 0;
  5367. unsigned i;
  5368. data = RREG32(mmRLC_CNTL);
  5369. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5370. return;
  5371. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5372. if (adev->gfx.rlc.in_safe_mode) {
  5373. data |= RLC_SAFE_MODE__CMD_MASK;
  5374. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5375. WREG32(mmRLC_SAFE_MODE, data);
  5376. adev->gfx.rlc.in_safe_mode = false;
  5377. }
  5378. }
  5379. for (i = 0; i < adev->usec_timeout; i++) {
  5380. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5381. break;
  5382. udelay(1);
  5383. }
  5384. }
  5385. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5386. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5387. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5388. };
  5389. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5390. bool enable)
  5391. {
  5392. uint32_t temp, data;
  5393. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5394. /* It is disabled by HW by default */
  5395. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5396. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5397. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5398. /* 1 - RLC memory Light sleep */
  5399. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5400. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5401. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5402. }
  5403. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5404. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5405. if (adev->flags & AMD_IS_APU)
  5406. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5407. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5408. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5409. else
  5410. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5411. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5412. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5413. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5414. if (temp != data)
  5415. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5416. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5417. gfx_v8_0_wait_for_rlc_serdes(adev);
  5418. /* 5 - clear mgcg override */
  5419. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5420. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5421. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5422. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5423. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5424. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5425. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5426. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5427. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5428. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5429. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5430. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5431. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5432. if (temp != data)
  5433. WREG32(mmCGTS_SM_CTRL_REG, data);
  5434. }
  5435. udelay(50);
  5436. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5437. gfx_v8_0_wait_for_rlc_serdes(adev);
  5438. } else {
  5439. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5440. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5441. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5442. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5443. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5444. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5445. if (temp != data)
  5446. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5447. /* 2 - disable MGLS in RLC */
  5448. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5449. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5450. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5451. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5452. }
  5453. /* 3 - disable MGLS in CP */
  5454. data = RREG32(mmCP_MEM_SLP_CNTL);
  5455. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5456. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5457. WREG32(mmCP_MEM_SLP_CNTL, data);
  5458. }
  5459. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5460. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5461. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5462. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5463. if (temp != data)
  5464. WREG32(mmCGTS_SM_CTRL_REG, data);
  5465. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5466. gfx_v8_0_wait_for_rlc_serdes(adev);
  5467. /* 6 - set mgcg override */
  5468. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5469. udelay(50);
  5470. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5471. gfx_v8_0_wait_for_rlc_serdes(adev);
  5472. }
  5473. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5474. }
  5475. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5476. bool enable)
  5477. {
  5478. uint32_t temp, temp1, data, data1;
  5479. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5480. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5481. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5482. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5483. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5484. if (temp1 != data1)
  5485. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5486. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5487. gfx_v8_0_wait_for_rlc_serdes(adev);
  5488. /* 2 - clear cgcg override */
  5489. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5490. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5491. gfx_v8_0_wait_for_rlc_serdes(adev);
  5492. /* 3 - write cmd to set CGLS */
  5493. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5494. /* 4 - enable cgcg */
  5495. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5496. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5497. /* enable cgls*/
  5498. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5499. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5500. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5501. if (temp1 != data1)
  5502. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5503. } else {
  5504. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5505. }
  5506. if (temp != data)
  5507. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5508. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5509. * Cmp_busy/GFX_Idle interrupts
  5510. */
  5511. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5512. } else {
  5513. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5514. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5515. /* TEST CGCG */
  5516. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5517. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5518. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5519. if (temp1 != data1)
  5520. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5521. /* read gfx register to wake up cgcg */
  5522. RREG32(mmCB_CGTT_SCLK_CTRL);
  5523. RREG32(mmCB_CGTT_SCLK_CTRL);
  5524. RREG32(mmCB_CGTT_SCLK_CTRL);
  5525. RREG32(mmCB_CGTT_SCLK_CTRL);
  5526. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5527. gfx_v8_0_wait_for_rlc_serdes(adev);
  5528. /* write cmd to Set CGCG Overrride */
  5529. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5530. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5531. gfx_v8_0_wait_for_rlc_serdes(adev);
  5532. /* write cmd to Clear CGLS */
  5533. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5534. /* disable cgcg, cgls should be disabled too. */
  5535. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5536. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5537. if (temp != data)
  5538. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5539. }
  5540. gfx_v8_0_wait_for_rlc_serdes(adev);
  5541. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5542. }
  5543. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5544. bool enable)
  5545. {
  5546. if (enable) {
  5547. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5548. * === MGCG + MGLS + TS(CG/LS) ===
  5549. */
  5550. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5551. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5552. } else {
  5553. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5554. * === CGCG + CGLS ===
  5555. */
  5556. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5557. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5558. }
  5559. return 0;
  5560. }
  5561. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5562. enum amd_clockgating_state state)
  5563. {
  5564. uint32_t msg_id, pp_state = 0;
  5565. uint32_t pp_support_state = 0;
  5566. void *pp_handle = adev->powerplay.pp_handle;
  5567. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5568. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5569. pp_support_state = PP_STATE_SUPPORT_LS;
  5570. pp_state = PP_STATE_LS;
  5571. }
  5572. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5573. pp_support_state |= PP_STATE_SUPPORT_CG;
  5574. pp_state |= PP_STATE_CG;
  5575. }
  5576. if (state == AMD_CG_STATE_UNGATE)
  5577. pp_state = 0;
  5578. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5579. PP_BLOCK_GFX_CG,
  5580. pp_support_state,
  5581. pp_state);
  5582. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5583. }
  5584. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5585. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5586. pp_support_state = PP_STATE_SUPPORT_LS;
  5587. pp_state = PP_STATE_LS;
  5588. }
  5589. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5590. pp_support_state |= PP_STATE_SUPPORT_CG;
  5591. pp_state |= PP_STATE_CG;
  5592. }
  5593. if (state == AMD_CG_STATE_UNGATE)
  5594. pp_state = 0;
  5595. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5596. PP_BLOCK_GFX_MG,
  5597. pp_support_state,
  5598. pp_state);
  5599. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5600. }
  5601. return 0;
  5602. }
  5603. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5604. enum amd_clockgating_state state)
  5605. {
  5606. uint32_t msg_id, pp_state = 0;
  5607. uint32_t pp_support_state = 0;
  5608. void *pp_handle = adev->powerplay.pp_handle;
  5609. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5610. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5611. pp_support_state = PP_STATE_SUPPORT_LS;
  5612. pp_state = PP_STATE_LS;
  5613. }
  5614. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5615. pp_support_state |= PP_STATE_SUPPORT_CG;
  5616. pp_state |= PP_STATE_CG;
  5617. }
  5618. if (state == AMD_CG_STATE_UNGATE)
  5619. pp_state = 0;
  5620. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5621. PP_BLOCK_GFX_CG,
  5622. pp_support_state,
  5623. pp_state);
  5624. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5625. }
  5626. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5627. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5628. pp_support_state = PP_STATE_SUPPORT_LS;
  5629. pp_state = PP_STATE_LS;
  5630. }
  5631. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5632. pp_support_state |= PP_STATE_SUPPORT_CG;
  5633. pp_state |= PP_STATE_CG;
  5634. }
  5635. if (state == AMD_CG_STATE_UNGATE)
  5636. pp_state = 0;
  5637. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5638. PP_BLOCK_GFX_3D,
  5639. pp_support_state,
  5640. pp_state);
  5641. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5642. }
  5643. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5644. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5645. pp_support_state = PP_STATE_SUPPORT_LS;
  5646. pp_state = PP_STATE_LS;
  5647. }
  5648. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5649. pp_support_state |= PP_STATE_SUPPORT_CG;
  5650. pp_state |= PP_STATE_CG;
  5651. }
  5652. if (state == AMD_CG_STATE_UNGATE)
  5653. pp_state = 0;
  5654. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5655. PP_BLOCK_GFX_MG,
  5656. pp_support_state,
  5657. pp_state);
  5658. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5659. }
  5660. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5661. pp_support_state = PP_STATE_SUPPORT_LS;
  5662. if (state == AMD_CG_STATE_UNGATE)
  5663. pp_state = 0;
  5664. else
  5665. pp_state = PP_STATE_LS;
  5666. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5667. PP_BLOCK_GFX_RLC,
  5668. pp_support_state,
  5669. pp_state);
  5670. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5671. }
  5672. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5673. pp_support_state = PP_STATE_SUPPORT_LS;
  5674. if (state == AMD_CG_STATE_UNGATE)
  5675. pp_state = 0;
  5676. else
  5677. pp_state = PP_STATE_LS;
  5678. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5679. PP_BLOCK_GFX_CP,
  5680. pp_support_state,
  5681. pp_state);
  5682. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5683. }
  5684. return 0;
  5685. }
  5686. static int gfx_v8_0_set_clockgating_state(void *handle,
  5687. enum amd_clockgating_state state)
  5688. {
  5689. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5690. if (amdgpu_sriov_vf(adev))
  5691. return 0;
  5692. switch (adev->asic_type) {
  5693. case CHIP_FIJI:
  5694. case CHIP_CARRIZO:
  5695. case CHIP_STONEY:
  5696. gfx_v8_0_update_gfx_clock_gating(adev,
  5697. state == AMD_CG_STATE_GATE);
  5698. break;
  5699. case CHIP_TONGA:
  5700. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5701. break;
  5702. case CHIP_POLARIS10:
  5703. case CHIP_POLARIS11:
  5704. case CHIP_POLARIS12:
  5705. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5706. break;
  5707. default:
  5708. break;
  5709. }
  5710. return 0;
  5711. }
  5712. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5713. {
  5714. return ring->adev->wb.wb[ring->rptr_offs];
  5715. }
  5716. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5717. {
  5718. struct amdgpu_device *adev = ring->adev;
  5719. if (ring->use_doorbell)
  5720. /* XXX check if swapping is necessary on BE */
  5721. return ring->adev->wb.wb[ring->wptr_offs];
  5722. else
  5723. return RREG32(mmCP_RB0_WPTR);
  5724. }
  5725. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5726. {
  5727. struct amdgpu_device *adev = ring->adev;
  5728. if (ring->use_doorbell) {
  5729. /* XXX check if swapping is necessary on BE */
  5730. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5731. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5732. } else {
  5733. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5734. (void)RREG32(mmCP_RB0_WPTR);
  5735. }
  5736. }
  5737. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5738. {
  5739. u32 ref_and_mask, reg_mem_engine;
  5740. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5741. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5742. switch (ring->me) {
  5743. case 1:
  5744. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5745. break;
  5746. case 2:
  5747. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5748. break;
  5749. default:
  5750. return;
  5751. }
  5752. reg_mem_engine = 0;
  5753. } else {
  5754. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5755. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5756. }
  5757. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5758. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5759. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5760. reg_mem_engine));
  5761. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5762. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5763. amdgpu_ring_write(ring, ref_and_mask);
  5764. amdgpu_ring_write(ring, ref_and_mask);
  5765. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5766. }
  5767. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5768. {
  5769. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5770. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5771. EVENT_INDEX(4));
  5772. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5773. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5774. EVENT_INDEX(0));
  5775. }
  5776. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5777. {
  5778. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5779. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5780. WRITE_DATA_DST_SEL(0) |
  5781. WR_CONFIRM));
  5782. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5783. amdgpu_ring_write(ring, 0);
  5784. amdgpu_ring_write(ring, 1);
  5785. }
  5786. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5787. struct amdgpu_ib *ib,
  5788. unsigned vm_id, bool ctx_switch)
  5789. {
  5790. u32 header, control = 0;
  5791. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5792. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5793. else
  5794. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5795. control |= ib->length_dw | (vm_id << 24);
  5796. if (amdgpu_sriov_vf(ring->adev) && ib->flags & AMDGPU_IB_FLAG_PREEMPT)
  5797. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5798. amdgpu_ring_write(ring, header);
  5799. amdgpu_ring_write(ring,
  5800. #ifdef __BIG_ENDIAN
  5801. (2 << 0) |
  5802. #endif
  5803. (ib->gpu_addr & 0xFFFFFFFC));
  5804. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5805. amdgpu_ring_write(ring, control);
  5806. }
  5807. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5808. struct amdgpu_ib *ib,
  5809. unsigned vm_id, bool ctx_switch)
  5810. {
  5811. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5812. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5813. amdgpu_ring_write(ring,
  5814. #ifdef __BIG_ENDIAN
  5815. (2 << 0) |
  5816. #endif
  5817. (ib->gpu_addr & 0xFFFFFFFC));
  5818. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5819. amdgpu_ring_write(ring, control);
  5820. }
  5821. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5822. u64 seq, unsigned flags)
  5823. {
  5824. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5825. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5826. /* EVENT_WRITE_EOP - flush caches, send int */
  5827. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5828. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5829. EOP_TC_ACTION_EN |
  5830. EOP_TC_WB_ACTION_EN |
  5831. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5832. EVENT_INDEX(5)));
  5833. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5834. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5835. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5836. amdgpu_ring_write(ring, lower_32_bits(seq));
  5837. amdgpu_ring_write(ring, upper_32_bits(seq));
  5838. }
  5839. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5840. {
  5841. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5842. uint32_t seq = ring->fence_drv.sync_seq;
  5843. uint64_t addr = ring->fence_drv.gpu_addr;
  5844. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5845. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5846. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5847. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5848. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5849. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5850. amdgpu_ring_write(ring, seq);
  5851. amdgpu_ring_write(ring, 0xffffffff);
  5852. amdgpu_ring_write(ring, 4); /* poll interval */
  5853. }
  5854. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5855. unsigned vm_id, uint64_t pd_addr)
  5856. {
  5857. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5858. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5859. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5860. WRITE_DATA_DST_SEL(0)) |
  5861. WR_CONFIRM);
  5862. if (vm_id < 8) {
  5863. amdgpu_ring_write(ring,
  5864. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5865. } else {
  5866. amdgpu_ring_write(ring,
  5867. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5868. }
  5869. amdgpu_ring_write(ring, 0);
  5870. amdgpu_ring_write(ring, pd_addr >> 12);
  5871. /* bits 0-15 are the VM contexts0-15 */
  5872. /* invalidate the cache */
  5873. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5874. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5875. WRITE_DATA_DST_SEL(0)));
  5876. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5877. amdgpu_ring_write(ring, 0);
  5878. amdgpu_ring_write(ring, 1 << vm_id);
  5879. /* wait for the invalidate to complete */
  5880. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5881. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5882. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5883. WAIT_REG_MEM_ENGINE(0))); /* me */
  5884. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5885. amdgpu_ring_write(ring, 0);
  5886. amdgpu_ring_write(ring, 0); /* ref */
  5887. amdgpu_ring_write(ring, 0); /* mask */
  5888. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5889. /* compute doesn't have PFP */
  5890. if (usepfp) {
  5891. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5892. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5893. amdgpu_ring_write(ring, 0x0);
  5894. }
  5895. }
  5896. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5897. {
  5898. return ring->adev->wb.wb[ring->wptr_offs];
  5899. }
  5900. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5901. {
  5902. struct amdgpu_device *adev = ring->adev;
  5903. /* XXX check if swapping is necessary on BE */
  5904. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5905. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5906. }
  5907. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5908. u64 addr, u64 seq,
  5909. unsigned flags)
  5910. {
  5911. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5912. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5913. /* RELEASE_MEM - flush caches, send int */
  5914. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5915. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5916. EOP_TC_ACTION_EN |
  5917. EOP_TC_WB_ACTION_EN |
  5918. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5919. EVENT_INDEX(5)));
  5920. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5921. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5922. amdgpu_ring_write(ring, upper_32_bits(addr));
  5923. amdgpu_ring_write(ring, lower_32_bits(seq));
  5924. amdgpu_ring_write(ring, upper_32_bits(seq));
  5925. }
  5926. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5927. u64 seq, unsigned int flags)
  5928. {
  5929. /* we only allocate 32bit for each seq wb address */
  5930. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5931. /* write fence seq to the "addr" */
  5932. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5933. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5934. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5935. amdgpu_ring_write(ring, lower_32_bits(addr));
  5936. amdgpu_ring_write(ring, upper_32_bits(addr));
  5937. amdgpu_ring_write(ring, lower_32_bits(seq));
  5938. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5939. /* set register to trigger INT */
  5940. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5941. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5942. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5943. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5944. amdgpu_ring_write(ring, 0);
  5945. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5946. }
  5947. }
  5948. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5949. {
  5950. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5951. amdgpu_ring_write(ring, 0);
  5952. }
  5953. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5954. {
  5955. uint32_t dw2 = 0;
  5956. if (amdgpu_sriov_vf(ring->adev))
  5957. gfx_v8_0_ring_emit_ce_meta_init(ring,
  5958. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5959. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5960. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5961. gfx_v8_0_ring_emit_vgt_flush(ring);
  5962. /* set load_global_config & load_global_uconfig */
  5963. dw2 |= 0x8001;
  5964. /* set load_cs_sh_regs */
  5965. dw2 |= 0x01000000;
  5966. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5967. dw2 |= 0x10002;
  5968. /* set load_ce_ram if preamble presented */
  5969. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5970. dw2 |= 0x10000000;
  5971. } else {
  5972. /* still load_ce_ram if this is the first time preamble presented
  5973. * although there is no context switch happens.
  5974. */
  5975. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5976. dw2 |= 0x10000000;
  5977. }
  5978. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5979. amdgpu_ring_write(ring, dw2);
  5980. amdgpu_ring_write(ring, 0);
  5981. if (amdgpu_sriov_vf(ring->adev))
  5982. gfx_v8_0_ring_emit_de_meta_init(ring,
  5983. (flags & AMDGPU_VM_DOMAIN) ? AMDGPU_CSA_VADDR : ring->adev->virt.csa_vmid0_addr);
  5984. }
  5985. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5986. {
  5987. unsigned ret;
  5988. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5989. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5990. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5991. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5992. ret = ring->wptr & ring->buf_mask;
  5993. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5994. return ret;
  5995. }
  5996. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5997. {
  5998. unsigned cur;
  5999. BUG_ON(offset > ring->buf_mask);
  6000. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  6001. cur = (ring->wptr & ring->buf_mask) - 1;
  6002. if (likely(cur > offset))
  6003. ring->ring[offset] = cur - offset;
  6004. else
  6005. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  6006. }
  6007. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  6008. {
  6009. struct amdgpu_device *adev = ring->adev;
  6010. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  6011. amdgpu_ring_write(ring, 0 | /* src: register*/
  6012. (5 << 8) | /* dst: memory */
  6013. (1 << 20)); /* write confirm */
  6014. amdgpu_ring_write(ring, reg);
  6015. amdgpu_ring_write(ring, 0);
  6016. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  6017. adev->virt.reg_val_offs * 4));
  6018. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  6019. adev->virt.reg_val_offs * 4));
  6020. }
  6021. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  6022. uint32_t val)
  6023. {
  6024. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  6025. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  6026. amdgpu_ring_write(ring, reg);
  6027. amdgpu_ring_write(ring, 0);
  6028. amdgpu_ring_write(ring, val);
  6029. }
  6030. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  6031. enum amdgpu_interrupt_state state)
  6032. {
  6033. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  6034. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6035. }
  6036. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  6037. int me, int pipe,
  6038. enum amdgpu_interrupt_state state)
  6039. {
  6040. /*
  6041. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  6042. * handles the setting of interrupts for this specific pipe. All other
  6043. * pipes' interrupts are set by amdkfd.
  6044. */
  6045. if (me == 1) {
  6046. switch (pipe) {
  6047. case 0:
  6048. break;
  6049. default:
  6050. DRM_DEBUG("invalid pipe %d\n", pipe);
  6051. return;
  6052. }
  6053. } else {
  6054. DRM_DEBUG("invalid me %d\n", me);
  6055. return;
  6056. }
  6057. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  6058. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6059. }
  6060. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  6061. struct amdgpu_irq_src *source,
  6062. unsigned type,
  6063. enum amdgpu_interrupt_state state)
  6064. {
  6065. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  6066. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6067. return 0;
  6068. }
  6069. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  6070. struct amdgpu_irq_src *source,
  6071. unsigned type,
  6072. enum amdgpu_interrupt_state state)
  6073. {
  6074. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  6075. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6076. return 0;
  6077. }
  6078. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6079. struct amdgpu_irq_src *src,
  6080. unsigned type,
  6081. enum amdgpu_interrupt_state state)
  6082. {
  6083. switch (type) {
  6084. case AMDGPU_CP_IRQ_GFX_EOP:
  6085. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6086. break;
  6087. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6088. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6089. break;
  6090. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6091. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6092. break;
  6093. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6094. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6095. break;
  6096. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6097. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6098. break;
  6099. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6100. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6101. break;
  6102. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6103. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6104. break;
  6105. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6106. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6107. break;
  6108. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6109. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6110. break;
  6111. default:
  6112. break;
  6113. }
  6114. return 0;
  6115. }
  6116. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6117. struct amdgpu_irq_src *source,
  6118. struct amdgpu_iv_entry *entry)
  6119. {
  6120. int i;
  6121. u8 me_id, pipe_id, queue_id;
  6122. struct amdgpu_ring *ring;
  6123. DRM_DEBUG("IH: CP EOP\n");
  6124. me_id = (entry->ring_id & 0x0c) >> 2;
  6125. pipe_id = (entry->ring_id & 0x03) >> 0;
  6126. queue_id = (entry->ring_id & 0x70) >> 4;
  6127. switch (me_id) {
  6128. case 0:
  6129. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6130. break;
  6131. case 1:
  6132. case 2:
  6133. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6134. ring = &adev->gfx.compute_ring[i];
  6135. /* Per-queue interrupt is supported for MEC starting from VI.
  6136. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6137. */
  6138. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6139. amdgpu_fence_process(ring);
  6140. }
  6141. break;
  6142. }
  6143. return 0;
  6144. }
  6145. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6146. struct amdgpu_irq_src *source,
  6147. struct amdgpu_iv_entry *entry)
  6148. {
  6149. DRM_ERROR("Illegal register access in command stream\n");
  6150. schedule_work(&adev->reset_work);
  6151. return 0;
  6152. }
  6153. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6154. struct amdgpu_irq_src *source,
  6155. struct amdgpu_iv_entry *entry)
  6156. {
  6157. DRM_ERROR("Illegal instruction in command stream\n");
  6158. schedule_work(&adev->reset_work);
  6159. return 0;
  6160. }
  6161. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6162. struct amdgpu_irq_src *src,
  6163. unsigned int type,
  6164. enum amdgpu_interrupt_state state)
  6165. {
  6166. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6167. BUG_ON(ring->funcs->type != AMDGPU_RING_TYPE_KIQ);
  6168. switch (type) {
  6169. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6170. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6171. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6172. if (ring->me == 1)
  6173. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6174. ring->pipe,
  6175. GENERIC2_INT_ENABLE,
  6176. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6177. else
  6178. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6179. ring->pipe,
  6180. GENERIC2_INT_ENABLE,
  6181. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6182. break;
  6183. default:
  6184. BUG(); /* kiq only support GENERIC2_INT now */
  6185. break;
  6186. }
  6187. return 0;
  6188. }
  6189. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6190. struct amdgpu_irq_src *source,
  6191. struct amdgpu_iv_entry *entry)
  6192. {
  6193. u8 me_id, pipe_id, queue_id;
  6194. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6195. BUG_ON(ring->funcs->type != AMDGPU_RING_TYPE_KIQ);
  6196. me_id = (entry->ring_id & 0x0c) >> 2;
  6197. pipe_id = (entry->ring_id & 0x03) >> 0;
  6198. queue_id = (entry->ring_id & 0x70) >> 4;
  6199. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6200. me_id, pipe_id, queue_id);
  6201. amdgpu_fence_process(ring);
  6202. return 0;
  6203. }
  6204. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6205. .name = "gfx_v8_0",
  6206. .early_init = gfx_v8_0_early_init,
  6207. .late_init = gfx_v8_0_late_init,
  6208. .sw_init = gfx_v8_0_sw_init,
  6209. .sw_fini = gfx_v8_0_sw_fini,
  6210. .hw_init = gfx_v8_0_hw_init,
  6211. .hw_fini = gfx_v8_0_hw_fini,
  6212. .suspend = gfx_v8_0_suspend,
  6213. .resume = gfx_v8_0_resume,
  6214. .is_idle = gfx_v8_0_is_idle,
  6215. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6216. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6217. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6218. .soft_reset = gfx_v8_0_soft_reset,
  6219. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6220. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6221. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6222. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6223. };
  6224. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6225. .type = AMDGPU_RING_TYPE_GFX,
  6226. .align_mask = 0xff,
  6227. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6228. .support_64bit_ptrs = false,
  6229. .get_rptr = gfx_v8_0_ring_get_rptr,
  6230. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6231. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6232. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6233. 5 + /* COND_EXEC */
  6234. 7 + /* PIPELINE_SYNC */
  6235. 19 + /* VM_FLUSH */
  6236. 8 + /* FENCE for VM_FLUSH */
  6237. 20 + /* GDS switch */
  6238. 4 + /* double SWITCH_BUFFER,
  6239. the first COND_EXEC jump to the place just
  6240. prior to this double SWITCH_BUFFER */
  6241. 5 + /* COND_EXEC */
  6242. 7 + /* HDP_flush */
  6243. 4 + /* VGT_flush */
  6244. 14 + /* CE_META */
  6245. 31 + /* DE_META */
  6246. 3 + /* CNTX_CTRL */
  6247. 5 + /* HDP_INVL */
  6248. 8 + 8 + /* FENCE x2 */
  6249. 2, /* SWITCH_BUFFER */
  6250. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6251. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6252. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6253. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6254. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6255. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6256. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6257. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6258. .test_ring = gfx_v8_0_ring_test_ring,
  6259. .test_ib = gfx_v8_0_ring_test_ib,
  6260. .insert_nop = amdgpu_ring_insert_nop,
  6261. .pad_ib = amdgpu_ring_generic_pad_ib,
  6262. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6263. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6264. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6265. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6266. };
  6267. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6268. .type = AMDGPU_RING_TYPE_COMPUTE,
  6269. .align_mask = 0xff,
  6270. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6271. .support_64bit_ptrs = false,
  6272. .get_rptr = gfx_v8_0_ring_get_rptr,
  6273. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6274. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6275. .emit_frame_size =
  6276. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6277. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6278. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6279. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6280. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6281. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6282. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6283. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6284. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6285. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6286. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6287. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6288. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6289. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6290. .test_ring = gfx_v8_0_ring_test_ring,
  6291. .test_ib = gfx_v8_0_ring_test_ib,
  6292. .insert_nop = amdgpu_ring_insert_nop,
  6293. .pad_ib = amdgpu_ring_generic_pad_ib,
  6294. };
  6295. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6296. .type = AMDGPU_RING_TYPE_KIQ,
  6297. .align_mask = 0xff,
  6298. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6299. .support_64bit_ptrs = false,
  6300. .get_rptr = gfx_v8_0_ring_get_rptr,
  6301. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6302. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6303. .emit_frame_size =
  6304. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6305. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6306. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6307. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6308. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6309. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6310. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6311. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6312. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6313. .test_ring = gfx_v8_0_ring_test_ring,
  6314. .test_ib = gfx_v8_0_ring_test_ib,
  6315. .insert_nop = amdgpu_ring_insert_nop,
  6316. .pad_ib = amdgpu_ring_generic_pad_ib,
  6317. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6318. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6319. };
  6320. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6321. {
  6322. int i;
  6323. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6324. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6325. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6326. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6327. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6328. }
  6329. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6330. .set = gfx_v8_0_set_eop_interrupt_state,
  6331. .process = gfx_v8_0_eop_irq,
  6332. };
  6333. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6334. .set = gfx_v8_0_set_priv_reg_fault_state,
  6335. .process = gfx_v8_0_priv_reg_irq,
  6336. };
  6337. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6338. .set = gfx_v8_0_set_priv_inst_fault_state,
  6339. .process = gfx_v8_0_priv_inst_irq,
  6340. };
  6341. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6342. .set = gfx_v8_0_kiq_set_interrupt_state,
  6343. .process = gfx_v8_0_kiq_irq,
  6344. };
  6345. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6346. {
  6347. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6348. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6349. adev->gfx.priv_reg_irq.num_types = 1;
  6350. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6351. adev->gfx.priv_inst_irq.num_types = 1;
  6352. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6353. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6354. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6355. }
  6356. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6357. {
  6358. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6359. }
  6360. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6361. {
  6362. /* init asci gds info */
  6363. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6364. adev->gds.gws.total_size = 64;
  6365. adev->gds.oa.total_size = 16;
  6366. if (adev->gds.mem.total_size == 64 * 1024) {
  6367. adev->gds.mem.gfx_partition_size = 4096;
  6368. adev->gds.mem.cs_partition_size = 4096;
  6369. adev->gds.gws.gfx_partition_size = 4;
  6370. adev->gds.gws.cs_partition_size = 4;
  6371. adev->gds.oa.gfx_partition_size = 4;
  6372. adev->gds.oa.cs_partition_size = 1;
  6373. } else {
  6374. adev->gds.mem.gfx_partition_size = 1024;
  6375. adev->gds.mem.cs_partition_size = 1024;
  6376. adev->gds.gws.gfx_partition_size = 16;
  6377. adev->gds.gws.cs_partition_size = 16;
  6378. adev->gds.oa.gfx_partition_size = 4;
  6379. adev->gds.oa.cs_partition_size = 4;
  6380. }
  6381. }
  6382. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6383. u32 bitmap)
  6384. {
  6385. u32 data;
  6386. if (!bitmap)
  6387. return;
  6388. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6389. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6390. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6391. }
  6392. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6393. {
  6394. u32 data, mask;
  6395. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6396. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6397. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6398. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6399. }
  6400. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6401. {
  6402. int i, j, k, counter, active_cu_number = 0;
  6403. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6404. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6405. unsigned disable_masks[4 * 2];
  6406. memset(cu_info, 0, sizeof(*cu_info));
  6407. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6408. mutex_lock(&adev->grbm_idx_mutex);
  6409. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6410. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6411. mask = 1;
  6412. ao_bitmap = 0;
  6413. counter = 0;
  6414. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6415. if (i < 4 && j < 2)
  6416. gfx_v8_0_set_user_cu_inactive_bitmap(
  6417. adev, disable_masks[i * 2 + j]);
  6418. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6419. cu_info->bitmap[i][j] = bitmap;
  6420. for (k = 0; k < 16; k ++) {
  6421. if (bitmap & mask) {
  6422. if (counter < 2)
  6423. ao_bitmap |= mask;
  6424. counter ++;
  6425. }
  6426. mask <<= 1;
  6427. }
  6428. active_cu_number += counter;
  6429. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6430. }
  6431. }
  6432. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6433. mutex_unlock(&adev->grbm_idx_mutex);
  6434. cu_info->number = active_cu_number;
  6435. cu_info->ao_cu_mask = ao_cu_mask;
  6436. }
  6437. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6438. {
  6439. .type = AMD_IP_BLOCK_TYPE_GFX,
  6440. .major = 8,
  6441. .minor = 0,
  6442. .rev = 0,
  6443. .funcs = &gfx_v8_0_ip_funcs,
  6444. };
  6445. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6446. {
  6447. .type = AMD_IP_BLOCK_TYPE_GFX,
  6448. .major = 8,
  6449. .minor = 1,
  6450. .rev = 0,
  6451. .funcs = &gfx_v8_0_ip_funcs,
  6452. };
  6453. static void gfx_v8_0_ring_emit_ce_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6454. {
  6455. uint64_t ce_payload_addr;
  6456. int cnt_ce;
  6457. static union {
  6458. struct vi_ce_ib_state regular;
  6459. struct vi_ce_ib_state_chained_ib chained;
  6460. } ce_payload = {};
  6461. if (ring->adev->virt.chained_ib_support) {
  6462. ce_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6463. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6464. } else {
  6465. ce_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, ce_payload);
  6466. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6467. }
  6468. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6469. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6470. WRITE_DATA_DST_SEL(8) |
  6471. WR_CONFIRM) |
  6472. WRITE_DATA_CACHE_POLICY(0));
  6473. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6474. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6475. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6476. }
  6477. static void gfx_v8_0_ring_emit_de_meta_init(struct amdgpu_ring *ring, uint64_t csa_addr)
  6478. {
  6479. uint64_t de_payload_addr, gds_addr;
  6480. int cnt_de;
  6481. static union {
  6482. struct vi_de_ib_state regular;
  6483. struct vi_de_ib_state_chained_ib chained;
  6484. } de_payload = {};
  6485. gds_addr = csa_addr + 4096;
  6486. if (ring->adev->virt.chained_ib_support) {
  6487. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6488. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6489. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6490. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6491. } else {
  6492. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6493. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6494. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6495. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6496. }
  6497. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6498. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6499. WRITE_DATA_DST_SEL(8) |
  6500. WR_CONFIRM) |
  6501. WRITE_DATA_CACHE_POLICY(0));
  6502. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6503. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6504. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6505. }
  6506. /* create MQD for each compute queue */
  6507. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6508. {
  6509. struct amdgpu_ring *ring = NULL;
  6510. int r, i;
  6511. /* create MQD for KIQ */
  6512. ring = &adev->gfx.kiq.ring;
  6513. if (!ring->mqd_obj) {
  6514. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6515. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6516. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6517. if (r) {
  6518. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6519. return r;
  6520. }
  6521. /* prepare MQD backup */
  6522. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6523. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6524. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6525. }
  6526. /* create MQD for each KCQ */
  6527. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6528. ring = &adev->gfx.compute_ring[i];
  6529. if (!ring->mqd_obj) {
  6530. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6531. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6532. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6533. if (r) {
  6534. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6535. return r;
  6536. }
  6537. /* prepare MQD backup */
  6538. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6539. if (!adev->gfx.mec.mqd_backup[i])
  6540. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6541. }
  6542. }
  6543. return 0;
  6544. }
  6545. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6546. {
  6547. struct amdgpu_ring *ring = NULL;
  6548. int i;
  6549. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6550. ring = &adev->gfx.compute_ring[i];
  6551. kfree(adev->gfx.mec.mqd_backup[i]);
  6552. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6553. &ring->mqd_gpu_addr,
  6554. &ring->mqd_ptr);
  6555. }
  6556. ring = &adev->gfx.kiq.ring;
  6557. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6558. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6559. &ring->mqd_gpu_addr,
  6560. &ring->mqd_ptr);
  6561. }