amdgpu.h 72 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/interval_tree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/fence.h>
  37. #include <ttm/ttm_bo_api.h>
  38. #include <ttm/ttm_bo_driver.h>
  39. #include <ttm/ttm_placement.h>
  40. #include <ttm/ttm_module.h>
  41. #include <ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include "amd_shared.h"
  46. #include "amdgpu_mode.h"
  47. #include "amdgpu_ih.h"
  48. #include "amdgpu_irq.h"
  49. #include "amdgpu_ucode.h"
  50. #include "amdgpu_gds.h"
  51. #include "gpu_scheduler.h"
  52. /*
  53. * Modules parameters.
  54. */
  55. extern int amdgpu_modeset;
  56. extern int amdgpu_vram_limit;
  57. extern int amdgpu_gart_size;
  58. extern int amdgpu_benchmarking;
  59. extern int amdgpu_testing;
  60. extern int amdgpu_audio;
  61. extern int amdgpu_disp_priority;
  62. extern int amdgpu_hw_i2c;
  63. extern int amdgpu_pcie_gen2;
  64. extern int amdgpu_msi;
  65. extern int amdgpu_lockup_timeout;
  66. extern int amdgpu_dpm;
  67. extern int amdgpu_smc_load_fw;
  68. extern int amdgpu_aspm;
  69. extern int amdgpu_runtime_pm;
  70. extern int amdgpu_hard_reset;
  71. extern unsigned amdgpu_ip_block_mask;
  72. extern int amdgpu_bapm;
  73. extern int amdgpu_deep_color;
  74. extern int amdgpu_vm_size;
  75. extern int amdgpu_vm_block_size;
  76. extern int amdgpu_enable_scheduler;
  77. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  78. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  79. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  80. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  81. #define AMDGPU_IB_POOL_SIZE 16
  82. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  83. #define AMDGPUFB_CONN_LIMIT 4
  84. #define AMDGPU_BIOS_NUM_SCRATCH 8
  85. /* max number of rings */
  86. #define AMDGPU_MAX_RINGS 16
  87. #define AMDGPU_MAX_GFX_RINGS 1
  88. #define AMDGPU_MAX_COMPUTE_RINGS 8
  89. #define AMDGPU_MAX_VCE_RINGS 2
  90. /* number of hw syncs before falling back on blocking */
  91. #define AMDGPU_NUM_SYNCS 4
  92. /* hardcode that limit for now */
  93. #define AMDGPU_VA_RESERVED_SIZE (8 << 20)
  94. /* hard reset data */
  95. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  96. /* reset flags */
  97. #define AMDGPU_RESET_GFX (1 << 0)
  98. #define AMDGPU_RESET_COMPUTE (1 << 1)
  99. #define AMDGPU_RESET_DMA (1 << 2)
  100. #define AMDGPU_RESET_CP (1 << 3)
  101. #define AMDGPU_RESET_GRBM (1 << 4)
  102. #define AMDGPU_RESET_DMA1 (1 << 5)
  103. #define AMDGPU_RESET_RLC (1 << 6)
  104. #define AMDGPU_RESET_SEM (1 << 7)
  105. #define AMDGPU_RESET_IH (1 << 8)
  106. #define AMDGPU_RESET_VMC (1 << 9)
  107. #define AMDGPU_RESET_MC (1 << 10)
  108. #define AMDGPU_RESET_DISPLAY (1 << 11)
  109. #define AMDGPU_RESET_UVD (1 << 12)
  110. #define AMDGPU_RESET_VCE (1 << 13)
  111. #define AMDGPU_RESET_VCE1 (1 << 14)
  112. /* CG block flags */
  113. #define AMDGPU_CG_BLOCK_GFX (1 << 0)
  114. #define AMDGPU_CG_BLOCK_MC (1 << 1)
  115. #define AMDGPU_CG_BLOCK_SDMA (1 << 2)
  116. #define AMDGPU_CG_BLOCK_UVD (1 << 3)
  117. #define AMDGPU_CG_BLOCK_VCE (1 << 4)
  118. #define AMDGPU_CG_BLOCK_HDP (1 << 5)
  119. #define AMDGPU_CG_BLOCK_BIF (1 << 6)
  120. /* CG flags */
  121. #define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
  122. #define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
  123. #define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
  124. #define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
  125. #define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
  126. #define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  127. #define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
  128. #define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  129. #define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
  130. #define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
  131. #define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
  132. #define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
  133. #define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
  134. #define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
  135. #define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
  136. #define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
  137. #define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
  138. /* PG flags */
  139. #define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
  140. #define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
  141. #define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
  142. #define AMDGPU_PG_SUPPORT_UVD (1 << 3)
  143. #define AMDGPU_PG_SUPPORT_VCE (1 << 4)
  144. #define AMDGPU_PG_SUPPORT_CP (1 << 5)
  145. #define AMDGPU_PG_SUPPORT_GDS (1 << 6)
  146. #define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  147. #define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
  148. #define AMDGPU_PG_SUPPORT_ACP (1 << 9)
  149. #define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
  150. /* GFX current status */
  151. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  152. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  153. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  154. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  155. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  156. /* max cursor sizes (in pixels) */
  157. #define CIK_CURSOR_WIDTH 128
  158. #define CIK_CURSOR_HEIGHT 128
  159. struct amdgpu_device;
  160. struct amdgpu_fence;
  161. struct amdgpu_ib;
  162. struct amdgpu_vm;
  163. struct amdgpu_ring;
  164. struct amdgpu_semaphore;
  165. struct amdgpu_cs_parser;
  166. struct amdgpu_irq_src;
  167. struct amdgpu_fpriv;
  168. enum amdgpu_cp_irq {
  169. AMDGPU_CP_IRQ_GFX_EOP = 0,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  175. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  176. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  177. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  178. AMDGPU_CP_IRQ_LAST
  179. };
  180. enum amdgpu_sdma_irq {
  181. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  182. AMDGPU_SDMA_IRQ_TRAP1,
  183. AMDGPU_SDMA_IRQ_LAST
  184. };
  185. enum amdgpu_thermal_irq {
  186. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  187. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  188. AMDGPU_THERMAL_IRQ_LAST
  189. };
  190. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  191. enum amd_ip_block_type block_type,
  192. enum amd_clockgating_state state);
  193. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  194. enum amd_ip_block_type block_type,
  195. enum amd_powergating_state state);
  196. struct amdgpu_ip_block_version {
  197. enum amd_ip_block_type type;
  198. u32 major;
  199. u32 minor;
  200. u32 rev;
  201. const struct amd_ip_funcs *funcs;
  202. };
  203. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  204. enum amd_ip_block_type type,
  205. u32 major, u32 minor);
  206. const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
  207. struct amdgpu_device *adev,
  208. enum amd_ip_block_type type);
  209. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  210. struct amdgpu_buffer_funcs {
  211. /* maximum bytes in a single operation */
  212. uint32_t copy_max_bytes;
  213. /* number of dw to reserve per operation */
  214. unsigned copy_num_dw;
  215. /* used for buffer migration */
  216. void (*emit_copy_buffer)(struct amdgpu_ring *ring,
  217. /* src addr in bytes */
  218. uint64_t src_offset,
  219. /* dst addr in bytes */
  220. uint64_t dst_offset,
  221. /* number of byte to transfer */
  222. uint32_t byte_count);
  223. /* maximum bytes in a single operation */
  224. uint32_t fill_max_bytes;
  225. /* number of dw to reserve per operation */
  226. unsigned fill_num_dw;
  227. /* used for buffer clearing */
  228. void (*emit_fill_buffer)(struct amdgpu_ring *ring,
  229. /* value to write to memory */
  230. uint32_t src_data,
  231. /* dst addr in bytes */
  232. uint64_t dst_offset,
  233. /* number of byte to fill */
  234. uint32_t byte_count);
  235. };
  236. /* provided by hw blocks that can write ptes, e.g., sdma */
  237. struct amdgpu_vm_pte_funcs {
  238. /* copy pte entries from GART */
  239. void (*copy_pte)(struct amdgpu_ib *ib,
  240. uint64_t pe, uint64_t src,
  241. unsigned count);
  242. /* write pte one entry at a time with addr mapping */
  243. void (*write_pte)(struct amdgpu_ib *ib,
  244. uint64_t pe,
  245. uint64_t addr, unsigned count,
  246. uint32_t incr, uint32_t flags);
  247. /* for linear pte/pde updates without addr mapping */
  248. void (*set_pte_pde)(struct amdgpu_ib *ib,
  249. uint64_t pe,
  250. uint64_t addr, unsigned count,
  251. uint32_t incr, uint32_t flags);
  252. /* pad the indirect buffer to the necessary number of dw */
  253. void (*pad_ib)(struct amdgpu_ib *ib);
  254. };
  255. /* provided by the gmc block */
  256. struct amdgpu_gart_funcs {
  257. /* flush the vm tlb via mmio */
  258. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  259. uint32_t vmid);
  260. /* write pte/pde updates using the cpu */
  261. int (*set_pte_pde)(struct amdgpu_device *adev,
  262. void *cpu_pt_addr, /* cpu addr of page table */
  263. uint32_t gpu_page_idx, /* pte/pde to update */
  264. uint64_t addr, /* addr to write into pte/pde */
  265. uint32_t flags); /* access flags */
  266. };
  267. /* provided by the ih block */
  268. struct amdgpu_ih_funcs {
  269. /* ring read/write ptr handling, called from interrupt context */
  270. u32 (*get_wptr)(struct amdgpu_device *adev);
  271. void (*decode_iv)(struct amdgpu_device *adev,
  272. struct amdgpu_iv_entry *entry);
  273. void (*set_rptr)(struct amdgpu_device *adev);
  274. };
  275. /* provided by hw blocks that expose a ring buffer for commands */
  276. struct amdgpu_ring_funcs {
  277. /* ring read/write ptr handling */
  278. u32 (*get_rptr)(struct amdgpu_ring *ring);
  279. u32 (*get_wptr)(struct amdgpu_ring *ring);
  280. void (*set_wptr)(struct amdgpu_ring *ring);
  281. /* validating and patching of IBs */
  282. int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
  283. /* command emit functions */
  284. void (*emit_ib)(struct amdgpu_ring *ring,
  285. struct amdgpu_ib *ib);
  286. void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
  287. uint64_t seq, unsigned flags);
  288. bool (*emit_semaphore)(struct amdgpu_ring *ring,
  289. struct amdgpu_semaphore *semaphore,
  290. bool emit_wait);
  291. void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
  292. uint64_t pd_addr);
  293. void (*emit_hdp_flush)(struct amdgpu_ring *ring);
  294. void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
  295. uint32_t gds_base, uint32_t gds_size,
  296. uint32_t gws_base, uint32_t gws_size,
  297. uint32_t oa_base, uint32_t oa_size);
  298. /* testing functions */
  299. int (*test_ring)(struct amdgpu_ring *ring);
  300. int (*test_ib)(struct amdgpu_ring *ring);
  301. bool (*is_lockup)(struct amdgpu_ring *ring);
  302. };
  303. /*
  304. * BIOS.
  305. */
  306. bool amdgpu_get_bios(struct amdgpu_device *adev);
  307. bool amdgpu_read_bios(struct amdgpu_device *adev);
  308. /*
  309. * Dummy page
  310. */
  311. struct amdgpu_dummy_page {
  312. struct page *page;
  313. dma_addr_t addr;
  314. };
  315. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  316. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  317. /*
  318. * Clocks
  319. */
  320. #define AMDGPU_MAX_PPLL 3
  321. struct amdgpu_clock {
  322. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  323. struct amdgpu_pll spll;
  324. struct amdgpu_pll mpll;
  325. /* 10 Khz units */
  326. uint32_t default_mclk;
  327. uint32_t default_sclk;
  328. uint32_t default_dispclk;
  329. uint32_t current_dispclk;
  330. uint32_t dp_extclk;
  331. uint32_t max_pixel_clock;
  332. };
  333. /*
  334. * Fences.
  335. */
  336. struct amdgpu_fence_driver {
  337. struct amdgpu_ring *ring;
  338. uint64_t gpu_addr;
  339. volatile uint32_t *cpu_addr;
  340. /* sync_seq is protected by ring emission lock */
  341. uint64_t sync_seq[AMDGPU_MAX_RINGS];
  342. atomic64_t last_seq;
  343. bool initialized;
  344. struct amdgpu_irq_src *irq_src;
  345. unsigned irq_type;
  346. struct delayed_work lockup_work;
  347. };
  348. /* some special values for the owner field */
  349. #define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
  350. #define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
  351. #define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
  352. #define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
  353. #define AMDGPU_FENCE_FLAG_INT (1 << 1)
  354. struct amdgpu_fence {
  355. struct fence base;
  356. /* RB, DMA, etc. */
  357. struct amdgpu_ring *ring;
  358. uint64_t seq;
  359. /* filp or special value for fence creator */
  360. void *owner;
  361. wait_queue_t fence_wake;
  362. };
  363. struct amdgpu_user_fence {
  364. /* write-back bo */
  365. struct amdgpu_bo *bo;
  366. /* write-back address offset to bo start */
  367. uint32_t offset;
  368. uint64_t sequence;
  369. };
  370. int amdgpu_fence_driver_init(struct amdgpu_device *adev);
  371. void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
  372. void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
  373. void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
  374. int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
  375. struct amdgpu_irq_src *irq_src,
  376. unsigned irq_type);
  377. void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
  378. void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
  379. int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
  380. struct amdgpu_fence **fence);
  381. void amdgpu_fence_process(struct amdgpu_ring *ring);
  382. int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
  383. int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
  384. unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
  385. bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
  386. int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
  387. int amdgpu_fence_wait_any(struct amdgpu_device *adev,
  388. struct amdgpu_fence **fences,
  389. bool intr);
  390. struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
  391. void amdgpu_fence_unref(struct amdgpu_fence **fence);
  392. bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
  393. struct amdgpu_ring *ring);
  394. void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
  395. struct amdgpu_ring *ring);
  396. static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
  397. struct amdgpu_fence *b)
  398. {
  399. if (!a) {
  400. return b;
  401. }
  402. if (!b) {
  403. return a;
  404. }
  405. BUG_ON(a->ring != b->ring);
  406. if (a->seq > b->seq) {
  407. return a;
  408. } else {
  409. return b;
  410. }
  411. }
  412. static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
  413. struct amdgpu_fence *b)
  414. {
  415. if (!a) {
  416. return false;
  417. }
  418. if (!b) {
  419. return true;
  420. }
  421. BUG_ON(a->ring != b->ring);
  422. return a->seq < b->seq;
  423. }
  424. int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
  425. void *owner, struct amdgpu_fence **fence);
  426. /*
  427. * TTM.
  428. */
  429. struct amdgpu_mman {
  430. struct ttm_bo_global_ref bo_global_ref;
  431. struct drm_global_reference mem_global_ref;
  432. struct ttm_bo_device bdev;
  433. bool mem_global_referenced;
  434. bool initialized;
  435. #if defined(CONFIG_DEBUG_FS)
  436. struct dentry *vram;
  437. struct dentry *gtt;
  438. #endif
  439. /* buffer handling */
  440. const struct amdgpu_buffer_funcs *buffer_funcs;
  441. struct amdgpu_ring *buffer_funcs_ring;
  442. };
  443. int amdgpu_copy_buffer(struct amdgpu_ring *ring,
  444. uint64_t src_offset,
  445. uint64_t dst_offset,
  446. uint32_t byte_count,
  447. struct reservation_object *resv,
  448. struct amdgpu_fence **fence);
  449. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
  450. struct amdgpu_bo_list_entry {
  451. struct amdgpu_bo *robj;
  452. struct ttm_validate_buffer tv;
  453. struct amdgpu_bo_va *bo_va;
  454. unsigned prefered_domains;
  455. unsigned allowed_domains;
  456. uint32_t priority;
  457. };
  458. struct amdgpu_bo_va_mapping {
  459. struct list_head list;
  460. struct interval_tree_node it;
  461. uint64_t offset;
  462. uint32_t flags;
  463. };
  464. /* bo virtual addresses in a specific vm */
  465. struct amdgpu_bo_va {
  466. /* protected by bo being reserved */
  467. struct list_head bo_list;
  468. uint64_t addr;
  469. struct amdgpu_fence *last_pt_update;
  470. unsigned ref_count;
  471. /* protected by vm mutex */
  472. struct list_head mappings;
  473. struct list_head vm_status;
  474. /* constant after initialization */
  475. struct amdgpu_vm *vm;
  476. struct amdgpu_bo *bo;
  477. };
  478. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  479. struct amdgpu_bo {
  480. /* Protected by gem.mutex */
  481. struct list_head list;
  482. /* Protected by tbo.reserved */
  483. u32 initial_domain;
  484. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  485. struct ttm_placement placement;
  486. struct ttm_buffer_object tbo;
  487. struct ttm_bo_kmap_obj kmap;
  488. u64 flags;
  489. unsigned pin_count;
  490. void *kptr;
  491. u64 tiling_flags;
  492. u64 metadata_flags;
  493. void *metadata;
  494. u32 metadata_size;
  495. /* list of all virtual address to which this bo
  496. * is associated to
  497. */
  498. struct list_head va;
  499. /* Constant after initialization */
  500. struct amdgpu_device *adev;
  501. struct drm_gem_object gem_base;
  502. struct ttm_bo_kmap_obj dma_buf_vmap;
  503. pid_t pid;
  504. struct amdgpu_mn *mn;
  505. struct list_head mn_list;
  506. };
  507. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  508. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  509. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  510. struct drm_file *file_priv);
  511. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  512. struct drm_file *file_priv);
  513. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  514. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  515. struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  516. struct dma_buf_attachment *attach,
  517. struct sg_table *sg);
  518. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  519. struct drm_gem_object *gobj,
  520. int flags);
  521. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  522. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  523. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  524. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  525. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  526. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  527. /* sub-allocation manager, it has to be protected by another lock.
  528. * By conception this is an helper for other part of the driver
  529. * like the indirect buffer or semaphore, which both have their
  530. * locking.
  531. *
  532. * Principe is simple, we keep a list of sub allocation in offset
  533. * order (first entry has offset == 0, last entry has the highest
  534. * offset).
  535. *
  536. * When allocating new object we first check if there is room at
  537. * the end total_size - (last_object_offset + last_object_size) >=
  538. * alloc_size. If so we allocate new object there.
  539. *
  540. * When there is not enough room at the end, we start waiting for
  541. * each sub object until we reach object_offset+object_size >=
  542. * alloc_size, this object then become the sub object we return.
  543. *
  544. * Alignment can't be bigger than page size.
  545. *
  546. * Hole are not considered for allocation to keep things simple.
  547. * Assumption is that there won't be hole (all object on same
  548. * alignment).
  549. */
  550. struct amdgpu_sa_manager {
  551. wait_queue_head_t wq;
  552. struct amdgpu_bo *bo;
  553. struct list_head *hole;
  554. struct list_head flist[AMDGPU_MAX_RINGS];
  555. struct list_head olist;
  556. unsigned size;
  557. uint64_t gpu_addr;
  558. void *cpu_ptr;
  559. uint32_t domain;
  560. uint32_t align;
  561. };
  562. struct amdgpu_sa_bo;
  563. /* sub-allocation buffer */
  564. struct amdgpu_sa_bo {
  565. struct list_head olist;
  566. struct list_head flist;
  567. struct amdgpu_sa_manager *manager;
  568. unsigned soffset;
  569. unsigned eoffset;
  570. struct amdgpu_fence *fence;
  571. };
  572. /*
  573. * GEM objects.
  574. */
  575. struct amdgpu_gem {
  576. struct mutex mutex;
  577. struct list_head objects;
  578. };
  579. int amdgpu_gem_init(struct amdgpu_device *adev);
  580. void amdgpu_gem_fini(struct amdgpu_device *adev);
  581. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  582. int alignment, u32 initial_domain,
  583. u64 flags, bool kernel,
  584. struct drm_gem_object **obj);
  585. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  586. struct drm_device *dev,
  587. struct drm_mode_create_dumb *args);
  588. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  589. struct drm_device *dev,
  590. uint32_t handle, uint64_t *offset_p);
  591. /*
  592. * Semaphores.
  593. */
  594. struct amdgpu_semaphore {
  595. struct amdgpu_sa_bo *sa_bo;
  596. signed waiters;
  597. uint64_t gpu_addr;
  598. };
  599. int amdgpu_semaphore_create(struct amdgpu_device *adev,
  600. struct amdgpu_semaphore **semaphore);
  601. bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
  602. struct amdgpu_semaphore *semaphore);
  603. bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
  604. struct amdgpu_semaphore *semaphore);
  605. void amdgpu_semaphore_free(struct amdgpu_device *adev,
  606. struct amdgpu_semaphore **semaphore,
  607. struct amdgpu_fence *fence);
  608. /*
  609. * Synchronization
  610. */
  611. struct amdgpu_sync {
  612. struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
  613. struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
  614. struct amdgpu_fence *last_vm_update;
  615. };
  616. void amdgpu_sync_create(struct amdgpu_sync *sync);
  617. int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  618. struct fence *f);
  619. int amdgpu_sync_resv(struct amdgpu_device *adev,
  620. struct amdgpu_sync *sync,
  621. struct reservation_object *resv,
  622. void *owner);
  623. int amdgpu_sync_rings(struct amdgpu_sync *sync,
  624. struct amdgpu_ring *ring);
  625. void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
  626. struct amdgpu_fence *fence);
  627. /*
  628. * GART structures, functions & helpers
  629. */
  630. struct amdgpu_mc;
  631. #define AMDGPU_GPU_PAGE_SIZE 4096
  632. #define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
  633. #define AMDGPU_GPU_PAGE_SHIFT 12
  634. #define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
  635. struct amdgpu_gart {
  636. dma_addr_t table_addr;
  637. struct amdgpu_bo *robj;
  638. void *ptr;
  639. unsigned num_gpu_pages;
  640. unsigned num_cpu_pages;
  641. unsigned table_size;
  642. struct page **pages;
  643. dma_addr_t *pages_addr;
  644. bool ready;
  645. const struct amdgpu_gart_funcs *gart_funcs;
  646. };
  647. int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
  648. void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
  649. int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
  650. void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
  651. int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
  652. void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
  653. int amdgpu_gart_init(struct amdgpu_device *adev);
  654. void amdgpu_gart_fini(struct amdgpu_device *adev);
  655. void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
  656. int pages);
  657. int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
  658. int pages, struct page **pagelist,
  659. dma_addr_t *dma_addr, uint32_t flags);
  660. /*
  661. * GPU MC structures, functions & helpers
  662. */
  663. struct amdgpu_mc {
  664. resource_size_t aper_size;
  665. resource_size_t aper_base;
  666. resource_size_t agp_base;
  667. /* for some chips with <= 32MB we need to lie
  668. * about vram size near mc fb location */
  669. u64 mc_vram_size;
  670. u64 visible_vram_size;
  671. u64 gtt_size;
  672. u64 gtt_start;
  673. u64 gtt_end;
  674. u64 vram_start;
  675. u64 vram_end;
  676. unsigned vram_width;
  677. u64 real_vram_size;
  678. int vram_mtrr;
  679. u64 gtt_base_align;
  680. u64 mc_mask;
  681. const struct firmware *fw; /* MC firmware */
  682. uint32_t fw_version;
  683. struct amdgpu_irq_src vm_fault;
  684. uint32_t vram_type;
  685. };
  686. /*
  687. * GPU doorbell structures, functions & helpers
  688. */
  689. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  690. {
  691. AMDGPU_DOORBELL_KIQ = 0x000,
  692. AMDGPU_DOORBELL_HIQ = 0x001,
  693. AMDGPU_DOORBELL_DIQ = 0x002,
  694. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  695. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  696. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  697. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  698. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  699. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  700. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  701. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  702. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  703. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  704. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  705. AMDGPU_DOORBELL_IH = 0x1E8,
  706. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  707. AMDGPU_DOORBELL_INVALID = 0xFFFF
  708. } AMDGPU_DOORBELL_ASSIGNMENT;
  709. struct amdgpu_doorbell {
  710. /* doorbell mmio */
  711. resource_size_t base;
  712. resource_size_t size;
  713. u32 __iomem *ptr;
  714. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  715. };
  716. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  717. phys_addr_t *aperture_base,
  718. size_t *aperture_size,
  719. size_t *start_offset);
  720. /*
  721. * IRQS.
  722. */
  723. struct amdgpu_flip_work {
  724. struct work_struct flip_work;
  725. struct work_struct unpin_work;
  726. struct amdgpu_device *adev;
  727. int crtc_id;
  728. uint64_t base;
  729. struct drm_pending_vblank_event *event;
  730. struct amdgpu_bo *old_rbo;
  731. struct fence *fence;
  732. };
  733. /*
  734. * CP & rings.
  735. */
  736. struct amdgpu_ib {
  737. struct amdgpu_sa_bo *sa_bo;
  738. uint32_t length_dw;
  739. uint64_t gpu_addr;
  740. uint32_t *ptr;
  741. struct amdgpu_ring *ring;
  742. struct amdgpu_fence *fence;
  743. struct amdgpu_user_fence *user;
  744. struct amdgpu_vm *vm;
  745. struct amdgpu_ctx *ctx;
  746. struct amdgpu_sync sync;
  747. uint32_t gds_base, gds_size;
  748. uint32_t gws_base, gws_size;
  749. uint32_t oa_base, oa_size;
  750. uint32_t flags;
  751. /* resulting sequence number */
  752. uint64_t sequence;
  753. };
  754. enum amdgpu_ring_type {
  755. AMDGPU_RING_TYPE_GFX,
  756. AMDGPU_RING_TYPE_COMPUTE,
  757. AMDGPU_RING_TYPE_SDMA,
  758. AMDGPU_RING_TYPE_UVD,
  759. AMDGPU_RING_TYPE_VCE
  760. };
  761. extern struct amd_sched_backend_ops amdgpu_sched_ops;
  762. struct amdgpu_ring {
  763. struct amdgpu_device *adev;
  764. const struct amdgpu_ring_funcs *funcs;
  765. struct amdgpu_fence_driver fence_drv;
  766. struct amd_gpu_scheduler *scheduler;
  767. struct mutex *ring_lock;
  768. struct amdgpu_bo *ring_obj;
  769. volatile uint32_t *ring;
  770. unsigned rptr_offs;
  771. u64 next_rptr_gpu_addr;
  772. volatile u32 *next_rptr_cpu_addr;
  773. unsigned wptr;
  774. unsigned wptr_old;
  775. unsigned ring_size;
  776. unsigned ring_free_dw;
  777. int count_dw;
  778. atomic_t last_rptr;
  779. atomic64_t last_activity;
  780. uint64_t gpu_addr;
  781. uint32_t align_mask;
  782. uint32_t ptr_mask;
  783. bool ready;
  784. u32 nop;
  785. u32 idx;
  786. u64 last_semaphore_signal_addr;
  787. u64 last_semaphore_wait_addr;
  788. u32 me;
  789. u32 pipe;
  790. u32 queue;
  791. struct amdgpu_bo *mqd_obj;
  792. u32 doorbell_index;
  793. bool use_doorbell;
  794. unsigned wptr_offs;
  795. unsigned next_rptr_offs;
  796. unsigned fence_offs;
  797. struct amdgpu_ctx *current_ctx;
  798. enum amdgpu_ring_type type;
  799. char name[16];
  800. bool is_pte_ring;
  801. };
  802. /*
  803. * VM
  804. */
  805. /* maximum number of VMIDs */
  806. #define AMDGPU_NUM_VM 16
  807. /* number of entries in page table */
  808. #define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
  809. /* PTBs (Page Table Blocks) need to be aligned to 32K */
  810. #define AMDGPU_VM_PTB_ALIGN_SIZE 32768
  811. #define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
  812. #define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
  813. #define AMDGPU_PTE_VALID (1 << 0)
  814. #define AMDGPU_PTE_SYSTEM (1 << 1)
  815. #define AMDGPU_PTE_SNOOPED (1 << 2)
  816. /* VI only */
  817. #define AMDGPU_PTE_EXECUTABLE (1 << 4)
  818. #define AMDGPU_PTE_READABLE (1 << 5)
  819. #define AMDGPU_PTE_WRITEABLE (1 << 6)
  820. /* PTE (Page Table Entry) fragment field for different page sizes */
  821. #define AMDGPU_PTE_FRAG_4KB (0 << 7)
  822. #define AMDGPU_PTE_FRAG_64KB (4 << 7)
  823. #define AMDGPU_LOG2_PAGES_PER_FRAG 4
  824. struct amdgpu_vm_pt {
  825. struct amdgpu_bo *bo;
  826. uint64_t addr;
  827. };
  828. struct amdgpu_vm_id {
  829. unsigned id;
  830. uint64_t pd_gpu_addr;
  831. /* last flushed PD/PT update */
  832. struct amdgpu_fence *flushed_updates;
  833. /* last use of vmid */
  834. struct amdgpu_fence *last_id_use;
  835. };
  836. struct amdgpu_vm {
  837. struct mutex mutex;
  838. struct rb_root va;
  839. /* protecting invalidated and freed */
  840. spinlock_t status_lock;
  841. /* BOs moved, but not yet updated in the PT */
  842. struct list_head invalidated;
  843. /* BOs freed, but not yet updated in the PT */
  844. struct list_head freed;
  845. /* contains the page directory */
  846. struct amdgpu_bo *page_directory;
  847. unsigned max_pde_used;
  848. /* array of page tables, one for each page directory entry */
  849. struct amdgpu_vm_pt *page_tables;
  850. /* for id and flush management per ring */
  851. struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
  852. };
  853. struct amdgpu_vm_manager {
  854. struct amdgpu_fence *active[AMDGPU_NUM_VM];
  855. uint32_t max_pfn;
  856. /* number of VMIDs */
  857. unsigned nvm;
  858. /* vram base address for page table entry */
  859. u64 vram_base_offset;
  860. /* is vm enabled? */
  861. bool enabled;
  862. /* for hw to save the PD addr on suspend/resume */
  863. uint32_t saved_table_addr[AMDGPU_NUM_VM];
  864. /* vm pte handling */
  865. const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
  866. struct amdgpu_ring *vm_pte_funcs_ring;
  867. };
  868. /*
  869. * context related structures
  870. */
  871. #define AMDGPU_CTX_MAX_CS_PENDING 16
  872. struct amdgpu_ctx_ring {
  873. uint64_t sequence;
  874. struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
  875. struct amd_context_entity c_entity;
  876. };
  877. struct amdgpu_ctx {
  878. struct kref refcount;
  879. struct amdgpu_device *adev;
  880. unsigned reset_counter;
  881. spinlock_t ring_lock;
  882. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  883. };
  884. struct amdgpu_ctx_mgr {
  885. struct amdgpu_device *adev;
  886. struct mutex lock;
  887. /* protected by lock */
  888. struct idr ctx_handles;
  889. };
  890. int amdgpu_ctx_alloc(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
  891. uint32_t *id);
  892. int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
  893. uint32_t id);
  894. void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
  895. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  896. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  897. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  898. struct fence *fence);
  899. struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  900. struct amdgpu_ring *ring, uint64_t seq);
  901. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  902. struct drm_file *filp);
  903. /*
  904. * file private structure
  905. */
  906. struct amdgpu_fpriv {
  907. struct amdgpu_vm vm;
  908. struct mutex bo_list_lock;
  909. struct idr bo_list_handles;
  910. struct amdgpu_ctx_mgr ctx_mgr;
  911. };
  912. /*
  913. * residency list
  914. */
  915. struct amdgpu_bo_list {
  916. struct mutex lock;
  917. struct amdgpu_bo *gds_obj;
  918. struct amdgpu_bo *gws_obj;
  919. struct amdgpu_bo *oa_obj;
  920. bool has_userptr;
  921. unsigned num_entries;
  922. struct amdgpu_bo_list_entry *array;
  923. };
  924. struct amdgpu_bo_list *
  925. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  926. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  927. void amdgpu_bo_list_copy(struct amdgpu_device *adev,
  928. struct amdgpu_bo_list *dst,
  929. struct amdgpu_bo_list *src);
  930. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  931. /*
  932. * GFX stuff
  933. */
  934. #include "clearstate_defs.h"
  935. struct amdgpu_rlc {
  936. /* for power gating */
  937. struct amdgpu_bo *save_restore_obj;
  938. uint64_t save_restore_gpu_addr;
  939. volatile uint32_t *sr_ptr;
  940. const u32 *reg_list;
  941. u32 reg_list_size;
  942. /* for clear state */
  943. struct amdgpu_bo *clear_state_obj;
  944. uint64_t clear_state_gpu_addr;
  945. volatile uint32_t *cs_ptr;
  946. const struct cs_section_def *cs_data;
  947. u32 clear_state_size;
  948. /* for cp tables */
  949. struct amdgpu_bo *cp_table_obj;
  950. uint64_t cp_table_gpu_addr;
  951. volatile uint32_t *cp_table_ptr;
  952. u32 cp_table_size;
  953. };
  954. struct amdgpu_mec {
  955. struct amdgpu_bo *hpd_eop_obj;
  956. u64 hpd_eop_gpu_addr;
  957. u32 num_pipe;
  958. u32 num_mec;
  959. u32 num_queue;
  960. };
  961. /*
  962. * GPU scratch registers structures, functions & helpers
  963. */
  964. struct amdgpu_scratch {
  965. unsigned num_reg;
  966. uint32_t reg_base;
  967. bool free[32];
  968. uint32_t reg[32];
  969. };
  970. /*
  971. * GFX configurations
  972. */
  973. struct amdgpu_gca_config {
  974. unsigned max_shader_engines;
  975. unsigned max_tile_pipes;
  976. unsigned max_cu_per_sh;
  977. unsigned max_sh_per_se;
  978. unsigned max_backends_per_se;
  979. unsigned max_texture_channel_caches;
  980. unsigned max_gprs;
  981. unsigned max_gs_threads;
  982. unsigned max_hw_contexts;
  983. unsigned sc_prim_fifo_size_frontend;
  984. unsigned sc_prim_fifo_size_backend;
  985. unsigned sc_hiz_tile_fifo_size;
  986. unsigned sc_earlyz_tile_fifo_size;
  987. unsigned num_tile_pipes;
  988. unsigned backend_enable_mask;
  989. unsigned mem_max_burst_length_bytes;
  990. unsigned mem_row_size_in_kb;
  991. unsigned shader_engine_tile_size;
  992. unsigned num_gpus;
  993. unsigned multi_gpu_tile_size;
  994. unsigned mc_arb_ramcfg;
  995. unsigned gb_addr_config;
  996. uint32_t tile_mode_array[32];
  997. uint32_t macrotile_mode_array[16];
  998. };
  999. struct amdgpu_gfx {
  1000. struct mutex gpu_clock_mutex;
  1001. struct amdgpu_gca_config config;
  1002. struct amdgpu_rlc rlc;
  1003. struct amdgpu_mec mec;
  1004. struct amdgpu_scratch scratch;
  1005. const struct firmware *me_fw; /* ME firmware */
  1006. uint32_t me_fw_version;
  1007. const struct firmware *pfp_fw; /* PFP firmware */
  1008. uint32_t pfp_fw_version;
  1009. const struct firmware *ce_fw; /* CE firmware */
  1010. uint32_t ce_fw_version;
  1011. const struct firmware *rlc_fw; /* RLC firmware */
  1012. uint32_t rlc_fw_version;
  1013. const struct firmware *mec_fw; /* MEC firmware */
  1014. uint32_t mec_fw_version;
  1015. const struct firmware *mec2_fw; /* MEC2 firmware */
  1016. uint32_t mec2_fw_version;
  1017. uint32_t me_feature_version;
  1018. uint32_t ce_feature_version;
  1019. uint32_t pfp_feature_version;
  1020. uint32_t rlc_feature_version;
  1021. uint32_t mec_feature_version;
  1022. uint32_t mec2_feature_version;
  1023. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  1024. unsigned num_gfx_rings;
  1025. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  1026. unsigned num_compute_rings;
  1027. struct amdgpu_irq_src eop_irq;
  1028. struct amdgpu_irq_src priv_reg_irq;
  1029. struct amdgpu_irq_src priv_inst_irq;
  1030. /* gfx status */
  1031. uint32_t gfx_current_status;
  1032. /* sync signal for const engine */
  1033. unsigned ce_sync_offs;
  1034. /* ce ram size*/
  1035. unsigned ce_ram_size;
  1036. };
  1037. int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
  1038. unsigned size, struct amdgpu_ib *ib);
  1039. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
  1040. int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
  1041. struct amdgpu_ib *ib, void *owner);
  1042. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  1043. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  1044. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  1045. /* Ring access between begin & end cannot sleep */
  1046. void amdgpu_ring_free_size(struct amdgpu_ring *ring);
  1047. int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
  1048. int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
  1049. void amdgpu_ring_commit(struct amdgpu_ring *ring);
  1050. void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
  1051. void amdgpu_ring_undo(struct amdgpu_ring *ring);
  1052. void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
  1053. void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
  1054. bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
  1055. unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
  1056. uint32_t **data);
  1057. int amdgpu_ring_restore(struct amdgpu_ring *ring,
  1058. unsigned size, uint32_t *data);
  1059. int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
  1060. unsigned ring_size, u32 nop, u32 align_mask,
  1061. struct amdgpu_irq_src *irq_src, unsigned irq_type,
  1062. enum amdgpu_ring_type ring_type);
  1063. void amdgpu_ring_fini(struct amdgpu_ring *ring);
  1064. /*
  1065. * CS.
  1066. */
  1067. struct amdgpu_cs_chunk {
  1068. uint32_t chunk_id;
  1069. uint32_t length_dw;
  1070. uint32_t *kdata;
  1071. void __user *user_ptr;
  1072. };
  1073. struct amdgpu_cs_parser {
  1074. struct amdgpu_device *adev;
  1075. struct drm_file *filp;
  1076. struct amdgpu_ctx *ctx;
  1077. struct amdgpu_bo_list *bo_list;
  1078. /* chunks */
  1079. unsigned nchunks;
  1080. struct amdgpu_cs_chunk *chunks;
  1081. /* relocations */
  1082. struct amdgpu_bo_list_entry *vm_bos;
  1083. struct list_head validated;
  1084. struct amdgpu_ib *ibs;
  1085. uint32_t num_ibs;
  1086. struct ww_acquire_ctx ticket;
  1087. /* user fence */
  1088. struct amdgpu_user_fence uf;
  1089. struct amdgpu_ring *ring;
  1090. struct mutex job_lock;
  1091. struct work_struct job_work;
  1092. int (*prepare_job)(struct amdgpu_cs_parser *sched_job);
  1093. int (*run_job)(struct amdgpu_cs_parser *sched_job);
  1094. int (*free_job)(struct amdgpu_cs_parser *sched_job);
  1095. };
  1096. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
  1097. {
  1098. return p->ibs[ib_idx].ptr[idx];
  1099. }
  1100. /*
  1101. * Writeback
  1102. */
  1103. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  1104. struct amdgpu_wb {
  1105. struct amdgpu_bo *wb_obj;
  1106. volatile uint32_t *wb;
  1107. uint64_t gpu_addr;
  1108. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  1109. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  1110. };
  1111. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  1112. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  1113. /**
  1114. * struct amdgpu_pm - power management datas
  1115. * It keeps track of various data needed to take powermanagement decision.
  1116. */
  1117. enum amdgpu_pm_state_type {
  1118. /* not used for dpm */
  1119. POWER_STATE_TYPE_DEFAULT,
  1120. POWER_STATE_TYPE_POWERSAVE,
  1121. /* user selectable states */
  1122. POWER_STATE_TYPE_BATTERY,
  1123. POWER_STATE_TYPE_BALANCED,
  1124. POWER_STATE_TYPE_PERFORMANCE,
  1125. /* internal states */
  1126. POWER_STATE_TYPE_INTERNAL_UVD,
  1127. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  1128. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  1129. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  1130. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  1131. POWER_STATE_TYPE_INTERNAL_BOOT,
  1132. POWER_STATE_TYPE_INTERNAL_THERMAL,
  1133. POWER_STATE_TYPE_INTERNAL_ACPI,
  1134. POWER_STATE_TYPE_INTERNAL_ULV,
  1135. POWER_STATE_TYPE_INTERNAL_3DPERF,
  1136. };
  1137. enum amdgpu_int_thermal_type {
  1138. THERMAL_TYPE_NONE,
  1139. THERMAL_TYPE_EXTERNAL,
  1140. THERMAL_TYPE_EXTERNAL_GPIO,
  1141. THERMAL_TYPE_RV6XX,
  1142. THERMAL_TYPE_RV770,
  1143. THERMAL_TYPE_ADT7473_WITH_INTERNAL,
  1144. THERMAL_TYPE_EVERGREEN,
  1145. THERMAL_TYPE_SUMO,
  1146. THERMAL_TYPE_NI,
  1147. THERMAL_TYPE_SI,
  1148. THERMAL_TYPE_EMC2103_WITH_INTERNAL,
  1149. THERMAL_TYPE_CI,
  1150. THERMAL_TYPE_KV,
  1151. };
  1152. enum amdgpu_dpm_auto_throttle_src {
  1153. AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
  1154. AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
  1155. };
  1156. enum amdgpu_dpm_event_src {
  1157. AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
  1158. AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
  1159. AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
  1160. AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
  1161. AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
  1162. };
  1163. #define AMDGPU_MAX_VCE_LEVELS 6
  1164. enum amdgpu_vce_level {
  1165. AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  1166. AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  1167. AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  1168. AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  1169. AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  1170. AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  1171. };
  1172. struct amdgpu_ps {
  1173. u32 caps; /* vbios flags */
  1174. u32 class; /* vbios flags */
  1175. u32 class2; /* vbios flags */
  1176. /* UVD clocks */
  1177. u32 vclk;
  1178. u32 dclk;
  1179. /* VCE clocks */
  1180. u32 evclk;
  1181. u32 ecclk;
  1182. bool vce_active;
  1183. enum amdgpu_vce_level vce_level;
  1184. /* asic priv */
  1185. void *ps_priv;
  1186. };
  1187. struct amdgpu_dpm_thermal {
  1188. /* thermal interrupt work */
  1189. struct work_struct work;
  1190. /* low temperature threshold */
  1191. int min_temp;
  1192. /* high temperature threshold */
  1193. int max_temp;
  1194. /* was last interrupt low to high or high to low */
  1195. bool high_to_low;
  1196. /* interrupt source */
  1197. struct amdgpu_irq_src irq;
  1198. };
  1199. enum amdgpu_clk_action
  1200. {
  1201. AMDGPU_SCLK_UP = 1,
  1202. AMDGPU_SCLK_DOWN
  1203. };
  1204. struct amdgpu_blacklist_clocks
  1205. {
  1206. u32 sclk;
  1207. u32 mclk;
  1208. enum amdgpu_clk_action action;
  1209. };
  1210. struct amdgpu_clock_and_voltage_limits {
  1211. u32 sclk;
  1212. u32 mclk;
  1213. u16 vddc;
  1214. u16 vddci;
  1215. };
  1216. struct amdgpu_clock_array {
  1217. u32 count;
  1218. u32 *values;
  1219. };
  1220. struct amdgpu_clock_voltage_dependency_entry {
  1221. u32 clk;
  1222. u16 v;
  1223. };
  1224. struct amdgpu_clock_voltage_dependency_table {
  1225. u32 count;
  1226. struct amdgpu_clock_voltage_dependency_entry *entries;
  1227. };
  1228. union amdgpu_cac_leakage_entry {
  1229. struct {
  1230. u16 vddc;
  1231. u32 leakage;
  1232. };
  1233. struct {
  1234. u16 vddc1;
  1235. u16 vddc2;
  1236. u16 vddc3;
  1237. };
  1238. };
  1239. struct amdgpu_cac_leakage_table {
  1240. u32 count;
  1241. union amdgpu_cac_leakage_entry *entries;
  1242. };
  1243. struct amdgpu_phase_shedding_limits_entry {
  1244. u16 voltage;
  1245. u32 sclk;
  1246. u32 mclk;
  1247. };
  1248. struct amdgpu_phase_shedding_limits_table {
  1249. u32 count;
  1250. struct amdgpu_phase_shedding_limits_entry *entries;
  1251. };
  1252. struct amdgpu_uvd_clock_voltage_dependency_entry {
  1253. u32 vclk;
  1254. u32 dclk;
  1255. u16 v;
  1256. };
  1257. struct amdgpu_uvd_clock_voltage_dependency_table {
  1258. u8 count;
  1259. struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
  1260. };
  1261. struct amdgpu_vce_clock_voltage_dependency_entry {
  1262. u32 ecclk;
  1263. u32 evclk;
  1264. u16 v;
  1265. };
  1266. struct amdgpu_vce_clock_voltage_dependency_table {
  1267. u8 count;
  1268. struct amdgpu_vce_clock_voltage_dependency_entry *entries;
  1269. };
  1270. struct amdgpu_ppm_table {
  1271. u8 ppm_design;
  1272. u16 cpu_core_number;
  1273. u32 platform_tdp;
  1274. u32 small_ac_platform_tdp;
  1275. u32 platform_tdc;
  1276. u32 small_ac_platform_tdc;
  1277. u32 apu_tdp;
  1278. u32 dgpu_tdp;
  1279. u32 dgpu_ulv_power;
  1280. u32 tj_max;
  1281. };
  1282. struct amdgpu_cac_tdp_table {
  1283. u16 tdp;
  1284. u16 configurable_tdp;
  1285. u16 tdc;
  1286. u16 battery_power_limit;
  1287. u16 small_power_limit;
  1288. u16 low_cac_leakage;
  1289. u16 high_cac_leakage;
  1290. u16 maximum_power_delivery_limit;
  1291. };
  1292. struct amdgpu_dpm_dynamic_state {
  1293. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
  1294. struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
  1295. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
  1296. struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
  1297. struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
  1298. struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
  1299. struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
  1300. struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
  1301. struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
  1302. struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
  1303. struct amdgpu_clock_array valid_sclk_values;
  1304. struct amdgpu_clock_array valid_mclk_values;
  1305. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
  1306. struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
  1307. u32 mclk_sclk_ratio;
  1308. u32 sclk_mclk_delta;
  1309. u16 vddc_vddci_delta;
  1310. u16 min_vddc_for_pcie_gen2;
  1311. struct amdgpu_cac_leakage_table cac_leakage_table;
  1312. struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
  1313. struct amdgpu_ppm_table *ppm_table;
  1314. struct amdgpu_cac_tdp_table *cac_tdp_table;
  1315. };
  1316. struct amdgpu_dpm_fan {
  1317. u16 t_min;
  1318. u16 t_med;
  1319. u16 t_high;
  1320. u16 pwm_min;
  1321. u16 pwm_med;
  1322. u16 pwm_high;
  1323. u8 t_hyst;
  1324. u32 cycle_delay;
  1325. u16 t_max;
  1326. u8 control_mode;
  1327. u16 default_max_fan_pwm;
  1328. u16 default_fan_output_sensitivity;
  1329. u16 fan_output_sensitivity;
  1330. bool ucode_fan_control;
  1331. };
  1332. enum amdgpu_pcie_gen {
  1333. AMDGPU_PCIE_GEN1 = 0,
  1334. AMDGPU_PCIE_GEN2 = 1,
  1335. AMDGPU_PCIE_GEN3 = 2,
  1336. AMDGPU_PCIE_GEN_INVALID = 0xffff
  1337. };
  1338. enum amdgpu_dpm_forced_level {
  1339. AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
  1340. AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
  1341. AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
  1342. };
  1343. struct amdgpu_vce_state {
  1344. /* vce clocks */
  1345. u32 evclk;
  1346. u32 ecclk;
  1347. /* gpu clocks */
  1348. u32 sclk;
  1349. u32 mclk;
  1350. u8 clk_idx;
  1351. u8 pstate;
  1352. };
  1353. struct amdgpu_dpm_funcs {
  1354. int (*get_temperature)(struct amdgpu_device *adev);
  1355. int (*pre_set_power_state)(struct amdgpu_device *adev);
  1356. int (*set_power_state)(struct amdgpu_device *adev);
  1357. void (*post_set_power_state)(struct amdgpu_device *adev);
  1358. void (*display_configuration_changed)(struct amdgpu_device *adev);
  1359. u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
  1360. u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
  1361. void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
  1362. void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
  1363. int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
  1364. bool (*vblank_too_short)(struct amdgpu_device *adev);
  1365. void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
  1366. void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
  1367. void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
  1368. void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
  1369. u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
  1370. int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
  1371. int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
  1372. };
  1373. struct amdgpu_dpm {
  1374. struct amdgpu_ps *ps;
  1375. /* number of valid power states */
  1376. int num_ps;
  1377. /* current power state that is active */
  1378. struct amdgpu_ps *current_ps;
  1379. /* requested power state */
  1380. struct amdgpu_ps *requested_ps;
  1381. /* boot up power state */
  1382. struct amdgpu_ps *boot_ps;
  1383. /* default uvd power state */
  1384. struct amdgpu_ps *uvd_ps;
  1385. /* vce requirements */
  1386. struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
  1387. enum amdgpu_vce_level vce_level;
  1388. enum amdgpu_pm_state_type state;
  1389. enum amdgpu_pm_state_type user_state;
  1390. u32 platform_caps;
  1391. u32 voltage_response_time;
  1392. u32 backbias_response_time;
  1393. void *priv;
  1394. u32 new_active_crtcs;
  1395. int new_active_crtc_count;
  1396. u32 current_active_crtcs;
  1397. int current_active_crtc_count;
  1398. struct amdgpu_dpm_dynamic_state dyn_state;
  1399. struct amdgpu_dpm_fan fan;
  1400. u32 tdp_limit;
  1401. u32 near_tdp_limit;
  1402. u32 near_tdp_limit_adjusted;
  1403. u32 sq_ramping_threshold;
  1404. u32 cac_leakage;
  1405. u16 tdp_od_limit;
  1406. u32 tdp_adjustment;
  1407. u16 load_line_slope;
  1408. bool power_control;
  1409. bool ac_power;
  1410. /* special states active */
  1411. bool thermal_active;
  1412. bool uvd_active;
  1413. bool vce_active;
  1414. /* thermal handling */
  1415. struct amdgpu_dpm_thermal thermal;
  1416. /* forced levels */
  1417. enum amdgpu_dpm_forced_level forced_level;
  1418. };
  1419. struct amdgpu_pm {
  1420. struct mutex mutex;
  1421. u32 current_sclk;
  1422. u32 current_mclk;
  1423. u32 default_sclk;
  1424. u32 default_mclk;
  1425. struct amdgpu_i2c_chan *i2c_bus;
  1426. /* internal thermal controller on rv6xx+ */
  1427. enum amdgpu_int_thermal_type int_thermal_type;
  1428. struct device *int_hwmon_dev;
  1429. /* fan control parameters */
  1430. bool no_fan;
  1431. u8 fan_pulses_per_revolution;
  1432. u8 fan_min_rpm;
  1433. u8 fan_max_rpm;
  1434. /* dpm */
  1435. bool dpm_enabled;
  1436. struct amdgpu_dpm dpm;
  1437. const struct firmware *fw; /* SMC firmware */
  1438. uint32_t fw_version;
  1439. const struct amdgpu_dpm_funcs *funcs;
  1440. };
  1441. /*
  1442. * UVD
  1443. */
  1444. #define AMDGPU_MAX_UVD_HANDLES 10
  1445. #define AMDGPU_UVD_STACK_SIZE (1024*1024)
  1446. #define AMDGPU_UVD_HEAP_SIZE (1024*1024)
  1447. #define AMDGPU_UVD_FIRMWARE_OFFSET 256
  1448. struct amdgpu_uvd {
  1449. struct amdgpu_bo *vcpu_bo;
  1450. void *cpu_addr;
  1451. uint64_t gpu_addr;
  1452. void *saved_bo;
  1453. atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
  1454. struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
  1455. struct delayed_work idle_work;
  1456. const struct firmware *fw; /* UVD firmware */
  1457. struct amdgpu_ring ring;
  1458. struct amdgpu_irq_src irq;
  1459. bool address_64_bit;
  1460. };
  1461. /*
  1462. * VCE
  1463. */
  1464. #define AMDGPU_MAX_VCE_HANDLES 16
  1465. #define AMDGPU_VCE_FIRMWARE_OFFSET 256
  1466. #define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
  1467. #define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
  1468. struct amdgpu_vce {
  1469. struct amdgpu_bo *vcpu_bo;
  1470. uint64_t gpu_addr;
  1471. unsigned fw_version;
  1472. unsigned fb_version;
  1473. atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
  1474. struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
  1475. uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
  1476. struct delayed_work idle_work;
  1477. const struct firmware *fw; /* VCE firmware */
  1478. struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
  1479. struct amdgpu_irq_src irq;
  1480. unsigned harvest_config;
  1481. };
  1482. /*
  1483. * SDMA
  1484. */
  1485. struct amdgpu_sdma {
  1486. /* SDMA firmware */
  1487. const struct firmware *fw;
  1488. uint32_t fw_version;
  1489. uint32_t feature_version;
  1490. struct amdgpu_ring ring;
  1491. };
  1492. /*
  1493. * Firmware
  1494. */
  1495. struct amdgpu_firmware {
  1496. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1497. bool smu_load;
  1498. struct amdgpu_bo *fw_buf;
  1499. unsigned int fw_size;
  1500. };
  1501. /*
  1502. * Benchmarking
  1503. */
  1504. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1505. /*
  1506. * Testing
  1507. */
  1508. void amdgpu_test_moves(struct amdgpu_device *adev);
  1509. void amdgpu_test_ring_sync(struct amdgpu_device *adev,
  1510. struct amdgpu_ring *cpA,
  1511. struct amdgpu_ring *cpB);
  1512. void amdgpu_test_syncing(struct amdgpu_device *adev);
  1513. /*
  1514. * MMU Notifier
  1515. */
  1516. #if defined(CONFIG_MMU_NOTIFIER)
  1517. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1518. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1519. #else
  1520. static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1521. {
  1522. return -ENODEV;
  1523. }
  1524. static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1525. #endif
  1526. /*
  1527. * Debugfs
  1528. */
  1529. struct amdgpu_debugfs {
  1530. struct drm_info_list *files;
  1531. unsigned num_files;
  1532. };
  1533. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1534. struct drm_info_list *files,
  1535. unsigned nfiles);
  1536. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1537. #if defined(CONFIG_DEBUG_FS)
  1538. int amdgpu_debugfs_init(struct drm_minor *minor);
  1539. void amdgpu_debugfs_cleanup(struct drm_minor *minor);
  1540. #endif
  1541. /*
  1542. * amdgpu smumgr functions
  1543. */
  1544. struct amdgpu_smumgr_funcs {
  1545. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1546. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1547. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1548. };
  1549. /*
  1550. * amdgpu smumgr
  1551. */
  1552. struct amdgpu_smumgr {
  1553. struct amdgpu_bo *toc_buf;
  1554. struct amdgpu_bo *smu_buf;
  1555. /* asic priv smu data */
  1556. void *priv;
  1557. spinlock_t smu_lock;
  1558. /* smumgr functions */
  1559. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1560. /* ucode loading complete flag */
  1561. uint32_t fw_flags;
  1562. };
  1563. /*
  1564. * ASIC specific register table accessible by UMD
  1565. */
  1566. struct amdgpu_allowed_register_entry {
  1567. uint32_t reg_offset;
  1568. bool untouched;
  1569. bool grbm_indexed;
  1570. };
  1571. struct amdgpu_cu_info {
  1572. uint32_t number; /* total active CU number */
  1573. uint32_t ao_cu_mask;
  1574. uint32_t bitmap[4][4];
  1575. };
  1576. /*
  1577. * ASIC specific functions.
  1578. */
  1579. struct amdgpu_asic_funcs {
  1580. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1581. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1582. u32 sh_num, u32 reg_offset, u32 *value);
  1583. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1584. int (*reset)(struct amdgpu_device *adev);
  1585. /* wait for mc_idle */
  1586. int (*wait_for_mc_idle)(struct amdgpu_device *adev);
  1587. /* get the reference clock */
  1588. u32 (*get_xclk)(struct amdgpu_device *adev);
  1589. /* get the gpu clock counter */
  1590. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  1591. int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
  1592. /* MM block clocks */
  1593. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1594. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1595. };
  1596. /*
  1597. * IOCTL.
  1598. */
  1599. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1600. struct drm_file *filp);
  1601. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1602. struct drm_file *filp);
  1603. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1604. struct drm_file *filp);
  1605. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1606. struct drm_file *filp);
  1607. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1608. struct drm_file *filp);
  1609. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1610. struct drm_file *filp);
  1611. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1612. struct drm_file *filp);
  1613. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1614. struct drm_file *filp);
  1615. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1616. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1617. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1618. struct drm_file *filp);
  1619. /* VRAM scratch page for HDP bug, default vram page */
  1620. struct amdgpu_vram_scratch {
  1621. struct amdgpu_bo *robj;
  1622. volatile uint32_t *ptr;
  1623. u64 gpu_addr;
  1624. };
  1625. /*
  1626. * ACPI
  1627. */
  1628. struct amdgpu_atif_notification_cfg {
  1629. bool enabled;
  1630. int command_code;
  1631. };
  1632. struct amdgpu_atif_notifications {
  1633. bool display_switch;
  1634. bool expansion_mode_change;
  1635. bool thermal_state;
  1636. bool forced_power_state;
  1637. bool system_power_state;
  1638. bool display_conf_change;
  1639. bool px_gfx_switch;
  1640. bool brightness_change;
  1641. bool dgpu_display_event;
  1642. };
  1643. struct amdgpu_atif_functions {
  1644. bool system_params;
  1645. bool sbios_requests;
  1646. bool select_active_disp;
  1647. bool lid_state;
  1648. bool get_tv_standard;
  1649. bool set_tv_standard;
  1650. bool get_panel_expansion_mode;
  1651. bool set_panel_expansion_mode;
  1652. bool temperature_change;
  1653. bool graphics_device_types;
  1654. };
  1655. struct amdgpu_atif {
  1656. struct amdgpu_atif_notifications notifications;
  1657. struct amdgpu_atif_functions functions;
  1658. struct amdgpu_atif_notification_cfg notification_cfg;
  1659. struct amdgpu_encoder *encoder_for_bl;
  1660. };
  1661. struct amdgpu_atcs_functions {
  1662. bool get_ext_state;
  1663. bool pcie_perf_req;
  1664. bool pcie_dev_rdy;
  1665. bool pcie_bus_width;
  1666. };
  1667. struct amdgpu_atcs {
  1668. struct amdgpu_atcs_functions functions;
  1669. };
  1670. /*
  1671. * CGS
  1672. */
  1673. void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1674. void amdgpu_cgs_destroy_device(void *cgs_device);
  1675. /*
  1676. * Core structure, functions and helpers.
  1677. */
  1678. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1679. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1680. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1681. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1682. struct amdgpu_ip_block_status {
  1683. bool valid;
  1684. bool sw;
  1685. bool hw;
  1686. };
  1687. struct amdgpu_device {
  1688. struct device *dev;
  1689. struct drm_device *ddev;
  1690. struct pci_dev *pdev;
  1691. struct rw_semaphore exclusive_lock;
  1692. /* ASIC */
  1693. enum amd_asic_type asic_type;
  1694. uint32_t family;
  1695. uint32_t rev_id;
  1696. uint32_t external_rev_id;
  1697. unsigned long flags;
  1698. int usec_timeout;
  1699. const struct amdgpu_asic_funcs *asic_funcs;
  1700. bool shutdown;
  1701. bool suspend;
  1702. bool need_dma32;
  1703. bool accel_working;
  1704. bool needs_reset;
  1705. struct work_struct reset_work;
  1706. struct notifier_block acpi_nb;
  1707. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1708. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1709. unsigned debugfs_count;
  1710. #if defined(CONFIG_DEBUG_FS)
  1711. struct dentry *debugfs_regs;
  1712. #endif
  1713. struct amdgpu_atif atif;
  1714. struct amdgpu_atcs atcs;
  1715. struct mutex srbm_mutex;
  1716. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1717. struct mutex grbm_idx_mutex;
  1718. struct dev_pm_domain vga_pm_domain;
  1719. bool have_disp_power_ref;
  1720. /* BIOS */
  1721. uint8_t *bios;
  1722. bool is_atom_bios;
  1723. uint16_t bios_header_start;
  1724. struct amdgpu_bo *stollen_vga_memory;
  1725. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1726. /* Register/doorbell mmio */
  1727. resource_size_t rmmio_base;
  1728. resource_size_t rmmio_size;
  1729. void __iomem *rmmio;
  1730. /* protects concurrent MM_INDEX/DATA based register access */
  1731. spinlock_t mmio_idx_lock;
  1732. /* protects concurrent SMC based register access */
  1733. spinlock_t smc_idx_lock;
  1734. amdgpu_rreg_t smc_rreg;
  1735. amdgpu_wreg_t smc_wreg;
  1736. /* protects concurrent PCIE register access */
  1737. spinlock_t pcie_idx_lock;
  1738. amdgpu_rreg_t pcie_rreg;
  1739. amdgpu_wreg_t pcie_wreg;
  1740. /* protects concurrent UVD register access */
  1741. spinlock_t uvd_ctx_idx_lock;
  1742. amdgpu_rreg_t uvd_ctx_rreg;
  1743. amdgpu_wreg_t uvd_ctx_wreg;
  1744. /* protects concurrent DIDT register access */
  1745. spinlock_t didt_idx_lock;
  1746. amdgpu_rreg_t didt_rreg;
  1747. amdgpu_wreg_t didt_wreg;
  1748. /* protects concurrent ENDPOINT (audio) register access */
  1749. spinlock_t audio_endpt_idx_lock;
  1750. amdgpu_block_rreg_t audio_endpt_rreg;
  1751. amdgpu_block_wreg_t audio_endpt_wreg;
  1752. void __iomem *rio_mem;
  1753. resource_size_t rio_mem_size;
  1754. struct amdgpu_doorbell doorbell;
  1755. /* clock/pll info */
  1756. struct amdgpu_clock clock;
  1757. /* MC */
  1758. struct amdgpu_mc mc;
  1759. struct amdgpu_gart gart;
  1760. struct amdgpu_dummy_page dummy_page;
  1761. struct amdgpu_vm_manager vm_manager;
  1762. /* memory management */
  1763. struct amdgpu_mman mman;
  1764. struct amdgpu_gem gem;
  1765. struct amdgpu_vram_scratch vram_scratch;
  1766. struct amdgpu_wb wb;
  1767. atomic64_t vram_usage;
  1768. atomic64_t vram_vis_usage;
  1769. atomic64_t gtt_usage;
  1770. atomic64_t num_bytes_moved;
  1771. atomic_t gpu_reset_counter;
  1772. /* display */
  1773. struct amdgpu_mode_info mode_info;
  1774. struct work_struct hotplug_work;
  1775. struct amdgpu_irq_src crtc_irq;
  1776. struct amdgpu_irq_src pageflip_irq;
  1777. struct amdgpu_irq_src hpd_irq;
  1778. /* rings */
  1779. wait_queue_head_t fence_queue;
  1780. unsigned fence_context;
  1781. struct mutex ring_lock;
  1782. unsigned num_rings;
  1783. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1784. bool ib_pool_ready;
  1785. struct amdgpu_sa_manager ring_tmp_bo;
  1786. /* interrupts */
  1787. struct amdgpu_irq irq;
  1788. /* dpm */
  1789. struct amdgpu_pm pm;
  1790. u32 cg_flags;
  1791. u32 pg_flags;
  1792. /* amdgpu smumgr */
  1793. struct amdgpu_smumgr smu;
  1794. /* gfx */
  1795. struct amdgpu_gfx gfx;
  1796. /* sdma */
  1797. struct amdgpu_sdma sdma[2];
  1798. struct amdgpu_irq_src sdma_trap_irq;
  1799. struct amdgpu_irq_src sdma_illegal_inst_irq;
  1800. /* uvd */
  1801. bool has_uvd;
  1802. struct amdgpu_uvd uvd;
  1803. /* vce */
  1804. struct amdgpu_vce vce;
  1805. /* firmwares */
  1806. struct amdgpu_firmware firmware;
  1807. /* GDS */
  1808. struct amdgpu_gds gds;
  1809. const struct amdgpu_ip_block_version *ip_blocks;
  1810. int num_ip_blocks;
  1811. struct amdgpu_ip_block_status *ip_block_status;
  1812. struct mutex mn_lock;
  1813. DECLARE_HASHTABLE(mn_hash, 7);
  1814. /* tracking pinned memory */
  1815. u64 vram_pin_size;
  1816. u64 gart_pin_size;
  1817. /* amdkfd interface */
  1818. struct kfd_dev *kfd;
  1819. /* kernel conext for IB submission */
  1820. struct amdgpu_ctx *kernel_ctx;
  1821. };
  1822. bool amdgpu_device_is_px(struct drm_device *dev);
  1823. int amdgpu_device_init(struct amdgpu_device *adev,
  1824. struct drm_device *ddev,
  1825. struct pci_dev *pdev,
  1826. uint32_t flags);
  1827. void amdgpu_device_fini(struct amdgpu_device *adev);
  1828. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1829. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1830. bool always_indirect);
  1831. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1832. bool always_indirect);
  1833. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1834. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1835. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1836. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1837. /*
  1838. * Cast helper
  1839. */
  1840. extern const struct fence_ops amdgpu_fence_ops;
  1841. static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
  1842. {
  1843. struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
  1844. if (__f->base.ops == &amdgpu_fence_ops)
  1845. return __f;
  1846. return NULL;
  1847. }
  1848. /*
  1849. * Registers read & write functions.
  1850. */
  1851. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
  1852. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
  1853. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
  1854. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
  1855. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
  1856. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1857. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1858. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1859. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1860. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1861. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1862. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1863. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1864. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1865. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1866. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1867. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1868. #define WREG32_P(reg, val, mask) \
  1869. do { \
  1870. uint32_t tmp_ = RREG32(reg); \
  1871. tmp_ &= (mask); \
  1872. tmp_ |= ((val) & ~(mask)); \
  1873. WREG32(reg, tmp_); \
  1874. } while (0)
  1875. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1876. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1877. #define WREG32_PLL_P(reg, val, mask) \
  1878. do { \
  1879. uint32_t tmp_ = RREG32_PLL(reg); \
  1880. tmp_ &= (mask); \
  1881. tmp_ |= ((val) & ~(mask)); \
  1882. WREG32_PLL(reg, tmp_); \
  1883. } while (0)
  1884. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1885. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1886. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1887. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1888. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1889. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1890. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1891. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1892. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1893. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1894. #define REG_GET_FIELD(value, reg, field) \
  1895. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1896. /*
  1897. * BIOS helpers.
  1898. */
  1899. #define RBIOS8(i) (adev->bios[i])
  1900. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1901. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1902. /*
  1903. * RING helpers.
  1904. */
  1905. static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
  1906. {
  1907. if (ring->count_dw <= 0)
  1908. DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
  1909. ring->ring[ring->wptr++] = v;
  1910. ring->wptr &= ring->ptr_mask;
  1911. ring->count_dw--;
  1912. ring->ring_free_dw--;
  1913. }
  1914. /*
  1915. * ASICs macro.
  1916. */
  1917. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1918. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1919. #define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
  1920. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1921. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1922. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1923. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1924. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1925. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1926. #define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
  1927. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1928. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1929. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1930. #define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
  1931. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1932. #define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
  1933. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1934. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1935. #define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
  1936. #define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
  1937. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1938. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1939. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1940. #define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
  1941. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1942. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1943. #define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
  1944. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1945. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1946. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1947. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1948. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1949. #define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
  1950. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1951. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1952. #define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
  1953. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1954. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1955. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1956. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1957. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1958. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1959. #define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
  1960. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1961. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1962. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1963. #define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
  1964. #define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
  1965. #define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
  1966. #define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
  1967. #define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
  1968. #define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
  1969. #define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
  1970. #define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
  1971. #define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
  1972. #define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
  1973. #define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
  1974. #define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
  1975. #define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
  1976. #define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
  1977. #define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
  1978. #define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
  1979. #define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
  1980. #define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
  1981. #define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
  1982. #define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
  1983. #define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
  1984. #define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
  1985. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1986. /* Common functions */
  1987. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1988. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1989. bool amdgpu_card_posted(struct amdgpu_device *adev);
  1990. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1991. bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
  1992. int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
  1993. int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
  1994. u32 ip_instance, u32 ring,
  1995. struct amdgpu_ring **out_ring);
  1996. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
  1997. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1998. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1999. uint32_t flags);
  2000. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  2001. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  2002. uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  2003. struct ttm_mem_reg *mem);
  2004. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  2005. void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  2006. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  2007. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  2008. const u32 *registers,
  2009. const u32 array_size);
  2010. bool amdgpu_device_is_px(struct drm_device *dev);
  2011. /* atpx handler */
  2012. #if defined(CONFIG_VGA_SWITCHEROO)
  2013. void amdgpu_register_atpx_handler(void);
  2014. void amdgpu_unregister_atpx_handler(void);
  2015. #else
  2016. static inline void amdgpu_register_atpx_handler(void) {}
  2017. static inline void amdgpu_unregister_atpx_handler(void) {}
  2018. #endif
  2019. /*
  2020. * KMS
  2021. */
  2022. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  2023. extern int amdgpu_max_kms_ioctl;
  2024. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  2025. int amdgpu_driver_unload_kms(struct drm_device *dev);
  2026. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  2027. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  2028. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  2029. struct drm_file *file_priv);
  2030. void amdgpu_driver_preclose_kms(struct drm_device *dev,
  2031. struct drm_file *file_priv);
  2032. int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
  2033. int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
  2034. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
  2035. int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
  2036. void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
  2037. int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  2038. int *max_error,
  2039. struct timeval *vblank_time,
  2040. unsigned flags);
  2041. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  2042. unsigned long arg);
  2043. /*
  2044. * vm
  2045. */
  2046. int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2047. void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
  2048. struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
  2049. struct amdgpu_vm *vm,
  2050. struct list_head *head);
  2051. int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
  2052. struct amdgpu_sync *sync);
  2053. void amdgpu_vm_flush(struct amdgpu_ring *ring,
  2054. struct amdgpu_vm *vm,
  2055. struct amdgpu_fence *updates);
  2056. void amdgpu_vm_fence(struct amdgpu_device *adev,
  2057. struct amdgpu_vm *vm,
  2058. struct amdgpu_fence *fence);
  2059. uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
  2060. int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
  2061. struct amdgpu_vm *vm);
  2062. int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
  2063. struct amdgpu_vm *vm);
  2064. int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
  2065. struct amdgpu_vm *vm, struct amdgpu_sync *sync);
  2066. int amdgpu_vm_bo_update(struct amdgpu_device *adev,
  2067. struct amdgpu_bo_va *bo_va,
  2068. struct ttm_mem_reg *mem);
  2069. void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
  2070. struct amdgpu_bo *bo);
  2071. struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
  2072. struct amdgpu_bo *bo);
  2073. struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
  2074. struct amdgpu_vm *vm,
  2075. struct amdgpu_bo *bo);
  2076. int amdgpu_vm_bo_map(struct amdgpu_device *adev,
  2077. struct amdgpu_bo_va *bo_va,
  2078. uint64_t addr, uint64_t offset,
  2079. uint64_t size, uint32_t flags);
  2080. int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
  2081. struct amdgpu_bo_va *bo_va,
  2082. uint64_t addr);
  2083. void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
  2084. struct amdgpu_bo_va *bo_va);
  2085. /*
  2086. * functions used by amdgpu_encoder.c
  2087. */
  2088. struct amdgpu_afmt_acr {
  2089. u32 clock;
  2090. int n_32khz;
  2091. int cts_32khz;
  2092. int n_44_1khz;
  2093. int cts_44_1khz;
  2094. int n_48khz;
  2095. int cts_48khz;
  2096. };
  2097. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  2098. /* amdgpu_acpi.c */
  2099. #if defined(CONFIG_ACPI)
  2100. int amdgpu_acpi_init(struct amdgpu_device *adev);
  2101. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  2102. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  2103. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  2104. u8 perf_req, bool advertise);
  2105. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  2106. #else
  2107. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  2108. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  2109. #endif
  2110. struct amdgpu_bo_va_mapping *
  2111. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  2112. uint64_t addr, struct amdgpu_bo **bo);
  2113. #include "amdgpu_object.h"
  2114. #endif