intel_pm.c 180 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486
  1. /*
  2. * Copyright © 2012 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eugeni Dodonov <eugeni.dodonov@intel.com>
  25. *
  26. */
  27. #include <linux/cpufreq.h>
  28. #include "i915_drv.h"
  29. #include "intel_drv.h"
  30. #include "../../../platform/x86/intel_ips.h"
  31. #include <linux/module.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/i915_powerwell.h>
  34. #include <linux/pm_runtime.h>
  35. /**
  36. * RC6 is a special power stage which allows the GPU to enter an very
  37. * low-voltage mode when idle, using down to 0V while at this stage. This
  38. * stage is entered automatically when the GPU is idle when RC6 support is
  39. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  40. *
  41. * There are different RC6 modes available in Intel GPU, which differentiate
  42. * among each other with the latency required to enter and leave RC6 and
  43. * voltage consumed by the GPU in different states.
  44. *
  45. * The combination of the following flags define which states GPU is allowed
  46. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  47. * RC6pp is deepest RC6. Their support by hardware varies according to the
  48. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  49. * which brings the most power savings; deeper states save more power, but
  50. * require higher latency to switch to and wake up.
  51. */
  52. #define INTEL_RC6_ENABLE (1<<0)
  53. #define INTEL_RC6p_ENABLE (1<<1)
  54. #define INTEL_RC6pp_ENABLE (1<<2)
  55. /* FBC, or Frame Buffer Compression, is a technique employed to compress the
  56. * framebuffer contents in-memory, aiming at reducing the required bandwidth
  57. * during in-memory transfers and, therefore, reduce the power packet.
  58. *
  59. * The benefits of FBC are mostly visible with solid backgrounds and
  60. * variation-less patterns.
  61. *
  62. * FBC-related functionality can be enabled by the means of the
  63. * i915.i915_enable_fbc parameter
  64. */
  65. static void i8xx_disable_fbc(struct drm_device *dev)
  66. {
  67. struct drm_i915_private *dev_priv = dev->dev_private;
  68. u32 fbc_ctl;
  69. /* Disable compression */
  70. fbc_ctl = I915_READ(FBC_CONTROL);
  71. if ((fbc_ctl & FBC_CTL_EN) == 0)
  72. return;
  73. fbc_ctl &= ~FBC_CTL_EN;
  74. I915_WRITE(FBC_CONTROL, fbc_ctl);
  75. /* Wait for compressing bit to clear */
  76. if (wait_for((I915_READ(FBC_STATUS) & FBC_STAT_COMPRESSING) == 0, 10)) {
  77. DRM_DEBUG_KMS("FBC idle timed out\n");
  78. return;
  79. }
  80. DRM_DEBUG_KMS("disabled FBC\n");
  81. }
  82. static void i8xx_enable_fbc(struct drm_crtc *crtc)
  83. {
  84. struct drm_device *dev = crtc->dev;
  85. struct drm_i915_private *dev_priv = dev->dev_private;
  86. struct drm_framebuffer *fb = crtc->primary->fb;
  87. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  88. struct drm_i915_gem_object *obj = intel_fb->obj;
  89. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  90. int cfb_pitch;
  91. int i;
  92. u32 fbc_ctl;
  93. cfb_pitch = dev_priv->fbc.size / FBC_LL_SIZE;
  94. if (fb->pitches[0] < cfb_pitch)
  95. cfb_pitch = fb->pitches[0];
  96. /* FBC_CTL wants 32B or 64B units */
  97. if (IS_GEN2(dev))
  98. cfb_pitch = (cfb_pitch / 32) - 1;
  99. else
  100. cfb_pitch = (cfb_pitch / 64) - 1;
  101. /* Clear old tags */
  102. for (i = 0; i < (FBC_LL_SIZE / 32) + 1; i++)
  103. I915_WRITE(FBC_TAG + (i * 4), 0);
  104. if (IS_GEN4(dev)) {
  105. u32 fbc_ctl2;
  106. /* Set it up... */
  107. fbc_ctl2 = FBC_CTL_FENCE_DBL | FBC_CTL_IDLE_IMM | FBC_CTL_CPU_FENCE;
  108. fbc_ctl2 |= FBC_CTL_PLANE(intel_crtc->plane);
  109. I915_WRITE(FBC_CONTROL2, fbc_ctl2);
  110. I915_WRITE(FBC_FENCE_OFF, crtc->y);
  111. }
  112. /* enable it... */
  113. fbc_ctl = I915_READ(FBC_CONTROL);
  114. fbc_ctl &= 0x3fff << FBC_CTL_INTERVAL_SHIFT;
  115. fbc_ctl |= FBC_CTL_EN | FBC_CTL_PERIODIC;
  116. if (IS_I945GM(dev))
  117. fbc_ctl |= FBC_CTL_C3_IDLE; /* 945 needs special SR handling */
  118. fbc_ctl |= (cfb_pitch & 0xff) << FBC_CTL_STRIDE_SHIFT;
  119. fbc_ctl |= obj->fence_reg;
  120. I915_WRITE(FBC_CONTROL, fbc_ctl);
  121. DRM_DEBUG_KMS("enabled FBC, pitch %d, yoff %d, plane %c\n",
  122. cfb_pitch, crtc->y, plane_name(intel_crtc->plane));
  123. }
  124. static bool i8xx_fbc_enabled(struct drm_device *dev)
  125. {
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. return I915_READ(FBC_CONTROL) & FBC_CTL_EN;
  128. }
  129. static void g4x_enable_fbc(struct drm_crtc *crtc)
  130. {
  131. struct drm_device *dev = crtc->dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct drm_framebuffer *fb = crtc->primary->fb;
  134. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  135. struct drm_i915_gem_object *obj = intel_fb->obj;
  136. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  137. u32 dpfc_ctl;
  138. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane) | DPFC_SR_EN;
  139. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  140. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  141. else
  142. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  143. dpfc_ctl |= DPFC_CTL_FENCE_EN | obj->fence_reg;
  144. I915_WRITE(DPFC_FENCE_YOFF, crtc->y);
  145. /* enable it... */
  146. I915_WRITE(DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  147. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  148. }
  149. static void g4x_disable_fbc(struct drm_device *dev)
  150. {
  151. struct drm_i915_private *dev_priv = dev->dev_private;
  152. u32 dpfc_ctl;
  153. /* Disable compression */
  154. dpfc_ctl = I915_READ(DPFC_CONTROL);
  155. if (dpfc_ctl & DPFC_CTL_EN) {
  156. dpfc_ctl &= ~DPFC_CTL_EN;
  157. I915_WRITE(DPFC_CONTROL, dpfc_ctl);
  158. DRM_DEBUG_KMS("disabled FBC\n");
  159. }
  160. }
  161. static bool g4x_fbc_enabled(struct drm_device *dev)
  162. {
  163. struct drm_i915_private *dev_priv = dev->dev_private;
  164. return I915_READ(DPFC_CONTROL) & DPFC_CTL_EN;
  165. }
  166. static void sandybridge_blit_fbc_update(struct drm_device *dev)
  167. {
  168. struct drm_i915_private *dev_priv = dev->dev_private;
  169. u32 blt_ecoskpd;
  170. /* Make sure blitter notifies FBC of writes */
  171. /* Blitter is part of Media powerwell on VLV. No impact of
  172. * his param in other platforms for now */
  173. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_MEDIA);
  174. blt_ecoskpd = I915_READ(GEN6_BLITTER_ECOSKPD);
  175. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY <<
  176. GEN6_BLITTER_LOCK_SHIFT;
  177. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  178. blt_ecoskpd |= GEN6_BLITTER_FBC_NOTIFY;
  179. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  180. blt_ecoskpd &= ~(GEN6_BLITTER_FBC_NOTIFY <<
  181. GEN6_BLITTER_LOCK_SHIFT);
  182. I915_WRITE(GEN6_BLITTER_ECOSKPD, blt_ecoskpd);
  183. POSTING_READ(GEN6_BLITTER_ECOSKPD);
  184. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_MEDIA);
  185. }
  186. static void ironlake_enable_fbc(struct drm_crtc *crtc)
  187. {
  188. struct drm_device *dev = crtc->dev;
  189. struct drm_i915_private *dev_priv = dev->dev_private;
  190. struct drm_framebuffer *fb = crtc->primary->fb;
  191. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  192. struct drm_i915_gem_object *obj = intel_fb->obj;
  193. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  194. u32 dpfc_ctl;
  195. dpfc_ctl = DPFC_CTL_PLANE(intel_crtc->plane);
  196. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  197. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  198. else
  199. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  200. dpfc_ctl |= DPFC_CTL_FENCE_EN;
  201. if (IS_GEN5(dev))
  202. dpfc_ctl |= obj->fence_reg;
  203. I915_WRITE(ILK_DPFC_FENCE_YOFF, crtc->y);
  204. I915_WRITE(ILK_FBC_RT_BASE, i915_gem_obj_ggtt_offset(obj) | ILK_FBC_RT_VALID);
  205. /* enable it... */
  206. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  207. if (IS_GEN6(dev)) {
  208. I915_WRITE(SNB_DPFC_CTL_SA,
  209. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  210. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  211. sandybridge_blit_fbc_update(dev);
  212. }
  213. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  214. }
  215. static void ironlake_disable_fbc(struct drm_device *dev)
  216. {
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. u32 dpfc_ctl;
  219. /* Disable compression */
  220. dpfc_ctl = I915_READ(ILK_DPFC_CONTROL);
  221. if (dpfc_ctl & DPFC_CTL_EN) {
  222. dpfc_ctl &= ~DPFC_CTL_EN;
  223. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl);
  224. DRM_DEBUG_KMS("disabled FBC\n");
  225. }
  226. }
  227. static bool ironlake_fbc_enabled(struct drm_device *dev)
  228. {
  229. struct drm_i915_private *dev_priv = dev->dev_private;
  230. return I915_READ(ILK_DPFC_CONTROL) & DPFC_CTL_EN;
  231. }
  232. static void gen7_enable_fbc(struct drm_crtc *crtc)
  233. {
  234. struct drm_device *dev = crtc->dev;
  235. struct drm_i915_private *dev_priv = dev->dev_private;
  236. struct drm_framebuffer *fb = crtc->primary->fb;
  237. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  238. struct drm_i915_gem_object *obj = intel_fb->obj;
  239. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  240. u32 dpfc_ctl;
  241. dpfc_ctl = IVB_DPFC_CTL_PLANE(intel_crtc->plane);
  242. if (drm_format_plane_cpp(fb->pixel_format, 0) == 2)
  243. dpfc_ctl |= DPFC_CTL_LIMIT_2X;
  244. else
  245. dpfc_ctl |= DPFC_CTL_LIMIT_1X;
  246. dpfc_ctl |= IVB_DPFC_CTL_FENCE_EN;
  247. I915_WRITE(ILK_DPFC_CONTROL, dpfc_ctl | DPFC_CTL_EN);
  248. if (IS_IVYBRIDGE(dev)) {
  249. /* WaFbcAsynchFlipDisableFbcQueue:ivb */
  250. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  251. I915_READ(ILK_DISPLAY_CHICKEN1) |
  252. ILK_FBCQ_DIS);
  253. } else {
  254. /* WaFbcAsynchFlipDisableFbcQueue:hsw,bdw */
  255. I915_WRITE(CHICKEN_PIPESL_1(intel_crtc->pipe),
  256. I915_READ(CHICKEN_PIPESL_1(intel_crtc->pipe)) |
  257. HSW_FBCQ_DIS);
  258. }
  259. I915_WRITE(SNB_DPFC_CTL_SA,
  260. SNB_CPU_FENCE_ENABLE | obj->fence_reg);
  261. I915_WRITE(DPFC_CPU_FENCE_OFFSET, crtc->y);
  262. sandybridge_blit_fbc_update(dev);
  263. DRM_DEBUG_KMS("enabled fbc on plane %c\n", plane_name(intel_crtc->plane));
  264. }
  265. bool intel_fbc_enabled(struct drm_device *dev)
  266. {
  267. struct drm_i915_private *dev_priv = dev->dev_private;
  268. if (!dev_priv->display.fbc_enabled)
  269. return false;
  270. return dev_priv->display.fbc_enabled(dev);
  271. }
  272. static void intel_fbc_work_fn(struct work_struct *__work)
  273. {
  274. struct intel_fbc_work *work =
  275. container_of(to_delayed_work(__work),
  276. struct intel_fbc_work, work);
  277. struct drm_device *dev = work->crtc->dev;
  278. struct drm_i915_private *dev_priv = dev->dev_private;
  279. mutex_lock(&dev->struct_mutex);
  280. if (work == dev_priv->fbc.fbc_work) {
  281. /* Double check that we haven't switched fb without cancelling
  282. * the prior work.
  283. */
  284. if (work->crtc->primary->fb == work->fb) {
  285. dev_priv->display.enable_fbc(work->crtc);
  286. dev_priv->fbc.plane = to_intel_crtc(work->crtc)->plane;
  287. dev_priv->fbc.fb_id = work->crtc->primary->fb->base.id;
  288. dev_priv->fbc.y = work->crtc->y;
  289. }
  290. dev_priv->fbc.fbc_work = NULL;
  291. }
  292. mutex_unlock(&dev->struct_mutex);
  293. kfree(work);
  294. }
  295. static void intel_cancel_fbc_work(struct drm_i915_private *dev_priv)
  296. {
  297. if (dev_priv->fbc.fbc_work == NULL)
  298. return;
  299. DRM_DEBUG_KMS("cancelling pending FBC enable\n");
  300. /* Synchronisation is provided by struct_mutex and checking of
  301. * dev_priv->fbc.fbc_work, so we can perform the cancellation
  302. * entirely asynchronously.
  303. */
  304. if (cancel_delayed_work(&dev_priv->fbc.fbc_work->work))
  305. /* tasklet was killed before being run, clean up */
  306. kfree(dev_priv->fbc.fbc_work);
  307. /* Mark the work as no longer wanted so that if it does
  308. * wake-up (because the work was already running and waiting
  309. * for our mutex), it will discover that is no longer
  310. * necessary to run.
  311. */
  312. dev_priv->fbc.fbc_work = NULL;
  313. }
  314. static void intel_enable_fbc(struct drm_crtc *crtc)
  315. {
  316. struct intel_fbc_work *work;
  317. struct drm_device *dev = crtc->dev;
  318. struct drm_i915_private *dev_priv = dev->dev_private;
  319. if (!dev_priv->display.enable_fbc)
  320. return;
  321. intel_cancel_fbc_work(dev_priv);
  322. work = kzalloc(sizeof(*work), GFP_KERNEL);
  323. if (work == NULL) {
  324. DRM_ERROR("Failed to allocate FBC work structure\n");
  325. dev_priv->display.enable_fbc(crtc);
  326. return;
  327. }
  328. work->crtc = crtc;
  329. work->fb = crtc->primary->fb;
  330. INIT_DELAYED_WORK(&work->work, intel_fbc_work_fn);
  331. dev_priv->fbc.fbc_work = work;
  332. /* Delay the actual enabling to let pageflipping cease and the
  333. * display to settle before starting the compression. Note that
  334. * this delay also serves a second purpose: it allows for a
  335. * vblank to pass after disabling the FBC before we attempt
  336. * to modify the control registers.
  337. *
  338. * A more complicated solution would involve tracking vblanks
  339. * following the termination of the page-flipping sequence
  340. * and indeed performing the enable as a co-routine and not
  341. * waiting synchronously upon the vblank.
  342. *
  343. * WaFbcWaitForVBlankBeforeEnable:ilk,snb
  344. */
  345. schedule_delayed_work(&work->work, msecs_to_jiffies(50));
  346. }
  347. void intel_disable_fbc(struct drm_device *dev)
  348. {
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. intel_cancel_fbc_work(dev_priv);
  351. if (!dev_priv->display.disable_fbc)
  352. return;
  353. dev_priv->display.disable_fbc(dev);
  354. dev_priv->fbc.plane = -1;
  355. }
  356. static bool set_no_fbc_reason(struct drm_i915_private *dev_priv,
  357. enum no_fbc_reason reason)
  358. {
  359. if (dev_priv->fbc.no_fbc_reason == reason)
  360. return false;
  361. dev_priv->fbc.no_fbc_reason = reason;
  362. return true;
  363. }
  364. /**
  365. * intel_update_fbc - enable/disable FBC as needed
  366. * @dev: the drm_device
  367. *
  368. * Set up the framebuffer compression hardware at mode set time. We
  369. * enable it if possible:
  370. * - plane A only (on pre-965)
  371. * - no pixel mulitply/line duplication
  372. * - no alpha buffer discard
  373. * - no dual wide
  374. * - framebuffer <= max_hdisplay in width, max_vdisplay in height
  375. *
  376. * We can't assume that any compression will take place (worst case),
  377. * so the compressed buffer has to be the same size as the uncompressed
  378. * one. It also must reside (along with the line length buffer) in
  379. * stolen memory.
  380. *
  381. * We need to enable/disable FBC on a global basis.
  382. */
  383. void intel_update_fbc(struct drm_device *dev)
  384. {
  385. struct drm_i915_private *dev_priv = dev->dev_private;
  386. struct drm_crtc *crtc = NULL, *tmp_crtc;
  387. struct intel_crtc *intel_crtc;
  388. struct drm_framebuffer *fb;
  389. struct intel_framebuffer *intel_fb;
  390. struct drm_i915_gem_object *obj;
  391. const struct drm_display_mode *adjusted_mode;
  392. unsigned int max_width, max_height;
  393. if (!HAS_FBC(dev)) {
  394. set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED);
  395. return;
  396. }
  397. if (!i915.powersave) {
  398. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  399. DRM_DEBUG_KMS("fbc disabled per module param\n");
  400. return;
  401. }
  402. /*
  403. * If FBC is already on, we just have to verify that we can
  404. * keep it that way...
  405. * Need to disable if:
  406. * - more than one pipe is active
  407. * - changing FBC params (stride, fence, mode)
  408. * - new fb is too large to fit in compressed buffer
  409. * - going to an unsupported config (interlace, pixel multiply, etc.)
  410. */
  411. for_each_crtc(dev, tmp_crtc) {
  412. if (intel_crtc_active(tmp_crtc) &&
  413. to_intel_crtc(tmp_crtc)->primary_enabled) {
  414. if (crtc) {
  415. if (set_no_fbc_reason(dev_priv, FBC_MULTIPLE_PIPES))
  416. DRM_DEBUG_KMS("more than one pipe active, disabling compression\n");
  417. goto out_disable;
  418. }
  419. crtc = tmp_crtc;
  420. }
  421. }
  422. if (!crtc || crtc->primary->fb == NULL) {
  423. if (set_no_fbc_reason(dev_priv, FBC_NO_OUTPUT))
  424. DRM_DEBUG_KMS("no output, disabling\n");
  425. goto out_disable;
  426. }
  427. intel_crtc = to_intel_crtc(crtc);
  428. fb = crtc->primary->fb;
  429. intel_fb = to_intel_framebuffer(fb);
  430. obj = intel_fb->obj;
  431. adjusted_mode = &intel_crtc->config.adjusted_mode;
  432. if (i915.enable_fbc < 0 &&
  433. INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev)) {
  434. if (set_no_fbc_reason(dev_priv, FBC_CHIP_DEFAULT))
  435. DRM_DEBUG_KMS("disabled per chip default\n");
  436. goto out_disable;
  437. }
  438. if (!i915.enable_fbc) {
  439. if (set_no_fbc_reason(dev_priv, FBC_MODULE_PARAM))
  440. DRM_DEBUG_KMS("fbc disabled per module param\n");
  441. goto out_disable;
  442. }
  443. if ((adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  444. (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)) {
  445. if (set_no_fbc_reason(dev_priv, FBC_UNSUPPORTED_MODE))
  446. DRM_DEBUG_KMS("mode incompatible with compression, "
  447. "disabling\n");
  448. goto out_disable;
  449. }
  450. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  451. max_width = 4096;
  452. max_height = 2048;
  453. } else {
  454. max_width = 2048;
  455. max_height = 1536;
  456. }
  457. if (intel_crtc->config.pipe_src_w > max_width ||
  458. intel_crtc->config.pipe_src_h > max_height) {
  459. if (set_no_fbc_reason(dev_priv, FBC_MODE_TOO_LARGE))
  460. DRM_DEBUG_KMS("mode too large for compression, disabling\n");
  461. goto out_disable;
  462. }
  463. if ((INTEL_INFO(dev)->gen < 4 || HAS_DDI(dev)) &&
  464. intel_crtc->plane != PLANE_A) {
  465. if (set_no_fbc_reason(dev_priv, FBC_BAD_PLANE))
  466. DRM_DEBUG_KMS("plane not A, disabling compression\n");
  467. goto out_disable;
  468. }
  469. /* The use of a CPU fence is mandatory in order to detect writes
  470. * by the CPU to the scanout and trigger updates to the FBC.
  471. */
  472. if (obj->tiling_mode != I915_TILING_X ||
  473. obj->fence_reg == I915_FENCE_REG_NONE) {
  474. if (set_no_fbc_reason(dev_priv, FBC_NOT_TILED))
  475. DRM_DEBUG_KMS("framebuffer not tiled or fenced, disabling compression\n");
  476. goto out_disable;
  477. }
  478. /* If the kernel debugger is active, always disable compression */
  479. if (in_dbg_master())
  480. goto out_disable;
  481. if (i915_gem_stolen_setup_compression(dev, intel_fb->obj->base.size)) {
  482. if (set_no_fbc_reason(dev_priv, FBC_STOLEN_TOO_SMALL))
  483. DRM_DEBUG_KMS("framebuffer too large, disabling compression\n");
  484. goto out_disable;
  485. }
  486. /* If the scanout has not changed, don't modify the FBC settings.
  487. * Note that we make the fundamental assumption that the fb->obj
  488. * cannot be unpinned (and have its GTT offset and fence revoked)
  489. * without first being decoupled from the scanout and FBC disabled.
  490. */
  491. if (dev_priv->fbc.plane == intel_crtc->plane &&
  492. dev_priv->fbc.fb_id == fb->base.id &&
  493. dev_priv->fbc.y == crtc->y)
  494. return;
  495. if (intel_fbc_enabled(dev)) {
  496. /* We update FBC along two paths, after changing fb/crtc
  497. * configuration (modeswitching) and after page-flipping
  498. * finishes. For the latter, we know that not only did
  499. * we disable the FBC at the start of the page-flip
  500. * sequence, but also more than one vblank has passed.
  501. *
  502. * For the former case of modeswitching, it is possible
  503. * to switch between two FBC valid configurations
  504. * instantaneously so we do need to disable the FBC
  505. * before we can modify its control registers. We also
  506. * have to wait for the next vblank for that to take
  507. * effect. However, since we delay enabling FBC we can
  508. * assume that a vblank has passed since disabling and
  509. * that we can safely alter the registers in the deferred
  510. * callback.
  511. *
  512. * In the scenario that we go from a valid to invalid
  513. * and then back to valid FBC configuration we have
  514. * no strict enforcement that a vblank occurred since
  515. * disabling the FBC. However, along all current pipe
  516. * disabling paths we do need to wait for a vblank at
  517. * some point. And we wait before enabling FBC anyway.
  518. */
  519. DRM_DEBUG_KMS("disabling active FBC for update\n");
  520. intel_disable_fbc(dev);
  521. }
  522. intel_enable_fbc(crtc);
  523. dev_priv->fbc.no_fbc_reason = FBC_OK;
  524. return;
  525. out_disable:
  526. /* Multiple disables should be harmless */
  527. if (intel_fbc_enabled(dev)) {
  528. DRM_DEBUG_KMS("unsupported config, disabling FBC\n");
  529. intel_disable_fbc(dev);
  530. }
  531. i915_gem_stolen_cleanup_compression(dev);
  532. }
  533. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  534. {
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. u32 tmp;
  537. tmp = I915_READ(CLKCFG);
  538. switch (tmp & CLKCFG_FSB_MASK) {
  539. case CLKCFG_FSB_533:
  540. dev_priv->fsb_freq = 533; /* 133*4 */
  541. break;
  542. case CLKCFG_FSB_800:
  543. dev_priv->fsb_freq = 800; /* 200*4 */
  544. break;
  545. case CLKCFG_FSB_667:
  546. dev_priv->fsb_freq = 667; /* 167*4 */
  547. break;
  548. case CLKCFG_FSB_400:
  549. dev_priv->fsb_freq = 400; /* 100*4 */
  550. break;
  551. }
  552. switch (tmp & CLKCFG_MEM_MASK) {
  553. case CLKCFG_MEM_533:
  554. dev_priv->mem_freq = 533;
  555. break;
  556. case CLKCFG_MEM_667:
  557. dev_priv->mem_freq = 667;
  558. break;
  559. case CLKCFG_MEM_800:
  560. dev_priv->mem_freq = 800;
  561. break;
  562. }
  563. /* detect pineview DDR3 setting */
  564. tmp = I915_READ(CSHRDDR3CTL);
  565. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  566. }
  567. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  568. {
  569. struct drm_i915_private *dev_priv = dev->dev_private;
  570. u16 ddrpll, csipll;
  571. ddrpll = I915_READ16(DDRMPLL1);
  572. csipll = I915_READ16(CSIPLL0);
  573. switch (ddrpll & 0xff) {
  574. case 0xc:
  575. dev_priv->mem_freq = 800;
  576. break;
  577. case 0x10:
  578. dev_priv->mem_freq = 1066;
  579. break;
  580. case 0x14:
  581. dev_priv->mem_freq = 1333;
  582. break;
  583. case 0x18:
  584. dev_priv->mem_freq = 1600;
  585. break;
  586. default:
  587. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  588. ddrpll & 0xff);
  589. dev_priv->mem_freq = 0;
  590. break;
  591. }
  592. dev_priv->ips.r_t = dev_priv->mem_freq;
  593. switch (csipll & 0x3ff) {
  594. case 0x00c:
  595. dev_priv->fsb_freq = 3200;
  596. break;
  597. case 0x00e:
  598. dev_priv->fsb_freq = 3733;
  599. break;
  600. case 0x010:
  601. dev_priv->fsb_freq = 4266;
  602. break;
  603. case 0x012:
  604. dev_priv->fsb_freq = 4800;
  605. break;
  606. case 0x014:
  607. dev_priv->fsb_freq = 5333;
  608. break;
  609. case 0x016:
  610. dev_priv->fsb_freq = 5866;
  611. break;
  612. case 0x018:
  613. dev_priv->fsb_freq = 6400;
  614. break;
  615. default:
  616. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  617. csipll & 0x3ff);
  618. dev_priv->fsb_freq = 0;
  619. break;
  620. }
  621. if (dev_priv->fsb_freq == 3200) {
  622. dev_priv->ips.c_m = 0;
  623. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  624. dev_priv->ips.c_m = 1;
  625. } else {
  626. dev_priv->ips.c_m = 2;
  627. }
  628. }
  629. static const struct cxsr_latency cxsr_latency_table[] = {
  630. {1, 0, 800, 400, 3382, 33382, 3983, 33983}, /* DDR2-400 SC */
  631. {1, 0, 800, 667, 3354, 33354, 3807, 33807}, /* DDR2-667 SC */
  632. {1, 0, 800, 800, 3347, 33347, 3763, 33763}, /* DDR2-800 SC */
  633. {1, 1, 800, 667, 6420, 36420, 6873, 36873}, /* DDR3-667 SC */
  634. {1, 1, 800, 800, 5902, 35902, 6318, 36318}, /* DDR3-800 SC */
  635. {1, 0, 667, 400, 3400, 33400, 4021, 34021}, /* DDR2-400 SC */
  636. {1, 0, 667, 667, 3372, 33372, 3845, 33845}, /* DDR2-667 SC */
  637. {1, 0, 667, 800, 3386, 33386, 3822, 33822}, /* DDR2-800 SC */
  638. {1, 1, 667, 667, 6438, 36438, 6911, 36911}, /* DDR3-667 SC */
  639. {1, 1, 667, 800, 5941, 35941, 6377, 36377}, /* DDR3-800 SC */
  640. {1, 0, 400, 400, 3472, 33472, 4173, 34173}, /* DDR2-400 SC */
  641. {1, 0, 400, 667, 3443, 33443, 3996, 33996}, /* DDR2-667 SC */
  642. {1, 0, 400, 800, 3430, 33430, 3946, 33946}, /* DDR2-800 SC */
  643. {1, 1, 400, 667, 6509, 36509, 7062, 37062}, /* DDR3-667 SC */
  644. {1, 1, 400, 800, 5985, 35985, 6501, 36501}, /* DDR3-800 SC */
  645. {0, 0, 800, 400, 3438, 33438, 4065, 34065}, /* DDR2-400 SC */
  646. {0, 0, 800, 667, 3410, 33410, 3889, 33889}, /* DDR2-667 SC */
  647. {0, 0, 800, 800, 3403, 33403, 3845, 33845}, /* DDR2-800 SC */
  648. {0, 1, 800, 667, 6476, 36476, 6955, 36955}, /* DDR3-667 SC */
  649. {0, 1, 800, 800, 5958, 35958, 6400, 36400}, /* DDR3-800 SC */
  650. {0, 0, 667, 400, 3456, 33456, 4103, 34106}, /* DDR2-400 SC */
  651. {0, 0, 667, 667, 3428, 33428, 3927, 33927}, /* DDR2-667 SC */
  652. {0, 0, 667, 800, 3443, 33443, 3905, 33905}, /* DDR2-800 SC */
  653. {0, 1, 667, 667, 6494, 36494, 6993, 36993}, /* DDR3-667 SC */
  654. {0, 1, 667, 800, 5998, 35998, 6460, 36460}, /* DDR3-800 SC */
  655. {0, 0, 400, 400, 3528, 33528, 4255, 34255}, /* DDR2-400 SC */
  656. {0, 0, 400, 667, 3500, 33500, 4079, 34079}, /* DDR2-667 SC */
  657. {0, 0, 400, 800, 3487, 33487, 4029, 34029}, /* DDR2-800 SC */
  658. {0, 1, 400, 667, 6566, 36566, 7145, 37145}, /* DDR3-667 SC */
  659. {0, 1, 400, 800, 6042, 36042, 6584, 36584}, /* DDR3-800 SC */
  660. };
  661. static const struct cxsr_latency *intel_get_cxsr_latency(int is_desktop,
  662. int is_ddr3,
  663. int fsb,
  664. int mem)
  665. {
  666. const struct cxsr_latency *latency;
  667. int i;
  668. if (fsb == 0 || mem == 0)
  669. return NULL;
  670. for (i = 0; i < ARRAY_SIZE(cxsr_latency_table); i++) {
  671. latency = &cxsr_latency_table[i];
  672. if (is_desktop == latency->is_desktop &&
  673. is_ddr3 == latency->is_ddr3 &&
  674. fsb == latency->fsb_freq && mem == latency->mem_freq)
  675. return latency;
  676. }
  677. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  678. return NULL;
  679. }
  680. static void pineview_disable_cxsr(struct drm_device *dev)
  681. {
  682. struct drm_i915_private *dev_priv = dev->dev_private;
  683. /* deactivate cxsr */
  684. I915_WRITE(DSPFW3, I915_READ(DSPFW3) & ~PINEVIEW_SELF_REFRESH_EN);
  685. }
  686. /*
  687. * Latency for FIFO fetches is dependent on several factors:
  688. * - memory configuration (speed, channels)
  689. * - chipset
  690. * - current MCH state
  691. * It can be fairly high in some situations, so here we assume a fairly
  692. * pessimal value. It's a tradeoff between extra memory fetches (if we
  693. * set this value too high, the FIFO will fetch frequently to stay full)
  694. * and power consumption (set it too low to save power and we might see
  695. * FIFO underruns and display "flicker").
  696. *
  697. * A value of 5us seems to be a good balance; safe for very low end
  698. * platforms but not overly aggressive on lower latency configs.
  699. */
  700. static const int latency_ns = 5000;
  701. static int i9xx_get_fifo_size(struct drm_device *dev, int plane)
  702. {
  703. struct drm_i915_private *dev_priv = dev->dev_private;
  704. uint32_t dsparb = I915_READ(DSPARB);
  705. int size;
  706. size = dsparb & 0x7f;
  707. if (plane)
  708. size = ((dsparb >> DSPARB_CSTART_SHIFT) & 0x7f) - size;
  709. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  710. plane ? "B" : "A", size);
  711. return size;
  712. }
  713. static int i830_get_fifo_size(struct drm_device *dev, int plane)
  714. {
  715. struct drm_i915_private *dev_priv = dev->dev_private;
  716. uint32_t dsparb = I915_READ(DSPARB);
  717. int size;
  718. size = dsparb & 0x1ff;
  719. if (plane)
  720. size = ((dsparb >> DSPARB_BEND_SHIFT) & 0x1ff) - size;
  721. size >>= 1; /* Convert to cachelines */
  722. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  723. plane ? "B" : "A", size);
  724. return size;
  725. }
  726. static int i845_get_fifo_size(struct drm_device *dev, int plane)
  727. {
  728. struct drm_i915_private *dev_priv = dev->dev_private;
  729. uint32_t dsparb = I915_READ(DSPARB);
  730. int size;
  731. size = dsparb & 0x7f;
  732. size >>= 2; /* Convert to cachelines */
  733. DRM_DEBUG_KMS("FIFO size - (0x%08x) %s: %d\n", dsparb,
  734. plane ? "B" : "A",
  735. size);
  736. return size;
  737. }
  738. /* Pineview has different values for various configs */
  739. static const struct intel_watermark_params pineview_display_wm = {
  740. PINEVIEW_DISPLAY_FIFO,
  741. PINEVIEW_MAX_WM,
  742. PINEVIEW_DFT_WM,
  743. PINEVIEW_GUARD_WM,
  744. PINEVIEW_FIFO_LINE_SIZE
  745. };
  746. static const struct intel_watermark_params pineview_display_hplloff_wm = {
  747. PINEVIEW_DISPLAY_FIFO,
  748. PINEVIEW_MAX_WM,
  749. PINEVIEW_DFT_HPLLOFF_WM,
  750. PINEVIEW_GUARD_WM,
  751. PINEVIEW_FIFO_LINE_SIZE
  752. };
  753. static const struct intel_watermark_params pineview_cursor_wm = {
  754. PINEVIEW_CURSOR_FIFO,
  755. PINEVIEW_CURSOR_MAX_WM,
  756. PINEVIEW_CURSOR_DFT_WM,
  757. PINEVIEW_CURSOR_GUARD_WM,
  758. PINEVIEW_FIFO_LINE_SIZE,
  759. };
  760. static const struct intel_watermark_params pineview_cursor_hplloff_wm = {
  761. PINEVIEW_CURSOR_FIFO,
  762. PINEVIEW_CURSOR_MAX_WM,
  763. PINEVIEW_CURSOR_DFT_WM,
  764. PINEVIEW_CURSOR_GUARD_WM,
  765. PINEVIEW_FIFO_LINE_SIZE
  766. };
  767. static const struct intel_watermark_params g4x_wm_info = {
  768. G4X_FIFO_SIZE,
  769. G4X_MAX_WM,
  770. G4X_MAX_WM,
  771. 2,
  772. G4X_FIFO_LINE_SIZE,
  773. };
  774. static const struct intel_watermark_params g4x_cursor_wm_info = {
  775. I965_CURSOR_FIFO,
  776. I965_CURSOR_MAX_WM,
  777. I965_CURSOR_DFT_WM,
  778. 2,
  779. G4X_FIFO_LINE_SIZE,
  780. };
  781. static const struct intel_watermark_params valleyview_wm_info = {
  782. VALLEYVIEW_FIFO_SIZE,
  783. VALLEYVIEW_MAX_WM,
  784. VALLEYVIEW_MAX_WM,
  785. 2,
  786. G4X_FIFO_LINE_SIZE,
  787. };
  788. static const struct intel_watermark_params valleyview_cursor_wm_info = {
  789. I965_CURSOR_FIFO,
  790. VALLEYVIEW_CURSOR_MAX_WM,
  791. I965_CURSOR_DFT_WM,
  792. 2,
  793. G4X_FIFO_LINE_SIZE,
  794. };
  795. static const struct intel_watermark_params i965_cursor_wm_info = {
  796. I965_CURSOR_FIFO,
  797. I965_CURSOR_MAX_WM,
  798. I965_CURSOR_DFT_WM,
  799. 2,
  800. I915_FIFO_LINE_SIZE,
  801. };
  802. static const struct intel_watermark_params i945_wm_info = {
  803. I945_FIFO_SIZE,
  804. I915_MAX_WM,
  805. 1,
  806. 2,
  807. I915_FIFO_LINE_SIZE
  808. };
  809. static const struct intel_watermark_params i915_wm_info = {
  810. I915_FIFO_SIZE,
  811. I915_MAX_WM,
  812. 1,
  813. 2,
  814. I915_FIFO_LINE_SIZE
  815. };
  816. static const struct intel_watermark_params i830_wm_info = {
  817. I855GM_FIFO_SIZE,
  818. I915_MAX_WM,
  819. 1,
  820. 2,
  821. I830_FIFO_LINE_SIZE
  822. };
  823. static const struct intel_watermark_params i845_wm_info = {
  824. I830_FIFO_SIZE,
  825. I915_MAX_WM,
  826. 1,
  827. 2,
  828. I830_FIFO_LINE_SIZE
  829. };
  830. /**
  831. * intel_calculate_wm - calculate watermark level
  832. * @clock_in_khz: pixel clock
  833. * @wm: chip FIFO params
  834. * @pixel_size: display pixel size
  835. * @latency_ns: memory latency for the platform
  836. *
  837. * Calculate the watermark level (the level at which the display plane will
  838. * start fetching from memory again). Each chip has a different display
  839. * FIFO size and allocation, so the caller needs to figure that out and pass
  840. * in the correct intel_watermark_params structure.
  841. *
  842. * As the pixel clock runs, the FIFO will be drained at a rate that depends
  843. * on the pixel size. When it reaches the watermark level, it'll start
  844. * fetching FIFO line sized based chunks from memory until the FIFO fills
  845. * past the watermark point. If the FIFO drains completely, a FIFO underrun
  846. * will occur, and a display engine hang could result.
  847. */
  848. static unsigned long intel_calculate_wm(unsigned long clock_in_khz,
  849. const struct intel_watermark_params *wm,
  850. int fifo_size,
  851. int pixel_size,
  852. unsigned long latency_ns)
  853. {
  854. long entries_required, wm_size;
  855. /*
  856. * Note: we need to make sure we don't overflow for various clock &
  857. * latency values.
  858. * clocks go from a few thousand to several hundred thousand.
  859. * latency is usually a few thousand
  860. */
  861. entries_required = ((clock_in_khz / 1000) * pixel_size * latency_ns) /
  862. 1000;
  863. entries_required = DIV_ROUND_UP(entries_required, wm->cacheline_size);
  864. DRM_DEBUG_KMS("FIFO entries required for mode: %ld\n", entries_required);
  865. wm_size = fifo_size - (entries_required + wm->guard_size);
  866. DRM_DEBUG_KMS("FIFO watermark level: %ld\n", wm_size);
  867. /* Don't promote wm_size to unsigned... */
  868. if (wm_size > (long)wm->max_wm)
  869. wm_size = wm->max_wm;
  870. if (wm_size <= 0)
  871. wm_size = wm->default_wm;
  872. return wm_size;
  873. }
  874. static struct drm_crtc *single_enabled_crtc(struct drm_device *dev)
  875. {
  876. struct drm_crtc *crtc, *enabled = NULL;
  877. for_each_crtc(dev, crtc) {
  878. if (intel_crtc_active(crtc)) {
  879. if (enabled)
  880. return NULL;
  881. enabled = crtc;
  882. }
  883. }
  884. return enabled;
  885. }
  886. static void pineview_update_wm(struct drm_crtc *unused_crtc)
  887. {
  888. struct drm_device *dev = unused_crtc->dev;
  889. struct drm_i915_private *dev_priv = dev->dev_private;
  890. struct drm_crtc *crtc;
  891. const struct cxsr_latency *latency;
  892. u32 reg;
  893. unsigned long wm;
  894. latency = intel_get_cxsr_latency(IS_PINEVIEW_G(dev), dev_priv->is_ddr3,
  895. dev_priv->fsb_freq, dev_priv->mem_freq);
  896. if (!latency) {
  897. DRM_DEBUG_KMS("Unknown FSB/MEM found, disable CxSR\n");
  898. pineview_disable_cxsr(dev);
  899. return;
  900. }
  901. crtc = single_enabled_crtc(dev);
  902. if (crtc) {
  903. const struct drm_display_mode *adjusted_mode;
  904. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  905. int clock;
  906. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  907. clock = adjusted_mode->crtc_clock;
  908. /* Display SR */
  909. wm = intel_calculate_wm(clock, &pineview_display_wm,
  910. pineview_display_wm.fifo_size,
  911. pixel_size, latency->display_sr);
  912. reg = I915_READ(DSPFW1);
  913. reg &= ~DSPFW_SR_MASK;
  914. reg |= wm << DSPFW_SR_SHIFT;
  915. I915_WRITE(DSPFW1, reg);
  916. DRM_DEBUG_KMS("DSPFW1 register is %x\n", reg);
  917. /* cursor SR */
  918. wm = intel_calculate_wm(clock, &pineview_cursor_wm,
  919. pineview_display_wm.fifo_size,
  920. pixel_size, latency->cursor_sr);
  921. reg = I915_READ(DSPFW3);
  922. reg &= ~DSPFW_CURSOR_SR_MASK;
  923. reg |= (wm & 0x3f) << DSPFW_CURSOR_SR_SHIFT;
  924. I915_WRITE(DSPFW3, reg);
  925. /* Display HPLL off SR */
  926. wm = intel_calculate_wm(clock, &pineview_display_hplloff_wm,
  927. pineview_display_hplloff_wm.fifo_size,
  928. pixel_size, latency->display_hpll_disable);
  929. reg = I915_READ(DSPFW3);
  930. reg &= ~DSPFW_HPLL_SR_MASK;
  931. reg |= wm & DSPFW_HPLL_SR_MASK;
  932. I915_WRITE(DSPFW3, reg);
  933. /* cursor HPLL off SR */
  934. wm = intel_calculate_wm(clock, &pineview_cursor_hplloff_wm,
  935. pineview_display_hplloff_wm.fifo_size,
  936. pixel_size, latency->cursor_hpll_disable);
  937. reg = I915_READ(DSPFW3);
  938. reg &= ~DSPFW_HPLL_CURSOR_MASK;
  939. reg |= (wm & 0x3f) << DSPFW_HPLL_CURSOR_SHIFT;
  940. I915_WRITE(DSPFW3, reg);
  941. DRM_DEBUG_KMS("DSPFW3 register is %x\n", reg);
  942. /* activate cxsr */
  943. I915_WRITE(DSPFW3,
  944. I915_READ(DSPFW3) | PINEVIEW_SELF_REFRESH_EN);
  945. DRM_DEBUG_KMS("Self-refresh is enabled\n");
  946. } else {
  947. pineview_disable_cxsr(dev);
  948. DRM_DEBUG_KMS("Self-refresh is disabled\n");
  949. }
  950. }
  951. static bool g4x_compute_wm0(struct drm_device *dev,
  952. int plane,
  953. const struct intel_watermark_params *display,
  954. int display_latency_ns,
  955. const struct intel_watermark_params *cursor,
  956. int cursor_latency_ns,
  957. int *plane_wm,
  958. int *cursor_wm)
  959. {
  960. struct drm_crtc *crtc;
  961. const struct drm_display_mode *adjusted_mode;
  962. int htotal, hdisplay, clock, pixel_size;
  963. int line_time_us, line_count;
  964. int entries, tlb_miss;
  965. crtc = intel_get_crtc_for_plane(dev, plane);
  966. if (!intel_crtc_active(crtc)) {
  967. *cursor_wm = cursor->guard_size;
  968. *plane_wm = display->guard_size;
  969. return false;
  970. }
  971. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  972. clock = adjusted_mode->crtc_clock;
  973. htotal = adjusted_mode->crtc_htotal;
  974. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  975. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  976. /* Use the small buffer method to calculate plane watermark */
  977. entries = ((clock * pixel_size / 1000) * display_latency_ns) / 1000;
  978. tlb_miss = display->fifo_size*display->cacheline_size - hdisplay * 8;
  979. if (tlb_miss > 0)
  980. entries += tlb_miss;
  981. entries = DIV_ROUND_UP(entries, display->cacheline_size);
  982. *plane_wm = entries + display->guard_size;
  983. if (*plane_wm > (int)display->max_wm)
  984. *plane_wm = display->max_wm;
  985. /* Use the large buffer method to calculate cursor watermark */
  986. line_time_us = max(htotal * 1000 / clock, 1);
  987. line_count = (cursor_latency_ns / line_time_us + 1000) / 1000;
  988. entries = line_count * to_intel_crtc(crtc)->cursor_width * pixel_size;
  989. tlb_miss = cursor->fifo_size*cursor->cacheline_size - hdisplay * 8;
  990. if (tlb_miss > 0)
  991. entries += tlb_miss;
  992. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  993. *cursor_wm = entries + cursor->guard_size;
  994. if (*cursor_wm > (int)cursor->max_wm)
  995. *cursor_wm = (int)cursor->max_wm;
  996. return true;
  997. }
  998. /*
  999. * Check the wm result.
  1000. *
  1001. * If any calculated watermark values is larger than the maximum value that
  1002. * can be programmed into the associated watermark register, that watermark
  1003. * must be disabled.
  1004. */
  1005. static bool g4x_check_srwm(struct drm_device *dev,
  1006. int display_wm, int cursor_wm,
  1007. const struct intel_watermark_params *display,
  1008. const struct intel_watermark_params *cursor)
  1009. {
  1010. DRM_DEBUG_KMS("SR watermark: display plane %d, cursor %d\n",
  1011. display_wm, cursor_wm);
  1012. if (display_wm > display->max_wm) {
  1013. DRM_DEBUG_KMS("display watermark is too large(%d/%ld), disabling\n",
  1014. display_wm, display->max_wm);
  1015. return false;
  1016. }
  1017. if (cursor_wm > cursor->max_wm) {
  1018. DRM_DEBUG_KMS("cursor watermark is too large(%d/%ld), disabling\n",
  1019. cursor_wm, cursor->max_wm);
  1020. return false;
  1021. }
  1022. if (!(display_wm || cursor_wm)) {
  1023. DRM_DEBUG_KMS("SR latency is 0, disabling\n");
  1024. return false;
  1025. }
  1026. return true;
  1027. }
  1028. static bool g4x_compute_srwm(struct drm_device *dev,
  1029. int plane,
  1030. int latency_ns,
  1031. const struct intel_watermark_params *display,
  1032. const struct intel_watermark_params *cursor,
  1033. int *display_wm, int *cursor_wm)
  1034. {
  1035. struct drm_crtc *crtc;
  1036. const struct drm_display_mode *adjusted_mode;
  1037. int hdisplay, htotal, pixel_size, clock;
  1038. unsigned long line_time_us;
  1039. int line_count, line_size;
  1040. int small, large;
  1041. int entries;
  1042. if (!latency_ns) {
  1043. *display_wm = *cursor_wm = 0;
  1044. return false;
  1045. }
  1046. crtc = intel_get_crtc_for_plane(dev, plane);
  1047. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1048. clock = adjusted_mode->crtc_clock;
  1049. htotal = adjusted_mode->crtc_htotal;
  1050. hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1051. pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1052. line_time_us = max(htotal * 1000 / clock, 1);
  1053. line_count = (latency_ns / line_time_us + 1000) / 1000;
  1054. line_size = hdisplay * pixel_size;
  1055. /* Use the minimum of the small and large buffer method for primary */
  1056. small = ((clock * pixel_size / 1000) * latency_ns) / 1000;
  1057. large = line_count * line_size;
  1058. entries = DIV_ROUND_UP(min(small, large), display->cacheline_size);
  1059. *display_wm = entries + display->guard_size;
  1060. /* calculate the self-refresh watermark for display cursor */
  1061. entries = line_count * pixel_size * to_intel_crtc(crtc)->cursor_width;
  1062. entries = DIV_ROUND_UP(entries, cursor->cacheline_size);
  1063. *cursor_wm = entries + cursor->guard_size;
  1064. return g4x_check_srwm(dev,
  1065. *display_wm, *cursor_wm,
  1066. display, cursor);
  1067. }
  1068. static bool vlv_compute_drain_latency(struct drm_device *dev,
  1069. int plane,
  1070. int *plane_prec_mult,
  1071. int *plane_dl,
  1072. int *cursor_prec_mult,
  1073. int *cursor_dl)
  1074. {
  1075. struct drm_crtc *crtc;
  1076. int clock, pixel_size;
  1077. int entries;
  1078. crtc = intel_get_crtc_for_plane(dev, plane);
  1079. if (!intel_crtc_active(crtc))
  1080. return false;
  1081. clock = to_intel_crtc(crtc)->config.adjusted_mode.crtc_clock;
  1082. pixel_size = crtc->primary->fb->bits_per_pixel / 8; /* BPP */
  1083. entries = (clock / 1000) * pixel_size;
  1084. *plane_prec_mult = (entries > 256) ?
  1085. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1086. *plane_dl = (64 * (*plane_prec_mult) * 4) / ((clock / 1000) *
  1087. pixel_size);
  1088. entries = (clock / 1000) * 4; /* BPP is always 4 for cursor */
  1089. *cursor_prec_mult = (entries > 256) ?
  1090. DRAIN_LATENCY_PRECISION_32 : DRAIN_LATENCY_PRECISION_16;
  1091. *cursor_dl = (64 * (*cursor_prec_mult) * 4) / ((clock / 1000) * 4);
  1092. return true;
  1093. }
  1094. /*
  1095. * Update drain latency registers of memory arbiter
  1096. *
  1097. * Valleyview SoC has a new memory arbiter and needs drain latency registers
  1098. * to be programmed. Each plane has a drain latency multiplier and a drain
  1099. * latency value.
  1100. */
  1101. static void vlv_update_drain_latency(struct drm_device *dev)
  1102. {
  1103. struct drm_i915_private *dev_priv = dev->dev_private;
  1104. int planea_prec, planea_dl, planeb_prec, planeb_dl;
  1105. int cursora_prec, cursora_dl, cursorb_prec, cursorb_dl;
  1106. int plane_prec_mult, cursor_prec_mult; /* Precision multiplier is
  1107. either 16 or 32 */
  1108. /* For plane A, Cursor A */
  1109. if (vlv_compute_drain_latency(dev, 0, &plane_prec_mult, &planea_dl,
  1110. &cursor_prec_mult, &cursora_dl)) {
  1111. cursora_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1112. DDL_CURSORA_PRECISION_32 : DDL_CURSORA_PRECISION_16;
  1113. planea_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1114. DDL_PLANEA_PRECISION_32 : DDL_PLANEA_PRECISION_16;
  1115. I915_WRITE(VLV_DDL1, cursora_prec |
  1116. (cursora_dl << DDL_CURSORA_SHIFT) |
  1117. planea_prec | planea_dl);
  1118. }
  1119. /* For plane B, Cursor B */
  1120. if (vlv_compute_drain_latency(dev, 1, &plane_prec_mult, &planeb_dl,
  1121. &cursor_prec_mult, &cursorb_dl)) {
  1122. cursorb_prec = (cursor_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1123. DDL_CURSORB_PRECISION_32 : DDL_CURSORB_PRECISION_16;
  1124. planeb_prec = (plane_prec_mult == DRAIN_LATENCY_PRECISION_32) ?
  1125. DDL_PLANEB_PRECISION_32 : DDL_PLANEB_PRECISION_16;
  1126. I915_WRITE(VLV_DDL2, cursorb_prec |
  1127. (cursorb_dl << DDL_CURSORB_SHIFT) |
  1128. planeb_prec | planeb_dl);
  1129. }
  1130. }
  1131. #define single_plane_enabled(mask) is_power_of_2(mask)
  1132. static void valleyview_update_wm(struct drm_crtc *crtc)
  1133. {
  1134. struct drm_device *dev = crtc->dev;
  1135. static const int sr_latency_ns = 12000;
  1136. struct drm_i915_private *dev_priv = dev->dev_private;
  1137. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1138. int plane_sr, cursor_sr;
  1139. int ignore_plane_sr, ignore_cursor_sr;
  1140. unsigned int enabled = 0;
  1141. vlv_update_drain_latency(dev);
  1142. if (g4x_compute_wm0(dev, PIPE_A,
  1143. &valleyview_wm_info, latency_ns,
  1144. &valleyview_cursor_wm_info, latency_ns,
  1145. &planea_wm, &cursora_wm))
  1146. enabled |= 1 << PIPE_A;
  1147. if (g4x_compute_wm0(dev, PIPE_B,
  1148. &valleyview_wm_info, latency_ns,
  1149. &valleyview_cursor_wm_info, latency_ns,
  1150. &planeb_wm, &cursorb_wm))
  1151. enabled |= 1 << PIPE_B;
  1152. if (single_plane_enabled(enabled) &&
  1153. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1154. sr_latency_ns,
  1155. &valleyview_wm_info,
  1156. &valleyview_cursor_wm_info,
  1157. &plane_sr, &ignore_cursor_sr) &&
  1158. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1159. 2*sr_latency_ns,
  1160. &valleyview_wm_info,
  1161. &valleyview_cursor_wm_info,
  1162. &ignore_plane_sr, &cursor_sr)) {
  1163. I915_WRITE(FW_BLC_SELF_VLV, FW_CSPWRDWNEN);
  1164. } else {
  1165. I915_WRITE(FW_BLC_SELF_VLV,
  1166. I915_READ(FW_BLC_SELF_VLV) & ~FW_CSPWRDWNEN);
  1167. plane_sr = cursor_sr = 0;
  1168. }
  1169. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1170. planea_wm, cursora_wm,
  1171. planeb_wm, cursorb_wm,
  1172. plane_sr, cursor_sr);
  1173. I915_WRITE(DSPFW1,
  1174. (plane_sr << DSPFW_SR_SHIFT) |
  1175. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1176. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1177. planea_wm);
  1178. I915_WRITE(DSPFW2,
  1179. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1180. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1181. I915_WRITE(DSPFW3,
  1182. (I915_READ(DSPFW3) & ~DSPFW_CURSOR_SR_MASK) |
  1183. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1184. }
  1185. static void g4x_update_wm(struct drm_crtc *crtc)
  1186. {
  1187. struct drm_device *dev = crtc->dev;
  1188. static const int sr_latency_ns = 12000;
  1189. struct drm_i915_private *dev_priv = dev->dev_private;
  1190. int planea_wm, planeb_wm, cursora_wm, cursorb_wm;
  1191. int plane_sr, cursor_sr;
  1192. unsigned int enabled = 0;
  1193. if (g4x_compute_wm0(dev, PIPE_A,
  1194. &g4x_wm_info, latency_ns,
  1195. &g4x_cursor_wm_info, latency_ns,
  1196. &planea_wm, &cursora_wm))
  1197. enabled |= 1 << PIPE_A;
  1198. if (g4x_compute_wm0(dev, PIPE_B,
  1199. &g4x_wm_info, latency_ns,
  1200. &g4x_cursor_wm_info, latency_ns,
  1201. &planeb_wm, &cursorb_wm))
  1202. enabled |= 1 << PIPE_B;
  1203. if (single_plane_enabled(enabled) &&
  1204. g4x_compute_srwm(dev, ffs(enabled) - 1,
  1205. sr_latency_ns,
  1206. &g4x_wm_info,
  1207. &g4x_cursor_wm_info,
  1208. &plane_sr, &cursor_sr)) {
  1209. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1210. } else {
  1211. I915_WRITE(FW_BLC_SELF,
  1212. I915_READ(FW_BLC_SELF) & ~FW_BLC_SELF_EN);
  1213. plane_sr = cursor_sr = 0;
  1214. }
  1215. DRM_DEBUG_KMS("Setting FIFO watermarks - A: plane=%d, cursor=%d, B: plane=%d, cursor=%d, SR: plane=%d, cursor=%d\n",
  1216. planea_wm, cursora_wm,
  1217. planeb_wm, cursorb_wm,
  1218. plane_sr, cursor_sr);
  1219. I915_WRITE(DSPFW1,
  1220. (plane_sr << DSPFW_SR_SHIFT) |
  1221. (cursorb_wm << DSPFW_CURSORB_SHIFT) |
  1222. (planeb_wm << DSPFW_PLANEB_SHIFT) |
  1223. planea_wm);
  1224. I915_WRITE(DSPFW2,
  1225. (I915_READ(DSPFW2) & ~DSPFW_CURSORA_MASK) |
  1226. (cursora_wm << DSPFW_CURSORA_SHIFT));
  1227. /* HPLL off in SR has some issues on G4x... disable it */
  1228. I915_WRITE(DSPFW3,
  1229. (I915_READ(DSPFW3) & ~(DSPFW_HPLL_SR_EN | DSPFW_CURSOR_SR_MASK)) |
  1230. (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1231. }
  1232. static void i965_update_wm(struct drm_crtc *unused_crtc)
  1233. {
  1234. struct drm_device *dev = unused_crtc->dev;
  1235. struct drm_i915_private *dev_priv = dev->dev_private;
  1236. struct drm_crtc *crtc;
  1237. int srwm = 1;
  1238. int cursor_sr = 16;
  1239. /* Calc sr entries for one plane configs */
  1240. crtc = single_enabled_crtc(dev);
  1241. if (crtc) {
  1242. /* self-refresh has much higher latency */
  1243. static const int sr_latency_ns = 12000;
  1244. const struct drm_display_mode *adjusted_mode =
  1245. &to_intel_crtc(crtc)->config.adjusted_mode;
  1246. int clock = adjusted_mode->crtc_clock;
  1247. int htotal = adjusted_mode->crtc_htotal;
  1248. int hdisplay = to_intel_crtc(crtc)->config.pipe_src_w;
  1249. int pixel_size = crtc->primary->fb->bits_per_pixel / 8;
  1250. unsigned long line_time_us;
  1251. int entries;
  1252. line_time_us = max(htotal * 1000 / clock, 1);
  1253. /* Use ns/us then divide to preserve precision */
  1254. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1255. pixel_size * hdisplay;
  1256. entries = DIV_ROUND_UP(entries, I915_FIFO_LINE_SIZE);
  1257. srwm = I965_FIFO_SIZE - entries;
  1258. if (srwm < 0)
  1259. srwm = 1;
  1260. srwm &= 0x1ff;
  1261. DRM_DEBUG_KMS("self-refresh entries: %d, wm: %d\n",
  1262. entries, srwm);
  1263. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1264. pixel_size * to_intel_crtc(crtc)->cursor_width;
  1265. entries = DIV_ROUND_UP(entries,
  1266. i965_cursor_wm_info.cacheline_size);
  1267. cursor_sr = i965_cursor_wm_info.fifo_size -
  1268. (entries + i965_cursor_wm_info.guard_size);
  1269. if (cursor_sr > i965_cursor_wm_info.max_wm)
  1270. cursor_sr = i965_cursor_wm_info.max_wm;
  1271. DRM_DEBUG_KMS("self-refresh watermark: display plane %d "
  1272. "cursor %d\n", srwm, cursor_sr);
  1273. if (IS_CRESTLINE(dev))
  1274. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN);
  1275. } else {
  1276. /* Turn off self refresh if both pipes are enabled */
  1277. if (IS_CRESTLINE(dev))
  1278. I915_WRITE(FW_BLC_SELF, I915_READ(FW_BLC_SELF)
  1279. & ~FW_BLC_SELF_EN);
  1280. }
  1281. DRM_DEBUG_KMS("Setting FIFO watermarks - A: 8, B: 8, C: 8, SR %d\n",
  1282. srwm);
  1283. /* 965 has limitations... */
  1284. I915_WRITE(DSPFW1, (srwm << DSPFW_SR_SHIFT) |
  1285. (8 << 16) | (8 << 8) | (8 << 0));
  1286. I915_WRITE(DSPFW2, (8 << 8) | (8 << 0));
  1287. /* update cursor SR watermark */
  1288. I915_WRITE(DSPFW3, (cursor_sr << DSPFW_CURSOR_SR_SHIFT));
  1289. }
  1290. static void i9xx_update_wm(struct drm_crtc *unused_crtc)
  1291. {
  1292. struct drm_device *dev = unused_crtc->dev;
  1293. struct drm_i915_private *dev_priv = dev->dev_private;
  1294. const struct intel_watermark_params *wm_info;
  1295. uint32_t fwater_lo;
  1296. uint32_t fwater_hi;
  1297. int cwm, srwm = 1;
  1298. int fifo_size;
  1299. int planea_wm, planeb_wm;
  1300. struct drm_crtc *crtc, *enabled = NULL;
  1301. if (IS_I945GM(dev))
  1302. wm_info = &i945_wm_info;
  1303. else if (!IS_GEN2(dev))
  1304. wm_info = &i915_wm_info;
  1305. else
  1306. wm_info = &i830_wm_info;
  1307. fifo_size = dev_priv->display.get_fifo_size(dev, 0);
  1308. crtc = intel_get_crtc_for_plane(dev, 0);
  1309. if (intel_crtc_active(crtc)) {
  1310. const struct drm_display_mode *adjusted_mode;
  1311. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1312. if (IS_GEN2(dev))
  1313. cpp = 4;
  1314. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1315. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1316. wm_info, fifo_size, cpp,
  1317. latency_ns);
  1318. enabled = crtc;
  1319. } else
  1320. planea_wm = fifo_size - wm_info->guard_size;
  1321. fifo_size = dev_priv->display.get_fifo_size(dev, 1);
  1322. crtc = intel_get_crtc_for_plane(dev, 1);
  1323. if (intel_crtc_active(crtc)) {
  1324. const struct drm_display_mode *adjusted_mode;
  1325. int cpp = crtc->primary->fb->bits_per_pixel / 8;
  1326. if (IS_GEN2(dev))
  1327. cpp = 4;
  1328. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1329. planeb_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1330. wm_info, fifo_size, cpp,
  1331. latency_ns);
  1332. if (enabled == NULL)
  1333. enabled = crtc;
  1334. else
  1335. enabled = NULL;
  1336. } else
  1337. planeb_wm = fifo_size - wm_info->guard_size;
  1338. DRM_DEBUG_KMS("FIFO watermarks - A: %d, B: %d\n", planea_wm, planeb_wm);
  1339. if (IS_I915GM(dev) && enabled) {
  1340. struct intel_framebuffer *fb;
  1341. fb = to_intel_framebuffer(enabled->primary->fb);
  1342. /* self-refresh seems busted with untiled */
  1343. if (fb->obj->tiling_mode == I915_TILING_NONE)
  1344. enabled = NULL;
  1345. }
  1346. /*
  1347. * Overlay gets an aggressive default since video jitter is bad.
  1348. */
  1349. cwm = 2;
  1350. /* Play safe and disable self-refresh before adjusting watermarks. */
  1351. if (IS_I945G(dev) || IS_I945GM(dev))
  1352. I915_WRITE(FW_BLC_SELF, FW_BLC_SELF_EN_MASK | 0);
  1353. else if (IS_I915GM(dev))
  1354. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_SELF_EN));
  1355. /* Calc sr entries for one plane configs */
  1356. if (HAS_FW_BLC(dev) && enabled) {
  1357. /* self-refresh has much higher latency */
  1358. static const int sr_latency_ns = 6000;
  1359. const struct drm_display_mode *adjusted_mode =
  1360. &to_intel_crtc(enabled)->config.adjusted_mode;
  1361. int clock = adjusted_mode->crtc_clock;
  1362. int htotal = adjusted_mode->crtc_htotal;
  1363. int hdisplay = to_intel_crtc(enabled)->config.pipe_src_w;
  1364. int pixel_size = enabled->primary->fb->bits_per_pixel / 8;
  1365. unsigned long line_time_us;
  1366. int entries;
  1367. line_time_us = max(htotal * 1000 / clock, 1);
  1368. /* Use ns/us then divide to preserve precision */
  1369. entries = (((sr_latency_ns / line_time_us) + 1000) / 1000) *
  1370. pixel_size * hdisplay;
  1371. entries = DIV_ROUND_UP(entries, wm_info->cacheline_size);
  1372. DRM_DEBUG_KMS("self-refresh entries: %d\n", entries);
  1373. srwm = wm_info->fifo_size - entries;
  1374. if (srwm < 0)
  1375. srwm = 1;
  1376. if (IS_I945G(dev) || IS_I945GM(dev))
  1377. I915_WRITE(FW_BLC_SELF,
  1378. FW_BLC_SELF_FIFO_MASK | (srwm & 0xff));
  1379. else if (IS_I915GM(dev))
  1380. I915_WRITE(FW_BLC_SELF, srwm & 0x3f);
  1381. }
  1382. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d, B: %d, C: %d, SR %d\n",
  1383. planea_wm, planeb_wm, cwm, srwm);
  1384. fwater_lo = ((planeb_wm & 0x3f) << 16) | (planea_wm & 0x3f);
  1385. fwater_hi = (cwm & 0x1f);
  1386. /* Set request length to 8 cachelines per fetch */
  1387. fwater_lo = fwater_lo | (1 << 24) | (1 << 8);
  1388. fwater_hi = fwater_hi | (1 << 8);
  1389. I915_WRITE(FW_BLC, fwater_lo);
  1390. I915_WRITE(FW_BLC2, fwater_hi);
  1391. if (HAS_FW_BLC(dev)) {
  1392. if (enabled) {
  1393. if (IS_I945G(dev) || IS_I945GM(dev))
  1394. I915_WRITE(FW_BLC_SELF,
  1395. FW_BLC_SELF_EN_MASK | FW_BLC_SELF_EN);
  1396. else if (IS_I915GM(dev))
  1397. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_SELF_EN));
  1398. DRM_DEBUG_KMS("memory self refresh enabled\n");
  1399. } else
  1400. DRM_DEBUG_KMS("memory self refresh disabled\n");
  1401. }
  1402. }
  1403. static void i845_update_wm(struct drm_crtc *unused_crtc)
  1404. {
  1405. struct drm_device *dev = unused_crtc->dev;
  1406. struct drm_i915_private *dev_priv = dev->dev_private;
  1407. struct drm_crtc *crtc;
  1408. const struct drm_display_mode *adjusted_mode;
  1409. uint32_t fwater_lo;
  1410. int planea_wm;
  1411. crtc = single_enabled_crtc(dev);
  1412. if (crtc == NULL)
  1413. return;
  1414. adjusted_mode = &to_intel_crtc(crtc)->config.adjusted_mode;
  1415. planea_wm = intel_calculate_wm(adjusted_mode->crtc_clock,
  1416. &i845_wm_info,
  1417. dev_priv->display.get_fifo_size(dev, 0),
  1418. 4, latency_ns);
  1419. fwater_lo = I915_READ(FW_BLC) & ~0xfff;
  1420. fwater_lo |= (3<<8) | planea_wm;
  1421. DRM_DEBUG_KMS("Setting FIFO watermarks - A: %d\n", planea_wm);
  1422. I915_WRITE(FW_BLC, fwater_lo);
  1423. }
  1424. static uint32_t ilk_pipe_pixel_rate(struct drm_device *dev,
  1425. struct drm_crtc *crtc)
  1426. {
  1427. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1428. uint32_t pixel_rate;
  1429. pixel_rate = intel_crtc->config.adjusted_mode.crtc_clock;
  1430. /* We only use IF-ID interlacing. If we ever use PF-ID we'll need to
  1431. * adjust the pixel_rate here. */
  1432. if (intel_crtc->config.pch_pfit.enabled) {
  1433. uint64_t pipe_w, pipe_h, pfit_w, pfit_h;
  1434. uint32_t pfit_size = intel_crtc->config.pch_pfit.size;
  1435. pipe_w = intel_crtc->config.pipe_src_w;
  1436. pipe_h = intel_crtc->config.pipe_src_h;
  1437. pfit_w = (pfit_size >> 16) & 0xFFFF;
  1438. pfit_h = pfit_size & 0xFFFF;
  1439. if (pipe_w < pfit_w)
  1440. pipe_w = pfit_w;
  1441. if (pipe_h < pfit_h)
  1442. pipe_h = pfit_h;
  1443. pixel_rate = div_u64((uint64_t) pixel_rate * pipe_w * pipe_h,
  1444. pfit_w * pfit_h);
  1445. }
  1446. return pixel_rate;
  1447. }
  1448. /* latency must be in 0.1us units. */
  1449. static uint32_t ilk_wm_method1(uint32_t pixel_rate, uint8_t bytes_per_pixel,
  1450. uint32_t latency)
  1451. {
  1452. uint64_t ret;
  1453. if (WARN(latency == 0, "Latency value missing\n"))
  1454. return UINT_MAX;
  1455. ret = (uint64_t) pixel_rate * bytes_per_pixel * latency;
  1456. ret = DIV_ROUND_UP_ULL(ret, 64 * 10000) + 2;
  1457. return ret;
  1458. }
  1459. /* latency must be in 0.1us units. */
  1460. static uint32_t ilk_wm_method2(uint32_t pixel_rate, uint32_t pipe_htotal,
  1461. uint32_t horiz_pixels, uint8_t bytes_per_pixel,
  1462. uint32_t latency)
  1463. {
  1464. uint32_t ret;
  1465. if (WARN(latency == 0, "Latency value missing\n"))
  1466. return UINT_MAX;
  1467. ret = (latency * pixel_rate) / (pipe_htotal * 10000);
  1468. ret = (ret + 1) * horiz_pixels * bytes_per_pixel;
  1469. ret = DIV_ROUND_UP(ret, 64) + 2;
  1470. return ret;
  1471. }
  1472. static uint32_t ilk_wm_fbc(uint32_t pri_val, uint32_t horiz_pixels,
  1473. uint8_t bytes_per_pixel)
  1474. {
  1475. return DIV_ROUND_UP(pri_val * 64, horiz_pixels * bytes_per_pixel) + 2;
  1476. }
  1477. struct ilk_pipe_wm_parameters {
  1478. bool active;
  1479. uint32_t pipe_htotal;
  1480. uint32_t pixel_rate;
  1481. struct intel_plane_wm_parameters pri;
  1482. struct intel_plane_wm_parameters spr;
  1483. struct intel_plane_wm_parameters cur;
  1484. };
  1485. struct ilk_wm_maximums {
  1486. uint16_t pri;
  1487. uint16_t spr;
  1488. uint16_t cur;
  1489. uint16_t fbc;
  1490. };
  1491. /* used in computing the new watermarks state */
  1492. struct intel_wm_config {
  1493. unsigned int num_pipes_active;
  1494. bool sprites_enabled;
  1495. bool sprites_scaled;
  1496. };
  1497. /*
  1498. * For both WM_PIPE and WM_LP.
  1499. * mem_value must be in 0.1us units.
  1500. */
  1501. static uint32_t ilk_compute_pri_wm(const struct ilk_pipe_wm_parameters *params,
  1502. uint32_t mem_value,
  1503. bool is_lp)
  1504. {
  1505. uint32_t method1, method2;
  1506. if (!params->active || !params->pri.enabled)
  1507. return 0;
  1508. method1 = ilk_wm_method1(params->pixel_rate,
  1509. params->pri.bytes_per_pixel,
  1510. mem_value);
  1511. if (!is_lp)
  1512. return method1;
  1513. method2 = ilk_wm_method2(params->pixel_rate,
  1514. params->pipe_htotal,
  1515. params->pri.horiz_pixels,
  1516. params->pri.bytes_per_pixel,
  1517. mem_value);
  1518. return min(method1, method2);
  1519. }
  1520. /*
  1521. * For both WM_PIPE and WM_LP.
  1522. * mem_value must be in 0.1us units.
  1523. */
  1524. static uint32_t ilk_compute_spr_wm(const struct ilk_pipe_wm_parameters *params,
  1525. uint32_t mem_value)
  1526. {
  1527. uint32_t method1, method2;
  1528. if (!params->active || !params->spr.enabled)
  1529. return 0;
  1530. method1 = ilk_wm_method1(params->pixel_rate,
  1531. params->spr.bytes_per_pixel,
  1532. mem_value);
  1533. method2 = ilk_wm_method2(params->pixel_rate,
  1534. params->pipe_htotal,
  1535. params->spr.horiz_pixels,
  1536. params->spr.bytes_per_pixel,
  1537. mem_value);
  1538. return min(method1, method2);
  1539. }
  1540. /*
  1541. * For both WM_PIPE and WM_LP.
  1542. * mem_value must be in 0.1us units.
  1543. */
  1544. static uint32_t ilk_compute_cur_wm(const struct ilk_pipe_wm_parameters *params,
  1545. uint32_t mem_value)
  1546. {
  1547. if (!params->active || !params->cur.enabled)
  1548. return 0;
  1549. return ilk_wm_method2(params->pixel_rate,
  1550. params->pipe_htotal,
  1551. params->cur.horiz_pixels,
  1552. params->cur.bytes_per_pixel,
  1553. mem_value);
  1554. }
  1555. /* Only for WM_LP. */
  1556. static uint32_t ilk_compute_fbc_wm(const struct ilk_pipe_wm_parameters *params,
  1557. uint32_t pri_val)
  1558. {
  1559. if (!params->active || !params->pri.enabled)
  1560. return 0;
  1561. return ilk_wm_fbc(pri_val,
  1562. params->pri.horiz_pixels,
  1563. params->pri.bytes_per_pixel);
  1564. }
  1565. static unsigned int ilk_display_fifo_size(const struct drm_device *dev)
  1566. {
  1567. if (INTEL_INFO(dev)->gen >= 8)
  1568. return 3072;
  1569. else if (INTEL_INFO(dev)->gen >= 7)
  1570. return 768;
  1571. else
  1572. return 512;
  1573. }
  1574. static unsigned int ilk_plane_wm_reg_max(const struct drm_device *dev,
  1575. int level, bool is_sprite)
  1576. {
  1577. if (INTEL_INFO(dev)->gen >= 8)
  1578. /* BDW primary/sprite plane watermarks */
  1579. return level == 0 ? 255 : 2047;
  1580. else if (INTEL_INFO(dev)->gen >= 7)
  1581. /* IVB/HSW primary/sprite plane watermarks */
  1582. return level == 0 ? 127 : 1023;
  1583. else if (!is_sprite)
  1584. /* ILK/SNB primary plane watermarks */
  1585. return level == 0 ? 127 : 511;
  1586. else
  1587. /* ILK/SNB sprite plane watermarks */
  1588. return level == 0 ? 63 : 255;
  1589. }
  1590. static unsigned int ilk_cursor_wm_reg_max(const struct drm_device *dev,
  1591. int level)
  1592. {
  1593. if (INTEL_INFO(dev)->gen >= 7)
  1594. return level == 0 ? 63 : 255;
  1595. else
  1596. return level == 0 ? 31 : 63;
  1597. }
  1598. static unsigned int ilk_fbc_wm_reg_max(const struct drm_device *dev)
  1599. {
  1600. if (INTEL_INFO(dev)->gen >= 8)
  1601. return 31;
  1602. else
  1603. return 15;
  1604. }
  1605. /* Calculate the maximum primary/sprite plane watermark */
  1606. static unsigned int ilk_plane_wm_max(const struct drm_device *dev,
  1607. int level,
  1608. const struct intel_wm_config *config,
  1609. enum intel_ddb_partitioning ddb_partitioning,
  1610. bool is_sprite)
  1611. {
  1612. unsigned int fifo_size = ilk_display_fifo_size(dev);
  1613. /* if sprites aren't enabled, sprites get nothing */
  1614. if (is_sprite && !config->sprites_enabled)
  1615. return 0;
  1616. /* HSW allows LP1+ watermarks even with multiple pipes */
  1617. if (level == 0 || config->num_pipes_active > 1) {
  1618. fifo_size /= INTEL_INFO(dev)->num_pipes;
  1619. /*
  1620. * For some reason the non self refresh
  1621. * FIFO size is only half of the self
  1622. * refresh FIFO size on ILK/SNB.
  1623. */
  1624. if (INTEL_INFO(dev)->gen <= 6)
  1625. fifo_size /= 2;
  1626. }
  1627. if (config->sprites_enabled) {
  1628. /* level 0 is always calculated with 1:1 split */
  1629. if (level > 0 && ddb_partitioning == INTEL_DDB_PART_5_6) {
  1630. if (is_sprite)
  1631. fifo_size *= 5;
  1632. fifo_size /= 6;
  1633. } else {
  1634. fifo_size /= 2;
  1635. }
  1636. }
  1637. /* clamp to max that the registers can hold */
  1638. return min(fifo_size, ilk_plane_wm_reg_max(dev, level, is_sprite));
  1639. }
  1640. /* Calculate the maximum cursor plane watermark */
  1641. static unsigned int ilk_cursor_wm_max(const struct drm_device *dev,
  1642. int level,
  1643. const struct intel_wm_config *config)
  1644. {
  1645. /* HSW LP1+ watermarks w/ multiple pipes */
  1646. if (level > 0 && config->num_pipes_active > 1)
  1647. return 64;
  1648. /* otherwise just report max that registers can hold */
  1649. return ilk_cursor_wm_reg_max(dev, level);
  1650. }
  1651. static void ilk_compute_wm_maximums(const struct drm_device *dev,
  1652. int level,
  1653. const struct intel_wm_config *config,
  1654. enum intel_ddb_partitioning ddb_partitioning,
  1655. struct ilk_wm_maximums *max)
  1656. {
  1657. max->pri = ilk_plane_wm_max(dev, level, config, ddb_partitioning, false);
  1658. max->spr = ilk_plane_wm_max(dev, level, config, ddb_partitioning, true);
  1659. max->cur = ilk_cursor_wm_max(dev, level, config);
  1660. max->fbc = ilk_fbc_wm_reg_max(dev);
  1661. }
  1662. static void ilk_compute_wm_reg_maximums(struct drm_device *dev,
  1663. int level,
  1664. struct ilk_wm_maximums *max)
  1665. {
  1666. max->pri = ilk_plane_wm_reg_max(dev, level, false);
  1667. max->spr = ilk_plane_wm_reg_max(dev, level, true);
  1668. max->cur = ilk_cursor_wm_reg_max(dev, level);
  1669. max->fbc = ilk_fbc_wm_reg_max(dev);
  1670. }
  1671. static bool ilk_validate_wm_level(int level,
  1672. const struct ilk_wm_maximums *max,
  1673. struct intel_wm_level *result)
  1674. {
  1675. bool ret;
  1676. /* already determined to be invalid? */
  1677. if (!result->enable)
  1678. return false;
  1679. result->enable = result->pri_val <= max->pri &&
  1680. result->spr_val <= max->spr &&
  1681. result->cur_val <= max->cur;
  1682. ret = result->enable;
  1683. /*
  1684. * HACK until we can pre-compute everything,
  1685. * and thus fail gracefully if LP0 watermarks
  1686. * are exceeded...
  1687. */
  1688. if (level == 0 && !result->enable) {
  1689. if (result->pri_val > max->pri)
  1690. DRM_DEBUG_KMS("Primary WM%d too large %u (max %u)\n",
  1691. level, result->pri_val, max->pri);
  1692. if (result->spr_val > max->spr)
  1693. DRM_DEBUG_KMS("Sprite WM%d too large %u (max %u)\n",
  1694. level, result->spr_val, max->spr);
  1695. if (result->cur_val > max->cur)
  1696. DRM_DEBUG_KMS("Cursor WM%d too large %u (max %u)\n",
  1697. level, result->cur_val, max->cur);
  1698. result->pri_val = min_t(uint32_t, result->pri_val, max->pri);
  1699. result->spr_val = min_t(uint32_t, result->spr_val, max->spr);
  1700. result->cur_val = min_t(uint32_t, result->cur_val, max->cur);
  1701. result->enable = true;
  1702. }
  1703. return ret;
  1704. }
  1705. static void ilk_compute_wm_level(const struct drm_i915_private *dev_priv,
  1706. int level,
  1707. const struct ilk_pipe_wm_parameters *p,
  1708. struct intel_wm_level *result)
  1709. {
  1710. uint16_t pri_latency = dev_priv->wm.pri_latency[level];
  1711. uint16_t spr_latency = dev_priv->wm.spr_latency[level];
  1712. uint16_t cur_latency = dev_priv->wm.cur_latency[level];
  1713. /* WM1+ latency values stored in 0.5us units */
  1714. if (level > 0) {
  1715. pri_latency *= 5;
  1716. spr_latency *= 5;
  1717. cur_latency *= 5;
  1718. }
  1719. result->pri_val = ilk_compute_pri_wm(p, pri_latency, level);
  1720. result->spr_val = ilk_compute_spr_wm(p, spr_latency);
  1721. result->cur_val = ilk_compute_cur_wm(p, cur_latency);
  1722. result->fbc_val = ilk_compute_fbc_wm(p, result->pri_val);
  1723. result->enable = true;
  1724. }
  1725. static uint32_t
  1726. hsw_compute_linetime_wm(struct drm_device *dev, struct drm_crtc *crtc)
  1727. {
  1728. struct drm_i915_private *dev_priv = dev->dev_private;
  1729. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1730. struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
  1731. u32 linetime, ips_linetime;
  1732. if (!intel_crtc_active(crtc))
  1733. return 0;
  1734. /* The WM are computed with base on how long it takes to fill a single
  1735. * row at the given clock rate, multiplied by 8.
  1736. * */
  1737. linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1738. mode->crtc_clock);
  1739. ips_linetime = DIV_ROUND_CLOSEST(mode->crtc_htotal * 1000 * 8,
  1740. intel_ddi_get_cdclk_freq(dev_priv));
  1741. return PIPE_WM_LINETIME_IPS_LINETIME(ips_linetime) |
  1742. PIPE_WM_LINETIME_TIME(linetime);
  1743. }
  1744. static void intel_read_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1745. {
  1746. struct drm_i915_private *dev_priv = dev->dev_private;
  1747. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  1748. uint64_t sskpd = I915_READ64(MCH_SSKPD);
  1749. wm[0] = (sskpd >> 56) & 0xFF;
  1750. if (wm[0] == 0)
  1751. wm[0] = sskpd & 0xF;
  1752. wm[1] = (sskpd >> 4) & 0xFF;
  1753. wm[2] = (sskpd >> 12) & 0xFF;
  1754. wm[3] = (sskpd >> 20) & 0x1FF;
  1755. wm[4] = (sskpd >> 32) & 0x1FF;
  1756. } else if (INTEL_INFO(dev)->gen >= 6) {
  1757. uint32_t sskpd = I915_READ(MCH_SSKPD);
  1758. wm[0] = (sskpd >> SSKPD_WM0_SHIFT) & SSKPD_WM_MASK;
  1759. wm[1] = (sskpd >> SSKPD_WM1_SHIFT) & SSKPD_WM_MASK;
  1760. wm[2] = (sskpd >> SSKPD_WM2_SHIFT) & SSKPD_WM_MASK;
  1761. wm[3] = (sskpd >> SSKPD_WM3_SHIFT) & SSKPD_WM_MASK;
  1762. } else if (INTEL_INFO(dev)->gen >= 5) {
  1763. uint32_t mltr = I915_READ(MLTR_ILK);
  1764. /* ILK primary LP0 latency is 700 ns */
  1765. wm[0] = 7;
  1766. wm[1] = (mltr >> MLTR_WM1_SHIFT) & ILK_SRLT_MASK;
  1767. wm[2] = (mltr >> MLTR_WM2_SHIFT) & ILK_SRLT_MASK;
  1768. }
  1769. }
  1770. static void intel_fixup_spr_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1771. {
  1772. /* ILK sprite LP0 latency is 1300 ns */
  1773. if (INTEL_INFO(dev)->gen == 5)
  1774. wm[0] = 13;
  1775. }
  1776. static void intel_fixup_cur_wm_latency(struct drm_device *dev, uint16_t wm[5])
  1777. {
  1778. /* ILK cursor LP0 latency is 1300 ns */
  1779. if (INTEL_INFO(dev)->gen == 5)
  1780. wm[0] = 13;
  1781. /* WaDoubleCursorLP3Latency:ivb */
  1782. if (IS_IVYBRIDGE(dev))
  1783. wm[3] *= 2;
  1784. }
  1785. int ilk_wm_max_level(const struct drm_device *dev)
  1786. {
  1787. /* how many WM levels are we expecting */
  1788. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1789. return 4;
  1790. else if (INTEL_INFO(dev)->gen >= 6)
  1791. return 3;
  1792. else
  1793. return 2;
  1794. }
  1795. static void intel_print_wm_latency(struct drm_device *dev,
  1796. const char *name,
  1797. const uint16_t wm[5])
  1798. {
  1799. int level, max_level = ilk_wm_max_level(dev);
  1800. for (level = 0; level <= max_level; level++) {
  1801. unsigned int latency = wm[level];
  1802. if (latency == 0) {
  1803. DRM_ERROR("%s WM%d latency not provided\n",
  1804. name, level);
  1805. continue;
  1806. }
  1807. /* WM1+ latency values in 0.5us units */
  1808. if (level > 0)
  1809. latency *= 5;
  1810. DRM_DEBUG_KMS("%s WM%d latency %u (%u.%u usec)\n",
  1811. name, level, wm[level],
  1812. latency / 10, latency % 10);
  1813. }
  1814. }
  1815. static void ilk_setup_wm_latency(struct drm_device *dev)
  1816. {
  1817. struct drm_i915_private *dev_priv = dev->dev_private;
  1818. intel_read_wm_latency(dev, dev_priv->wm.pri_latency);
  1819. memcpy(dev_priv->wm.spr_latency, dev_priv->wm.pri_latency,
  1820. sizeof(dev_priv->wm.pri_latency));
  1821. memcpy(dev_priv->wm.cur_latency, dev_priv->wm.pri_latency,
  1822. sizeof(dev_priv->wm.pri_latency));
  1823. intel_fixup_spr_wm_latency(dev, dev_priv->wm.spr_latency);
  1824. intel_fixup_cur_wm_latency(dev, dev_priv->wm.cur_latency);
  1825. intel_print_wm_latency(dev, "Primary", dev_priv->wm.pri_latency);
  1826. intel_print_wm_latency(dev, "Sprite", dev_priv->wm.spr_latency);
  1827. intel_print_wm_latency(dev, "Cursor", dev_priv->wm.cur_latency);
  1828. }
  1829. static void ilk_compute_wm_parameters(struct drm_crtc *crtc,
  1830. struct ilk_pipe_wm_parameters *p)
  1831. {
  1832. struct drm_device *dev = crtc->dev;
  1833. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1834. enum pipe pipe = intel_crtc->pipe;
  1835. struct drm_plane *plane;
  1836. if (!intel_crtc_active(crtc))
  1837. return;
  1838. p->active = true;
  1839. p->pipe_htotal = intel_crtc->config.adjusted_mode.crtc_htotal;
  1840. p->pixel_rate = ilk_pipe_pixel_rate(dev, crtc);
  1841. p->pri.bytes_per_pixel = crtc->primary->fb->bits_per_pixel / 8;
  1842. p->cur.bytes_per_pixel = 4;
  1843. p->pri.horiz_pixels = intel_crtc->config.pipe_src_w;
  1844. p->cur.horiz_pixels = intel_crtc->cursor_width;
  1845. /* TODO: for now, assume primary and cursor planes are always enabled. */
  1846. p->pri.enabled = true;
  1847. p->cur.enabled = true;
  1848. drm_for_each_legacy_plane(plane, &dev->mode_config.plane_list) {
  1849. struct intel_plane *intel_plane = to_intel_plane(plane);
  1850. if (intel_plane->pipe == pipe) {
  1851. p->spr = intel_plane->wm;
  1852. break;
  1853. }
  1854. }
  1855. }
  1856. static void ilk_compute_wm_config(struct drm_device *dev,
  1857. struct intel_wm_config *config)
  1858. {
  1859. struct intel_crtc *intel_crtc;
  1860. /* Compute the currently _active_ config */
  1861. for_each_intel_crtc(dev, intel_crtc) {
  1862. const struct intel_pipe_wm *wm = &intel_crtc->wm.active;
  1863. if (!wm->pipe_enabled)
  1864. continue;
  1865. config->sprites_enabled |= wm->sprites_enabled;
  1866. config->sprites_scaled |= wm->sprites_scaled;
  1867. config->num_pipes_active++;
  1868. }
  1869. }
  1870. /* Compute new watermarks for the pipe */
  1871. static bool intel_compute_pipe_wm(struct drm_crtc *crtc,
  1872. const struct ilk_pipe_wm_parameters *params,
  1873. struct intel_pipe_wm *pipe_wm)
  1874. {
  1875. struct drm_device *dev = crtc->dev;
  1876. const struct drm_i915_private *dev_priv = dev->dev_private;
  1877. int level, max_level = ilk_wm_max_level(dev);
  1878. /* LP0 watermark maximums depend on this pipe alone */
  1879. struct intel_wm_config config = {
  1880. .num_pipes_active = 1,
  1881. .sprites_enabled = params->spr.enabled,
  1882. .sprites_scaled = params->spr.scaled,
  1883. };
  1884. struct ilk_wm_maximums max;
  1885. pipe_wm->pipe_enabled = params->active;
  1886. pipe_wm->sprites_enabled = params->spr.enabled;
  1887. pipe_wm->sprites_scaled = params->spr.scaled;
  1888. /* ILK/SNB: LP2+ watermarks only w/o sprites */
  1889. if (INTEL_INFO(dev)->gen <= 6 && params->spr.enabled)
  1890. max_level = 1;
  1891. /* ILK/SNB/IVB: LP1+ watermarks only w/o scaling */
  1892. if (params->spr.scaled)
  1893. max_level = 0;
  1894. ilk_compute_wm_level(dev_priv, 0, params, &pipe_wm->wm[0]);
  1895. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  1896. pipe_wm->linetime = hsw_compute_linetime_wm(dev, crtc);
  1897. /* LP0 watermarks always use 1/2 DDB partitioning */
  1898. ilk_compute_wm_maximums(dev, 0, &config, INTEL_DDB_PART_1_2, &max);
  1899. /* At least LP0 must be valid */
  1900. if (!ilk_validate_wm_level(0, &max, &pipe_wm->wm[0]))
  1901. return false;
  1902. ilk_compute_wm_reg_maximums(dev, 1, &max);
  1903. for (level = 1; level <= max_level; level++) {
  1904. struct intel_wm_level wm = {};
  1905. ilk_compute_wm_level(dev_priv, level, params, &wm);
  1906. /*
  1907. * Disable any watermark level that exceeds the
  1908. * register maximums since such watermarks are
  1909. * always invalid.
  1910. */
  1911. if (!ilk_validate_wm_level(level, &max, &wm))
  1912. break;
  1913. pipe_wm->wm[level] = wm;
  1914. }
  1915. return true;
  1916. }
  1917. /*
  1918. * Merge the watermarks from all active pipes for a specific level.
  1919. */
  1920. static void ilk_merge_wm_level(struct drm_device *dev,
  1921. int level,
  1922. struct intel_wm_level *ret_wm)
  1923. {
  1924. const struct intel_crtc *intel_crtc;
  1925. ret_wm->enable = true;
  1926. for_each_intel_crtc(dev, intel_crtc) {
  1927. const struct intel_pipe_wm *active = &intel_crtc->wm.active;
  1928. const struct intel_wm_level *wm = &active->wm[level];
  1929. if (!active->pipe_enabled)
  1930. continue;
  1931. /*
  1932. * The watermark values may have been used in the past,
  1933. * so we must maintain them in the registers for some
  1934. * time even if the level is now disabled.
  1935. */
  1936. if (!wm->enable)
  1937. ret_wm->enable = false;
  1938. ret_wm->pri_val = max(ret_wm->pri_val, wm->pri_val);
  1939. ret_wm->spr_val = max(ret_wm->spr_val, wm->spr_val);
  1940. ret_wm->cur_val = max(ret_wm->cur_val, wm->cur_val);
  1941. ret_wm->fbc_val = max(ret_wm->fbc_val, wm->fbc_val);
  1942. }
  1943. }
  1944. /*
  1945. * Merge all low power watermarks for all active pipes.
  1946. */
  1947. static void ilk_wm_merge(struct drm_device *dev,
  1948. const struct intel_wm_config *config,
  1949. const struct ilk_wm_maximums *max,
  1950. struct intel_pipe_wm *merged)
  1951. {
  1952. int level, max_level = ilk_wm_max_level(dev);
  1953. int last_enabled_level = max_level;
  1954. /* ILK/SNB/IVB: LP1+ watermarks only w/ single pipe */
  1955. if ((INTEL_INFO(dev)->gen <= 6 || IS_IVYBRIDGE(dev)) &&
  1956. config->num_pipes_active > 1)
  1957. return;
  1958. /* ILK: FBC WM must be disabled always */
  1959. merged->fbc_wm_enabled = INTEL_INFO(dev)->gen >= 6;
  1960. /* merge each WM1+ level */
  1961. for (level = 1; level <= max_level; level++) {
  1962. struct intel_wm_level *wm = &merged->wm[level];
  1963. ilk_merge_wm_level(dev, level, wm);
  1964. if (level > last_enabled_level)
  1965. wm->enable = false;
  1966. else if (!ilk_validate_wm_level(level, max, wm))
  1967. /* make sure all following levels get disabled */
  1968. last_enabled_level = level - 1;
  1969. /*
  1970. * The spec says it is preferred to disable
  1971. * FBC WMs instead of disabling a WM level.
  1972. */
  1973. if (wm->fbc_val > max->fbc) {
  1974. if (wm->enable)
  1975. merged->fbc_wm_enabled = false;
  1976. wm->fbc_val = 0;
  1977. }
  1978. }
  1979. /* ILK: LP2+ must be disabled when FBC WM is disabled but FBC enabled */
  1980. /*
  1981. * FIXME this is racy. FBC might get enabled later.
  1982. * What we should check here is whether FBC can be
  1983. * enabled sometime later.
  1984. */
  1985. if (IS_GEN5(dev) && !merged->fbc_wm_enabled && intel_fbc_enabled(dev)) {
  1986. for (level = 2; level <= max_level; level++) {
  1987. struct intel_wm_level *wm = &merged->wm[level];
  1988. wm->enable = false;
  1989. }
  1990. }
  1991. }
  1992. static int ilk_wm_lp_to_level(int wm_lp, const struct intel_pipe_wm *pipe_wm)
  1993. {
  1994. /* LP1,LP2,LP3 levels are either 1,2,3 or 1,3,4 */
  1995. return wm_lp + (wm_lp >= 2 && pipe_wm->wm[4].enable);
  1996. }
  1997. /* The value we need to program into the WM_LPx latency field */
  1998. static unsigned int ilk_wm_lp_latency(struct drm_device *dev, int level)
  1999. {
  2000. struct drm_i915_private *dev_priv = dev->dev_private;
  2001. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2002. return 2 * level;
  2003. else
  2004. return dev_priv->wm.pri_latency[level];
  2005. }
  2006. static void ilk_compute_wm_results(struct drm_device *dev,
  2007. const struct intel_pipe_wm *merged,
  2008. enum intel_ddb_partitioning partitioning,
  2009. struct ilk_wm_values *results)
  2010. {
  2011. struct intel_crtc *intel_crtc;
  2012. int level, wm_lp;
  2013. results->enable_fbc_wm = merged->fbc_wm_enabled;
  2014. results->partitioning = partitioning;
  2015. /* LP1+ register values */
  2016. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2017. const struct intel_wm_level *r;
  2018. level = ilk_wm_lp_to_level(wm_lp, merged);
  2019. r = &merged->wm[level];
  2020. /*
  2021. * Maintain the watermark values even if the level is
  2022. * disabled. Doing otherwise could cause underruns.
  2023. */
  2024. results->wm_lp[wm_lp - 1] =
  2025. (ilk_wm_lp_latency(dev, level) << WM1_LP_LATENCY_SHIFT) |
  2026. (r->pri_val << WM1_LP_SR_SHIFT) |
  2027. r->cur_val;
  2028. if (r->enable)
  2029. results->wm_lp[wm_lp - 1] |= WM1_LP_SR_EN;
  2030. if (INTEL_INFO(dev)->gen >= 8)
  2031. results->wm_lp[wm_lp - 1] |=
  2032. r->fbc_val << WM1_LP_FBC_SHIFT_BDW;
  2033. else
  2034. results->wm_lp[wm_lp - 1] |=
  2035. r->fbc_val << WM1_LP_FBC_SHIFT;
  2036. /*
  2037. * Always set WM1S_LP_EN when spr_val != 0, even if the
  2038. * level is disabled. Doing otherwise could cause underruns.
  2039. */
  2040. if (INTEL_INFO(dev)->gen <= 6 && r->spr_val) {
  2041. WARN_ON(wm_lp != 1);
  2042. results->wm_lp_spr[wm_lp - 1] = WM1S_LP_EN | r->spr_val;
  2043. } else
  2044. results->wm_lp_spr[wm_lp - 1] = r->spr_val;
  2045. }
  2046. /* LP0 register values */
  2047. for_each_intel_crtc(dev, intel_crtc) {
  2048. enum pipe pipe = intel_crtc->pipe;
  2049. const struct intel_wm_level *r =
  2050. &intel_crtc->wm.active.wm[0];
  2051. if (WARN_ON(!r->enable))
  2052. continue;
  2053. results->wm_linetime[pipe] = intel_crtc->wm.active.linetime;
  2054. results->wm_pipe[pipe] =
  2055. (r->pri_val << WM0_PIPE_PLANE_SHIFT) |
  2056. (r->spr_val << WM0_PIPE_SPRITE_SHIFT) |
  2057. r->cur_val;
  2058. }
  2059. }
  2060. /* Find the result with the highest level enabled. Check for enable_fbc_wm in
  2061. * case both are at the same level. Prefer r1 in case they're the same. */
  2062. static struct intel_pipe_wm *ilk_find_best_result(struct drm_device *dev,
  2063. struct intel_pipe_wm *r1,
  2064. struct intel_pipe_wm *r2)
  2065. {
  2066. int level, max_level = ilk_wm_max_level(dev);
  2067. int level1 = 0, level2 = 0;
  2068. for (level = 1; level <= max_level; level++) {
  2069. if (r1->wm[level].enable)
  2070. level1 = level;
  2071. if (r2->wm[level].enable)
  2072. level2 = level;
  2073. }
  2074. if (level1 == level2) {
  2075. if (r2->fbc_wm_enabled && !r1->fbc_wm_enabled)
  2076. return r2;
  2077. else
  2078. return r1;
  2079. } else if (level1 > level2) {
  2080. return r1;
  2081. } else {
  2082. return r2;
  2083. }
  2084. }
  2085. /* dirty bits used to track which watermarks need changes */
  2086. #define WM_DIRTY_PIPE(pipe) (1 << (pipe))
  2087. #define WM_DIRTY_LINETIME(pipe) (1 << (8 + (pipe)))
  2088. #define WM_DIRTY_LP(wm_lp) (1 << (15 + (wm_lp)))
  2089. #define WM_DIRTY_LP_ALL (WM_DIRTY_LP(1) | WM_DIRTY_LP(2) | WM_DIRTY_LP(3))
  2090. #define WM_DIRTY_FBC (1 << 24)
  2091. #define WM_DIRTY_DDB (1 << 25)
  2092. static unsigned int ilk_compute_wm_dirty(struct drm_device *dev,
  2093. const struct ilk_wm_values *old,
  2094. const struct ilk_wm_values *new)
  2095. {
  2096. unsigned int dirty = 0;
  2097. enum pipe pipe;
  2098. int wm_lp;
  2099. for_each_pipe(pipe) {
  2100. if (old->wm_linetime[pipe] != new->wm_linetime[pipe]) {
  2101. dirty |= WM_DIRTY_LINETIME(pipe);
  2102. /* Must disable LP1+ watermarks too */
  2103. dirty |= WM_DIRTY_LP_ALL;
  2104. }
  2105. if (old->wm_pipe[pipe] != new->wm_pipe[pipe]) {
  2106. dirty |= WM_DIRTY_PIPE(pipe);
  2107. /* Must disable LP1+ watermarks too */
  2108. dirty |= WM_DIRTY_LP_ALL;
  2109. }
  2110. }
  2111. if (old->enable_fbc_wm != new->enable_fbc_wm) {
  2112. dirty |= WM_DIRTY_FBC;
  2113. /* Must disable LP1+ watermarks too */
  2114. dirty |= WM_DIRTY_LP_ALL;
  2115. }
  2116. if (old->partitioning != new->partitioning) {
  2117. dirty |= WM_DIRTY_DDB;
  2118. /* Must disable LP1+ watermarks too */
  2119. dirty |= WM_DIRTY_LP_ALL;
  2120. }
  2121. /* LP1+ watermarks already deemed dirty, no need to continue */
  2122. if (dirty & WM_DIRTY_LP_ALL)
  2123. return dirty;
  2124. /* Find the lowest numbered LP1+ watermark in need of an update... */
  2125. for (wm_lp = 1; wm_lp <= 3; wm_lp++) {
  2126. if (old->wm_lp[wm_lp - 1] != new->wm_lp[wm_lp - 1] ||
  2127. old->wm_lp_spr[wm_lp - 1] != new->wm_lp_spr[wm_lp - 1])
  2128. break;
  2129. }
  2130. /* ...and mark it and all higher numbered LP1+ watermarks as dirty */
  2131. for (; wm_lp <= 3; wm_lp++)
  2132. dirty |= WM_DIRTY_LP(wm_lp);
  2133. return dirty;
  2134. }
  2135. static bool _ilk_disable_lp_wm(struct drm_i915_private *dev_priv,
  2136. unsigned int dirty)
  2137. {
  2138. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2139. bool changed = false;
  2140. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] & WM1_LP_SR_EN) {
  2141. previous->wm_lp[2] &= ~WM1_LP_SR_EN;
  2142. I915_WRITE(WM3_LP_ILK, previous->wm_lp[2]);
  2143. changed = true;
  2144. }
  2145. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] & WM1_LP_SR_EN) {
  2146. previous->wm_lp[1] &= ~WM1_LP_SR_EN;
  2147. I915_WRITE(WM2_LP_ILK, previous->wm_lp[1]);
  2148. changed = true;
  2149. }
  2150. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] & WM1_LP_SR_EN) {
  2151. previous->wm_lp[0] &= ~WM1_LP_SR_EN;
  2152. I915_WRITE(WM1_LP_ILK, previous->wm_lp[0]);
  2153. changed = true;
  2154. }
  2155. /*
  2156. * Don't touch WM1S_LP_EN here.
  2157. * Doing so could cause underruns.
  2158. */
  2159. return changed;
  2160. }
  2161. /*
  2162. * The spec says we shouldn't write when we don't need, because every write
  2163. * causes WMs to be re-evaluated, expending some power.
  2164. */
  2165. static void ilk_write_wm_values(struct drm_i915_private *dev_priv,
  2166. struct ilk_wm_values *results)
  2167. {
  2168. struct drm_device *dev = dev_priv->dev;
  2169. struct ilk_wm_values *previous = &dev_priv->wm.hw;
  2170. unsigned int dirty;
  2171. uint32_t val;
  2172. dirty = ilk_compute_wm_dirty(dev, previous, results);
  2173. if (!dirty)
  2174. return;
  2175. _ilk_disable_lp_wm(dev_priv, dirty);
  2176. if (dirty & WM_DIRTY_PIPE(PIPE_A))
  2177. I915_WRITE(WM0_PIPEA_ILK, results->wm_pipe[0]);
  2178. if (dirty & WM_DIRTY_PIPE(PIPE_B))
  2179. I915_WRITE(WM0_PIPEB_ILK, results->wm_pipe[1]);
  2180. if (dirty & WM_DIRTY_PIPE(PIPE_C))
  2181. I915_WRITE(WM0_PIPEC_IVB, results->wm_pipe[2]);
  2182. if (dirty & WM_DIRTY_LINETIME(PIPE_A))
  2183. I915_WRITE(PIPE_WM_LINETIME(PIPE_A), results->wm_linetime[0]);
  2184. if (dirty & WM_DIRTY_LINETIME(PIPE_B))
  2185. I915_WRITE(PIPE_WM_LINETIME(PIPE_B), results->wm_linetime[1]);
  2186. if (dirty & WM_DIRTY_LINETIME(PIPE_C))
  2187. I915_WRITE(PIPE_WM_LINETIME(PIPE_C), results->wm_linetime[2]);
  2188. if (dirty & WM_DIRTY_DDB) {
  2189. if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
  2190. val = I915_READ(WM_MISC);
  2191. if (results->partitioning == INTEL_DDB_PART_1_2)
  2192. val &= ~WM_MISC_DATA_PARTITION_5_6;
  2193. else
  2194. val |= WM_MISC_DATA_PARTITION_5_6;
  2195. I915_WRITE(WM_MISC, val);
  2196. } else {
  2197. val = I915_READ(DISP_ARB_CTL2);
  2198. if (results->partitioning == INTEL_DDB_PART_1_2)
  2199. val &= ~DISP_DATA_PARTITION_5_6;
  2200. else
  2201. val |= DISP_DATA_PARTITION_5_6;
  2202. I915_WRITE(DISP_ARB_CTL2, val);
  2203. }
  2204. }
  2205. if (dirty & WM_DIRTY_FBC) {
  2206. val = I915_READ(DISP_ARB_CTL);
  2207. if (results->enable_fbc_wm)
  2208. val &= ~DISP_FBC_WM_DIS;
  2209. else
  2210. val |= DISP_FBC_WM_DIS;
  2211. I915_WRITE(DISP_ARB_CTL, val);
  2212. }
  2213. if (dirty & WM_DIRTY_LP(1) &&
  2214. previous->wm_lp_spr[0] != results->wm_lp_spr[0])
  2215. I915_WRITE(WM1S_LP_ILK, results->wm_lp_spr[0]);
  2216. if (INTEL_INFO(dev)->gen >= 7) {
  2217. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp_spr[1] != results->wm_lp_spr[1])
  2218. I915_WRITE(WM2S_LP_IVB, results->wm_lp_spr[1]);
  2219. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp_spr[2] != results->wm_lp_spr[2])
  2220. I915_WRITE(WM3S_LP_IVB, results->wm_lp_spr[2]);
  2221. }
  2222. if (dirty & WM_DIRTY_LP(1) && previous->wm_lp[0] != results->wm_lp[0])
  2223. I915_WRITE(WM1_LP_ILK, results->wm_lp[0]);
  2224. if (dirty & WM_DIRTY_LP(2) && previous->wm_lp[1] != results->wm_lp[1])
  2225. I915_WRITE(WM2_LP_ILK, results->wm_lp[1]);
  2226. if (dirty & WM_DIRTY_LP(3) && previous->wm_lp[2] != results->wm_lp[2])
  2227. I915_WRITE(WM3_LP_ILK, results->wm_lp[2]);
  2228. dev_priv->wm.hw = *results;
  2229. }
  2230. static bool ilk_disable_lp_wm(struct drm_device *dev)
  2231. {
  2232. struct drm_i915_private *dev_priv = dev->dev_private;
  2233. return _ilk_disable_lp_wm(dev_priv, WM_DIRTY_LP_ALL);
  2234. }
  2235. static void ilk_update_wm(struct drm_crtc *crtc)
  2236. {
  2237. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2238. struct drm_device *dev = crtc->dev;
  2239. struct drm_i915_private *dev_priv = dev->dev_private;
  2240. struct ilk_wm_maximums max;
  2241. struct ilk_pipe_wm_parameters params = {};
  2242. struct ilk_wm_values results = {};
  2243. enum intel_ddb_partitioning partitioning;
  2244. struct intel_pipe_wm pipe_wm = {};
  2245. struct intel_pipe_wm lp_wm_1_2 = {}, lp_wm_5_6 = {}, *best_lp_wm;
  2246. struct intel_wm_config config = {};
  2247. ilk_compute_wm_parameters(crtc, &params);
  2248. intel_compute_pipe_wm(crtc, &params, &pipe_wm);
  2249. if (!memcmp(&intel_crtc->wm.active, &pipe_wm, sizeof(pipe_wm)))
  2250. return;
  2251. intel_crtc->wm.active = pipe_wm;
  2252. ilk_compute_wm_config(dev, &config);
  2253. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_1_2, &max);
  2254. ilk_wm_merge(dev, &config, &max, &lp_wm_1_2);
  2255. /* 5/6 split only in single pipe config on IVB+ */
  2256. if (INTEL_INFO(dev)->gen >= 7 &&
  2257. config.num_pipes_active == 1 && config.sprites_enabled) {
  2258. ilk_compute_wm_maximums(dev, 1, &config, INTEL_DDB_PART_5_6, &max);
  2259. ilk_wm_merge(dev, &config, &max, &lp_wm_5_6);
  2260. best_lp_wm = ilk_find_best_result(dev, &lp_wm_1_2, &lp_wm_5_6);
  2261. } else {
  2262. best_lp_wm = &lp_wm_1_2;
  2263. }
  2264. partitioning = (best_lp_wm == &lp_wm_1_2) ?
  2265. INTEL_DDB_PART_1_2 : INTEL_DDB_PART_5_6;
  2266. ilk_compute_wm_results(dev, best_lp_wm, partitioning, &results);
  2267. ilk_write_wm_values(dev_priv, &results);
  2268. }
  2269. static void ilk_update_sprite_wm(struct drm_plane *plane,
  2270. struct drm_crtc *crtc,
  2271. uint32_t sprite_width, int pixel_size,
  2272. bool enabled, bool scaled)
  2273. {
  2274. struct drm_device *dev = plane->dev;
  2275. struct intel_plane *intel_plane = to_intel_plane(plane);
  2276. intel_plane->wm.enabled = enabled;
  2277. intel_plane->wm.scaled = scaled;
  2278. intel_plane->wm.horiz_pixels = sprite_width;
  2279. intel_plane->wm.bytes_per_pixel = pixel_size;
  2280. /*
  2281. * IVB workaround: must disable low power watermarks for at least
  2282. * one frame before enabling scaling. LP watermarks can be re-enabled
  2283. * when scaling is disabled.
  2284. *
  2285. * WaCxSRDisabledForSpriteScaling:ivb
  2286. */
  2287. if (IS_IVYBRIDGE(dev) && scaled && ilk_disable_lp_wm(dev))
  2288. intel_wait_for_vblank(dev, intel_plane->pipe);
  2289. ilk_update_wm(crtc);
  2290. }
  2291. static void ilk_pipe_wm_get_hw_state(struct drm_crtc *crtc)
  2292. {
  2293. struct drm_device *dev = crtc->dev;
  2294. struct drm_i915_private *dev_priv = dev->dev_private;
  2295. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2296. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2297. struct intel_pipe_wm *active = &intel_crtc->wm.active;
  2298. enum pipe pipe = intel_crtc->pipe;
  2299. static const unsigned int wm0_pipe_reg[] = {
  2300. [PIPE_A] = WM0_PIPEA_ILK,
  2301. [PIPE_B] = WM0_PIPEB_ILK,
  2302. [PIPE_C] = WM0_PIPEC_IVB,
  2303. };
  2304. hw->wm_pipe[pipe] = I915_READ(wm0_pipe_reg[pipe]);
  2305. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2306. hw->wm_linetime[pipe] = I915_READ(PIPE_WM_LINETIME(pipe));
  2307. active->pipe_enabled = intel_crtc_active(crtc);
  2308. if (active->pipe_enabled) {
  2309. u32 tmp = hw->wm_pipe[pipe];
  2310. /*
  2311. * For active pipes LP0 watermark is marked as
  2312. * enabled, and LP1+ watermaks as disabled since
  2313. * we can't really reverse compute them in case
  2314. * multiple pipes are active.
  2315. */
  2316. active->wm[0].enable = true;
  2317. active->wm[0].pri_val = (tmp & WM0_PIPE_PLANE_MASK) >> WM0_PIPE_PLANE_SHIFT;
  2318. active->wm[0].spr_val = (tmp & WM0_PIPE_SPRITE_MASK) >> WM0_PIPE_SPRITE_SHIFT;
  2319. active->wm[0].cur_val = tmp & WM0_PIPE_CURSOR_MASK;
  2320. active->linetime = hw->wm_linetime[pipe];
  2321. } else {
  2322. int level, max_level = ilk_wm_max_level(dev);
  2323. /*
  2324. * For inactive pipes, all watermark levels
  2325. * should be marked as enabled but zeroed,
  2326. * which is what we'd compute them to.
  2327. */
  2328. for (level = 0; level <= max_level; level++)
  2329. active->wm[level].enable = true;
  2330. }
  2331. }
  2332. void ilk_wm_get_hw_state(struct drm_device *dev)
  2333. {
  2334. struct drm_i915_private *dev_priv = dev->dev_private;
  2335. struct ilk_wm_values *hw = &dev_priv->wm.hw;
  2336. struct drm_crtc *crtc;
  2337. for_each_crtc(dev, crtc)
  2338. ilk_pipe_wm_get_hw_state(crtc);
  2339. hw->wm_lp[0] = I915_READ(WM1_LP_ILK);
  2340. hw->wm_lp[1] = I915_READ(WM2_LP_ILK);
  2341. hw->wm_lp[2] = I915_READ(WM3_LP_ILK);
  2342. hw->wm_lp_spr[0] = I915_READ(WM1S_LP_ILK);
  2343. if (INTEL_INFO(dev)->gen >= 7) {
  2344. hw->wm_lp_spr[1] = I915_READ(WM2S_LP_IVB);
  2345. hw->wm_lp_spr[2] = I915_READ(WM3S_LP_IVB);
  2346. }
  2347. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2348. hw->partitioning = (I915_READ(WM_MISC) & WM_MISC_DATA_PARTITION_5_6) ?
  2349. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2350. else if (IS_IVYBRIDGE(dev))
  2351. hw->partitioning = (I915_READ(DISP_ARB_CTL2) & DISP_DATA_PARTITION_5_6) ?
  2352. INTEL_DDB_PART_5_6 : INTEL_DDB_PART_1_2;
  2353. hw->enable_fbc_wm =
  2354. !(I915_READ(DISP_ARB_CTL) & DISP_FBC_WM_DIS);
  2355. }
  2356. /**
  2357. * intel_update_watermarks - update FIFO watermark values based on current modes
  2358. *
  2359. * Calculate watermark values for the various WM regs based on current mode
  2360. * and plane configuration.
  2361. *
  2362. * There are several cases to deal with here:
  2363. * - normal (i.e. non-self-refresh)
  2364. * - self-refresh (SR) mode
  2365. * - lines are large relative to FIFO size (buffer can hold up to 2)
  2366. * - lines are small relative to FIFO size (buffer can hold more than 2
  2367. * lines), so need to account for TLB latency
  2368. *
  2369. * The normal calculation is:
  2370. * watermark = dotclock * bytes per pixel * latency
  2371. * where latency is platform & configuration dependent (we assume pessimal
  2372. * values here).
  2373. *
  2374. * The SR calculation is:
  2375. * watermark = (trunc(latency/line time)+1) * surface width *
  2376. * bytes per pixel
  2377. * where
  2378. * line time = htotal / dotclock
  2379. * surface width = hdisplay for normal plane and 64 for cursor
  2380. * and latency is assumed to be high, as above.
  2381. *
  2382. * The final value programmed to the register should always be rounded up,
  2383. * and include an extra 2 entries to account for clock crossings.
  2384. *
  2385. * We don't use the sprite, so we can ignore that. And on Crestline we have
  2386. * to set the non-SR watermarks to 8.
  2387. */
  2388. void intel_update_watermarks(struct drm_crtc *crtc)
  2389. {
  2390. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  2391. if (dev_priv->display.update_wm)
  2392. dev_priv->display.update_wm(crtc);
  2393. }
  2394. void intel_update_sprite_watermarks(struct drm_plane *plane,
  2395. struct drm_crtc *crtc,
  2396. uint32_t sprite_width, int pixel_size,
  2397. bool enabled, bool scaled)
  2398. {
  2399. struct drm_i915_private *dev_priv = plane->dev->dev_private;
  2400. if (dev_priv->display.update_sprite_wm)
  2401. dev_priv->display.update_sprite_wm(plane, crtc, sprite_width,
  2402. pixel_size, enabled, scaled);
  2403. }
  2404. static struct drm_i915_gem_object *
  2405. intel_alloc_context_page(struct drm_device *dev)
  2406. {
  2407. struct drm_i915_gem_object *ctx;
  2408. int ret;
  2409. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  2410. ctx = i915_gem_alloc_object(dev, 4096);
  2411. if (!ctx) {
  2412. DRM_DEBUG("failed to alloc power context, RC6 disabled\n");
  2413. return NULL;
  2414. }
  2415. ret = i915_gem_obj_ggtt_pin(ctx, 4096, 0);
  2416. if (ret) {
  2417. DRM_ERROR("failed to pin power context: %d\n", ret);
  2418. goto err_unref;
  2419. }
  2420. ret = i915_gem_object_set_to_gtt_domain(ctx, 1);
  2421. if (ret) {
  2422. DRM_ERROR("failed to set-domain on power context: %d\n", ret);
  2423. goto err_unpin;
  2424. }
  2425. return ctx;
  2426. err_unpin:
  2427. i915_gem_object_ggtt_unpin(ctx);
  2428. err_unref:
  2429. drm_gem_object_unreference(&ctx->base);
  2430. return NULL;
  2431. }
  2432. /**
  2433. * Lock protecting IPS related data structures
  2434. */
  2435. DEFINE_SPINLOCK(mchdev_lock);
  2436. /* Global for IPS driver to get at the current i915 device. Protected by
  2437. * mchdev_lock. */
  2438. static struct drm_i915_private *i915_mch_dev;
  2439. bool ironlake_set_drps(struct drm_device *dev, u8 val)
  2440. {
  2441. struct drm_i915_private *dev_priv = dev->dev_private;
  2442. u16 rgvswctl;
  2443. assert_spin_locked(&mchdev_lock);
  2444. rgvswctl = I915_READ16(MEMSWCTL);
  2445. if (rgvswctl & MEMCTL_CMD_STS) {
  2446. DRM_DEBUG("gpu busy, RCS change rejected\n");
  2447. return false; /* still busy with another command */
  2448. }
  2449. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  2450. (val << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  2451. I915_WRITE16(MEMSWCTL, rgvswctl);
  2452. POSTING_READ16(MEMSWCTL);
  2453. rgvswctl |= MEMCTL_CMD_STS;
  2454. I915_WRITE16(MEMSWCTL, rgvswctl);
  2455. return true;
  2456. }
  2457. static void ironlake_enable_drps(struct drm_device *dev)
  2458. {
  2459. struct drm_i915_private *dev_priv = dev->dev_private;
  2460. u32 rgvmodectl = I915_READ(MEMMODECTL);
  2461. u8 fmax, fmin, fstart, vstart;
  2462. spin_lock_irq(&mchdev_lock);
  2463. /* Enable temp reporting */
  2464. I915_WRITE16(PMMISC, I915_READ(PMMISC) | MCPPCE_EN);
  2465. I915_WRITE16(TSC1, I915_READ(TSC1) | TSE);
  2466. /* 100ms RC evaluation intervals */
  2467. I915_WRITE(RCUPEI, 100000);
  2468. I915_WRITE(RCDNEI, 100000);
  2469. /* Set max/min thresholds to 90ms and 80ms respectively */
  2470. I915_WRITE(RCBMAXAVG, 90000);
  2471. I915_WRITE(RCBMINAVG, 80000);
  2472. I915_WRITE(MEMIHYST, 1);
  2473. /* Set up min, max, and cur for interrupt handling */
  2474. fmax = (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT;
  2475. fmin = (rgvmodectl & MEMMODE_FMIN_MASK);
  2476. fstart = (rgvmodectl & MEMMODE_FSTART_MASK) >>
  2477. MEMMODE_FSTART_SHIFT;
  2478. vstart = (I915_READ(PXVFREQ_BASE + (fstart * 4)) & PXVFREQ_PX_MASK) >>
  2479. PXVFREQ_PX_SHIFT;
  2480. dev_priv->ips.fmax = fmax; /* IPS callback will increase this */
  2481. dev_priv->ips.fstart = fstart;
  2482. dev_priv->ips.max_delay = fstart;
  2483. dev_priv->ips.min_delay = fmin;
  2484. dev_priv->ips.cur_delay = fstart;
  2485. DRM_DEBUG_DRIVER("fmax: %d, fmin: %d, fstart: %d\n",
  2486. fmax, fmin, fstart);
  2487. I915_WRITE(MEMINTREN, MEMINT_CX_SUPR_EN | MEMINT_EVAL_CHG_EN);
  2488. /*
  2489. * Interrupts will be enabled in ironlake_irq_postinstall
  2490. */
  2491. I915_WRITE(VIDSTART, vstart);
  2492. POSTING_READ(VIDSTART);
  2493. rgvmodectl |= MEMMODE_SWMODE_EN;
  2494. I915_WRITE(MEMMODECTL, rgvmodectl);
  2495. if (wait_for_atomic((I915_READ(MEMSWCTL) & MEMCTL_CMD_STS) == 0, 10))
  2496. DRM_ERROR("stuck trying to change perf mode\n");
  2497. mdelay(1);
  2498. ironlake_set_drps(dev, fstart);
  2499. dev_priv->ips.last_count1 = I915_READ(0x112e4) + I915_READ(0x112e8) +
  2500. I915_READ(0x112e0);
  2501. dev_priv->ips.last_time1 = jiffies_to_msecs(jiffies);
  2502. dev_priv->ips.last_count2 = I915_READ(0x112f4);
  2503. getrawmonotonic(&dev_priv->ips.last_time2);
  2504. spin_unlock_irq(&mchdev_lock);
  2505. }
  2506. static void ironlake_disable_drps(struct drm_device *dev)
  2507. {
  2508. struct drm_i915_private *dev_priv = dev->dev_private;
  2509. u16 rgvswctl;
  2510. spin_lock_irq(&mchdev_lock);
  2511. rgvswctl = I915_READ16(MEMSWCTL);
  2512. /* Ack interrupts, disable EFC interrupt */
  2513. I915_WRITE(MEMINTREN, I915_READ(MEMINTREN) & ~MEMINT_EVAL_CHG_EN);
  2514. I915_WRITE(MEMINTRSTS, MEMINT_EVAL_CHG);
  2515. I915_WRITE(DEIER, I915_READ(DEIER) & ~DE_PCU_EVENT);
  2516. I915_WRITE(DEIIR, DE_PCU_EVENT);
  2517. I915_WRITE(DEIMR, I915_READ(DEIMR) | DE_PCU_EVENT);
  2518. /* Go back to the starting frequency */
  2519. ironlake_set_drps(dev, dev_priv->ips.fstart);
  2520. mdelay(1);
  2521. rgvswctl |= MEMCTL_CMD_STS;
  2522. I915_WRITE(MEMSWCTL, rgvswctl);
  2523. mdelay(1);
  2524. spin_unlock_irq(&mchdev_lock);
  2525. }
  2526. /* There's a funny hw issue where the hw returns all 0 when reading from
  2527. * GEN6_RP_INTERRUPT_LIMITS. Hence we always need to compute the desired value
  2528. * ourselves, instead of doing a rmw cycle (which might result in us clearing
  2529. * all limits and the gpu stuck at whatever frequency it is at atm).
  2530. */
  2531. static u32 gen6_rps_limits(struct drm_i915_private *dev_priv, u8 val)
  2532. {
  2533. u32 limits;
  2534. /* Only set the down limit when we've reached the lowest level to avoid
  2535. * getting more interrupts, otherwise leave this clear. This prevents a
  2536. * race in the hw when coming out of rc6: There's a tiny window where
  2537. * the hw runs at the minimal clock before selecting the desired
  2538. * frequency, if the down threshold expires in that window we will not
  2539. * receive a down interrupt. */
  2540. limits = dev_priv->rps.max_freq_softlimit << 24;
  2541. if (val <= dev_priv->rps.min_freq_softlimit)
  2542. limits |= dev_priv->rps.min_freq_softlimit << 16;
  2543. return limits;
  2544. }
  2545. static void gen6_set_rps_thresholds(struct drm_i915_private *dev_priv, u8 val)
  2546. {
  2547. int new_power;
  2548. new_power = dev_priv->rps.power;
  2549. switch (dev_priv->rps.power) {
  2550. case LOW_POWER:
  2551. if (val > dev_priv->rps.efficient_freq + 1 && val > dev_priv->rps.cur_freq)
  2552. new_power = BETWEEN;
  2553. break;
  2554. case BETWEEN:
  2555. if (val <= dev_priv->rps.efficient_freq && val < dev_priv->rps.cur_freq)
  2556. new_power = LOW_POWER;
  2557. else if (val >= dev_priv->rps.rp0_freq && val > dev_priv->rps.cur_freq)
  2558. new_power = HIGH_POWER;
  2559. break;
  2560. case HIGH_POWER:
  2561. if (val < (dev_priv->rps.rp1_freq + dev_priv->rps.rp0_freq) >> 1 && val < dev_priv->rps.cur_freq)
  2562. new_power = BETWEEN;
  2563. break;
  2564. }
  2565. /* Max/min bins are special */
  2566. if (val == dev_priv->rps.min_freq_softlimit)
  2567. new_power = LOW_POWER;
  2568. if (val == dev_priv->rps.max_freq_softlimit)
  2569. new_power = HIGH_POWER;
  2570. if (new_power == dev_priv->rps.power)
  2571. return;
  2572. /* Note the units here are not exactly 1us, but 1280ns. */
  2573. switch (new_power) {
  2574. case LOW_POWER:
  2575. /* Upclock if more than 95% busy over 16ms */
  2576. I915_WRITE(GEN6_RP_UP_EI, 12500);
  2577. I915_WRITE(GEN6_RP_UP_THRESHOLD, 11800);
  2578. /* Downclock if less than 85% busy over 32ms */
  2579. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2580. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 21250);
  2581. I915_WRITE(GEN6_RP_CONTROL,
  2582. GEN6_RP_MEDIA_TURBO |
  2583. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2584. GEN6_RP_MEDIA_IS_GFX |
  2585. GEN6_RP_ENABLE |
  2586. GEN6_RP_UP_BUSY_AVG |
  2587. GEN6_RP_DOWN_IDLE_AVG);
  2588. break;
  2589. case BETWEEN:
  2590. /* Upclock if more than 90% busy over 13ms */
  2591. I915_WRITE(GEN6_RP_UP_EI, 10250);
  2592. I915_WRITE(GEN6_RP_UP_THRESHOLD, 9225);
  2593. /* Downclock if less than 75% busy over 32ms */
  2594. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2595. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 18750);
  2596. I915_WRITE(GEN6_RP_CONTROL,
  2597. GEN6_RP_MEDIA_TURBO |
  2598. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2599. GEN6_RP_MEDIA_IS_GFX |
  2600. GEN6_RP_ENABLE |
  2601. GEN6_RP_UP_BUSY_AVG |
  2602. GEN6_RP_DOWN_IDLE_AVG);
  2603. break;
  2604. case HIGH_POWER:
  2605. /* Upclock if more than 85% busy over 10ms */
  2606. I915_WRITE(GEN6_RP_UP_EI, 8000);
  2607. I915_WRITE(GEN6_RP_UP_THRESHOLD, 6800);
  2608. /* Downclock if less than 60% busy over 32ms */
  2609. I915_WRITE(GEN6_RP_DOWN_EI, 25000);
  2610. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 15000);
  2611. I915_WRITE(GEN6_RP_CONTROL,
  2612. GEN6_RP_MEDIA_TURBO |
  2613. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2614. GEN6_RP_MEDIA_IS_GFX |
  2615. GEN6_RP_ENABLE |
  2616. GEN6_RP_UP_BUSY_AVG |
  2617. GEN6_RP_DOWN_IDLE_AVG);
  2618. break;
  2619. }
  2620. dev_priv->rps.power = new_power;
  2621. dev_priv->rps.last_adj = 0;
  2622. }
  2623. static u32 gen6_rps_pm_mask(struct drm_i915_private *dev_priv, u8 val)
  2624. {
  2625. u32 mask = 0;
  2626. if (val > dev_priv->rps.min_freq_softlimit)
  2627. mask |= GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT;
  2628. if (val < dev_priv->rps.max_freq_softlimit)
  2629. mask |= GEN6_PM_RP_UP_THRESHOLD;
  2630. /* IVB and SNB hard hangs on looping batchbuffer
  2631. * if GEN6_PM_UP_EI_EXPIRED is masked.
  2632. */
  2633. if (INTEL_INFO(dev_priv->dev)->gen <= 7 && !IS_HASWELL(dev_priv->dev))
  2634. mask |= GEN6_PM_RP_UP_EI_EXPIRED;
  2635. if (IS_GEN8(dev_priv->dev))
  2636. mask |= GEN8_PMINTR_REDIRECT_TO_NON_DISP;
  2637. return ~mask;
  2638. }
  2639. /* gen6_set_rps is called to update the frequency request, but should also be
  2640. * called when the range (min_delay and max_delay) is modified so that we can
  2641. * update the GEN6_RP_INTERRUPT_LIMITS register accordingly. */
  2642. void gen6_set_rps(struct drm_device *dev, u8 val)
  2643. {
  2644. struct drm_i915_private *dev_priv = dev->dev_private;
  2645. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2646. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2647. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2648. /* min/max delay may still have been modified so be sure to
  2649. * write the limits value.
  2650. */
  2651. if (val != dev_priv->rps.cur_freq) {
  2652. gen6_set_rps_thresholds(dev_priv, val);
  2653. if (IS_HASWELL(dev) || IS_BROADWELL(dev))
  2654. I915_WRITE(GEN6_RPNSWREQ,
  2655. HSW_FREQUENCY(val));
  2656. else
  2657. I915_WRITE(GEN6_RPNSWREQ,
  2658. GEN6_FREQUENCY(val) |
  2659. GEN6_OFFSET(0) |
  2660. GEN6_AGGRESSIVE_TURBO);
  2661. }
  2662. /* Make sure we continue to get interrupts
  2663. * until we hit the minimum or maximum frequencies.
  2664. */
  2665. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS, gen6_rps_limits(dev_priv, val));
  2666. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2667. POSTING_READ(GEN6_RPNSWREQ);
  2668. dev_priv->rps.cur_freq = val;
  2669. trace_intel_gpu_freq_change(val * 50);
  2670. }
  2671. /* vlv_set_rps_idle: Set the frequency to Rpn if Gfx clocks are down
  2672. *
  2673. * * If Gfx is Idle, then
  2674. * 1. Mask Turbo interrupts
  2675. * 2. Bring up Gfx clock
  2676. * 3. Change the freq to Rpn and wait till P-Unit updates freq
  2677. * 4. Clear the Force GFX CLK ON bit so that Gfx can down
  2678. * 5. Unmask Turbo interrupts
  2679. */
  2680. static void vlv_set_rps_idle(struct drm_i915_private *dev_priv)
  2681. {
  2682. /*
  2683. * When we are idle. Drop to min voltage state.
  2684. */
  2685. if (dev_priv->rps.cur_freq <= dev_priv->rps.min_freq_softlimit)
  2686. return;
  2687. /* Mask turbo interrupt so that they will not come in between */
  2688. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2689. vlv_force_gfx_clock(dev_priv, true);
  2690. dev_priv->rps.cur_freq = dev_priv->rps.min_freq_softlimit;
  2691. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ,
  2692. dev_priv->rps.min_freq_softlimit);
  2693. if (wait_for(((vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS))
  2694. & GENFREQSTATUS) == 0, 5))
  2695. DRM_ERROR("timed out waiting for Punit\n");
  2696. vlv_force_gfx_clock(dev_priv, false);
  2697. I915_WRITE(GEN6_PMINTRMSK,
  2698. gen6_rps_pm_mask(dev_priv, dev_priv->rps.cur_freq));
  2699. }
  2700. void gen6_rps_idle(struct drm_i915_private *dev_priv)
  2701. {
  2702. struct drm_device *dev = dev_priv->dev;
  2703. mutex_lock(&dev_priv->rps.hw_lock);
  2704. if (dev_priv->rps.enabled) {
  2705. if (IS_VALLEYVIEW(dev))
  2706. vlv_set_rps_idle(dev_priv);
  2707. else
  2708. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  2709. dev_priv->rps.last_adj = 0;
  2710. }
  2711. mutex_unlock(&dev_priv->rps.hw_lock);
  2712. }
  2713. void gen6_rps_boost(struct drm_i915_private *dev_priv)
  2714. {
  2715. struct drm_device *dev = dev_priv->dev;
  2716. mutex_lock(&dev_priv->rps.hw_lock);
  2717. if (dev_priv->rps.enabled) {
  2718. if (IS_VALLEYVIEW(dev))
  2719. valleyview_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2720. else
  2721. gen6_set_rps(dev_priv->dev, dev_priv->rps.max_freq_softlimit);
  2722. dev_priv->rps.last_adj = 0;
  2723. }
  2724. mutex_unlock(&dev_priv->rps.hw_lock);
  2725. }
  2726. void valleyview_set_rps(struct drm_device *dev, u8 val)
  2727. {
  2728. struct drm_i915_private *dev_priv = dev->dev_private;
  2729. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2730. WARN_ON(val > dev_priv->rps.max_freq_softlimit);
  2731. WARN_ON(val < dev_priv->rps.min_freq_softlimit);
  2732. DRM_DEBUG_DRIVER("GPU freq request from %d MHz (%u) to %d MHz (%u)\n",
  2733. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  2734. dev_priv->rps.cur_freq,
  2735. vlv_gpu_freq(dev_priv, val), val);
  2736. if (val != dev_priv->rps.cur_freq)
  2737. vlv_punit_write(dev_priv, PUNIT_REG_GPU_FREQ_REQ, val);
  2738. I915_WRITE(GEN6_PMINTRMSK, gen6_rps_pm_mask(dev_priv, val));
  2739. dev_priv->rps.cur_freq = val;
  2740. trace_intel_gpu_freq_change(vlv_gpu_freq(dev_priv, val));
  2741. }
  2742. static void gen8_disable_rps_interrupts(struct drm_device *dev)
  2743. {
  2744. struct drm_i915_private *dev_priv = dev->dev_private;
  2745. I915_WRITE(GEN6_PMINTRMSK, ~GEN8_PMINTR_REDIRECT_TO_NON_DISP);
  2746. I915_WRITE(GEN8_GT_IER(2), I915_READ(GEN8_GT_IER(2)) &
  2747. ~dev_priv->pm_rps_events);
  2748. /* Complete PM interrupt masking here doesn't race with the rps work
  2749. * item again unmasking PM interrupts because that is using a different
  2750. * register (GEN8_GT_IMR(2)) to mask PM interrupts. The only risk is in
  2751. * leaving stale bits in GEN8_GT_IIR(2) and GEN8_GT_IMR(2) which
  2752. * gen8_enable_rps will clean up. */
  2753. spin_lock_irq(&dev_priv->irq_lock);
  2754. dev_priv->rps.pm_iir = 0;
  2755. spin_unlock_irq(&dev_priv->irq_lock);
  2756. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2757. }
  2758. static void gen6_disable_rps_interrupts(struct drm_device *dev)
  2759. {
  2760. struct drm_i915_private *dev_priv = dev->dev_private;
  2761. I915_WRITE(GEN6_PMINTRMSK, 0xffffffff);
  2762. I915_WRITE(GEN6_PMIER, I915_READ(GEN6_PMIER) &
  2763. ~dev_priv->pm_rps_events);
  2764. /* Complete PM interrupt masking here doesn't race with the rps work
  2765. * item again unmasking PM interrupts because that is using a different
  2766. * register (PMIMR) to mask PM interrupts. The only risk is in leaving
  2767. * stale bits in PMIIR and PMIMR which gen6_enable_rps will clean up. */
  2768. spin_lock_irq(&dev_priv->irq_lock);
  2769. dev_priv->rps.pm_iir = 0;
  2770. spin_unlock_irq(&dev_priv->irq_lock);
  2771. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2772. }
  2773. static void gen6_disable_rps(struct drm_device *dev)
  2774. {
  2775. struct drm_i915_private *dev_priv = dev->dev_private;
  2776. I915_WRITE(GEN6_RC_CONTROL, 0);
  2777. I915_WRITE(GEN6_RPNSWREQ, 1 << 31);
  2778. if (IS_BROADWELL(dev))
  2779. gen8_disable_rps_interrupts(dev);
  2780. else
  2781. gen6_disable_rps_interrupts(dev);
  2782. }
  2783. static void valleyview_disable_rps(struct drm_device *dev)
  2784. {
  2785. struct drm_i915_private *dev_priv = dev->dev_private;
  2786. I915_WRITE(GEN6_RC_CONTROL, 0);
  2787. gen6_disable_rps_interrupts(dev);
  2788. }
  2789. static void intel_print_rc6_info(struct drm_device *dev, u32 mode)
  2790. {
  2791. if (IS_VALLEYVIEW(dev)) {
  2792. if (mode & (GEN7_RC_CTL_TO_MODE | GEN6_RC_CTL_EI_MODE(1)))
  2793. mode = GEN6_RC_CTL_RC6_ENABLE;
  2794. else
  2795. mode = 0;
  2796. }
  2797. DRM_INFO("Enabling RC6 states: RC6 %s, RC6p %s, RC6pp %s\n",
  2798. (mode & GEN6_RC_CTL_RC6_ENABLE) ? "on" : "off",
  2799. (mode & GEN6_RC_CTL_RC6p_ENABLE) ? "on" : "off",
  2800. (mode & GEN6_RC_CTL_RC6pp_ENABLE) ? "on" : "off");
  2801. }
  2802. static int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6)
  2803. {
  2804. /* No RC6 before Ironlake */
  2805. if (INTEL_INFO(dev)->gen < 5)
  2806. return 0;
  2807. /* RC6 is only on Ironlake mobile not on desktop */
  2808. if (INTEL_INFO(dev)->gen == 5 && !IS_IRONLAKE_M(dev))
  2809. return 0;
  2810. /* Respect the kernel parameter if it is set */
  2811. if (enable_rc6 >= 0) {
  2812. int mask;
  2813. if (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
  2814. mask = INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE |
  2815. INTEL_RC6pp_ENABLE;
  2816. else
  2817. mask = INTEL_RC6_ENABLE;
  2818. if ((enable_rc6 & mask) != enable_rc6)
  2819. DRM_INFO("Adjusting RC6 mask to %d (requested %d, valid %d)\n",
  2820. enable_rc6 & mask, enable_rc6, mask);
  2821. return enable_rc6 & mask;
  2822. }
  2823. /* Disable RC6 on Ironlake */
  2824. if (INTEL_INFO(dev)->gen == 5)
  2825. return 0;
  2826. if (IS_IVYBRIDGE(dev))
  2827. return (INTEL_RC6_ENABLE | INTEL_RC6p_ENABLE);
  2828. return INTEL_RC6_ENABLE;
  2829. }
  2830. int intel_enable_rc6(const struct drm_device *dev)
  2831. {
  2832. return i915.enable_rc6;
  2833. }
  2834. static void gen8_enable_rps_interrupts(struct drm_device *dev)
  2835. {
  2836. struct drm_i915_private *dev_priv = dev->dev_private;
  2837. spin_lock_irq(&dev_priv->irq_lock);
  2838. WARN_ON(dev_priv->rps.pm_iir);
  2839. bdw_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  2840. I915_WRITE(GEN8_GT_IIR(2), dev_priv->pm_rps_events);
  2841. spin_unlock_irq(&dev_priv->irq_lock);
  2842. }
  2843. static void gen6_enable_rps_interrupts(struct drm_device *dev)
  2844. {
  2845. struct drm_i915_private *dev_priv = dev->dev_private;
  2846. spin_lock_irq(&dev_priv->irq_lock);
  2847. WARN_ON(dev_priv->rps.pm_iir);
  2848. snb_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  2849. I915_WRITE(GEN6_PMIIR, dev_priv->pm_rps_events);
  2850. spin_unlock_irq(&dev_priv->irq_lock);
  2851. }
  2852. static void parse_rp_state_cap(struct drm_i915_private *dev_priv, u32 rp_state_cap)
  2853. {
  2854. /* All of these values are in units of 50MHz */
  2855. dev_priv->rps.cur_freq = 0;
  2856. /* static values from HW: RP0 < RPe < RP1 < RPn (min_freq) */
  2857. dev_priv->rps.rp1_freq = (rp_state_cap >> 8) & 0xff;
  2858. dev_priv->rps.rp0_freq = (rp_state_cap >> 0) & 0xff;
  2859. dev_priv->rps.min_freq = (rp_state_cap >> 16) & 0xff;
  2860. /* XXX: only BYT has a special efficient freq */
  2861. dev_priv->rps.efficient_freq = dev_priv->rps.rp1_freq;
  2862. /* hw_max = RP0 until we check for overclocking */
  2863. dev_priv->rps.max_freq = dev_priv->rps.rp0_freq;
  2864. /* Preserve min/max settings in case of re-init */
  2865. if (dev_priv->rps.max_freq_softlimit == 0)
  2866. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  2867. if (dev_priv->rps.min_freq_softlimit == 0)
  2868. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  2869. }
  2870. static void gen8_enable_rps(struct drm_device *dev)
  2871. {
  2872. struct drm_i915_private *dev_priv = dev->dev_private;
  2873. struct intel_ring_buffer *ring;
  2874. uint32_t rc6_mask = 0, rp_state_cap;
  2875. int unused;
  2876. /* 1a: Software RC state - RC0 */
  2877. I915_WRITE(GEN6_RC_STATE, 0);
  2878. /* 1c & 1d: Get forcewake during program sequence. Although the driver
  2879. * hasn't enabled a state yet where we need forcewake, BIOS may have.*/
  2880. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2881. /* 2a: Disable RC states. */
  2882. I915_WRITE(GEN6_RC_CONTROL, 0);
  2883. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2884. parse_rp_state_cap(dev_priv, rp_state_cap);
  2885. /* 2b: Program RC6 thresholds.*/
  2886. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16);
  2887. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000); /* 12500 * 1280ns */
  2888. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25); /* 25 * 1280ns */
  2889. for_each_ring(ring, dev_priv, unused)
  2890. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2891. I915_WRITE(GEN6_RC_SLEEP, 0);
  2892. I915_WRITE(GEN6_RC6_THRESHOLD, 50000); /* 50/125ms per EI */
  2893. /* 3: Enable RC6 */
  2894. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  2895. rc6_mask = GEN6_RC_CTL_RC6_ENABLE;
  2896. intel_print_rc6_info(dev, rc6_mask);
  2897. I915_WRITE(GEN6_RC_CONTROL, GEN6_RC_CTL_HW_ENABLE |
  2898. GEN6_RC_CTL_EI_MODE(1) |
  2899. rc6_mask);
  2900. /* 4 Program defaults and thresholds for RPS*/
  2901. I915_WRITE(GEN6_RPNSWREQ,
  2902. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  2903. I915_WRITE(GEN6_RC_VIDEO_FREQ,
  2904. HSW_FREQUENCY(dev_priv->rps.rp1_freq));
  2905. /* NB: Docs say 1s, and 1000000 - which aren't equivalent */
  2906. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 100000000 / 128); /* 1 second timeout */
  2907. /* Docs recommend 900MHz, and 300 MHz respectively */
  2908. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  2909. dev_priv->rps.max_freq_softlimit << 24 |
  2910. dev_priv->rps.min_freq_softlimit << 16);
  2911. I915_WRITE(GEN6_RP_UP_THRESHOLD, 7600000 / 128); /* 76ms busyness per EI, 90% */
  2912. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 31300000 / 128); /* 313ms busyness per EI, 70%*/
  2913. I915_WRITE(GEN6_RP_UP_EI, 66000); /* 84.48ms, XXX: random? */
  2914. I915_WRITE(GEN6_RP_DOWN_EI, 350000); /* 448ms, XXX: random? */
  2915. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2916. /* 5: Enable RPS */
  2917. I915_WRITE(GEN6_RP_CONTROL,
  2918. GEN6_RP_MEDIA_TURBO |
  2919. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  2920. GEN6_RP_MEDIA_IS_GFX |
  2921. GEN6_RP_ENABLE |
  2922. GEN6_RP_UP_BUSY_AVG |
  2923. GEN6_RP_DOWN_IDLE_AVG);
  2924. /* 6: Ring frequency + overclocking (our driver does this later */
  2925. gen6_set_rps(dev, (I915_READ(GEN6_GT_PERF_STATUS) & 0xff00) >> 8);
  2926. gen8_enable_rps_interrupts(dev);
  2927. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  2928. }
  2929. static void gen6_enable_rps(struct drm_device *dev)
  2930. {
  2931. struct drm_i915_private *dev_priv = dev->dev_private;
  2932. struct intel_ring_buffer *ring;
  2933. u32 rp_state_cap;
  2934. u32 gt_perf_status;
  2935. u32 rc6vids, pcu_mbox = 0, rc6_mask = 0;
  2936. u32 gtfifodbg;
  2937. int rc6_mode;
  2938. int i, ret;
  2939. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  2940. /* Here begins a magic sequence of register writes to enable
  2941. * auto-downclocking.
  2942. *
  2943. * Perhaps there might be some value in exposing these to
  2944. * userspace...
  2945. */
  2946. I915_WRITE(GEN6_RC_STATE, 0);
  2947. /* Clear the DBG now so we don't confuse earlier errors */
  2948. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  2949. DRM_ERROR("GT fifo had a previous error %x\n", gtfifodbg);
  2950. I915_WRITE(GTFIFODBG, gtfifodbg);
  2951. }
  2952. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  2953. rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  2954. gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  2955. parse_rp_state_cap(dev_priv, rp_state_cap);
  2956. /* disable the counters and set deterministic thresholds */
  2957. I915_WRITE(GEN6_RC_CONTROL, 0);
  2958. I915_WRITE(GEN6_RC1_WAKE_RATE_LIMIT, 1000 << 16);
  2959. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 40 << 16 | 30);
  2960. I915_WRITE(GEN6_RC6pp_WAKE_RATE_LIMIT, 30);
  2961. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  2962. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  2963. for_each_ring(ring, dev_priv, i)
  2964. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  2965. I915_WRITE(GEN6_RC_SLEEP, 0);
  2966. I915_WRITE(GEN6_RC1e_THRESHOLD, 1000);
  2967. if (IS_IVYBRIDGE(dev))
  2968. I915_WRITE(GEN6_RC6_THRESHOLD, 125000);
  2969. else
  2970. I915_WRITE(GEN6_RC6_THRESHOLD, 50000);
  2971. I915_WRITE(GEN6_RC6p_THRESHOLD, 150000);
  2972. I915_WRITE(GEN6_RC6pp_THRESHOLD, 64000); /* unused */
  2973. /* Check if we are enabling RC6 */
  2974. rc6_mode = intel_enable_rc6(dev_priv->dev);
  2975. if (rc6_mode & INTEL_RC6_ENABLE)
  2976. rc6_mask |= GEN6_RC_CTL_RC6_ENABLE;
  2977. /* We don't use those on Haswell */
  2978. if (!IS_HASWELL(dev)) {
  2979. if (rc6_mode & INTEL_RC6p_ENABLE)
  2980. rc6_mask |= GEN6_RC_CTL_RC6p_ENABLE;
  2981. if (rc6_mode & INTEL_RC6pp_ENABLE)
  2982. rc6_mask |= GEN6_RC_CTL_RC6pp_ENABLE;
  2983. }
  2984. intel_print_rc6_info(dev, rc6_mask);
  2985. I915_WRITE(GEN6_RC_CONTROL,
  2986. rc6_mask |
  2987. GEN6_RC_CTL_EI_MODE(1) |
  2988. GEN6_RC_CTL_HW_ENABLE);
  2989. /* Power down if completely idle for over 50ms */
  2990. I915_WRITE(GEN6_RP_DOWN_TIMEOUT, 50000);
  2991. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  2992. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_MIN_FREQ_TABLE, 0);
  2993. if (ret)
  2994. DRM_DEBUG_DRIVER("Failed to set the min frequency\n");
  2995. ret = sandybridge_pcode_read(dev_priv, GEN6_READ_OC_PARAMS, &pcu_mbox);
  2996. if (!ret && (pcu_mbox & (1<<31))) { /* OC supported */
  2997. DRM_DEBUG_DRIVER("Overclocking supported. Max: %dMHz, Overclock max: %dMHz\n",
  2998. (dev_priv->rps.max_freq_softlimit & 0xff) * 50,
  2999. (pcu_mbox & 0xff) * 50);
  3000. dev_priv->rps.max_freq = pcu_mbox & 0xff;
  3001. }
  3002. dev_priv->rps.power = HIGH_POWER; /* force a reset */
  3003. gen6_set_rps(dev_priv->dev, dev_priv->rps.min_freq_softlimit);
  3004. gen6_enable_rps_interrupts(dev);
  3005. rc6vids = 0;
  3006. ret = sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  3007. if (IS_GEN6(dev) && ret) {
  3008. DRM_DEBUG_DRIVER("Couldn't check for BIOS workaround\n");
  3009. } else if (IS_GEN6(dev) && (GEN6_DECODE_RC6_VID(rc6vids & 0xff) < 450)) {
  3010. DRM_DEBUG_DRIVER("You should update your BIOS. Correcting minimum rc6 voltage (%dmV->%dmV)\n",
  3011. GEN6_DECODE_RC6_VID(rc6vids & 0xff), 450);
  3012. rc6vids &= 0xffff00;
  3013. rc6vids |= GEN6_ENCODE_RC6_VID(450);
  3014. ret = sandybridge_pcode_write(dev_priv, GEN6_PCODE_WRITE_RC6VIDS, rc6vids);
  3015. if (ret)
  3016. DRM_ERROR("Couldn't fix incorrect rc6 voltage\n");
  3017. }
  3018. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3019. }
  3020. static void __gen6_update_ring_freq(struct drm_device *dev)
  3021. {
  3022. struct drm_i915_private *dev_priv = dev->dev_private;
  3023. int min_freq = 15;
  3024. unsigned int gpu_freq;
  3025. unsigned int max_ia_freq, min_ring_freq;
  3026. int scaling_factor = 180;
  3027. struct cpufreq_policy *policy;
  3028. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3029. policy = cpufreq_cpu_get(0);
  3030. if (policy) {
  3031. max_ia_freq = policy->cpuinfo.max_freq;
  3032. cpufreq_cpu_put(policy);
  3033. } else {
  3034. /*
  3035. * Default to measured freq if none found, PCU will ensure we
  3036. * don't go over
  3037. */
  3038. max_ia_freq = tsc_khz;
  3039. }
  3040. /* Convert from kHz to MHz */
  3041. max_ia_freq /= 1000;
  3042. min_ring_freq = I915_READ(DCLK) & 0xf;
  3043. /* convert DDR frequency from units of 266.6MHz to bandwidth */
  3044. min_ring_freq = mult_frac(min_ring_freq, 8, 3);
  3045. /*
  3046. * For each potential GPU frequency, load a ring frequency we'd like
  3047. * to use for memory access. We do this by specifying the IA frequency
  3048. * the PCU should use as a reference to determine the ring frequency.
  3049. */
  3050. for (gpu_freq = dev_priv->rps.max_freq_softlimit; gpu_freq >= dev_priv->rps.min_freq_softlimit;
  3051. gpu_freq--) {
  3052. int diff = dev_priv->rps.max_freq_softlimit - gpu_freq;
  3053. unsigned int ia_freq = 0, ring_freq = 0;
  3054. if (INTEL_INFO(dev)->gen >= 8) {
  3055. /* max(2 * GT, DDR). NB: GT is 50MHz units */
  3056. ring_freq = max(min_ring_freq, gpu_freq);
  3057. } else if (IS_HASWELL(dev)) {
  3058. ring_freq = mult_frac(gpu_freq, 5, 4);
  3059. ring_freq = max(min_ring_freq, ring_freq);
  3060. /* leave ia_freq as the default, chosen by cpufreq */
  3061. } else {
  3062. /* On older processors, there is no separate ring
  3063. * clock domain, so in order to boost the bandwidth
  3064. * of the ring, we need to upclock the CPU (ia_freq).
  3065. *
  3066. * For GPU frequencies less than 750MHz,
  3067. * just use the lowest ring freq.
  3068. */
  3069. if (gpu_freq < min_freq)
  3070. ia_freq = 800;
  3071. else
  3072. ia_freq = max_ia_freq - ((diff * scaling_factor) / 2);
  3073. ia_freq = DIV_ROUND_CLOSEST(ia_freq, 100);
  3074. }
  3075. sandybridge_pcode_write(dev_priv,
  3076. GEN6_PCODE_WRITE_MIN_FREQ_TABLE,
  3077. ia_freq << GEN6_PCODE_FREQ_IA_RATIO_SHIFT |
  3078. ring_freq << GEN6_PCODE_FREQ_RING_RATIO_SHIFT |
  3079. gpu_freq);
  3080. }
  3081. }
  3082. void gen6_update_ring_freq(struct drm_device *dev)
  3083. {
  3084. struct drm_i915_private *dev_priv = dev->dev_private;
  3085. if (INTEL_INFO(dev)->gen < 6 || IS_VALLEYVIEW(dev))
  3086. return;
  3087. mutex_lock(&dev_priv->rps.hw_lock);
  3088. __gen6_update_ring_freq(dev);
  3089. mutex_unlock(&dev_priv->rps.hw_lock);
  3090. }
  3091. int valleyview_rps_max_freq(struct drm_i915_private *dev_priv)
  3092. {
  3093. u32 val, rp0;
  3094. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FREQ_FUSE);
  3095. rp0 = (val & FB_GFX_MAX_FREQ_FUSE_MASK) >> FB_GFX_MAX_FREQ_FUSE_SHIFT;
  3096. /* Clamp to max */
  3097. rp0 = min_t(u32, rp0, 0xea);
  3098. return rp0;
  3099. }
  3100. static int valleyview_rps_rpe_freq(struct drm_i915_private *dev_priv)
  3101. {
  3102. u32 val, rpe;
  3103. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_LO);
  3104. rpe = (val & FB_FMAX_VMIN_FREQ_LO_MASK) >> FB_FMAX_VMIN_FREQ_LO_SHIFT;
  3105. val = vlv_nc_read(dev_priv, IOSF_NC_FB_GFX_FMAX_FUSE_HI);
  3106. rpe |= (val & FB_FMAX_VMIN_FREQ_HI_MASK) << 5;
  3107. return rpe;
  3108. }
  3109. int valleyview_rps_min_freq(struct drm_i915_private *dev_priv)
  3110. {
  3111. return vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM) & 0xff;
  3112. }
  3113. /* Check that the pctx buffer wasn't move under us. */
  3114. static void valleyview_check_pctx(struct drm_i915_private *dev_priv)
  3115. {
  3116. unsigned long pctx_addr = I915_READ(VLV_PCBR) & ~4095;
  3117. WARN_ON(pctx_addr != dev_priv->mm.stolen_base +
  3118. dev_priv->vlv_pctx->stolen->start);
  3119. }
  3120. static void valleyview_setup_pctx(struct drm_device *dev)
  3121. {
  3122. struct drm_i915_private *dev_priv = dev->dev_private;
  3123. struct drm_i915_gem_object *pctx;
  3124. unsigned long pctx_paddr;
  3125. u32 pcbr;
  3126. int pctx_size = 24*1024;
  3127. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3128. pcbr = I915_READ(VLV_PCBR);
  3129. if (pcbr) {
  3130. /* BIOS set it up already, grab the pre-alloc'd space */
  3131. int pcbr_offset;
  3132. pcbr_offset = (pcbr & (~4095)) - dev_priv->mm.stolen_base;
  3133. pctx = i915_gem_object_create_stolen_for_preallocated(dev_priv->dev,
  3134. pcbr_offset,
  3135. I915_GTT_OFFSET_NONE,
  3136. pctx_size);
  3137. goto out;
  3138. }
  3139. /*
  3140. * From the Gunit register HAS:
  3141. * The Gfx driver is expected to program this register and ensure
  3142. * proper allocation within Gfx stolen memory. For example, this
  3143. * register should be programmed such than the PCBR range does not
  3144. * overlap with other ranges, such as the frame buffer, protected
  3145. * memory, or any other relevant ranges.
  3146. */
  3147. pctx = i915_gem_object_create_stolen(dev, pctx_size);
  3148. if (!pctx) {
  3149. DRM_DEBUG("not enough stolen space for PCTX, disabling\n");
  3150. return;
  3151. }
  3152. pctx_paddr = dev_priv->mm.stolen_base + pctx->stolen->start;
  3153. I915_WRITE(VLV_PCBR, pctx_paddr);
  3154. out:
  3155. dev_priv->vlv_pctx = pctx;
  3156. }
  3157. static void valleyview_cleanup_pctx(struct drm_device *dev)
  3158. {
  3159. struct drm_i915_private *dev_priv = dev->dev_private;
  3160. if (WARN_ON(!dev_priv->vlv_pctx))
  3161. return;
  3162. drm_gem_object_unreference(&dev_priv->vlv_pctx->base);
  3163. dev_priv->vlv_pctx = NULL;
  3164. }
  3165. static void valleyview_init_gt_powersave(struct drm_device *dev)
  3166. {
  3167. struct drm_i915_private *dev_priv = dev->dev_private;
  3168. valleyview_setup_pctx(dev);
  3169. mutex_lock(&dev_priv->rps.hw_lock);
  3170. dev_priv->rps.max_freq = valleyview_rps_max_freq(dev_priv);
  3171. dev_priv->rps.rp0_freq = dev_priv->rps.max_freq;
  3172. DRM_DEBUG_DRIVER("max GPU freq: %d MHz (%u)\n",
  3173. vlv_gpu_freq(dev_priv, dev_priv->rps.max_freq),
  3174. dev_priv->rps.max_freq);
  3175. dev_priv->rps.efficient_freq = valleyview_rps_rpe_freq(dev_priv);
  3176. DRM_DEBUG_DRIVER("RPe GPU freq: %d MHz (%u)\n",
  3177. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3178. dev_priv->rps.efficient_freq);
  3179. dev_priv->rps.min_freq = valleyview_rps_min_freq(dev_priv);
  3180. DRM_DEBUG_DRIVER("min GPU freq: %d MHz (%u)\n",
  3181. vlv_gpu_freq(dev_priv, dev_priv->rps.min_freq),
  3182. dev_priv->rps.min_freq);
  3183. /* Preserve min/max settings in case of re-init */
  3184. if (dev_priv->rps.max_freq_softlimit == 0)
  3185. dev_priv->rps.max_freq_softlimit = dev_priv->rps.max_freq;
  3186. if (dev_priv->rps.min_freq_softlimit == 0)
  3187. dev_priv->rps.min_freq_softlimit = dev_priv->rps.min_freq;
  3188. mutex_unlock(&dev_priv->rps.hw_lock);
  3189. }
  3190. static void valleyview_cleanup_gt_powersave(struct drm_device *dev)
  3191. {
  3192. valleyview_cleanup_pctx(dev);
  3193. }
  3194. static void valleyview_enable_rps(struct drm_device *dev)
  3195. {
  3196. struct drm_i915_private *dev_priv = dev->dev_private;
  3197. struct intel_ring_buffer *ring;
  3198. u32 gtfifodbg, val, rc6_mode = 0;
  3199. int i;
  3200. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  3201. valleyview_check_pctx(dev_priv);
  3202. if ((gtfifodbg = I915_READ(GTFIFODBG))) {
  3203. DRM_DEBUG_DRIVER("GT fifo had a previous error %x\n",
  3204. gtfifodbg);
  3205. I915_WRITE(GTFIFODBG, gtfifodbg);
  3206. }
  3207. /* If VLV, Forcewake all wells, else re-direct to regular path */
  3208. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  3209. I915_WRITE(GEN6_RP_UP_THRESHOLD, 59400);
  3210. I915_WRITE(GEN6_RP_DOWN_THRESHOLD, 245000);
  3211. I915_WRITE(GEN6_RP_UP_EI, 66000);
  3212. I915_WRITE(GEN6_RP_DOWN_EI, 350000);
  3213. I915_WRITE(GEN6_RP_IDLE_HYSTERSIS, 10);
  3214. I915_WRITE(GEN6_RP_CONTROL,
  3215. GEN6_RP_MEDIA_TURBO |
  3216. GEN6_RP_MEDIA_HW_NORMAL_MODE |
  3217. GEN6_RP_MEDIA_IS_GFX |
  3218. GEN6_RP_ENABLE |
  3219. GEN6_RP_UP_BUSY_AVG |
  3220. GEN6_RP_DOWN_IDLE_CONT);
  3221. I915_WRITE(GEN6_RC6_WAKE_RATE_LIMIT, 0x00280000);
  3222. I915_WRITE(GEN6_RC_EVALUATION_INTERVAL, 125000);
  3223. I915_WRITE(GEN6_RC_IDLE_HYSTERSIS, 25);
  3224. for_each_ring(ring, dev_priv, i)
  3225. I915_WRITE(RING_MAX_IDLE(ring->mmio_base), 10);
  3226. I915_WRITE(GEN6_RC6_THRESHOLD, 0x557);
  3227. /* allows RC6 residency counter to work */
  3228. I915_WRITE(VLV_COUNTER_CONTROL,
  3229. _MASKED_BIT_ENABLE(VLV_COUNT_RANGE_HIGH |
  3230. VLV_MEDIA_RC6_COUNT_EN |
  3231. VLV_RENDER_RC6_COUNT_EN));
  3232. if (intel_enable_rc6(dev) & INTEL_RC6_ENABLE)
  3233. rc6_mode = GEN7_RC_CTL_TO_MODE | VLV_RC_CTL_CTX_RST_PARALLEL;
  3234. intel_print_rc6_info(dev, rc6_mode);
  3235. I915_WRITE(GEN6_RC_CONTROL, rc6_mode);
  3236. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  3237. DRM_DEBUG_DRIVER("GPLL enabled? %s\n", val & 0x10 ? "yes" : "no");
  3238. DRM_DEBUG_DRIVER("GPU status: 0x%08x\n", val);
  3239. dev_priv->rps.cur_freq = (val >> 8) & 0xff;
  3240. DRM_DEBUG_DRIVER("current GPU freq: %d MHz (%u)\n",
  3241. vlv_gpu_freq(dev_priv, dev_priv->rps.cur_freq),
  3242. dev_priv->rps.cur_freq);
  3243. DRM_DEBUG_DRIVER("setting GPU freq to %d MHz (%u)\n",
  3244. vlv_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
  3245. dev_priv->rps.efficient_freq);
  3246. valleyview_set_rps(dev_priv->dev, dev_priv->rps.efficient_freq);
  3247. gen6_enable_rps_interrupts(dev);
  3248. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  3249. }
  3250. void ironlake_teardown_rc6(struct drm_device *dev)
  3251. {
  3252. struct drm_i915_private *dev_priv = dev->dev_private;
  3253. if (dev_priv->ips.renderctx) {
  3254. i915_gem_object_ggtt_unpin(dev_priv->ips.renderctx);
  3255. drm_gem_object_unreference(&dev_priv->ips.renderctx->base);
  3256. dev_priv->ips.renderctx = NULL;
  3257. }
  3258. if (dev_priv->ips.pwrctx) {
  3259. i915_gem_object_ggtt_unpin(dev_priv->ips.pwrctx);
  3260. drm_gem_object_unreference(&dev_priv->ips.pwrctx->base);
  3261. dev_priv->ips.pwrctx = NULL;
  3262. }
  3263. }
  3264. static void ironlake_disable_rc6(struct drm_device *dev)
  3265. {
  3266. struct drm_i915_private *dev_priv = dev->dev_private;
  3267. if (I915_READ(PWRCTXA)) {
  3268. /* Wake the GPU, prevent RC6, then restore RSTDBYCTL */
  3269. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) | RCX_SW_EXIT);
  3270. wait_for(((I915_READ(RSTDBYCTL) & RSX_STATUS_MASK) == RSX_STATUS_ON),
  3271. 50);
  3272. I915_WRITE(PWRCTXA, 0);
  3273. POSTING_READ(PWRCTXA);
  3274. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3275. POSTING_READ(RSTDBYCTL);
  3276. }
  3277. }
  3278. static int ironlake_setup_rc6(struct drm_device *dev)
  3279. {
  3280. struct drm_i915_private *dev_priv = dev->dev_private;
  3281. if (dev_priv->ips.renderctx == NULL)
  3282. dev_priv->ips.renderctx = intel_alloc_context_page(dev);
  3283. if (!dev_priv->ips.renderctx)
  3284. return -ENOMEM;
  3285. if (dev_priv->ips.pwrctx == NULL)
  3286. dev_priv->ips.pwrctx = intel_alloc_context_page(dev);
  3287. if (!dev_priv->ips.pwrctx) {
  3288. ironlake_teardown_rc6(dev);
  3289. return -ENOMEM;
  3290. }
  3291. return 0;
  3292. }
  3293. static void ironlake_enable_rc6(struct drm_device *dev)
  3294. {
  3295. struct drm_i915_private *dev_priv = dev->dev_private;
  3296. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  3297. bool was_interruptible;
  3298. int ret;
  3299. /* rc6 disabled by default due to repeated reports of hanging during
  3300. * boot and resume.
  3301. */
  3302. if (!intel_enable_rc6(dev))
  3303. return;
  3304. WARN_ON(!mutex_is_locked(&dev->struct_mutex));
  3305. ret = ironlake_setup_rc6(dev);
  3306. if (ret)
  3307. return;
  3308. was_interruptible = dev_priv->mm.interruptible;
  3309. dev_priv->mm.interruptible = false;
  3310. /*
  3311. * GPU can automatically power down the render unit if given a page
  3312. * to save state.
  3313. */
  3314. ret = intel_ring_begin(ring, 6);
  3315. if (ret) {
  3316. ironlake_teardown_rc6(dev);
  3317. dev_priv->mm.interruptible = was_interruptible;
  3318. return;
  3319. }
  3320. intel_ring_emit(ring, MI_SUSPEND_FLUSH | MI_SUSPEND_FLUSH_EN);
  3321. intel_ring_emit(ring, MI_SET_CONTEXT);
  3322. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(dev_priv->ips.renderctx) |
  3323. MI_MM_SPACE_GTT |
  3324. MI_SAVE_EXT_STATE_EN |
  3325. MI_RESTORE_EXT_STATE_EN |
  3326. MI_RESTORE_INHIBIT);
  3327. intel_ring_emit(ring, MI_SUSPEND_FLUSH);
  3328. intel_ring_emit(ring, MI_NOOP);
  3329. intel_ring_emit(ring, MI_FLUSH);
  3330. intel_ring_advance(ring);
  3331. /*
  3332. * Wait for the command parser to advance past MI_SET_CONTEXT. The HW
  3333. * does an implicit flush, combined with MI_FLUSH above, it should be
  3334. * safe to assume that renderctx is valid
  3335. */
  3336. ret = intel_ring_idle(ring);
  3337. dev_priv->mm.interruptible = was_interruptible;
  3338. if (ret) {
  3339. DRM_ERROR("failed to enable ironlake power savings\n");
  3340. ironlake_teardown_rc6(dev);
  3341. return;
  3342. }
  3343. I915_WRITE(PWRCTXA, i915_gem_obj_ggtt_offset(dev_priv->ips.pwrctx) | PWRCTX_EN);
  3344. I915_WRITE(RSTDBYCTL, I915_READ(RSTDBYCTL) & ~RCX_SW_EXIT);
  3345. intel_print_rc6_info(dev, GEN6_RC_CTL_RC6_ENABLE);
  3346. }
  3347. static unsigned long intel_pxfreq(u32 vidfreq)
  3348. {
  3349. unsigned long freq;
  3350. int div = (vidfreq & 0x3f0000) >> 16;
  3351. int post = (vidfreq & 0x3000) >> 12;
  3352. int pre = (vidfreq & 0x7);
  3353. if (!pre)
  3354. return 0;
  3355. freq = ((div * 133333) / ((1<<post) * pre));
  3356. return freq;
  3357. }
  3358. static const struct cparams {
  3359. u16 i;
  3360. u16 t;
  3361. u16 m;
  3362. u16 c;
  3363. } cparams[] = {
  3364. { 1, 1333, 301, 28664 },
  3365. { 1, 1066, 294, 24460 },
  3366. { 1, 800, 294, 25192 },
  3367. { 0, 1333, 276, 27605 },
  3368. { 0, 1066, 276, 27605 },
  3369. { 0, 800, 231, 23784 },
  3370. };
  3371. static unsigned long __i915_chipset_val(struct drm_i915_private *dev_priv)
  3372. {
  3373. u64 total_count, diff, ret;
  3374. u32 count1, count2, count3, m = 0, c = 0;
  3375. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  3376. int i;
  3377. assert_spin_locked(&mchdev_lock);
  3378. diff1 = now - dev_priv->ips.last_time1;
  3379. /* Prevent division-by-zero if we are asking too fast.
  3380. * Also, we don't get interesting results if we are polling
  3381. * faster than once in 10ms, so just return the saved value
  3382. * in such cases.
  3383. */
  3384. if (diff1 <= 10)
  3385. return dev_priv->ips.chipset_power;
  3386. count1 = I915_READ(DMIEC);
  3387. count2 = I915_READ(DDREC);
  3388. count3 = I915_READ(CSIEC);
  3389. total_count = count1 + count2 + count3;
  3390. /* FIXME: handle per-counter overflow */
  3391. if (total_count < dev_priv->ips.last_count1) {
  3392. diff = ~0UL - dev_priv->ips.last_count1;
  3393. diff += total_count;
  3394. } else {
  3395. diff = total_count - dev_priv->ips.last_count1;
  3396. }
  3397. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  3398. if (cparams[i].i == dev_priv->ips.c_m &&
  3399. cparams[i].t == dev_priv->ips.r_t) {
  3400. m = cparams[i].m;
  3401. c = cparams[i].c;
  3402. break;
  3403. }
  3404. }
  3405. diff = div_u64(diff, diff1);
  3406. ret = ((m * diff) + c);
  3407. ret = div_u64(ret, 10);
  3408. dev_priv->ips.last_count1 = total_count;
  3409. dev_priv->ips.last_time1 = now;
  3410. dev_priv->ips.chipset_power = ret;
  3411. return ret;
  3412. }
  3413. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  3414. {
  3415. struct drm_device *dev = dev_priv->dev;
  3416. unsigned long val;
  3417. if (INTEL_INFO(dev)->gen != 5)
  3418. return 0;
  3419. spin_lock_irq(&mchdev_lock);
  3420. val = __i915_chipset_val(dev_priv);
  3421. spin_unlock_irq(&mchdev_lock);
  3422. return val;
  3423. }
  3424. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  3425. {
  3426. unsigned long m, x, b;
  3427. u32 tsfs;
  3428. tsfs = I915_READ(TSFS);
  3429. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  3430. x = I915_READ8(TR1);
  3431. b = tsfs & TSFS_INTR_MASK;
  3432. return ((m * x) / 127) - b;
  3433. }
  3434. static u16 pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  3435. {
  3436. struct drm_device *dev = dev_priv->dev;
  3437. static const struct v_table {
  3438. u16 vd; /* in .1 mil */
  3439. u16 vm; /* in .1 mil */
  3440. } v_table[] = {
  3441. { 0, 0, },
  3442. { 375, 0, },
  3443. { 500, 0, },
  3444. { 625, 0, },
  3445. { 750, 0, },
  3446. { 875, 0, },
  3447. { 1000, 0, },
  3448. { 1125, 0, },
  3449. { 4125, 3000, },
  3450. { 4125, 3000, },
  3451. { 4125, 3000, },
  3452. { 4125, 3000, },
  3453. { 4125, 3000, },
  3454. { 4125, 3000, },
  3455. { 4125, 3000, },
  3456. { 4125, 3000, },
  3457. { 4125, 3000, },
  3458. { 4125, 3000, },
  3459. { 4125, 3000, },
  3460. { 4125, 3000, },
  3461. { 4125, 3000, },
  3462. { 4125, 3000, },
  3463. { 4125, 3000, },
  3464. { 4125, 3000, },
  3465. { 4125, 3000, },
  3466. { 4125, 3000, },
  3467. { 4125, 3000, },
  3468. { 4125, 3000, },
  3469. { 4125, 3000, },
  3470. { 4125, 3000, },
  3471. { 4125, 3000, },
  3472. { 4125, 3000, },
  3473. { 4250, 3125, },
  3474. { 4375, 3250, },
  3475. { 4500, 3375, },
  3476. { 4625, 3500, },
  3477. { 4750, 3625, },
  3478. { 4875, 3750, },
  3479. { 5000, 3875, },
  3480. { 5125, 4000, },
  3481. { 5250, 4125, },
  3482. { 5375, 4250, },
  3483. { 5500, 4375, },
  3484. { 5625, 4500, },
  3485. { 5750, 4625, },
  3486. { 5875, 4750, },
  3487. { 6000, 4875, },
  3488. { 6125, 5000, },
  3489. { 6250, 5125, },
  3490. { 6375, 5250, },
  3491. { 6500, 5375, },
  3492. { 6625, 5500, },
  3493. { 6750, 5625, },
  3494. { 6875, 5750, },
  3495. { 7000, 5875, },
  3496. { 7125, 6000, },
  3497. { 7250, 6125, },
  3498. { 7375, 6250, },
  3499. { 7500, 6375, },
  3500. { 7625, 6500, },
  3501. { 7750, 6625, },
  3502. { 7875, 6750, },
  3503. { 8000, 6875, },
  3504. { 8125, 7000, },
  3505. { 8250, 7125, },
  3506. { 8375, 7250, },
  3507. { 8500, 7375, },
  3508. { 8625, 7500, },
  3509. { 8750, 7625, },
  3510. { 8875, 7750, },
  3511. { 9000, 7875, },
  3512. { 9125, 8000, },
  3513. { 9250, 8125, },
  3514. { 9375, 8250, },
  3515. { 9500, 8375, },
  3516. { 9625, 8500, },
  3517. { 9750, 8625, },
  3518. { 9875, 8750, },
  3519. { 10000, 8875, },
  3520. { 10125, 9000, },
  3521. { 10250, 9125, },
  3522. { 10375, 9250, },
  3523. { 10500, 9375, },
  3524. { 10625, 9500, },
  3525. { 10750, 9625, },
  3526. { 10875, 9750, },
  3527. { 11000, 9875, },
  3528. { 11125, 10000, },
  3529. { 11250, 10125, },
  3530. { 11375, 10250, },
  3531. { 11500, 10375, },
  3532. { 11625, 10500, },
  3533. { 11750, 10625, },
  3534. { 11875, 10750, },
  3535. { 12000, 10875, },
  3536. { 12125, 11000, },
  3537. { 12250, 11125, },
  3538. { 12375, 11250, },
  3539. { 12500, 11375, },
  3540. { 12625, 11500, },
  3541. { 12750, 11625, },
  3542. { 12875, 11750, },
  3543. { 13000, 11875, },
  3544. { 13125, 12000, },
  3545. { 13250, 12125, },
  3546. { 13375, 12250, },
  3547. { 13500, 12375, },
  3548. { 13625, 12500, },
  3549. { 13750, 12625, },
  3550. { 13875, 12750, },
  3551. { 14000, 12875, },
  3552. { 14125, 13000, },
  3553. { 14250, 13125, },
  3554. { 14375, 13250, },
  3555. { 14500, 13375, },
  3556. { 14625, 13500, },
  3557. { 14750, 13625, },
  3558. { 14875, 13750, },
  3559. { 15000, 13875, },
  3560. { 15125, 14000, },
  3561. { 15250, 14125, },
  3562. { 15375, 14250, },
  3563. { 15500, 14375, },
  3564. { 15625, 14500, },
  3565. { 15750, 14625, },
  3566. { 15875, 14750, },
  3567. { 16000, 14875, },
  3568. { 16125, 15000, },
  3569. };
  3570. if (INTEL_INFO(dev)->is_mobile)
  3571. return v_table[pxvid].vm;
  3572. else
  3573. return v_table[pxvid].vd;
  3574. }
  3575. static void __i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3576. {
  3577. struct timespec now, diff1;
  3578. u64 diff;
  3579. unsigned long diffms;
  3580. u32 count;
  3581. assert_spin_locked(&mchdev_lock);
  3582. getrawmonotonic(&now);
  3583. diff1 = timespec_sub(now, dev_priv->ips.last_time2);
  3584. /* Don't divide by 0 */
  3585. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  3586. if (!diffms)
  3587. return;
  3588. count = I915_READ(GFXEC);
  3589. if (count < dev_priv->ips.last_count2) {
  3590. diff = ~0UL - dev_priv->ips.last_count2;
  3591. diff += count;
  3592. } else {
  3593. diff = count - dev_priv->ips.last_count2;
  3594. }
  3595. dev_priv->ips.last_count2 = count;
  3596. dev_priv->ips.last_time2 = now;
  3597. /* More magic constants... */
  3598. diff = diff * 1181;
  3599. diff = div_u64(diff, diffms * 10);
  3600. dev_priv->ips.gfx_power = diff;
  3601. }
  3602. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  3603. {
  3604. struct drm_device *dev = dev_priv->dev;
  3605. if (INTEL_INFO(dev)->gen != 5)
  3606. return;
  3607. spin_lock_irq(&mchdev_lock);
  3608. __i915_update_gfx_val(dev_priv);
  3609. spin_unlock_irq(&mchdev_lock);
  3610. }
  3611. static unsigned long __i915_gfx_val(struct drm_i915_private *dev_priv)
  3612. {
  3613. unsigned long t, corr, state1, corr2, state2;
  3614. u32 pxvid, ext_v;
  3615. assert_spin_locked(&mchdev_lock);
  3616. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->rps.cur_freq * 4));
  3617. pxvid = (pxvid >> 24) & 0x7f;
  3618. ext_v = pvid_to_extvid(dev_priv, pxvid);
  3619. state1 = ext_v;
  3620. t = i915_mch_val(dev_priv);
  3621. /* Revel in the empirically derived constants */
  3622. /* Correction factor in 1/100000 units */
  3623. if (t > 80)
  3624. corr = ((t * 2349) + 135940);
  3625. else if (t >= 50)
  3626. corr = ((t * 964) + 29317);
  3627. else /* < 50 */
  3628. corr = ((t * 301) + 1004);
  3629. corr = corr * ((150142 * state1) / 10000 - 78642);
  3630. corr /= 100000;
  3631. corr2 = (corr * dev_priv->ips.corr);
  3632. state2 = (corr2 * state1) / 10000;
  3633. state2 /= 100; /* convert to mW */
  3634. __i915_update_gfx_val(dev_priv);
  3635. return dev_priv->ips.gfx_power + state2;
  3636. }
  3637. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  3638. {
  3639. struct drm_device *dev = dev_priv->dev;
  3640. unsigned long val;
  3641. if (INTEL_INFO(dev)->gen != 5)
  3642. return 0;
  3643. spin_lock_irq(&mchdev_lock);
  3644. val = __i915_gfx_val(dev_priv);
  3645. spin_unlock_irq(&mchdev_lock);
  3646. return val;
  3647. }
  3648. /**
  3649. * i915_read_mch_val - return value for IPS use
  3650. *
  3651. * Calculate and return a value for the IPS driver to use when deciding whether
  3652. * we have thermal and power headroom to increase CPU or GPU power budget.
  3653. */
  3654. unsigned long i915_read_mch_val(void)
  3655. {
  3656. struct drm_i915_private *dev_priv;
  3657. unsigned long chipset_val, graphics_val, ret = 0;
  3658. spin_lock_irq(&mchdev_lock);
  3659. if (!i915_mch_dev)
  3660. goto out_unlock;
  3661. dev_priv = i915_mch_dev;
  3662. chipset_val = __i915_chipset_val(dev_priv);
  3663. graphics_val = __i915_gfx_val(dev_priv);
  3664. ret = chipset_val + graphics_val;
  3665. out_unlock:
  3666. spin_unlock_irq(&mchdev_lock);
  3667. return ret;
  3668. }
  3669. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  3670. /**
  3671. * i915_gpu_raise - raise GPU frequency limit
  3672. *
  3673. * Raise the limit; IPS indicates we have thermal headroom.
  3674. */
  3675. bool i915_gpu_raise(void)
  3676. {
  3677. struct drm_i915_private *dev_priv;
  3678. bool ret = true;
  3679. spin_lock_irq(&mchdev_lock);
  3680. if (!i915_mch_dev) {
  3681. ret = false;
  3682. goto out_unlock;
  3683. }
  3684. dev_priv = i915_mch_dev;
  3685. if (dev_priv->ips.max_delay > dev_priv->ips.fmax)
  3686. dev_priv->ips.max_delay--;
  3687. out_unlock:
  3688. spin_unlock_irq(&mchdev_lock);
  3689. return ret;
  3690. }
  3691. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  3692. /**
  3693. * i915_gpu_lower - lower GPU frequency limit
  3694. *
  3695. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  3696. * frequency maximum.
  3697. */
  3698. bool i915_gpu_lower(void)
  3699. {
  3700. struct drm_i915_private *dev_priv;
  3701. bool ret = true;
  3702. spin_lock_irq(&mchdev_lock);
  3703. if (!i915_mch_dev) {
  3704. ret = false;
  3705. goto out_unlock;
  3706. }
  3707. dev_priv = i915_mch_dev;
  3708. if (dev_priv->ips.max_delay < dev_priv->ips.min_delay)
  3709. dev_priv->ips.max_delay++;
  3710. out_unlock:
  3711. spin_unlock_irq(&mchdev_lock);
  3712. return ret;
  3713. }
  3714. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  3715. /**
  3716. * i915_gpu_busy - indicate GPU business to IPS
  3717. *
  3718. * Tell the IPS driver whether or not the GPU is busy.
  3719. */
  3720. bool i915_gpu_busy(void)
  3721. {
  3722. struct drm_i915_private *dev_priv;
  3723. struct intel_ring_buffer *ring;
  3724. bool ret = false;
  3725. int i;
  3726. spin_lock_irq(&mchdev_lock);
  3727. if (!i915_mch_dev)
  3728. goto out_unlock;
  3729. dev_priv = i915_mch_dev;
  3730. for_each_ring(ring, dev_priv, i)
  3731. ret |= !list_empty(&ring->request_list);
  3732. out_unlock:
  3733. spin_unlock_irq(&mchdev_lock);
  3734. return ret;
  3735. }
  3736. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  3737. /**
  3738. * i915_gpu_turbo_disable - disable graphics turbo
  3739. *
  3740. * Disable graphics turbo by resetting the max frequency and setting the
  3741. * current frequency to the default.
  3742. */
  3743. bool i915_gpu_turbo_disable(void)
  3744. {
  3745. struct drm_i915_private *dev_priv;
  3746. bool ret = true;
  3747. spin_lock_irq(&mchdev_lock);
  3748. if (!i915_mch_dev) {
  3749. ret = false;
  3750. goto out_unlock;
  3751. }
  3752. dev_priv = i915_mch_dev;
  3753. dev_priv->ips.max_delay = dev_priv->ips.fstart;
  3754. if (!ironlake_set_drps(dev_priv->dev, dev_priv->ips.fstart))
  3755. ret = false;
  3756. out_unlock:
  3757. spin_unlock_irq(&mchdev_lock);
  3758. return ret;
  3759. }
  3760. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  3761. /**
  3762. * Tells the intel_ips driver that the i915 driver is now loaded, if
  3763. * IPS got loaded first.
  3764. *
  3765. * This awkward dance is so that neither module has to depend on the
  3766. * other in order for IPS to do the appropriate communication of
  3767. * GPU turbo limits to i915.
  3768. */
  3769. static void
  3770. ips_ping_for_i915_load(void)
  3771. {
  3772. void (*link)(void);
  3773. link = symbol_get(ips_link_to_i915_driver);
  3774. if (link) {
  3775. link();
  3776. symbol_put(ips_link_to_i915_driver);
  3777. }
  3778. }
  3779. void intel_gpu_ips_init(struct drm_i915_private *dev_priv)
  3780. {
  3781. /* We only register the i915 ips part with intel-ips once everything is
  3782. * set up, to avoid intel-ips sneaking in and reading bogus values. */
  3783. spin_lock_irq(&mchdev_lock);
  3784. i915_mch_dev = dev_priv;
  3785. spin_unlock_irq(&mchdev_lock);
  3786. ips_ping_for_i915_load();
  3787. }
  3788. void intel_gpu_ips_teardown(void)
  3789. {
  3790. spin_lock_irq(&mchdev_lock);
  3791. i915_mch_dev = NULL;
  3792. spin_unlock_irq(&mchdev_lock);
  3793. }
  3794. static void intel_init_emon(struct drm_device *dev)
  3795. {
  3796. struct drm_i915_private *dev_priv = dev->dev_private;
  3797. u32 lcfuse;
  3798. u8 pxw[16];
  3799. int i;
  3800. /* Disable to program */
  3801. I915_WRITE(ECR, 0);
  3802. POSTING_READ(ECR);
  3803. /* Program energy weights for various events */
  3804. I915_WRITE(SDEW, 0x15040d00);
  3805. I915_WRITE(CSIEW0, 0x007f0000);
  3806. I915_WRITE(CSIEW1, 0x1e220004);
  3807. I915_WRITE(CSIEW2, 0x04000004);
  3808. for (i = 0; i < 5; i++)
  3809. I915_WRITE(PEW + (i * 4), 0);
  3810. for (i = 0; i < 3; i++)
  3811. I915_WRITE(DEW + (i * 4), 0);
  3812. /* Program P-state weights to account for frequency power adjustment */
  3813. for (i = 0; i < 16; i++) {
  3814. u32 pxvidfreq = I915_READ(PXVFREQ_BASE + (i * 4));
  3815. unsigned long freq = intel_pxfreq(pxvidfreq);
  3816. unsigned long vid = (pxvidfreq & PXVFREQ_PX_MASK) >>
  3817. PXVFREQ_PX_SHIFT;
  3818. unsigned long val;
  3819. val = vid * vid;
  3820. val *= (freq / 1000);
  3821. val *= 255;
  3822. val /= (127*127*900);
  3823. if (val > 0xff)
  3824. DRM_ERROR("bad pxval: %ld\n", val);
  3825. pxw[i] = val;
  3826. }
  3827. /* Render standby states get 0 weight */
  3828. pxw[14] = 0;
  3829. pxw[15] = 0;
  3830. for (i = 0; i < 4; i++) {
  3831. u32 val = (pxw[i*4] << 24) | (pxw[(i*4)+1] << 16) |
  3832. (pxw[(i*4)+2] << 8) | (pxw[(i*4)+3]);
  3833. I915_WRITE(PXW + (i * 4), val);
  3834. }
  3835. /* Adjust magic regs to magic values (more experimental results) */
  3836. I915_WRITE(OGW0, 0);
  3837. I915_WRITE(OGW1, 0);
  3838. I915_WRITE(EG0, 0x00007f00);
  3839. I915_WRITE(EG1, 0x0000000e);
  3840. I915_WRITE(EG2, 0x000e0000);
  3841. I915_WRITE(EG3, 0x68000300);
  3842. I915_WRITE(EG4, 0x42000000);
  3843. I915_WRITE(EG5, 0x00140031);
  3844. I915_WRITE(EG6, 0);
  3845. I915_WRITE(EG7, 0);
  3846. for (i = 0; i < 8; i++)
  3847. I915_WRITE(PXWL + (i * 4), 0);
  3848. /* Enable PMON + select events */
  3849. I915_WRITE(ECR, 0x80000019);
  3850. lcfuse = I915_READ(LCFUSE02);
  3851. dev_priv->ips.corr = (lcfuse & LCFUSE_HIV_MASK);
  3852. }
  3853. void intel_init_gt_powersave(struct drm_device *dev)
  3854. {
  3855. i915.enable_rc6 = sanitize_rc6_option(dev, i915.enable_rc6);
  3856. if (IS_VALLEYVIEW(dev))
  3857. valleyview_init_gt_powersave(dev);
  3858. }
  3859. void intel_cleanup_gt_powersave(struct drm_device *dev)
  3860. {
  3861. if (IS_VALLEYVIEW(dev))
  3862. valleyview_cleanup_gt_powersave(dev);
  3863. }
  3864. void intel_disable_gt_powersave(struct drm_device *dev)
  3865. {
  3866. struct drm_i915_private *dev_priv = dev->dev_private;
  3867. /* Interrupts should be disabled already to avoid re-arming. */
  3868. WARN_ON(dev->irq_enabled);
  3869. if (IS_IRONLAKE_M(dev)) {
  3870. ironlake_disable_drps(dev);
  3871. ironlake_disable_rc6(dev);
  3872. } else if (IS_GEN6(dev) || IS_GEN7(dev) || IS_BROADWELL(dev)) {
  3873. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  3874. cancel_work_sync(&dev_priv->rps.work);
  3875. mutex_lock(&dev_priv->rps.hw_lock);
  3876. if (IS_VALLEYVIEW(dev))
  3877. valleyview_disable_rps(dev);
  3878. else
  3879. gen6_disable_rps(dev);
  3880. dev_priv->rps.enabled = false;
  3881. mutex_unlock(&dev_priv->rps.hw_lock);
  3882. }
  3883. }
  3884. static void intel_gen6_powersave_work(struct work_struct *work)
  3885. {
  3886. struct drm_i915_private *dev_priv =
  3887. container_of(work, struct drm_i915_private,
  3888. rps.delayed_resume_work.work);
  3889. struct drm_device *dev = dev_priv->dev;
  3890. mutex_lock(&dev_priv->rps.hw_lock);
  3891. if (IS_VALLEYVIEW(dev)) {
  3892. valleyview_enable_rps(dev);
  3893. } else if (IS_BROADWELL(dev)) {
  3894. gen8_enable_rps(dev);
  3895. __gen6_update_ring_freq(dev);
  3896. } else {
  3897. gen6_enable_rps(dev);
  3898. __gen6_update_ring_freq(dev);
  3899. }
  3900. dev_priv->rps.enabled = true;
  3901. mutex_unlock(&dev_priv->rps.hw_lock);
  3902. intel_runtime_pm_put(dev_priv);
  3903. }
  3904. void intel_enable_gt_powersave(struct drm_device *dev)
  3905. {
  3906. struct drm_i915_private *dev_priv = dev->dev_private;
  3907. if (IS_IRONLAKE_M(dev)) {
  3908. mutex_lock(&dev->struct_mutex);
  3909. ironlake_enable_drps(dev);
  3910. ironlake_enable_rc6(dev);
  3911. intel_init_emon(dev);
  3912. mutex_unlock(&dev->struct_mutex);
  3913. } else if (IS_GEN6(dev) || IS_GEN7(dev) || IS_BROADWELL(dev)) {
  3914. /*
  3915. * PCU communication is slow and this doesn't need to be
  3916. * done at any specific time, so do this out of our fast path
  3917. * to make resume and init faster.
  3918. *
  3919. * We depend on the HW RC6 power context save/restore
  3920. * mechanism when entering D3 through runtime PM suspend. So
  3921. * disable RPM until RPS/RC6 is properly setup. We can only
  3922. * get here via the driver load/system resume/runtime resume
  3923. * paths, so the _noresume version is enough (and in case of
  3924. * runtime resume it's necessary).
  3925. */
  3926. if (schedule_delayed_work(&dev_priv->rps.delayed_resume_work,
  3927. round_jiffies_up_relative(HZ)))
  3928. intel_runtime_pm_get_noresume(dev_priv);
  3929. }
  3930. }
  3931. void intel_reset_gt_powersave(struct drm_device *dev)
  3932. {
  3933. struct drm_i915_private *dev_priv = dev->dev_private;
  3934. dev_priv->rps.enabled = false;
  3935. intel_enable_gt_powersave(dev);
  3936. }
  3937. static void ibx_init_clock_gating(struct drm_device *dev)
  3938. {
  3939. struct drm_i915_private *dev_priv = dev->dev_private;
  3940. /*
  3941. * On Ibex Peak and Cougar Point, we need to disable clock
  3942. * gating for the panel power sequencer or it will fail to
  3943. * start up when no ports are active.
  3944. */
  3945. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE);
  3946. }
  3947. static void g4x_disable_trickle_feed(struct drm_device *dev)
  3948. {
  3949. struct drm_i915_private *dev_priv = dev->dev_private;
  3950. int pipe;
  3951. for_each_pipe(pipe) {
  3952. I915_WRITE(DSPCNTR(pipe),
  3953. I915_READ(DSPCNTR(pipe)) |
  3954. DISPPLANE_TRICKLE_FEED_DISABLE);
  3955. intel_flush_primary_plane(dev_priv, pipe);
  3956. }
  3957. }
  3958. static void ilk_init_lp_watermarks(struct drm_device *dev)
  3959. {
  3960. struct drm_i915_private *dev_priv = dev->dev_private;
  3961. I915_WRITE(WM3_LP_ILK, I915_READ(WM3_LP_ILK) & ~WM1_LP_SR_EN);
  3962. I915_WRITE(WM2_LP_ILK, I915_READ(WM2_LP_ILK) & ~WM1_LP_SR_EN);
  3963. I915_WRITE(WM1_LP_ILK, I915_READ(WM1_LP_ILK) & ~WM1_LP_SR_EN);
  3964. /*
  3965. * Don't touch WM1S_LP_EN here.
  3966. * Doing so could cause underruns.
  3967. */
  3968. }
  3969. static void ironlake_init_clock_gating(struct drm_device *dev)
  3970. {
  3971. struct drm_i915_private *dev_priv = dev->dev_private;
  3972. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  3973. /*
  3974. * Required for FBC
  3975. * WaFbcDisableDpfcClockGating:ilk
  3976. */
  3977. dspclk_gate |= ILK_DPFCRUNIT_CLOCK_GATE_DISABLE |
  3978. ILK_DPFCUNIT_CLOCK_GATE_DISABLE |
  3979. ILK_DPFDUNIT_CLOCK_GATE_ENABLE;
  3980. I915_WRITE(PCH_3DCGDIS0,
  3981. MARIUNIT_CLOCK_GATE_DISABLE |
  3982. SVSMUNIT_CLOCK_GATE_DISABLE);
  3983. I915_WRITE(PCH_3DCGDIS1,
  3984. VFMUNIT_CLOCK_GATE_DISABLE);
  3985. /*
  3986. * According to the spec the following bits should be set in
  3987. * order to enable memory self-refresh
  3988. * The bit 22/21 of 0x42004
  3989. * The bit 5 of 0x42020
  3990. * The bit 15 of 0x45000
  3991. */
  3992. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  3993. (I915_READ(ILK_DISPLAY_CHICKEN2) |
  3994. ILK_DPARB_GATE | ILK_VSDPFD_FULL));
  3995. dspclk_gate |= ILK_DPARBUNIT_CLOCK_GATE_ENABLE;
  3996. I915_WRITE(DISP_ARB_CTL,
  3997. (I915_READ(DISP_ARB_CTL) |
  3998. DISP_FBC_WM_DIS));
  3999. ilk_init_lp_watermarks(dev);
  4000. /*
  4001. * Based on the document from hardware guys the following bits
  4002. * should be set unconditionally in order to enable FBC.
  4003. * The bit 22 of 0x42000
  4004. * The bit 22 of 0x42004
  4005. * The bit 7,8,9 of 0x42020.
  4006. */
  4007. if (IS_IRONLAKE_M(dev)) {
  4008. /* WaFbcAsynchFlipDisableFbcQueue:ilk */
  4009. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4010. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4011. ILK_FBCQ_DIS);
  4012. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4013. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4014. ILK_DPARB_GATE);
  4015. }
  4016. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4017. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4018. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4019. ILK_ELPIN_409_SELECT);
  4020. I915_WRITE(_3D_CHICKEN2,
  4021. _3D_CHICKEN2_WM_READ_PIPELINED << 16 |
  4022. _3D_CHICKEN2_WM_READ_PIPELINED);
  4023. /* WaDisableRenderCachePipelinedFlush:ilk */
  4024. I915_WRITE(CACHE_MODE_0,
  4025. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4026. /* WaDisable_RenderCache_OperationalFlush:ilk */
  4027. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4028. g4x_disable_trickle_feed(dev);
  4029. ibx_init_clock_gating(dev);
  4030. }
  4031. static void cpt_init_clock_gating(struct drm_device *dev)
  4032. {
  4033. struct drm_i915_private *dev_priv = dev->dev_private;
  4034. int pipe;
  4035. uint32_t val;
  4036. /*
  4037. * On Ibex Peak and Cougar Point, we need to disable clock
  4038. * gating for the panel power sequencer or it will fail to
  4039. * start up when no ports are active.
  4040. */
  4041. I915_WRITE(SOUTH_DSPCLK_GATE_D, PCH_DPLSUNIT_CLOCK_GATE_DISABLE |
  4042. PCH_DPLUNIT_CLOCK_GATE_DISABLE |
  4043. PCH_CPUNIT_CLOCK_GATE_DISABLE);
  4044. I915_WRITE(SOUTH_CHICKEN2, I915_READ(SOUTH_CHICKEN2) |
  4045. DPLS_EDP_PPS_FIX_DIS);
  4046. /* The below fixes the weird display corruption, a few pixels shifted
  4047. * downward, on (only) LVDS of some HP laptops with IVY.
  4048. */
  4049. for_each_pipe(pipe) {
  4050. val = I915_READ(TRANS_CHICKEN2(pipe));
  4051. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  4052. val &= ~TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4053. if (dev_priv->vbt.fdi_rx_polarity_inverted)
  4054. val |= TRANS_CHICKEN2_FDI_POLARITY_REVERSED;
  4055. val &= ~TRANS_CHICKEN2_FRAME_START_DELAY_MASK;
  4056. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER;
  4057. val &= ~TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH;
  4058. I915_WRITE(TRANS_CHICKEN2(pipe), val);
  4059. }
  4060. /* WADP0ClockGatingDisable */
  4061. for_each_pipe(pipe) {
  4062. I915_WRITE(TRANS_CHICKEN1(pipe),
  4063. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4064. }
  4065. }
  4066. static void gen6_check_mch_setup(struct drm_device *dev)
  4067. {
  4068. struct drm_i915_private *dev_priv = dev->dev_private;
  4069. uint32_t tmp;
  4070. tmp = I915_READ(MCH_SSKPD);
  4071. if ((tmp & MCH_SSKPD_WM0_MASK) != MCH_SSKPD_WM0_VAL) {
  4072. DRM_INFO("Wrong MCH_SSKPD value: 0x%08x\n", tmp);
  4073. DRM_INFO("This can cause pipe underruns and display issues.\n");
  4074. DRM_INFO("Please upgrade your BIOS to fix this.\n");
  4075. }
  4076. }
  4077. static void gen6_init_clock_gating(struct drm_device *dev)
  4078. {
  4079. struct drm_i915_private *dev_priv = dev->dev_private;
  4080. uint32_t dspclk_gate = ILK_VRHUNIT_CLOCK_GATE_DISABLE;
  4081. I915_WRITE(ILK_DSPCLK_GATE_D, dspclk_gate);
  4082. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4083. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4084. ILK_ELPIN_409_SELECT);
  4085. /* WaDisableHiZPlanesWhenMSAAEnabled:snb */
  4086. I915_WRITE(_3D_CHICKEN,
  4087. _MASKED_BIT_ENABLE(_3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB));
  4088. /* WaSetupGtModeTdRowDispatch:snb */
  4089. if (IS_SNB_GT1(dev))
  4090. I915_WRITE(GEN6_GT_MODE,
  4091. _MASKED_BIT_ENABLE(GEN6_TD_FOUR_ROW_DISPATCH_DISABLE));
  4092. /* WaDisable_RenderCache_OperationalFlush:snb */
  4093. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4094. /*
  4095. * BSpec recoomends 8x4 when MSAA is used,
  4096. * however in practice 16x4 seems fastest.
  4097. *
  4098. * Note that PS/WM thread counts depend on the WIZ hashing
  4099. * disable bit, which we don't touch here, but it's good
  4100. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4101. */
  4102. I915_WRITE(GEN6_GT_MODE,
  4103. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4104. ilk_init_lp_watermarks(dev);
  4105. I915_WRITE(CACHE_MODE_0,
  4106. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  4107. I915_WRITE(GEN6_UCGCTL1,
  4108. I915_READ(GEN6_UCGCTL1) |
  4109. GEN6_BLBUNIT_CLOCK_GATE_DISABLE |
  4110. GEN6_CSUNIT_CLOCK_GATE_DISABLE);
  4111. /* According to the BSpec vol1g, bit 12 (RCPBUNIT) clock
  4112. * gating disable must be set. Failure to set it results in
  4113. * flickering pixels due to Z write ordering failures after
  4114. * some amount of runtime in the Mesa "fire" demo, and Unigine
  4115. * Sanctuary and Tropics, and apparently anything else with
  4116. * alpha test or pixel discard.
  4117. *
  4118. * According to the spec, bit 11 (RCCUNIT) must also be set,
  4119. * but we didn't debug actual testcases to find it out.
  4120. *
  4121. * WaDisableRCCUnitClockGating:snb
  4122. * WaDisableRCPBUnitClockGating:snb
  4123. */
  4124. I915_WRITE(GEN6_UCGCTL2,
  4125. GEN6_RCPBUNIT_CLOCK_GATE_DISABLE |
  4126. GEN6_RCCUNIT_CLOCK_GATE_DISABLE);
  4127. /* WaStripsFansDisableFastClipPerformanceFix:snb */
  4128. I915_WRITE(_3D_CHICKEN3,
  4129. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL));
  4130. /*
  4131. * Bspec says:
  4132. * "This bit must be set if 3DSTATE_CLIP clip mode is set to normal and
  4133. * 3DSTATE_SF number of SF output attributes is more than 16."
  4134. */
  4135. I915_WRITE(_3D_CHICKEN3,
  4136. _MASKED_BIT_ENABLE(_3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH));
  4137. /*
  4138. * According to the spec the following bits should be
  4139. * set in order to enable memory self-refresh and fbc:
  4140. * The bit21 and bit22 of 0x42000
  4141. * The bit21 and bit22 of 0x42004
  4142. * The bit5 and bit7 of 0x42020
  4143. * The bit14 of 0x70180
  4144. * The bit14 of 0x71180
  4145. *
  4146. * WaFbcAsynchFlipDisableFbcQueue:snb
  4147. */
  4148. I915_WRITE(ILK_DISPLAY_CHICKEN1,
  4149. I915_READ(ILK_DISPLAY_CHICKEN1) |
  4150. ILK_FBCQ_DIS | ILK_PABSTRETCH_DIS);
  4151. I915_WRITE(ILK_DISPLAY_CHICKEN2,
  4152. I915_READ(ILK_DISPLAY_CHICKEN2) |
  4153. ILK_DPARB_GATE | ILK_VSDPFD_FULL);
  4154. I915_WRITE(ILK_DSPCLK_GATE_D,
  4155. I915_READ(ILK_DSPCLK_GATE_D) |
  4156. ILK_DPARBUNIT_CLOCK_GATE_ENABLE |
  4157. ILK_DPFDUNIT_CLOCK_GATE_ENABLE);
  4158. g4x_disable_trickle_feed(dev);
  4159. cpt_init_clock_gating(dev);
  4160. gen6_check_mch_setup(dev);
  4161. }
  4162. static void gen7_setup_fixed_func_scheduler(struct drm_i915_private *dev_priv)
  4163. {
  4164. uint32_t reg = I915_READ(GEN7_FF_THREAD_MODE);
  4165. /*
  4166. * WaVSThreadDispatchOverride:ivb,vlv
  4167. *
  4168. * This actually overrides the dispatch
  4169. * mode for all thread types.
  4170. */
  4171. reg &= ~GEN7_FF_SCHED_MASK;
  4172. reg |= GEN7_FF_TS_SCHED_HW;
  4173. reg |= GEN7_FF_VS_SCHED_HW;
  4174. reg |= GEN7_FF_DS_SCHED_HW;
  4175. I915_WRITE(GEN7_FF_THREAD_MODE, reg);
  4176. }
  4177. static void lpt_init_clock_gating(struct drm_device *dev)
  4178. {
  4179. struct drm_i915_private *dev_priv = dev->dev_private;
  4180. /*
  4181. * TODO: this bit should only be enabled when really needed, then
  4182. * disabled when not needed anymore in order to save power.
  4183. */
  4184. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
  4185. I915_WRITE(SOUTH_DSPCLK_GATE_D,
  4186. I915_READ(SOUTH_DSPCLK_GATE_D) |
  4187. PCH_LP_PARTITION_LEVEL_DISABLE);
  4188. /* WADPOClockGatingDisable:hsw */
  4189. I915_WRITE(_TRANSA_CHICKEN1,
  4190. I915_READ(_TRANSA_CHICKEN1) |
  4191. TRANS_CHICKEN1_DP0UNIT_GC_DISABLE);
  4192. }
  4193. static void lpt_suspend_hw(struct drm_device *dev)
  4194. {
  4195. struct drm_i915_private *dev_priv = dev->dev_private;
  4196. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  4197. uint32_t val = I915_READ(SOUTH_DSPCLK_GATE_D);
  4198. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  4199. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  4200. }
  4201. }
  4202. static void gen8_init_clock_gating(struct drm_device *dev)
  4203. {
  4204. struct drm_i915_private *dev_priv = dev->dev_private;
  4205. enum pipe pipe;
  4206. I915_WRITE(WM3_LP_ILK, 0);
  4207. I915_WRITE(WM2_LP_ILK, 0);
  4208. I915_WRITE(WM1_LP_ILK, 0);
  4209. /* FIXME(BDW): Check all the w/a, some might only apply to
  4210. * pre-production hw. */
  4211. /* WaDisablePartialInstShootdown:bdw */
  4212. I915_WRITE(GEN8_ROW_CHICKEN,
  4213. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4214. /* WaDisableThreadStallDopClockGating:bdw */
  4215. /* FIXME: Unclear whether we really need this on production bdw. */
  4216. I915_WRITE(GEN8_ROW_CHICKEN,
  4217. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4218. /*
  4219. * This GEN8_CENTROID_PIXEL_OPT_DIS W/A is only needed for
  4220. * pre-production hardware
  4221. */
  4222. I915_WRITE(HALF_SLICE_CHICKEN3,
  4223. _MASKED_BIT_ENABLE(GEN8_CENTROID_PIXEL_OPT_DIS));
  4224. I915_WRITE(HALF_SLICE_CHICKEN3,
  4225. _MASKED_BIT_ENABLE(GEN8_SAMPLER_POWER_BYPASS_DIS));
  4226. I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_BWGTLB_DISABLE));
  4227. I915_WRITE(_3D_CHICKEN3,
  4228. _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(2));
  4229. I915_WRITE(COMMON_SLICE_CHICKEN2,
  4230. _MASKED_BIT_ENABLE(GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE));
  4231. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4232. _MASKED_BIT_ENABLE(GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE));
  4233. /* WaDisableDopClockGating:bdw May not be needed for production */
  4234. I915_WRITE(GEN7_ROW_CHICKEN2,
  4235. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4236. /* WaSwitchSolVfFArbitrationPriority:bdw */
  4237. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4238. /* WaPsrDPAMaskVBlankInSRD:bdw */
  4239. I915_WRITE(CHICKEN_PAR1_1,
  4240. I915_READ(CHICKEN_PAR1_1) | DPA_MASK_VBLANK_SRD);
  4241. /* WaPsrDPRSUnmaskVBlankInSRD:bdw */
  4242. for_each_pipe(pipe) {
  4243. I915_WRITE(CHICKEN_PIPESL_1(pipe),
  4244. I915_READ(CHICKEN_PIPESL_1(pipe)) |
  4245. BDW_DPRS_MASK_VBLANK_SRD);
  4246. }
  4247. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  4248. * workaround for for a possible hang in the unlikely event a TLB
  4249. * invalidation occurs during a PSD flush.
  4250. */
  4251. I915_WRITE(HDC_CHICKEN0,
  4252. I915_READ(HDC_CHICKEN0) |
  4253. _MASKED_BIT_ENABLE(HDC_FORCE_NON_COHERENT));
  4254. /* WaVSRefCountFullforceMissDisable:bdw */
  4255. /* WaDSRefCountFullforceMissDisable:bdw */
  4256. I915_WRITE(GEN7_FF_THREAD_MODE,
  4257. I915_READ(GEN7_FF_THREAD_MODE) &
  4258. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4259. /*
  4260. * BSpec recommends 8x4 when MSAA is used,
  4261. * however in practice 16x4 seems fastest.
  4262. *
  4263. * Note that PS/WM thread counts depend on the WIZ hashing
  4264. * disable bit, which we don't touch here, but it's good
  4265. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4266. */
  4267. I915_WRITE(GEN7_GT_MODE,
  4268. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4269. I915_WRITE(GEN6_RC_SLEEP_PSMI_CONTROL,
  4270. _MASKED_BIT_ENABLE(GEN8_RC_SEMA_IDLE_MSG_DISABLE));
  4271. /* WaDisableSDEUnitClockGating:bdw */
  4272. I915_WRITE(GEN8_UCGCTL6, I915_READ(GEN8_UCGCTL6) |
  4273. GEN8_SDEUNIT_CLOCK_GATE_DISABLE);
  4274. /* Wa4x4STCOptimizationDisable:bdw */
  4275. I915_WRITE(CACHE_MODE_1,
  4276. _MASKED_BIT_ENABLE(GEN8_4x4_STC_OPTIMIZATION_DISABLE));
  4277. }
  4278. static void haswell_init_clock_gating(struct drm_device *dev)
  4279. {
  4280. struct drm_i915_private *dev_priv = dev->dev_private;
  4281. ilk_init_lp_watermarks(dev);
  4282. /* L3 caching of data atomics doesn't work -- disable it. */
  4283. I915_WRITE(HSW_SCRATCH1, HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE);
  4284. I915_WRITE(HSW_ROW_CHICKEN3,
  4285. _MASKED_BIT_ENABLE(HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE));
  4286. /* This is required by WaCatErrorRejectionIssue:hsw */
  4287. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4288. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4289. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4290. /* WaVSRefCountFullforceMissDisable:hsw */
  4291. I915_WRITE(GEN7_FF_THREAD_MODE,
  4292. I915_READ(GEN7_FF_THREAD_MODE) & ~GEN7_FF_VS_REF_CNT_FFME);
  4293. /* WaDisable_RenderCache_OperationalFlush:hsw */
  4294. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4295. /* enable HiZ Raw Stall Optimization */
  4296. I915_WRITE(CACHE_MODE_0_GEN7,
  4297. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4298. /* WaDisable4x2SubspanOptimization:hsw */
  4299. I915_WRITE(CACHE_MODE_1,
  4300. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4301. /*
  4302. * BSpec recommends 8x4 when MSAA is used,
  4303. * however in practice 16x4 seems fastest.
  4304. *
  4305. * Note that PS/WM thread counts depend on the WIZ hashing
  4306. * disable bit, which we don't touch here, but it's good
  4307. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4308. */
  4309. I915_WRITE(GEN7_GT_MODE,
  4310. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4311. /* WaSwitchSolVfFArbitrationPriority:hsw */
  4312. I915_WRITE(GAM_ECOCHK, I915_READ(GAM_ECOCHK) | HSW_ECOCHK_ARB_PRIO_SOL);
  4313. /* WaRsPkgCStateDisplayPMReq:hsw */
  4314. I915_WRITE(CHICKEN_PAR1_1,
  4315. I915_READ(CHICKEN_PAR1_1) | FORCE_ARB_IDLE_PLANES);
  4316. lpt_init_clock_gating(dev);
  4317. }
  4318. static void ivybridge_init_clock_gating(struct drm_device *dev)
  4319. {
  4320. struct drm_i915_private *dev_priv = dev->dev_private;
  4321. uint32_t snpcr;
  4322. ilk_init_lp_watermarks(dev);
  4323. I915_WRITE(ILK_DSPCLK_GATE_D, ILK_VRHUNIT_CLOCK_GATE_DISABLE);
  4324. /* WaDisableEarlyCull:ivb */
  4325. I915_WRITE(_3D_CHICKEN3,
  4326. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4327. /* WaDisableBackToBackFlipFix:ivb */
  4328. I915_WRITE(IVB_CHICKEN3,
  4329. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4330. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4331. /* WaDisablePSDDualDispatchEnable:ivb */
  4332. if (IS_IVB_GT1(dev))
  4333. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4334. _MASKED_BIT_ENABLE(GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4335. /* WaDisable_RenderCache_OperationalFlush:ivb */
  4336. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4337. /* Apply the WaDisableRHWOOptimizationForRenderHang:ivb workaround. */
  4338. I915_WRITE(GEN7_COMMON_SLICE_CHICKEN1,
  4339. GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC);
  4340. /* WaApplyL3ControlAndL3ChickenMode:ivb */
  4341. I915_WRITE(GEN7_L3CNTLREG1,
  4342. GEN7_WA_FOR_GEN7_L3_CONTROL);
  4343. I915_WRITE(GEN7_L3_CHICKEN_MODE_REGISTER,
  4344. GEN7_WA_L3_CHICKEN_MODE);
  4345. if (IS_IVB_GT1(dev))
  4346. I915_WRITE(GEN7_ROW_CHICKEN2,
  4347. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4348. else {
  4349. /* must write both registers */
  4350. I915_WRITE(GEN7_ROW_CHICKEN2,
  4351. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4352. I915_WRITE(GEN7_ROW_CHICKEN2_GT2,
  4353. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4354. }
  4355. /* WaForceL3Serialization:ivb */
  4356. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4357. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4358. /*
  4359. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4360. * This implements the WaDisableRCZUnitClockGating:ivb workaround.
  4361. */
  4362. I915_WRITE(GEN6_UCGCTL2,
  4363. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4364. /* This is required by WaCatErrorRejectionIssue:ivb */
  4365. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4366. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4367. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4368. g4x_disable_trickle_feed(dev);
  4369. gen7_setup_fixed_func_scheduler(dev_priv);
  4370. if (0) { /* causes HiZ corruption on ivb:gt1 */
  4371. /* enable HiZ Raw Stall Optimization */
  4372. I915_WRITE(CACHE_MODE_0_GEN7,
  4373. _MASKED_BIT_DISABLE(HIZ_RAW_STALL_OPT_DISABLE));
  4374. }
  4375. /* WaDisable4x2SubspanOptimization:ivb */
  4376. I915_WRITE(CACHE_MODE_1,
  4377. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4378. /*
  4379. * BSpec recommends 8x4 when MSAA is used,
  4380. * however in practice 16x4 seems fastest.
  4381. *
  4382. * Note that PS/WM thread counts depend on the WIZ hashing
  4383. * disable bit, which we don't touch here, but it's good
  4384. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  4385. */
  4386. I915_WRITE(GEN7_GT_MODE,
  4387. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  4388. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  4389. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  4390. snpcr |= GEN6_MBC_SNPCR_MED;
  4391. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  4392. if (!HAS_PCH_NOP(dev))
  4393. cpt_init_clock_gating(dev);
  4394. gen6_check_mch_setup(dev);
  4395. }
  4396. static void valleyview_init_clock_gating(struct drm_device *dev)
  4397. {
  4398. struct drm_i915_private *dev_priv = dev->dev_private;
  4399. u32 val;
  4400. mutex_lock(&dev_priv->rps.hw_lock);
  4401. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  4402. mutex_unlock(&dev_priv->rps.hw_lock);
  4403. switch ((val >> 6) & 3) {
  4404. case 0:
  4405. case 1:
  4406. dev_priv->mem_freq = 800;
  4407. break;
  4408. case 2:
  4409. dev_priv->mem_freq = 1066;
  4410. break;
  4411. case 3:
  4412. dev_priv->mem_freq = 1333;
  4413. break;
  4414. }
  4415. DRM_DEBUG_DRIVER("DDR speed: %d MHz", dev_priv->mem_freq);
  4416. dev_priv->vlv_cdclk_freq = valleyview_cur_cdclk(dev_priv);
  4417. DRM_DEBUG_DRIVER("Current CD clock rate: %d MHz",
  4418. dev_priv->vlv_cdclk_freq);
  4419. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4420. /* WaDisableEarlyCull:vlv */
  4421. I915_WRITE(_3D_CHICKEN3,
  4422. _MASKED_BIT_ENABLE(_3D_CHICKEN_SF_DISABLE_OBJEND_CULL));
  4423. /* WaDisableBackToBackFlipFix:vlv */
  4424. I915_WRITE(IVB_CHICKEN3,
  4425. CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE |
  4426. CHICKEN3_DGMG_DONE_FIX_DISABLE);
  4427. /* WaPsdDispatchEnable:vlv */
  4428. /* WaDisablePSDDualDispatchEnable:vlv */
  4429. I915_WRITE(GEN7_HALF_SLICE_CHICKEN1,
  4430. _MASKED_BIT_ENABLE(GEN7_MAX_PS_THREAD_DEP |
  4431. GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE));
  4432. /* WaDisable_RenderCache_OperationalFlush:vlv */
  4433. I915_WRITE(CACHE_MODE_0_GEN7, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4434. /* WaForceL3Serialization:vlv */
  4435. I915_WRITE(GEN7_L3SQCREG4, I915_READ(GEN7_L3SQCREG4) &
  4436. ~L3SQ_URB_READ_CAM_MATCH_DISABLE);
  4437. /* WaDisableDopClockGating:vlv */
  4438. I915_WRITE(GEN7_ROW_CHICKEN2,
  4439. _MASKED_BIT_ENABLE(DOP_CLOCK_GATING_DISABLE));
  4440. /* This is required by WaCatErrorRejectionIssue:vlv */
  4441. I915_WRITE(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG,
  4442. I915_READ(GEN7_SQ_CHICKEN_MBCUNIT_CONFIG) |
  4443. GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB);
  4444. gen7_setup_fixed_func_scheduler(dev_priv);
  4445. /*
  4446. * According to the spec, bit 13 (RCZUNIT) must be set on IVB.
  4447. * This implements the WaDisableRCZUnitClockGating:vlv workaround.
  4448. */
  4449. I915_WRITE(GEN6_UCGCTL2,
  4450. GEN6_RCZUNIT_CLOCK_GATE_DISABLE);
  4451. /* WaDisableL3Bank2xClockGate:vlv */
  4452. I915_WRITE(GEN7_UCGCTL4, GEN7_L3BANK2X_CLOCK_GATE_DISABLE);
  4453. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4454. /*
  4455. * BSpec says this must be set, even though
  4456. * WaDisable4x2SubspanOptimization isn't listed for VLV.
  4457. */
  4458. I915_WRITE(CACHE_MODE_1,
  4459. _MASKED_BIT_ENABLE(PIXEL_SUBSPAN_COLLECT_OPT_DISABLE));
  4460. /*
  4461. * WaIncreaseL3CreditsForVLVB0:vlv
  4462. * This is the hardware default actually.
  4463. */
  4464. I915_WRITE(GEN7_L3SQCREG1, VLV_B0_WA_L3SQCREG1_VALUE);
  4465. /*
  4466. * WaDisableVLVClockGating_VBIIssue:vlv
  4467. * Disable clock gating on th GCFG unit to prevent a delay
  4468. * in the reporting of vblank events.
  4469. */
  4470. I915_WRITE(VLV_GUNIT_CLOCK_GATE, GCFG_DIS);
  4471. }
  4472. static void cherryview_init_clock_gating(struct drm_device *dev)
  4473. {
  4474. struct drm_i915_private *dev_priv = dev->dev_private;
  4475. I915_WRITE(DSPCLK_GATE_D, VRHUNIT_CLOCK_GATE_DISABLE);
  4476. I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
  4477. /* WaDisablePartialInstShootdown:chv */
  4478. I915_WRITE(GEN8_ROW_CHICKEN,
  4479. _MASKED_BIT_ENABLE(PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE));
  4480. /* WaDisableThreadStallDopClockGating:chv */
  4481. I915_WRITE(GEN8_ROW_CHICKEN,
  4482. _MASKED_BIT_ENABLE(STALL_DOP_GATING_DISABLE));
  4483. /* WaVSRefCountFullforceMissDisable:chv */
  4484. /* WaDSRefCountFullforceMissDisable:chv */
  4485. I915_WRITE(GEN7_FF_THREAD_MODE,
  4486. I915_READ(GEN7_FF_THREAD_MODE) &
  4487. ~(GEN8_FF_DS_REF_CNT_FFME | GEN7_FF_VS_REF_CNT_FFME));
  4488. }
  4489. static void g4x_init_clock_gating(struct drm_device *dev)
  4490. {
  4491. struct drm_i915_private *dev_priv = dev->dev_private;
  4492. uint32_t dspclk_gate;
  4493. I915_WRITE(RENCLK_GATE_D1, 0);
  4494. I915_WRITE(RENCLK_GATE_D2, VF_UNIT_CLOCK_GATE_DISABLE |
  4495. GS_UNIT_CLOCK_GATE_DISABLE |
  4496. CL_UNIT_CLOCK_GATE_DISABLE);
  4497. I915_WRITE(RAMCLK_GATE_D, 0);
  4498. dspclk_gate = VRHUNIT_CLOCK_GATE_DISABLE |
  4499. OVRUNIT_CLOCK_GATE_DISABLE |
  4500. OVCUNIT_CLOCK_GATE_DISABLE;
  4501. if (IS_GM45(dev))
  4502. dspclk_gate |= DSSUNIT_CLOCK_GATE_DISABLE;
  4503. I915_WRITE(DSPCLK_GATE_D, dspclk_gate);
  4504. /* WaDisableRenderCachePipelinedFlush */
  4505. I915_WRITE(CACHE_MODE_0,
  4506. _MASKED_BIT_ENABLE(CM0_PIPELINED_RENDER_FLUSH_DISABLE));
  4507. /* WaDisable_RenderCache_OperationalFlush:g4x */
  4508. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4509. g4x_disable_trickle_feed(dev);
  4510. }
  4511. static void crestline_init_clock_gating(struct drm_device *dev)
  4512. {
  4513. struct drm_i915_private *dev_priv = dev->dev_private;
  4514. I915_WRITE(RENCLK_GATE_D1, I965_RCC_CLOCK_GATE_DISABLE);
  4515. I915_WRITE(RENCLK_GATE_D2, 0);
  4516. I915_WRITE(DSPCLK_GATE_D, 0);
  4517. I915_WRITE(RAMCLK_GATE_D, 0);
  4518. I915_WRITE16(DEUC, 0);
  4519. I915_WRITE(MI_ARB_STATE,
  4520. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4521. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4522. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4523. }
  4524. static void broadwater_init_clock_gating(struct drm_device *dev)
  4525. {
  4526. struct drm_i915_private *dev_priv = dev->dev_private;
  4527. I915_WRITE(RENCLK_GATE_D1, I965_RCZ_CLOCK_GATE_DISABLE |
  4528. I965_RCC_CLOCK_GATE_DISABLE |
  4529. I965_RCPB_CLOCK_GATE_DISABLE |
  4530. I965_ISC_CLOCK_GATE_DISABLE |
  4531. I965_FBC_CLOCK_GATE_DISABLE);
  4532. I915_WRITE(RENCLK_GATE_D2, 0);
  4533. I915_WRITE(MI_ARB_STATE,
  4534. _MASKED_BIT_ENABLE(MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE));
  4535. /* WaDisable_RenderCache_OperationalFlush:gen4 */
  4536. I915_WRITE(CACHE_MODE_0, _MASKED_BIT_DISABLE(RC_OP_FLUSH_ENABLE));
  4537. }
  4538. static void gen3_init_clock_gating(struct drm_device *dev)
  4539. {
  4540. struct drm_i915_private *dev_priv = dev->dev_private;
  4541. u32 dstate = I915_READ(D_STATE);
  4542. dstate |= DSTATE_PLL_D3_OFF | DSTATE_GFX_CLOCK_GATING |
  4543. DSTATE_DOT_CLOCK_GATING;
  4544. I915_WRITE(D_STATE, dstate);
  4545. if (IS_PINEVIEW(dev))
  4546. I915_WRITE(ECOSKPD, _MASKED_BIT_ENABLE(ECO_GATING_CX_ONLY));
  4547. /* IIR "flip pending" means done if this bit is set */
  4548. I915_WRITE(ECOSKPD, _MASKED_BIT_DISABLE(ECO_FLIP_DONE));
  4549. }
  4550. static void i85x_init_clock_gating(struct drm_device *dev)
  4551. {
  4552. struct drm_i915_private *dev_priv = dev->dev_private;
  4553. I915_WRITE(RENCLK_GATE_D1, SV_CLOCK_GATE_DISABLE);
  4554. }
  4555. static void i830_init_clock_gating(struct drm_device *dev)
  4556. {
  4557. struct drm_i915_private *dev_priv = dev->dev_private;
  4558. I915_WRITE(DSPCLK_GATE_D, OVRUNIT_CLOCK_GATE_DISABLE);
  4559. }
  4560. void intel_init_clock_gating(struct drm_device *dev)
  4561. {
  4562. struct drm_i915_private *dev_priv = dev->dev_private;
  4563. dev_priv->display.init_clock_gating(dev);
  4564. }
  4565. void intel_suspend_hw(struct drm_device *dev)
  4566. {
  4567. if (HAS_PCH_LPT(dev))
  4568. lpt_suspend_hw(dev);
  4569. }
  4570. #define for_each_power_well(i, power_well, domain_mask, power_domains) \
  4571. for (i = 0; \
  4572. i < (power_domains)->power_well_count && \
  4573. ((power_well) = &(power_domains)->power_wells[i]); \
  4574. i++) \
  4575. if ((power_well)->domains & (domain_mask))
  4576. #define for_each_power_well_rev(i, power_well, domain_mask, power_domains) \
  4577. for (i = (power_domains)->power_well_count - 1; \
  4578. i >= 0 && ((power_well) = &(power_domains)->power_wells[i]);\
  4579. i--) \
  4580. if ((power_well)->domains & (domain_mask))
  4581. /**
  4582. * We should only use the power well if we explicitly asked the hardware to
  4583. * enable it, so check if it's enabled and also check if we've requested it to
  4584. * be enabled.
  4585. */
  4586. static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
  4587. struct i915_power_well *power_well)
  4588. {
  4589. return I915_READ(HSW_PWR_WELL_DRIVER) ==
  4590. (HSW_PWR_WELL_ENABLE_REQUEST | HSW_PWR_WELL_STATE_ENABLED);
  4591. }
  4592. bool intel_display_power_enabled_sw(struct drm_i915_private *dev_priv,
  4593. enum intel_display_power_domain domain)
  4594. {
  4595. struct i915_power_domains *power_domains;
  4596. power_domains = &dev_priv->power_domains;
  4597. return power_domains->domain_use_count[domain];
  4598. }
  4599. bool intel_display_power_enabled(struct drm_i915_private *dev_priv,
  4600. enum intel_display_power_domain domain)
  4601. {
  4602. struct i915_power_domains *power_domains;
  4603. struct i915_power_well *power_well;
  4604. bool is_enabled;
  4605. int i;
  4606. if (dev_priv->pm.suspended)
  4607. return false;
  4608. power_domains = &dev_priv->power_domains;
  4609. is_enabled = true;
  4610. mutex_lock(&power_domains->lock);
  4611. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4612. if (power_well->always_on)
  4613. continue;
  4614. if (!power_well->ops->is_enabled(dev_priv, power_well)) {
  4615. is_enabled = false;
  4616. break;
  4617. }
  4618. }
  4619. mutex_unlock(&power_domains->lock);
  4620. return is_enabled;
  4621. }
  4622. /*
  4623. * Starting with Haswell, we have a "Power Down Well" that can be turned off
  4624. * when not needed anymore. We have 4 registers that can request the power well
  4625. * to be enabled, and it will only be disabled if none of the registers is
  4626. * requesting it to be enabled.
  4627. */
  4628. static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv)
  4629. {
  4630. struct drm_device *dev = dev_priv->dev;
  4631. unsigned long irqflags;
  4632. /*
  4633. * After we re-enable the power well, if we touch VGA register 0x3d5
  4634. * we'll get unclaimed register interrupts. This stops after we write
  4635. * anything to the VGA MSR register. The vgacon module uses this
  4636. * register all the time, so if we unbind our driver and, as a
  4637. * consequence, bind vgacon, we'll get stuck in an infinite loop at
  4638. * console_unlock(). So make here we touch the VGA MSR register, making
  4639. * sure vgacon can keep working normally without triggering interrupts
  4640. * and error messages.
  4641. */
  4642. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  4643. outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
  4644. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  4645. if (IS_BROADWELL(dev)) {
  4646. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  4647. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_B),
  4648. dev_priv->de_irq_mask[PIPE_B]);
  4649. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_B),
  4650. ~dev_priv->de_irq_mask[PIPE_B] |
  4651. GEN8_PIPE_VBLANK);
  4652. I915_WRITE(GEN8_DE_PIPE_IMR(PIPE_C),
  4653. dev_priv->de_irq_mask[PIPE_C]);
  4654. I915_WRITE(GEN8_DE_PIPE_IER(PIPE_C),
  4655. ~dev_priv->de_irq_mask[PIPE_C] |
  4656. GEN8_PIPE_VBLANK);
  4657. POSTING_READ(GEN8_DE_PIPE_IER(PIPE_C));
  4658. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  4659. }
  4660. }
  4661. static void reset_vblank_counter(struct drm_device *dev, enum pipe pipe)
  4662. {
  4663. assert_spin_locked(&dev->vbl_lock);
  4664. dev->vblank[pipe].last = 0;
  4665. }
  4666. static void hsw_power_well_post_disable(struct drm_i915_private *dev_priv)
  4667. {
  4668. struct drm_device *dev = dev_priv->dev;
  4669. enum pipe pipe;
  4670. unsigned long irqflags;
  4671. /*
  4672. * After this, the registers on the pipes that are part of the power
  4673. * well will become zero, so we have to adjust our counters according to
  4674. * that.
  4675. *
  4676. * FIXME: Should we do this in general in drm_vblank_post_modeset?
  4677. */
  4678. spin_lock_irqsave(&dev->vbl_lock, irqflags);
  4679. for_each_pipe(pipe)
  4680. if (pipe != PIPE_A)
  4681. reset_vblank_counter(dev, pipe);
  4682. spin_unlock_irqrestore(&dev->vbl_lock, irqflags);
  4683. }
  4684. static void hsw_set_power_well(struct drm_i915_private *dev_priv,
  4685. struct i915_power_well *power_well, bool enable)
  4686. {
  4687. bool is_enabled, enable_requested;
  4688. uint32_t tmp;
  4689. tmp = I915_READ(HSW_PWR_WELL_DRIVER);
  4690. is_enabled = tmp & HSW_PWR_WELL_STATE_ENABLED;
  4691. enable_requested = tmp & HSW_PWR_WELL_ENABLE_REQUEST;
  4692. if (enable) {
  4693. if (!enable_requested)
  4694. I915_WRITE(HSW_PWR_WELL_DRIVER,
  4695. HSW_PWR_WELL_ENABLE_REQUEST);
  4696. if (!is_enabled) {
  4697. DRM_DEBUG_KMS("Enabling power well\n");
  4698. if (wait_for((I915_READ(HSW_PWR_WELL_DRIVER) &
  4699. HSW_PWR_WELL_STATE_ENABLED), 20))
  4700. DRM_ERROR("Timeout enabling power well\n");
  4701. }
  4702. hsw_power_well_post_enable(dev_priv);
  4703. } else {
  4704. if (enable_requested) {
  4705. I915_WRITE(HSW_PWR_WELL_DRIVER, 0);
  4706. POSTING_READ(HSW_PWR_WELL_DRIVER);
  4707. DRM_DEBUG_KMS("Requesting to disable the power well\n");
  4708. hsw_power_well_post_disable(dev_priv);
  4709. }
  4710. }
  4711. }
  4712. static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
  4713. struct i915_power_well *power_well)
  4714. {
  4715. hsw_set_power_well(dev_priv, power_well, power_well->count > 0);
  4716. /*
  4717. * We're taking over the BIOS, so clear any requests made by it since
  4718. * the driver is in charge now.
  4719. */
  4720. if (I915_READ(HSW_PWR_WELL_BIOS) & HSW_PWR_WELL_ENABLE_REQUEST)
  4721. I915_WRITE(HSW_PWR_WELL_BIOS, 0);
  4722. }
  4723. static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
  4724. struct i915_power_well *power_well)
  4725. {
  4726. hsw_set_power_well(dev_priv, power_well, true);
  4727. }
  4728. static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
  4729. struct i915_power_well *power_well)
  4730. {
  4731. hsw_set_power_well(dev_priv, power_well, false);
  4732. }
  4733. static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
  4734. struct i915_power_well *power_well)
  4735. {
  4736. }
  4737. static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
  4738. struct i915_power_well *power_well)
  4739. {
  4740. return true;
  4741. }
  4742. static void vlv_set_power_well(struct drm_i915_private *dev_priv,
  4743. struct i915_power_well *power_well, bool enable)
  4744. {
  4745. enum punit_power_well power_well_id = power_well->data;
  4746. u32 mask;
  4747. u32 state;
  4748. u32 ctrl;
  4749. mask = PUNIT_PWRGT_MASK(power_well_id);
  4750. state = enable ? PUNIT_PWRGT_PWR_ON(power_well_id) :
  4751. PUNIT_PWRGT_PWR_GATE(power_well_id);
  4752. mutex_lock(&dev_priv->rps.hw_lock);
  4753. #define COND \
  4754. ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
  4755. if (COND)
  4756. goto out;
  4757. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
  4758. ctrl &= ~mask;
  4759. ctrl |= state;
  4760. vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
  4761. if (wait_for(COND, 100))
  4762. DRM_ERROR("timout setting power well state %08x (%08x)\n",
  4763. state,
  4764. vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
  4765. #undef COND
  4766. out:
  4767. mutex_unlock(&dev_priv->rps.hw_lock);
  4768. }
  4769. static void vlv_power_well_sync_hw(struct drm_i915_private *dev_priv,
  4770. struct i915_power_well *power_well)
  4771. {
  4772. vlv_set_power_well(dev_priv, power_well, power_well->count > 0);
  4773. }
  4774. static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
  4775. struct i915_power_well *power_well)
  4776. {
  4777. vlv_set_power_well(dev_priv, power_well, true);
  4778. }
  4779. static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
  4780. struct i915_power_well *power_well)
  4781. {
  4782. vlv_set_power_well(dev_priv, power_well, false);
  4783. }
  4784. static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
  4785. struct i915_power_well *power_well)
  4786. {
  4787. int power_well_id = power_well->data;
  4788. bool enabled = false;
  4789. u32 mask;
  4790. u32 state;
  4791. u32 ctrl;
  4792. mask = PUNIT_PWRGT_MASK(power_well_id);
  4793. ctrl = PUNIT_PWRGT_PWR_ON(power_well_id);
  4794. mutex_lock(&dev_priv->rps.hw_lock);
  4795. state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
  4796. /*
  4797. * We only ever set the power-on and power-gate states, anything
  4798. * else is unexpected.
  4799. */
  4800. WARN_ON(state != PUNIT_PWRGT_PWR_ON(power_well_id) &&
  4801. state != PUNIT_PWRGT_PWR_GATE(power_well_id));
  4802. if (state == ctrl)
  4803. enabled = true;
  4804. /*
  4805. * A transient state at this point would mean some unexpected party
  4806. * is poking at the power controls too.
  4807. */
  4808. ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
  4809. WARN_ON(ctrl != state);
  4810. mutex_unlock(&dev_priv->rps.hw_lock);
  4811. return enabled;
  4812. }
  4813. static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
  4814. struct i915_power_well *power_well)
  4815. {
  4816. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  4817. vlv_set_power_well(dev_priv, power_well, true);
  4818. spin_lock_irq(&dev_priv->irq_lock);
  4819. valleyview_enable_display_irqs(dev_priv);
  4820. spin_unlock_irq(&dev_priv->irq_lock);
  4821. /*
  4822. * During driver initialization/resume we can avoid restoring the
  4823. * part of the HW/SW state that will be inited anyway explicitly.
  4824. */
  4825. if (dev_priv->power_domains.initializing)
  4826. return;
  4827. intel_hpd_init(dev_priv->dev);
  4828. i915_redisable_vga_power_on(dev_priv->dev);
  4829. }
  4830. static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
  4831. struct i915_power_well *power_well)
  4832. {
  4833. struct drm_device *dev = dev_priv->dev;
  4834. enum pipe pipe;
  4835. WARN_ON_ONCE(power_well->data != PUNIT_POWER_WELL_DISP2D);
  4836. spin_lock_irq(&dev_priv->irq_lock);
  4837. for_each_pipe(pipe)
  4838. __intel_set_cpu_fifo_underrun_reporting(dev, pipe, false);
  4839. valleyview_disable_display_irqs(dev_priv);
  4840. spin_unlock_irq(&dev_priv->irq_lock);
  4841. spin_lock_irq(&dev->vbl_lock);
  4842. for_each_pipe(pipe)
  4843. reset_vblank_counter(dev, pipe);
  4844. spin_unlock_irq(&dev->vbl_lock);
  4845. vlv_set_power_well(dev_priv, power_well, false);
  4846. }
  4847. static void check_power_well_state(struct drm_i915_private *dev_priv,
  4848. struct i915_power_well *power_well)
  4849. {
  4850. bool enabled = power_well->ops->is_enabled(dev_priv, power_well);
  4851. if (power_well->always_on || !i915.disable_power_well) {
  4852. if (!enabled)
  4853. goto mismatch;
  4854. return;
  4855. }
  4856. if (enabled != (power_well->count > 0))
  4857. goto mismatch;
  4858. return;
  4859. mismatch:
  4860. WARN(1, "state mismatch for '%s' (always_on %d hw state %d use-count %d disable_power_well %d\n",
  4861. power_well->name, power_well->always_on, enabled,
  4862. power_well->count, i915.disable_power_well);
  4863. }
  4864. void intel_display_power_get(struct drm_i915_private *dev_priv,
  4865. enum intel_display_power_domain domain)
  4866. {
  4867. struct i915_power_domains *power_domains;
  4868. struct i915_power_well *power_well;
  4869. int i;
  4870. intel_runtime_pm_get(dev_priv);
  4871. power_domains = &dev_priv->power_domains;
  4872. mutex_lock(&power_domains->lock);
  4873. for_each_power_well(i, power_well, BIT(domain), power_domains) {
  4874. if (!power_well->count++) {
  4875. DRM_DEBUG_KMS("enabling %s\n", power_well->name);
  4876. power_well->ops->enable(dev_priv, power_well);
  4877. }
  4878. check_power_well_state(dev_priv, power_well);
  4879. }
  4880. power_domains->domain_use_count[domain]++;
  4881. mutex_unlock(&power_domains->lock);
  4882. }
  4883. void intel_display_power_put(struct drm_i915_private *dev_priv,
  4884. enum intel_display_power_domain domain)
  4885. {
  4886. struct i915_power_domains *power_domains;
  4887. struct i915_power_well *power_well;
  4888. int i;
  4889. power_domains = &dev_priv->power_domains;
  4890. mutex_lock(&power_domains->lock);
  4891. WARN_ON(!power_domains->domain_use_count[domain]);
  4892. power_domains->domain_use_count[domain]--;
  4893. for_each_power_well_rev(i, power_well, BIT(domain), power_domains) {
  4894. WARN_ON(!power_well->count);
  4895. if (!--power_well->count && i915.disable_power_well) {
  4896. DRM_DEBUG_KMS("disabling %s\n", power_well->name);
  4897. power_well->ops->disable(dev_priv, power_well);
  4898. }
  4899. check_power_well_state(dev_priv, power_well);
  4900. }
  4901. mutex_unlock(&power_domains->lock);
  4902. intel_runtime_pm_put(dev_priv);
  4903. }
  4904. static struct i915_power_domains *hsw_pwr;
  4905. /* Display audio driver power well request */
  4906. void i915_request_power_well(void)
  4907. {
  4908. struct drm_i915_private *dev_priv;
  4909. if (WARN_ON(!hsw_pwr))
  4910. return;
  4911. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4912. power_domains);
  4913. intel_display_power_get(dev_priv, POWER_DOMAIN_AUDIO);
  4914. }
  4915. EXPORT_SYMBOL_GPL(i915_request_power_well);
  4916. /* Display audio driver power well release */
  4917. void i915_release_power_well(void)
  4918. {
  4919. struct drm_i915_private *dev_priv;
  4920. if (WARN_ON(!hsw_pwr))
  4921. return;
  4922. dev_priv = container_of(hsw_pwr, struct drm_i915_private,
  4923. power_domains);
  4924. intel_display_power_put(dev_priv, POWER_DOMAIN_AUDIO);
  4925. }
  4926. EXPORT_SYMBOL_GPL(i915_release_power_well);
  4927. #define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
  4928. #define HSW_ALWAYS_ON_POWER_DOMAINS ( \
  4929. BIT(POWER_DOMAIN_PIPE_A) | \
  4930. BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
  4931. BIT(POWER_DOMAIN_PORT_DDI_A_2_LANES) | \
  4932. BIT(POWER_DOMAIN_PORT_DDI_A_4_LANES) | \
  4933. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  4934. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  4935. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  4936. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  4937. BIT(POWER_DOMAIN_PORT_DDI_D_2_LANES) | \
  4938. BIT(POWER_DOMAIN_PORT_DDI_D_4_LANES) | \
  4939. BIT(POWER_DOMAIN_PORT_CRT) | \
  4940. BIT(POWER_DOMAIN_INIT))
  4941. #define HSW_DISPLAY_POWER_DOMAINS ( \
  4942. (POWER_DOMAIN_MASK & ~HSW_ALWAYS_ON_POWER_DOMAINS) | \
  4943. BIT(POWER_DOMAIN_INIT))
  4944. #define BDW_ALWAYS_ON_POWER_DOMAINS ( \
  4945. HSW_ALWAYS_ON_POWER_DOMAINS | \
  4946. BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
  4947. #define BDW_DISPLAY_POWER_DOMAINS ( \
  4948. (POWER_DOMAIN_MASK & ~BDW_ALWAYS_ON_POWER_DOMAINS) | \
  4949. BIT(POWER_DOMAIN_INIT))
  4950. #define VLV_ALWAYS_ON_POWER_DOMAINS BIT(POWER_DOMAIN_INIT)
  4951. #define VLV_DISPLAY_POWER_DOMAINS POWER_DOMAIN_MASK
  4952. #define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
  4953. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  4954. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  4955. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  4956. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  4957. BIT(POWER_DOMAIN_PORT_CRT) | \
  4958. BIT(POWER_DOMAIN_INIT))
  4959. #define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
  4960. BIT(POWER_DOMAIN_PORT_DDI_B_2_LANES) | \
  4961. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  4962. BIT(POWER_DOMAIN_INIT))
  4963. #define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
  4964. BIT(POWER_DOMAIN_PORT_DDI_B_4_LANES) | \
  4965. BIT(POWER_DOMAIN_INIT))
  4966. #define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
  4967. BIT(POWER_DOMAIN_PORT_DDI_C_2_LANES) | \
  4968. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  4969. BIT(POWER_DOMAIN_INIT))
  4970. #define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
  4971. BIT(POWER_DOMAIN_PORT_DDI_C_4_LANES) | \
  4972. BIT(POWER_DOMAIN_INIT))
  4973. static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
  4974. .sync_hw = i9xx_always_on_power_well_noop,
  4975. .enable = i9xx_always_on_power_well_noop,
  4976. .disable = i9xx_always_on_power_well_noop,
  4977. .is_enabled = i9xx_always_on_power_well_enabled,
  4978. };
  4979. static struct i915_power_well i9xx_always_on_power_well[] = {
  4980. {
  4981. .name = "always-on",
  4982. .always_on = 1,
  4983. .domains = POWER_DOMAIN_MASK,
  4984. .ops = &i9xx_always_on_power_well_ops,
  4985. },
  4986. };
  4987. static const struct i915_power_well_ops hsw_power_well_ops = {
  4988. .sync_hw = hsw_power_well_sync_hw,
  4989. .enable = hsw_power_well_enable,
  4990. .disable = hsw_power_well_disable,
  4991. .is_enabled = hsw_power_well_enabled,
  4992. };
  4993. static struct i915_power_well hsw_power_wells[] = {
  4994. {
  4995. .name = "always-on",
  4996. .always_on = 1,
  4997. .domains = HSW_ALWAYS_ON_POWER_DOMAINS,
  4998. .ops = &i9xx_always_on_power_well_ops,
  4999. },
  5000. {
  5001. .name = "display",
  5002. .domains = HSW_DISPLAY_POWER_DOMAINS,
  5003. .ops = &hsw_power_well_ops,
  5004. },
  5005. };
  5006. static struct i915_power_well bdw_power_wells[] = {
  5007. {
  5008. .name = "always-on",
  5009. .always_on = 1,
  5010. .domains = BDW_ALWAYS_ON_POWER_DOMAINS,
  5011. .ops = &i9xx_always_on_power_well_ops,
  5012. },
  5013. {
  5014. .name = "display",
  5015. .domains = BDW_DISPLAY_POWER_DOMAINS,
  5016. .ops = &hsw_power_well_ops,
  5017. },
  5018. };
  5019. static const struct i915_power_well_ops vlv_display_power_well_ops = {
  5020. .sync_hw = vlv_power_well_sync_hw,
  5021. .enable = vlv_display_power_well_enable,
  5022. .disable = vlv_display_power_well_disable,
  5023. .is_enabled = vlv_power_well_enabled,
  5024. };
  5025. static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
  5026. .sync_hw = vlv_power_well_sync_hw,
  5027. .enable = vlv_power_well_enable,
  5028. .disable = vlv_power_well_disable,
  5029. .is_enabled = vlv_power_well_enabled,
  5030. };
  5031. static struct i915_power_well vlv_power_wells[] = {
  5032. {
  5033. .name = "always-on",
  5034. .always_on = 1,
  5035. .domains = VLV_ALWAYS_ON_POWER_DOMAINS,
  5036. .ops = &i9xx_always_on_power_well_ops,
  5037. },
  5038. {
  5039. .name = "display",
  5040. .domains = VLV_DISPLAY_POWER_DOMAINS,
  5041. .data = PUNIT_POWER_WELL_DISP2D,
  5042. .ops = &vlv_display_power_well_ops,
  5043. },
  5044. {
  5045. .name = "dpio-common",
  5046. .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
  5047. .data = PUNIT_POWER_WELL_DPIO_CMN_BC,
  5048. .ops = &vlv_dpio_power_well_ops,
  5049. },
  5050. {
  5051. .name = "dpio-tx-b-01",
  5052. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5053. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5054. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5055. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5056. .ops = &vlv_dpio_power_well_ops,
  5057. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_01,
  5058. },
  5059. {
  5060. .name = "dpio-tx-b-23",
  5061. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5062. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5063. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5064. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5065. .ops = &vlv_dpio_power_well_ops,
  5066. .data = PUNIT_POWER_WELL_DPIO_TX_B_LANES_23,
  5067. },
  5068. {
  5069. .name = "dpio-tx-c-01",
  5070. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5071. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5072. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5073. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5074. .ops = &vlv_dpio_power_well_ops,
  5075. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_01,
  5076. },
  5077. {
  5078. .name = "dpio-tx-c-23",
  5079. .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
  5080. VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
  5081. VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
  5082. VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
  5083. .ops = &vlv_dpio_power_well_ops,
  5084. .data = PUNIT_POWER_WELL_DPIO_TX_C_LANES_23,
  5085. },
  5086. };
  5087. #define set_power_wells(power_domains, __power_wells) ({ \
  5088. (power_domains)->power_wells = (__power_wells); \
  5089. (power_domains)->power_well_count = ARRAY_SIZE(__power_wells); \
  5090. })
  5091. int intel_power_domains_init(struct drm_i915_private *dev_priv)
  5092. {
  5093. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5094. mutex_init(&power_domains->lock);
  5095. /*
  5096. * The enabling order will be from lower to higher indexed wells,
  5097. * the disabling order is reversed.
  5098. */
  5099. if (IS_HASWELL(dev_priv->dev)) {
  5100. set_power_wells(power_domains, hsw_power_wells);
  5101. hsw_pwr = power_domains;
  5102. } else if (IS_BROADWELL(dev_priv->dev)) {
  5103. set_power_wells(power_domains, bdw_power_wells);
  5104. hsw_pwr = power_domains;
  5105. } else if (IS_VALLEYVIEW(dev_priv->dev)) {
  5106. set_power_wells(power_domains, vlv_power_wells);
  5107. } else {
  5108. set_power_wells(power_domains, i9xx_always_on_power_well);
  5109. }
  5110. return 0;
  5111. }
  5112. void intel_power_domains_remove(struct drm_i915_private *dev_priv)
  5113. {
  5114. hsw_pwr = NULL;
  5115. }
  5116. static void intel_power_domains_resume(struct drm_i915_private *dev_priv)
  5117. {
  5118. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5119. struct i915_power_well *power_well;
  5120. int i;
  5121. mutex_lock(&power_domains->lock);
  5122. for_each_power_well(i, power_well, POWER_DOMAIN_MASK, power_domains)
  5123. power_well->ops->sync_hw(dev_priv, power_well);
  5124. mutex_unlock(&power_domains->lock);
  5125. }
  5126. void intel_power_domains_init_hw(struct drm_i915_private *dev_priv)
  5127. {
  5128. struct i915_power_domains *power_domains = &dev_priv->power_domains;
  5129. power_domains->initializing = true;
  5130. /* For now, we need the power well to be always enabled. */
  5131. intel_display_set_init_power(dev_priv, true);
  5132. intel_power_domains_resume(dev_priv);
  5133. power_domains->initializing = false;
  5134. }
  5135. void intel_aux_display_runtime_get(struct drm_i915_private *dev_priv)
  5136. {
  5137. intel_runtime_pm_get(dev_priv);
  5138. }
  5139. void intel_aux_display_runtime_put(struct drm_i915_private *dev_priv)
  5140. {
  5141. intel_runtime_pm_put(dev_priv);
  5142. }
  5143. void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
  5144. {
  5145. struct drm_device *dev = dev_priv->dev;
  5146. struct device *device = &dev->pdev->dev;
  5147. if (!HAS_RUNTIME_PM(dev))
  5148. return;
  5149. pm_runtime_get_sync(device);
  5150. WARN(dev_priv->pm.suspended, "Device still suspended.\n");
  5151. }
  5152. void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
  5153. {
  5154. struct drm_device *dev = dev_priv->dev;
  5155. struct device *device = &dev->pdev->dev;
  5156. if (!HAS_RUNTIME_PM(dev))
  5157. return;
  5158. WARN(dev_priv->pm.suspended, "Getting nosync-ref while suspended.\n");
  5159. pm_runtime_get_noresume(device);
  5160. }
  5161. void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
  5162. {
  5163. struct drm_device *dev = dev_priv->dev;
  5164. struct device *device = &dev->pdev->dev;
  5165. if (!HAS_RUNTIME_PM(dev))
  5166. return;
  5167. pm_runtime_mark_last_busy(device);
  5168. pm_runtime_put_autosuspend(device);
  5169. }
  5170. void intel_init_runtime_pm(struct drm_i915_private *dev_priv)
  5171. {
  5172. struct drm_device *dev = dev_priv->dev;
  5173. struct device *device = &dev->pdev->dev;
  5174. if (!HAS_RUNTIME_PM(dev))
  5175. return;
  5176. pm_runtime_set_active(device);
  5177. /*
  5178. * RPM depends on RC6 to save restore the GT HW context, so make RC6 a
  5179. * requirement.
  5180. */
  5181. if (!intel_enable_rc6(dev)) {
  5182. DRM_INFO("RC6 disabled, disabling runtime PM support\n");
  5183. return;
  5184. }
  5185. pm_runtime_set_autosuspend_delay(device, 10000); /* 10s */
  5186. pm_runtime_mark_last_busy(device);
  5187. pm_runtime_use_autosuspend(device);
  5188. pm_runtime_put_autosuspend(device);
  5189. }
  5190. void intel_fini_runtime_pm(struct drm_i915_private *dev_priv)
  5191. {
  5192. struct drm_device *dev = dev_priv->dev;
  5193. struct device *device = &dev->pdev->dev;
  5194. if (!HAS_RUNTIME_PM(dev))
  5195. return;
  5196. if (!intel_enable_rc6(dev))
  5197. return;
  5198. /* Make sure we're not suspended first. */
  5199. pm_runtime_get_sync(device);
  5200. pm_runtime_disable(device);
  5201. }
  5202. /* Set up chip specific power management-related functions */
  5203. void intel_init_pm(struct drm_device *dev)
  5204. {
  5205. struct drm_i915_private *dev_priv = dev->dev_private;
  5206. if (HAS_FBC(dev)) {
  5207. if (INTEL_INFO(dev)->gen >= 7) {
  5208. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5209. dev_priv->display.enable_fbc = gen7_enable_fbc;
  5210. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5211. } else if (INTEL_INFO(dev)->gen >= 5) {
  5212. dev_priv->display.fbc_enabled = ironlake_fbc_enabled;
  5213. dev_priv->display.enable_fbc = ironlake_enable_fbc;
  5214. dev_priv->display.disable_fbc = ironlake_disable_fbc;
  5215. } else if (IS_GM45(dev)) {
  5216. dev_priv->display.fbc_enabled = g4x_fbc_enabled;
  5217. dev_priv->display.enable_fbc = g4x_enable_fbc;
  5218. dev_priv->display.disable_fbc = g4x_disable_fbc;
  5219. } else {
  5220. dev_priv->display.fbc_enabled = i8xx_fbc_enabled;
  5221. dev_priv->display.enable_fbc = i8xx_enable_fbc;
  5222. dev_priv->display.disable_fbc = i8xx_disable_fbc;
  5223. /* This value was pulled out of someone's hat */
  5224. I915_WRITE(FBC_CONTROL, 500 << FBC_CTL_INTERVAL_SHIFT);
  5225. }
  5226. }
  5227. /* For cxsr */
  5228. if (IS_PINEVIEW(dev))
  5229. i915_pineview_get_mem_freq(dev);
  5230. else if (IS_GEN5(dev))
  5231. i915_ironlake_get_mem_freq(dev);
  5232. /* For FIFO watermark updates */
  5233. if (HAS_PCH_SPLIT(dev)) {
  5234. ilk_setup_wm_latency(dev);
  5235. if ((IS_GEN5(dev) && dev_priv->wm.pri_latency[1] &&
  5236. dev_priv->wm.spr_latency[1] && dev_priv->wm.cur_latency[1]) ||
  5237. (!IS_GEN5(dev) && dev_priv->wm.pri_latency[0] &&
  5238. dev_priv->wm.spr_latency[0] && dev_priv->wm.cur_latency[0])) {
  5239. dev_priv->display.update_wm = ilk_update_wm;
  5240. dev_priv->display.update_sprite_wm = ilk_update_sprite_wm;
  5241. } else {
  5242. DRM_DEBUG_KMS("Failed to read display plane latency. "
  5243. "Disable CxSR\n");
  5244. }
  5245. if (IS_GEN5(dev))
  5246. dev_priv->display.init_clock_gating = ironlake_init_clock_gating;
  5247. else if (IS_GEN6(dev))
  5248. dev_priv->display.init_clock_gating = gen6_init_clock_gating;
  5249. else if (IS_IVYBRIDGE(dev))
  5250. dev_priv->display.init_clock_gating = ivybridge_init_clock_gating;
  5251. else if (IS_HASWELL(dev))
  5252. dev_priv->display.init_clock_gating = haswell_init_clock_gating;
  5253. else if (INTEL_INFO(dev)->gen == 8)
  5254. dev_priv->display.init_clock_gating = gen8_init_clock_gating;
  5255. } else if (IS_CHERRYVIEW(dev)) {
  5256. dev_priv->display.update_wm = valleyview_update_wm;
  5257. dev_priv->display.init_clock_gating =
  5258. cherryview_init_clock_gating;
  5259. } else if (IS_VALLEYVIEW(dev)) {
  5260. dev_priv->display.update_wm = valleyview_update_wm;
  5261. dev_priv->display.init_clock_gating =
  5262. valleyview_init_clock_gating;
  5263. } else if (IS_PINEVIEW(dev)) {
  5264. if (!intel_get_cxsr_latency(IS_PINEVIEW_G(dev),
  5265. dev_priv->is_ddr3,
  5266. dev_priv->fsb_freq,
  5267. dev_priv->mem_freq)) {
  5268. DRM_INFO("failed to find known CxSR latency "
  5269. "(found ddr%s fsb freq %d, mem freq %d), "
  5270. "disabling CxSR\n",
  5271. (dev_priv->is_ddr3 == 1) ? "3" : "2",
  5272. dev_priv->fsb_freq, dev_priv->mem_freq);
  5273. /* Disable CxSR and never update its watermark again */
  5274. pineview_disable_cxsr(dev);
  5275. dev_priv->display.update_wm = NULL;
  5276. } else
  5277. dev_priv->display.update_wm = pineview_update_wm;
  5278. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5279. } else if (IS_G4X(dev)) {
  5280. dev_priv->display.update_wm = g4x_update_wm;
  5281. dev_priv->display.init_clock_gating = g4x_init_clock_gating;
  5282. } else if (IS_GEN4(dev)) {
  5283. dev_priv->display.update_wm = i965_update_wm;
  5284. if (IS_CRESTLINE(dev))
  5285. dev_priv->display.init_clock_gating = crestline_init_clock_gating;
  5286. else if (IS_BROADWATER(dev))
  5287. dev_priv->display.init_clock_gating = broadwater_init_clock_gating;
  5288. } else if (IS_GEN3(dev)) {
  5289. dev_priv->display.update_wm = i9xx_update_wm;
  5290. dev_priv->display.get_fifo_size = i9xx_get_fifo_size;
  5291. dev_priv->display.init_clock_gating = gen3_init_clock_gating;
  5292. } else if (IS_GEN2(dev)) {
  5293. if (INTEL_INFO(dev)->num_pipes == 1) {
  5294. dev_priv->display.update_wm = i845_update_wm;
  5295. dev_priv->display.get_fifo_size = i845_get_fifo_size;
  5296. } else {
  5297. dev_priv->display.update_wm = i9xx_update_wm;
  5298. dev_priv->display.get_fifo_size = i830_get_fifo_size;
  5299. }
  5300. if (IS_I85X(dev) || IS_I865G(dev))
  5301. dev_priv->display.init_clock_gating = i85x_init_clock_gating;
  5302. else
  5303. dev_priv->display.init_clock_gating = i830_init_clock_gating;
  5304. } else {
  5305. DRM_ERROR("unexpected fall-through in intel_init_pm\n");
  5306. }
  5307. }
  5308. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val)
  5309. {
  5310. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5311. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5312. DRM_DEBUG_DRIVER("warning: pcode (read) mailbox access failed\n");
  5313. return -EAGAIN;
  5314. }
  5315. I915_WRITE(GEN6_PCODE_DATA, *val);
  5316. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5317. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5318. 500)) {
  5319. DRM_ERROR("timeout waiting for pcode read (%d) to finish\n", mbox);
  5320. return -ETIMEDOUT;
  5321. }
  5322. *val = I915_READ(GEN6_PCODE_DATA);
  5323. I915_WRITE(GEN6_PCODE_DATA, 0);
  5324. return 0;
  5325. }
  5326. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val)
  5327. {
  5328. WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
  5329. if (I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) {
  5330. DRM_DEBUG_DRIVER("warning: pcode (write) mailbox access failed\n");
  5331. return -EAGAIN;
  5332. }
  5333. I915_WRITE(GEN6_PCODE_DATA, val);
  5334. I915_WRITE(GEN6_PCODE_MAILBOX, GEN6_PCODE_READY | mbox);
  5335. if (wait_for((I915_READ(GEN6_PCODE_MAILBOX) & GEN6_PCODE_READY) == 0,
  5336. 500)) {
  5337. DRM_ERROR("timeout waiting for pcode write (%d) to finish\n", mbox);
  5338. return -ETIMEDOUT;
  5339. }
  5340. I915_WRITE(GEN6_PCODE_DATA, 0);
  5341. return 0;
  5342. }
  5343. int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val)
  5344. {
  5345. int div;
  5346. /* 4 x czclk */
  5347. switch (dev_priv->mem_freq) {
  5348. case 800:
  5349. div = 10;
  5350. break;
  5351. case 1066:
  5352. div = 12;
  5353. break;
  5354. case 1333:
  5355. div = 16;
  5356. break;
  5357. default:
  5358. return -1;
  5359. }
  5360. return DIV_ROUND_CLOSEST(dev_priv->mem_freq * (val + 6 - 0xbd), 4 * div);
  5361. }
  5362. int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val)
  5363. {
  5364. int mul;
  5365. /* 4 x czclk */
  5366. switch (dev_priv->mem_freq) {
  5367. case 800:
  5368. mul = 10;
  5369. break;
  5370. case 1066:
  5371. mul = 12;
  5372. break;
  5373. case 1333:
  5374. mul = 16;
  5375. break;
  5376. default:
  5377. return -1;
  5378. }
  5379. return DIV_ROUND_CLOSEST(4 * mul * val, dev_priv->mem_freq) + 0xbd - 6;
  5380. }
  5381. void intel_pm_setup(struct drm_device *dev)
  5382. {
  5383. struct drm_i915_private *dev_priv = dev->dev_private;
  5384. mutex_init(&dev_priv->rps.hw_lock);
  5385. INIT_DELAYED_WORK(&dev_priv->rps.delayed_resume_work,
  5386. intel_gen6_powersave_work);
  5387. dev_priv->pm.suspended = false;
  5388. dev_priv->pm.irqs_disabled = false;
  5389. }