intel_ringbuffer.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include <drm/drmP.h>
  30. #include "i915_drv.h"
  31. #include <drm/i915_drm.h>
  32. #include "i915_trace.h"
  33. #include "intel_drv.h"
  34. bool
  35. intel_ring_initialized(struct intel_engine_cs *ring)
  36. {
  37. struct drm_device *dev = ring->dev;
  38. if (!dev)
  39. return false;
  40. if (i915.enable_execlists) {
  41. struct intel_context *dctx = ring->default_context;
  42. struct intel_ringbuffer *ringbuf = dctx->engine[ring->id].ringbuf;
  43. return ringbuf->obj;
  44. } else
  45. return ring->buffer && ring->buffer->obj;
  46. }
  47. int __intel_ring_space(int head, int tail, int size)
  48. {
  49. int space = head - (tail + I915_RING_FREE_SPACE);
  50. if (space < 0)
  51. space += size;
  52. return space;
  53. }
  54. int intel_ring_space(struct intel_ringbuffer *ringbuf)
  55. {
  56. return __intel_ring_space(ringbuf->head & HEAD_ADDR,
  57. ringbuf->tail, ringbuf->size);
  58. }
  59. bool intel_ring_stopped(struct intel_engine_cs *ring)
  60. {
  61. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  62. return dev_priv->gpu_error.stop_rings & intel_ring_flag(ring);
  63. }
  64. void __intel_ring_advance(struct intel_engine_cs *ring)
  65. {
  66. struct intel_ringbuffer *ringbuf = ring->buffer;
  67. ringbuf->tail &= ringbuf->size - 1;
  68. if (intel_ring_stopped(ring))
  69. return;
  70. ring->write_tail(ring, ringbuf->tail);
  71. }
  72. static int
  73. gen2_render_ring_flush(struct intel_engine_cs *ring,
  74. u32 invalidate_domains,
  75. u32 flush_domains)
  76. {
  77. u32 cmd;
  78. int ret;
  79. cmd = MI_FLUSH;
  80. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  81. cmd |= MI_NO_WRITE_FLUSH;
  82. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  83. cmd |= MI_READ_FLUSH;
  84. ret = intel_ring_begin(ring, 2);
  85. if (ret)
  86. return ret;
  87. intel_ring_emit(ring, cmd);
  88. intel_ring_emit(ring, MI_NOOP);
  89. intel_ring_advance(ring);
  90. return 0;
  91. }
  92. static int
  93. gen4_render_ring_flush(struct intel_engine_cs *ring,
  94. u32 invalidate_domains,
  95. u32 flush_domains)
  96. {
  97. struct drm_device *dev = ring->dev;
  98. u32 cmd;
  99. int ret;
  100. /*
  101. * read/write caches:
  102. *
  103. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  104. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  105. * also flushed at 2d versus 3d pipeline switches.
  106. *
  107. * read-only caches:
  108. *
  109. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  110. * MI_READ_FLUSH is set, and is always flushed on 965.
  111. *
  112. * I915_GEM_DOMAIN_COMMAND may not exist?
  113. *
  114. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  115. * invalidated when MI_EXE_FLUSH is set.
  116. *
  117. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  118. * invalidated with every MI_FLUSH.
  119. *
  120. * TLBs:
  121. *
  122. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  123. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  124. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  125. * are flushed at any MI_FLUSH.
  126. */
  127. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  128. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  129. cmd &= ~MI_NO_WRITE_FLUSH;
  130. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  131. cmd |= MI_EXE_FLUSH;
  132. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  133. (IS_G4X(dev) || IS_GEN5(dev)))
  134. cmd |= MI_INVALIDATE_ISP;
  135. ret = intel_ring_begin(ring, 2);
  136. if (ret)
  137. return ret;
  138. intel_ring_emit(ring, cmd);
  139. intel_ring_emit(ring, MI_NOOP);
  140. intel_ring_advance(ring);
  141. return 0;
  142. }
  143. /**
  144. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  145. * implementing two workarounds on gen6. From section 1.4.7.1
  146. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  147. *
  148. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  149. * produced by non-pipelined state commands), software needs to first
  150. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  151. * 0.
  152. *
  153. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  154. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  155. *
  156. * And the workaround for these two requires this workaround first:
  157. *
  158. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  159. * BEFORE the pipe-control with a post-sync op and no write-cache
  160. * flushes.
  161. *
  162. * And this last workaround is tricky because of the requirements on
  163. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  164. * volume 2 part 1:
  165. *
  166. * "1 of the following must also be set:
  167. * - Render Target Cache Flush Enable ([12] of DW1)
  168. * - Depth Cache Flush Enable ([0] of DW1)
  169. * - Stall at Pixel Scoreboard ([1] of DW1)
  170. * - Depth Stall ([13] of DW1)
  171. * - Post-Sync Operation ([13] of DW1)
  172. * - Notify Enable ([8] of DW1)"
  173. *
  174. * The cache flushes require the workaround flush that triggered this
  175. * one, so we can't use it. Depth stall would trigger the same.
  176. * Post-sync nonzero is what triggered this second workaround, so we
  177. * can't use that one either. Notify enable is IRQs, which aren't
  178. * really our business. That leaves only stall at scoreboard.
  179. */
  180. static int
  181. intel_emit_post_sync_nonzero_flush(struct intel_engine_cs *ring)
  182. {
  183. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  184. int ret;
  185. ret = intel_ring_begin(ring, 6);
  186. if (ret)
  187. return ret;
  188. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  189. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  190. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  191. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  192. intel_ring_emit(ring, 0); /* low dword */
  193. intel_ring_emit(ring, 0); /* high dword */
  194. intel_ring_emit(ring, MI_NOOP);
  195. intel_ring_advance(ring);
  196. ret = intel_ring_begin(ring, 6);
  197. if (ret)
  198. return ret;
  199. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  200. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  201. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  202. intel_ring_emit(ring, 0);
  203. intel_ring_emit(ring, 0);
  204. intel_ring_emit(ring, MI_NOOP);
  205. intel_ring_advance(ring);
  206. return 0;
  207. }
  208. static int
  209. gen6_render_ring_flush(struct intel_engine_cs *ring,
  210. u32 invalidate_domains, u32 flush_domains)
  211. {
  212. u32 flags = 0;
  213. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  214. int ret;
  215. /* Force SNB workarounds for PIPE_CONTROL flushes */
  216. ret = intel_emit_post_sync_nonzero_flush(ring);
  217. if (ret)
  218. return ret;
  219. /* Just flush everything. Experiments have shown that reducing the
  220. * number of bits based on the write domains has little performance
  221. * impact.
  222. */
  223. if (flush_domains) {
  224. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  225. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  226. /*
  227. * Ensure that any following seqno writes only happen
  228. * when the render cache is indeed flushed.
  229. */
  230. flags |= PIPE_CONTROL_CS_STALL;
  231. }
  232. if (invalidate_domains) {
  233. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  234. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  235. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  236. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  237. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  238. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  239. /*
  240. * TLB invalidate requires a post-sync write.
  241. */
  242. flags |= PIPE_CONTROL_QW_WRITE | PIPE_CONTROL_CS_STALL;
  243. }
  244. ret = intel_ring_begin(ring, 4);
  245. if (ret)
  246. return ret;
  247. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  248. intel_ring_emit(ring, flags);
  249. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  250. intel_ring_emit(ring, 0);
  251. intel_ring_advance(ring);
  252. return 0;
  253. }
  254. static int
  255. gen7_render_ring_cs_stall_wa(struct intel_engine_cs *ring)
  256. {
  257. int ret;
  258. ret = intel_ring_begin(ring, 4);
  259. if (ret)
  260. return ret;
  261. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  262. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  263. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  264. intel_ring_emit(ring, 0);
  265. intel_ring_emit(ring, 0);
  266. intel_ring_advance(ring);
  267. return 0;
  268. }
  269. static int gen7_ring_fbc_flush(struct intel_engine_cs *ring, u32 value)
  270. {
  271. int ret;
  272. if (!ring->fbc_dirty)
  273. return 0;
  274. ret = intel_ring_begin(ring, 6);
  275. if (ret)
  276. return ret;
  277. /* WaFbcNukeOn3DBlt:ivb/hsw */
  278. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  279. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  280. intel_ring_emit(ring, value);
  281. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1) | MI_SRM_LRM_GLOBAL_GTT);
  282. intel_ring_emit(ring, MSG_FBC_REND_STATE);
  283. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  284. intel_ring_advance(ring);
  285. ring->fbc_dirty = false;
  286. return 0;
  287. }
  288. static int
  289. gen7_render_ring_flush(struct intel_engine_cs *ring,
  290. u32 invalidate_domains, u32 flush_domains)
  291. {
  292. u32 flags = 0;
  293. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  294. int ret;
  295. /*
  296. * Ensure that any following seqno writes only happen when the render
  297. * cache is indeed flushed.
  298. *
  299. * Workaround: 4th PIPE_CONTROL command (except the ones with only
  300. * read-cache invalidate bits set) must have the CS_STALL bit set. We
  301. * don't try to be clever and just set it unconditionally.
  302. */
  303. flags |= PIPE_CONTROL_CS_STALL;
  304. /* Just flush everything. Experiments have shown that reducing the
  305. * number of bits based on the write domains has little performance
  306. * impact.
  307. */
  308. if (flush_domains) {
  309. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  310. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  311. }
  312. if (invalidate_domains) {
  313. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  314. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  315. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  316. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  317. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  318. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  319. /*
  320. * TLB invalidate requires a post-sync write.
  321. */
  322. flags |= PIPE_CONTROL_QW_WRITE;
  323. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  324. /* Workaround: we must issue a pipe_control with CS-stall bit
  325. * set before a pipe_control command that has the state cache
  326. * invalidate bit set. */
  327. gen7_render_ring_cs_stall_wa(ring);
  328. }
  329. ret = intel_ring_begin(ring, 4);
  330. if (ret)
  331. return ret;
  332. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4));
  333. intel_ring_emit(ring, flags);
  334. intel_ring_emit(ring, scratch_addr);
  335. intel_ring_emit(ring, 0);
  336. intel_ring_advance(ring);
  337. if (!invalidate_domains && flush_domains)
  338. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  339. return 0;
  340. }
  341. static int
  342. gen8_emit_pipe_control(struct intel_engine_cs *ring,
  343. u32 flags, u32 scratch_addr)
  344. {
  345. int ret;
  346. ret = intel_ring_begin(ring, 6);
  347. if (ret)
  348. return ret;
  349. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(6));
  350. intel_ring_emit(ring, flags);
  351. intel_ring_emit(ring, scratch_addr);
  352. intel_ring_emit(ring, 0);
  353. intel_ring_emit(ring, 0);
  354. intel_ring_emit(ring, 0);
  355. intel_ring_advance(ring);
  356. return 0;
  357. }
  358. static int
  359. gen8_render_ring_flush(struct intel_engine_cs *ring,
  360. u32 invalidate_domains, u32 flush_domains)
  361. {
  362. u32 flags = 0;
  363. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  364. int ret;
  365. flags |= PIPE_CONTROL_CS_STALL;
  366. if (flush_domains) {
  367. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  368. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  369. }
  370. if (invalidate_domains) {
  371. flags |= PIPE_CONTROL_TLB_INVALIDATE;
  372. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  373. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  374. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  375. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  376. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  377. flags |= PIPE_CONTROL_QW_WRITE;
  378. flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
  379. /* WaCsStallBeforeStateCacheInvalidate:bdw,chv */
  380. ret = gen8_emit_pipe_control(ring,
  381. PIPE_CONTROL_CS_STALL |
  382. PIPE_CONTROL_STALL_AT_SCOREBOARD,
  383. 0);
  384. if (ret)
  385. return ret;
  386. }
  387. ret = gen8_emit_pipe_control(ring, flags, scratch_addr);
  388. if (ret)
  389. return ret;
  390. if (!invalidate_domains && flush_domains)
  391. return gen7_ring_fbc_flush(ring, FBC_REND_NUKE);
  392. return 0;
  393. }
  394. static void ring_write_tail(struct intel_engine_cs *ring,
  395. u32 value)
  396. {
  397. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  398. I915_WRITE_TAIL(ring, value);
  399. }
  400. u64 intel_ring_get_active_head(struct intel_engine_cs *ring)
  401. {
  402. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  403. u64 acthd;
  404. if (INTEL_INFO(ring->dev)->gen >= 8)
  405. acthd = I915_READ64_2x32(RING_ACTHD(ring->mmio_base),
  406. RING_ACTHD_UDW(ring->mmio_base));
  407. else if (INTEL_INFO(ring->dev)->gen >= 4)
  408. acthd = I915_READ(RING_ACTHD(ring->mmio_base));
  409. else
  410. acthd = I915_READ(ACTHD);
  411. return acthd;
  412. }
  413. static void ring_setup_phys_status_page(struct intel_engine_cs *ring)
  414. {
  415. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  416. u32 addr;
  417. addr = dev_priv->status_page_dmah->busaddr;
  418. if (INTEL_INFO(ring->dev)->gen >= 4)
  419. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  420. I915_WRITE(HWS_PGA, addr);
  421. }
  422. static bool stop_ring(struct intel_engine_cs *ring)
  423. {
  424. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  425. if (!IS_GEN2(ring->dev)) {
  426. I915_WRITE_MODE(ring, _MASKED_BIT_ENABLE(STOP_RING));
  427. if (wait_for((I915_READ_MODE(ring) & MODE_IDLE) != 0, 1000)) {
  428. DRM_ERROR("%s : timed out trying to stop ring\n", ring->name);
  429. /* Sometimes we observe that the idle flag is not
  430. * set even though the ring is empty. So double
  431. * check before giving up.
  432. */
  433. if (I915_READ_HEAD(ring) != I915_READ_TAIL(ring))
  434. return false;
  435. }
  436. }
  437. I915_WRITE_CTL(ring, 0);
  438. I915_WRITE_HEAD(ring, 0);
  439. ring->write_tail(ring, 0);
  440. if (!IS_GEN2(ring->dev)) {
  441. (void)I915_READ_CTL(ring);
  442. I915_WRITE_MODE(ring, _MASKED_BIT_DISABLE(STOP_RING));
  443. }
  444. return (I915_READ_HEAD(ring) & HEAD_ADDR) == 0;
  445. }
  446. static int init_ring_common(struct intel_engine_cs *ring)
  447. {
  448. struct drm_device *dev = ring->dev;
  449. struct drm_i915_private *dev_priv = dev->dev_private;
  450. struct intel_ringbuffer *ringbuf = ring->buffer;
  451. struct drm_i915_gem_object *obj = ringbuf->obj;
  452. int ret = 0;
  453. gen6_gt_force_wake_get(dev_priv, FORCEWAKE_ALL);
  454. if (!stop_ring(ring)) {
  455. /* G45 ring initialization often fails to reset head to zero */
  456. DRM_DEBUG_KMS("%s head not reset to zero "
  457. "ctl %08x head %08x tail %08x start %08x\n",
  458. ring->name,
  459. I915_READ_CTL(ring),
  460. I915_READ_HEAD(ring),
  461. I915_READ_TAIL(ring),
  462. I915_READ_START(ring));
  463. if (!stop_ring(ring)) {
  464. DRM_ERROR("failed to set %s head to zero "
  465. "ctl %08x head %08x tail %08x start %08x\n",
  466. ring->name,
  467. I915_READ_CTL(ring),
  468. I915_READ_HEAD(ring),
  469. I915_READ_TAIL(ring),
  470. I915_READ_START(ring));
  471. ret = -EIO;
  472. goto out;
  473. }
  474. }
  475. if (I915_NEED_GFX_HWS(dev))
  476. intel_ring_setup_status_page(ring);
  477. else
  478. ring_setup_phys_status_page(ring);
  479. /* Enforce ordering by reading HEAD register back */
  480. I915_READ_HEAD(ring);
  481. /* Initialize the ring. This must happen _after_ we've cleared the ring
  482. * registers with the above sequence (the readback of the HEAD registers
  483. * also enforces ordering), otherwise the hw might lose the new ring
  484. * register values. */
  485. I915_WRITE_START(ring, i915_gem_obj_ggtt_offset(obj));
  486. /* WaClearRingBufHeadRegAtInit:ctg,elk */
  487. if (I915_READ_HEAD(ring))
  488. DRM_DEBUG("%s initialization failed [head=%08x], fudging\n",
  489. ring->name, I915_READ_HEAD(ring));
  490. I915_WRITE_HEAD(ring, 0);
  491. (void)I915_READ_HEAD(ring);
  492. I915_WRITE_CTL(ring,
  493. ((ringbuf->size - PAGE_SIZE) & RING_NR_PAGES)
  494. | RING_VALID);
  495. /* If the head is still not zero, the ring is dead */
  496. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  497. I915_READ_START(ring) == i915_gem_obj_ggtt_offset(obj) &&
  498. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  499. DRM_ERROR("%s initialization failed "
  500. "ctl %08x (valid? %d) head %08x tail %08x start %08x [expected %08lx]\n",
  501. ring->name,
  502. I915_READ_CTL(ring), I915_READ_CTL(ring) & RING_VALID,
  503. I915_READ_HEAD(ring), I915_READ_TAIL(ring),
  504. I915_READ_START(ring), (unsigned long)i915_gem_obj_ggtt_offset(obj));
  505. ret = -EIO;
  506. goto out;
  507. }
  508. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  509. i915_kernel_lost_context(ring->dev);
  510. else {
  511. ringbuf->head = I915_READ_HEAD(ring);
  512. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  513. ringbuf->space = intel_ring_space(ringbuf);
  514. ringbuf->last_retired_head = -1;
  515. }
  516. memset(&ring->hangcheck, 0, sizeof(ring->hangcheck));
  517. out:
  518. gen6_gt_force_wake_put(dev_priv, FORCEWAKE_ALL);
  519. return ret;
  520. }
  521. void
  522. intel_fini_pipe_control(struct intel_engine_cs *ring)
  523. {
  524. struct drm_device *dev = ring->dev;
  525. if (ring->scratch.obj == NULL)
  526. return;
  527. if (INTEL_INFO(dev)->gen >= 5) {
  528. kunmap(sg_page(ring->scratch.obj->pages->sgl));
  529. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  530. }
  531. drm_gem_object_unreference(&ring->scratch.obj->base);
  532. ring->scratch.obj = NULL;
  533. }
  534. int
  535. intel_init_pipe_control(struct intel_engine_cs *ring)
  536. {
  537. int ret;
  538. if (ring->scratch.obj)
  539. return 0;
  540. ring->scratch.obj = i915_gem_alloc_object(ring->dev, 4096);
  541. if (ring->scratch.obj == NULL) {
  542. DRM_ERROR("Failed to allocate seqno page\n");
  543. ret = -ENOMEM;
  544. goto err;
  545. }
  546. ret = i915_gem_object_set_cache_level(ring->scratch.obj, I915_CACHE_LLC);
  547. if (ret)
  548. goto err_unref;
  549. ret = i915_gem_obj_ggtt_pin(ring->scratch.obj, 4096, 0);
  550. if (ret)
  551. goto err_unref;
  552. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(ring->scratch.obj);
  553. ring->scratch.cpu_page = kmap(sg_page(ring->scratch.obj->pages->sgl));
  554. if (ring->scratch.cpu_page == NULL) {
  555. ret = -ENOMEM;
  556. goto err_unpin;
  557. }
  558. DRM_DEBUG_DRIVER("%s pipe control offset: 0x%08x\n",
  559. ring->name, ring->scratch.gtt_offset);
  560. return 0;
  561. err_unpin:
  562. i915_gem_object_ggtt_unpin(ring->scratch.obj);
  563. err_unref:
  564. drm_gem_object_unreference(&ring->scratch.obj->base);
  565. err:
  566. return ret;
  567. }
  568. static int intel_ring_workarounds_emit(struct intel_engine_cs *ring)
  569. {
  570. int ret, i;
  571. struct drm_device *dev = ring->dev;
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. struct i915_workarounds *w = &dev_priv->workarounds;
  574. if (WARN_ON(w->count == 0))
  575. return 0;
  576. ring->gpu_caches_dirty = true;
  577. ret = intel_ring_flush_all_caches(ring);
  578. if (ret)
  579. return ret;
  580. ret = intel_ring_begin(ring, (w->count * 2 + 2));
  581. if (ret)
  582. return ret;
  583. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(w->count));
  584. for (i = 0; i < w->count; i++) {
  585. intel_ring_emit(ring, w->reg[i].addr);
  586. intel_ring_emit(ring, w->reg[i].value);
  587. }
  588. intel_ring_emit(ring, MI_NOOP);
  589. intel_ring_advance(ring);
  590. ring->gpu_caches_dirty = true;
  591. ret = intel_ring_flush_all_caches(ring);
  592. if (ret)
  593. return ret;
  594. DRM_DEBUG_DRIVER("Number of Workarounds emitted: %d\n", w->count);
  595. return 0;
  596. }
  597. static int wa_add(struct drm_i915_private *dev_priv,
  598. const u32 addr, const u32 val, const u32 mask)
  599. {
  600. const u32 idx = dev_priv->workarounds.count;
  601. if (WARN_ON(idx >= I915_MAX_WA_REGS))
  602. return -ENOSPC;
  603. dev_priv->workarounds.reg[idx].addr = addr;
  604. dev_priv->workarounds.reg[idx].value = val;
  605. dev_priv->workarounds.reg[idx].mask = mask;
  606. dev_priv->workarounds.count++;
  607. return 0;
  608. }
  609. #define WA_REG(addr, val, mask) { \
  610. const int r = wa_add(dev_priv, (addr), (val), (mask)); \
  611. if (r) \
  612. return r; \
  613. }
  614. #define WA_SET_BIT_MASKED(addr, mask) \
  615. WA_REG(addr, _MASKED_BIT_ENABLE(mask), (mask) & 0xffff)
  616. #define WA_CLR_BIT_MASKED(addr, mask) \
  617. WA_REG(addr, _MASKED_BIT_DISABLE(mask), (mask) & 0xffff)
  618. #define WA_SET_BIT(addr, mask) WA_REG(addr, I915_READ(addr) | (mask), mask)
  619. #define WA_CLR_BIT(addr, mask) WA_REG(addr, I915_READ(addr) & ~(mask), mask)
  620. #define WA_WRITE(addr, val) WA_REG(addr, val, 0xffffffff)
  621. static int bdw_init_workarounds(struct intel_engine_cs *ring)
  622. {
  623. struct drm_device *dev = ring->dev;
  624. struct drm_i915_private *dev_priv = dev->dev_private;
  625. /* WaDisablePartialInstShootdown:bdw */
  626. /* WaDisableThreadStallDopClockGating:bdw (pre-production) */
  627. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  628. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE |
  629. STALL_DOP_GATING_DISABLE);
  630. /* WaDisableDopClockGating:bdw */
  631. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  632. DOP_CLOCK_GATING_DISABLE);
  633. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  634. GEN8_SAMPLER_POWER_BYPASS_DIS);
  635. /* Use Force Non-Coherent whenever executing a 3D context. This is a
  636. * workaround for for a possible hang in the unlikely event a TLB
  637. * invalidation occurs during a PSD flush.
  638. */
  639. /* WaDisableFenceDestinationToSLM:bdw (GT3 pre-production) */
  640. WA_SET_BIT_MASKED(HDC_CHICKEN0,
  641. HDC_FORCE_NON_COHERENT |
  642. (IS_BDW_GT3(dev) ? HDC_FENCE_DEST_SLM_DISABLE : 0));
  643. /* Wa4x4STCOptimizationDisable:bdw */
  644. WA_SET_BIT_MASKED(CACHE_MODE_1,
  645. GEN8_4x4_STC_OPTIMIZATION_DISABLE);
  646. /*
  647. * BSpec recommends 8x4 when MSAA is used,
  648. * however in practice 16x4 seems fastest.
  649. *
  650. * Note that PS/WM thread counts depend on the WIZ hashing
  651. * disable bit, which we don't touch here, but it's good
  652. * to keep in mind (see 3DSTATE_PS and 3DSTATE_WM).
  653. */
  654. WA_SET_BIT_MASKED(GEN7_GT_MODE,
  655. GEN6_WIZ_HASHING_MASK | GEN6_WIZ_HASHING_16x4);
  656. return 0;
  657. }
  658. static int chv_init_workarounds(struct intel_engine_cs *ring)
  659. {
  660. struct drm_device *dev = ring->dev;
  661. struct drm_i915_private *dev_priv = dev->dev_private;
  662. /* WaDisablePartialInstShootdown:chv */
  663. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  664. PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE);
  665. /* WaDisableThreadStallDopClockGating:chv */
  666. WA_SET_BIT_MASKED(GEN8_ROW_CHICKEN,
  667. STALL_DOP_GATING_DISABLE);
  668. /* WaDisableDopClockGating:chv (pre-production hw) */
  669. WA_SET_BIT_MASKED(GEN7_ROW_CHICKEN2,
  670. DOP_CLOCK_GATING_DISABLE);
  671. /* WaDisableSamplerPowerBypass:chv (pre-production hw) */
  672. WA_SET_BIT_MASKED(HALF_SLICE_CHICKEN3,
  673. GEN8_SAMPLER_POWER_BYPASS_DIS);
  674. return 0;
  675. }
  676. static int init_workarounds_ring(struct intel_engine_cs *ring)
  677. {
  678. struct drm_device *dev = ring->dev;
  679. struct drm_i915_private *dev_priv = dev->dev_private;
  680. WARN_ON(ring->id != RCS);
  681. dev_priv->workarounds.count = 0;
  682. if (IS_BROADWELL(dev))
  683. return bdw_init_workarounds(ring);
  684. if (IS_CHERRYVIEW(dev))
  685. return chv_init_workarounds(ring);
  686. return 0;
  687. }
  688. static int init_render_ring(struct intel_engine_cs *ring)
  689. {
  690. struct drm_device *dev = ring->dev;
  691. struct drm_i915_private *dev_priv = dev->dev_private;
  692. int ret = init_ring_common(ring);
  693. if (ret)
  694. return ret;
  695. /* WaTimedSingleVertexDispatch:cl,bw,ctg,elk,ilk,snb */
  696. if (INTEL_INFO(dev)->gen >= 4 && INTEL_INFO(dev)->gen < 7)
  697. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  698. /* We need to disable the AsyncFlip performance optimisations in order
  699. * to use MI_WAIT_FOR_EVENT within the CS. It should already be
  700. * programmed to '1' on all products.
  701. *
  702. * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
  703. */
  704. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 9)
  705. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
  706. /* Required for the hardware to program scanline values for waiting */
  707. /* WaEnableFlushTlbInvalidationMode:snb */
  708. if (INTEL_INFO(dev)->gen == 6)
  709. I915_WRITE(GFX_MODE,
  710. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT));
  711. /* WaBCSVCSTlbInvalidationMode:ivb,vlv,hsw */
  712. if (IS_GEN7(dev))
  713. I915_WRITE(GFX_MODE_GEN7,
  714. _MASKED_BIT_ENABLE(GFX_TLB_INVALIDATE_EXPLICIT) |
  715. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  716. if (INTEL_INFO(dev)->gen >= 5) {
  717. ret = intel_init_pipe_control(ring);
  718. if (ret)
  719. return ret;
  720. }
  721. if (IS_GEN6(dev)) {
  722. /* From the Sandybridge PRM, volume 1 part 3, page 24:
  723. * "If this bit is set, STCunit will have LRA as replacement
  724. * policy. [...] This bit must be reset. LRA replacement
  725. * policy is not supported."
  726. */
  727. I915_WRITE(CACHE_MODE_0,
  728. _MASKED_BIT_DISABLE(CM0_STC_EVICT_DISABLE_LRA_SNB));
  729. }
  730. if (INTEL_INFO(dev)->gen >= 6)
  731. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  732. if (HAS_L3_DPF(dev))
  733. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  734. return init_workarounds_ring(ring);
  735. }
  736. static void render_ring_cleanup(struct intel_engine_cs *ring)
  737. {
  738. struct drm_device *dev = ring->dev;
  739. struct drm_i915_private *dev_priv = dev->dev_private;
  740. if (dev_priv->semaphore_obj) {
  741. i915_gem_object_ggtt_unpin(dev_priv->semaphore_obj);
  742. drm_gem_object_unreference(&dev_priv->semaphore_obj->base);
  743. dev_priv->semaphore_obj = NULL;
  744. }
  745. intel_fini_pipe_control(ring);
  746. }
  747. static int gen8_rcs_signal(struct intel_engine_cs *signaller,
  748. unsigned int num_dwords)
  749. {
  750. #define MBOX_UPDATE_DWORDS 8
  751. struct drm_device *dev = signaller->dev;
  752. struct drm_i915_private *dev_priv = dev->dev_private;
  753. struct intel_engine_cs *waiter;
  754. int i, ret, num_rings;
  755. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  756. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  757. #undef MBOX_UPDATE_DWORDS
  758. ret = intel_ring_begin(signaller, num_dwords);
  759. if (ret)
  760. return ret;
  761. for_each_ring(waiter, dev_priv, i) {
  762. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  763. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  764. continue;
  765. intel_ring_emit(signaller, GFX_OP_PIPE_CONTROL(6));
  766. intel_ring_emit(signaller, PIPE_CONTROL_GLOBAL_GTT_IVB |
  767. PIPE_CONTROL_QW_WRITE |
  768. PIPE_CONTROL_FLUSH_ENABLE);
  769. intel_ring_emit(signaller, lower_32_bits(gtt_offset));
  770. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  771. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  772. intel_ring_emit(signaller, 0);
  773. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  774. MI_SEMAPHORE_TARGET(waiter->id));
  775. intel_ring_emit(signaller, 0);
  776. }
  777. return 0;
  778. }
  779. static int gen8_xcs_signal(struct intel_engine_cs *signaller,
  780. unsigned int num_dwords)
  781. {
  782. #define MBOX_UPDATE_DWORDS 6
  783. struct drm_device *dev = signaller->dev;
  784. struct drm_i915_private *dev_priv = dev->dev_private;
  785. struct intel_engine_cs *waiter;
  786. int i, ret, num_rings;
  787. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  788. num_dwords += (num_rings-1) * MBOX_UPDATE_DWORDS;
  789. #undef MBOX_UPDATE_DWORDS
  790. ret = intel_ring_begin(signaller, num_dwords);
  791. if (ret)
  792. return ret;
  793. for_each_ring(waiter, dev_priv, i) {
  794. u64 gtt_offset = signaller->semaphore.signal_ggtt[i];
  795. if (gtt_offset == MI_SEMAPHORE_SYNC_INVALID)
  796. continue;
  797. intel_ring_emit(signaller, (MI_FLUSH_DW + 1) |
  798. MI_FLUSH_DW_OP_STOREDW);
  799. intel_ring_emit(signaller, lower_32_bits(gtt_offset) |
  800. MI_FLUSH_DW_USE_GTT);
  801. intel_ring_emit(signaller, upper_32_bits(gtt_offset));
  802. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  803. intel_ring_emit(signaller, MI_SEMAPHORE_SIGNAL |
  804. MI_SEMAPHORE_TARGET(waiter->id));
  805. intel_ring_emit(signaller, 0);
  806. }
  807. return 0;
  808. }
  809. static int gen6_signal(struct intel_engine_cs *signaller,
  810. unsigned int num_dwords)
  811. {
  812. struct drm_device *dev = signaller->dev;
  813. struct drm_i915_private *dev_priv = dev->dev_private;
  814. struct intel_engine_cs *useless;
  815. int i, ret, num_rings;
  816. #define MBOX_UPDATE_DWORDS 3
  817. num_rings = hweight32(INTEL_INFO(dev)->ring_mask);
  818. num_dwords += round_up((num_rings-1) * MBOX_UPDATE_DWORDS, 2);
  819. #undef MBOX_UPDATE_DWORDS
  820. ret = intel_ring_begin(signaller, num_dwords);
  821. if (ret)
  822. return ret;
  823. for_each_ring(useless, dev_priv, i) {
  824. u32 mbox_reg = signaller->semaphore.mbox.signal[i];
  825. if (mbox_reg != GEN6_NOSYNC) {
  826. intel_ring_emit(signaller, MI_LOAD_REGISTER_IMM(1));
  827. intel_ring_emit(signaller, mbox_reg);
  828. intel_ring_emit(signaller, signaller->outstanding_lazy_seqno);
  829. }
  830. }
  831. /* If num_dwords was rounded, make sure the tail pointer is correct */
  832. if (num_rings % 2 == 0)
  833. intel_ring_emit(signaller, MI_NOOP);
  834. return 0;
  835. }
  836. /**
  837. * gen6_add_request - Update the semaphore mailbox registers
  838. *
  839. * @ring - ring that is adding a request
  840. * @seqno - return seqno stuck into the ring
  841. *
  842. * Update the mailbox registers in the *other* rings with the current seqno.
  843. * This acts like a signal in the canonical semaphore.
  844. */
  845. static int
  846. gen6_add_request(struct intel_engine_cs *ring)
  847. {
  848. int ret;
  849. if (ring->semaphore.signal)
  850. ret = ring->semaphore.signal(ring, 4);
  851. else
  852. ret = intel_ring_begin(ring, 4);
  853. if (ret)
  854. return ret;
  855. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  856. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  857. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  858. intel_ring_emit(ring, MI_USER_INTERRUPT);
  859. __intel_ring_advance(ring);
  860. return 0;
  861. }
  862. static inline bool i915_gem_has_seqno_wrapped(struct drm_device *dev,
  863. u32 seqno)
  864. {
  865. struct drm_i915_private *dev_priv = dev->dev_private;
  866. return dev_priv->last_seqno < seqno;
  867. }
  868. /**
  869. * intel_ring_sync - sync the waiter to the signaller on seqno
  870. *
  871. * @waiter - ring that is waiting
  872. * @signaller - ring which has, or will signal
  873. * @seqno - seqno which the waiter will block on
  874. */
  875. static int
  876. gen8_ring_sync(struct intel_engine_cs *waiter,
  877. struct intel_engine_cs *signaller,
  878. u32 seqno)
  879. {
  880. struct drm_i915_private *dev_priv = waiter->dev->dev_private;
  881. int ret;
  882. ret = intel_ring_begin(waiter, 4);
  883. if (ret)
  884. return ret;
  885. intel_ring_emit(waiter, MI_SEMAPHORE_WAIT |
  886. MI_SEMAPHORE_GLOBAL_GTT |
  887. MI_SEMAPHORE_POLL |
  888. MI_SEMAPHORE_SAD_GTE_SDD);
  889. intel_ring_emit(waiter, seqno);
  890. intel_ring_emit(waiter,
  891. lower_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  892. intel_ring_emit(waiter,
  893. upper_32_bits(GEN8_WAIT_OFFSET(waiter, signaller->id)));
  894. intel_ring_advance(waiter);
  895. return 0;
  896. }
  897. static int
  898. gen6_ring_sync(struct intel_engine_cs *waiter,
  899. struct intel_engine_cs *signaller,
  900. u32 seqno)
  901. {
  902. u32 dw1 = MI_SEMAPHORE_MBOX |
  903. MI_SEMAPHORE_COMPARE |
  904. MI_SEMAPHORE_REGISTER;
  905. u32 wait_mbox = signaller->semaphore.mbox.wait[waiter->id];
  906. int ret;
  907. /* Throughout all of the GEM code, seqno passed implies our current
  908. * seqno is >= the last seqno executed. However for hardware the
  909. * comparison is strictly greater than.
  910. */
  911. seqno -= 1;
  912. WARN_ON(wait_mbox == MI_SEMAPHORE_SYNC_INVALID);
  913. ret = intel_ring_begin(waiter, 4);
  914. if (ret)
  915. return ret;
  916. /* If seqno wrap happened, omit the wait with no-ops */
  917. if (likely(!i915_gem_has_seqno_wrapped(waiter->dev, seqno))) {
  918. intel_ring_emit(waiter, dw1 | wait_mbox);
  919. intel_ring_emit(waiter, seqno);
  920. intel_ring_emit(waiter, 0);
  921. intel_ring_emit(waiter, MI_NOOP);
  922. } else {
  923. intel_ring_emit(waiter, MI_NOOP);
  924. intel_ring_emit(waiter, MI_NOOP);
  925. intel_ring_emit(waiter, MI_NOOP);
  926. intel_ring_emit(waiter, MI_NOOP);
  927. }
  928. intel_ring_advance(waiter);
  929. return 0;
  930. }
  931. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  932. do { \
  933. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  934. PIPE_CONTROL_DEPTH_STALL); \
  935. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  936. intel_ring_emit(ring__, 0); \
  937. intel_ring_emit(ring__, 0); \
  938. } while (0)
  939. static int
  940. pc_render_add_request(struct intel_engine_cs *ring)
  941. {
  942. u32 scratch_addr = ring->scratch.gtt_offset + 2 * CACHELINE_BYTES;
  943. int ret;
  944. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  945. * incoherent with writes to memory, i.e. completely fubar,
  946. * so we need to use PIPE_NOTIFY instead.
  947. *
  948. * However, we also need to workaround the qword write
  949. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  950. * memory before requesting an interrupt.
  951. */
  952. ret = intel_ring_begin(ring, 32);
  953. if (ret)
  954. return ret;
  955. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  956. PIPE_CONTROL_WRITE_FLUSH |
  957. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  958. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  959. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  960. intel_ring_emit(ring, 0);
  961. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  962. scratch_addr += 2 * CACHELINE_BYTES; /* write to separate cachelines */
  963. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  964. scratch_addr += 2 * CACHELINE_BYTES;
  965. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  966. scratch_addr += 2 * CACHELINE_BYTES;
  967. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  968. scratch_addr += 2 * CACHELINE_BYTES;
  969. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  970. scratch_addr += 2 * CACHELINE_BYTES;
  971. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  972. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  973. PIPE_CONTROL_WRITE_FLUSH |
  974. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  975. PIPE_CONTROL_NOTIFY);
  976. intel_ring_emit(ring, ring->scratch.gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  977. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  978. intel_ring_emit(ring, 0);
  979. __intel_ring_advance(ring);
  980. return 0;
  981. }
  982. static u32
  983. gen6_ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  984. {
  985. /* Workaround to force correct ordering between irq and seqno writes on
  986. * ivb (and maybe also on snb) by reading from a CS register (like
  987. * ACTHD) before reading the status page. */
  988. if (!lazy_coherency) {
  989. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  990. POSTING_READ(RING_ACTHD(ring->mmio_base));
  991. }
  992. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  993. }
  994. static u32
  995. ring_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  996. {
  997. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  998. }
  999. static void
  1000. ring_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1001. {
  1002. intel_write_status_page(ring, I915_GEM_HWS_INDEX, seqno);
  1003. }
  1004. static u32
  1005. pc_render_get_seqno(struct intel_engine_cs *ring, bool lazy_coherency)
  1006. {
  1007. return ring->scratch.cpu_page[0];
  1008. }
  1009. static void
  1010. pc_render_set_seqno(struct intel_engine_cs *ring, u32 seqno)
  1011. {
  1012. ring->scratch.cpu_page[0] = seqno;
  1013. }
  1014. static bool
  1015. gen5_ring_get_irq(struct intel_engine_cs *ring)
  1016. {
  1017. struct drm_device *dev = ring->dev;
  1018. struct drm_i915_private *dev_priv = dev->dev_private;
  1019. unsigned long flags;
  1020. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1021. return false;
  1022. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1023. if (ring->irq_refcount++ == 0)
  1024. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1025. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1026. return true;
  1027. }
  1028. static void
  1029. gen5_ring_put_irq(struct intel_engine_cs *ring)
  1030. {
  1031. struct drm_device *dev = ring->dev;
  1032. struct drm_i915_private *dev_priv = dev->dev_private;
  1033. unsigned long flags;
  1034. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1035. if (--ring->irq_refcount == 0)
  1036. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1037. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1038. }
  1039. static bool
  1040. i9xx_ring_get_irq(struct intel_engine_cs *ring)
  1041. {
  1042. struct drm_device *dev = ring->dev;
  1043. struct drm_i915_private *dev_priv = dev->dev_private;
  1044. unsigned long flags;
  1045. if (!intel_irqs_enabled(dev_priv))
  1046. return false;
  1047. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1048. if (ring->irq_refcount++ == 0) {
  1049. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1050. I915_WRITE(IMR, dev_priv->irq_mask);
  1051. POSTING_READ(IMR);
  1052. }
  1053. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1054. return true;
  1055. }
  1056. static void
  1057. i9xx_ring_put_irq(struct intel_engine_cs *ring)
  1058. {
  1059. struct drm_device *dev = ring->dev;
  1060. struct drm_i915_private *dev_priv = dev->dev_private;
  1061. unsigned long flags;
  1062. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1063. if (--ring->irq_refcount == 0) {
  1064. dev_priv->irq_mask |= ring->irq_enable_mask;
  1065. I915_WRITE(IMR, dev_priv->irq_mask);
  1066. POSTING_READ(IMR);
  1067. }
  1068. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1069. }
  1070. static bool
  1071. i8xx_ring_get_irq(struct intel_engine_cs *ring)
  1072. {
  1073. struct drm_device *dev = ring->dev;
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. unsigned long flags;
  1076. if (!intel_irqs_enabled(dev_priv))
  1077. return false;
  1078. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1079. if (ring->irq_refcount++ == 0) {
  1080. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  1081. I915_WRITE16(IMR, dev_priv->irq_mask);
  1082. POSTING_READ16(IMR);
  1083. }
  1084. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1085. return true;
  1086. }
  1087. static void
  1088. i8xx_ring_put_irq(struct intel_engine_cs *ring)
  1089. {
  1090. struct drm_device *dev = ring->dev;
  1091. struct drm_i915_private *dev_priv = dev->dev_private;
  1092. unsigned long flags;
  1093. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1094. if (--ring->irq_refcount == 0) {
  1095. dev_priv->irq_mask |= ring->irq_enable_mask;
  1096. I915_WRITE16(IMR, dev_priv->irq_mask);
  1097. POSTING_READ16(IMR);
  1098. }
  1099. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1100. }
  1101. void intel_ring_setup_status_page(struct intel_engine_cs *ring)
  1102. {
  1103. struct drm_device *dev = ring->dev;
  1104. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1105. u32 mmio = 0;
  1106. /* The ring status page addresses are no longer next to the rest of
  1107. * the ring registers as of gen7.
  1108. */
  1109. if (IS_GEN7(dev)) {
  1110. switch (ring->id) {
  1111. case RCS:
  1112. mmio = RENDER_HWS_PGA_GEN7;
  1113. break;
  1114. case BCS:
  1115. mmio = BLT_HWS_PGA_GEN7;
  1116. break;
  1117. /*
  1118. * VCS2 actually doesn't exist on Gen7. Only shut up
  1119. * gcc switch check warning
  1120. */
  1121. case VCS2:
  1122. case VCS:
  1123. mmio = BSD_HWS_PGA_GEN7;
  1124. break;
  1125. case VECS:
  1126. mmio = VEBOX_HWS_PGA_GEN7;
  1127. break;
  1128. }
  1129. } else if (IS_GEN6(ring->dev)) {
  1130. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  1131. } else {
  1132. /* XXX: gen8 returns to sanity */
  1133. mmio = RING_HWS_PGA(ring->mmio_base);
  1134. }
  1135. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  1136. POSTING_READ(mmio);
  1137. /*
  1138. * Flush the TLB for this page
  1139. *
  1140. * FIXME: These two bits have disappeared on gen8, so a question
  1141. * arises: do we still need this and if so how should we go about
  1142. * invalidating the TLB?
  1143. */
  1144. if (INTEL_INFO(dev)->gen >= 6 && INTEL_INFO(dev)->gen < 8) {
  1145. u32 reg = RING_INSTPM(ring->mmio_base);
  1146. /* ring should be idle before issuing a sync flush*/
  1147. WARN_ON((I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1148. I915_WRITE(reg,
  1149. _MASKED_BIT_ENABLE(INSTPM_TLB_INVALIDATE |
  1150. INSTPM_SYNC_FLUSH));
  1151. if (wait_for((I915_READ(reg) & INSTPM_SYNC_FLUSH) == 0,
  1152. 1000))
  1153. DRM_ERROR("%s: wait for SyncFlush to complete for TLB invalidation timed out\n",
  1154. ring->name);
  1155. }
  1156. }
  1157. static int
  1158. bsd_ring_flush(struct intel_engine_cs *ring,
  1159. u32 invalidate_domains,
  1160. u32 flush_domains)
  1161. {
  1162. int ret;
  1163. ret = intel_ring_begin(ring, 2);
  1164. if (ret)
  1165. return ret;
  1166. intel_ring_emit(ring, MI_FLUSH);
  1167. intel_ring_emit(ring, MI_NOOP);
  1168. intel_ring_advance(ring);
  1169. return 0;
  1170. }
  1171. static int
  1172. i9xx_add_request(struct intel_engine_cs *ring)
  1173. {
  1174. int ret;
  1175. ret = intel_ring_begin(ring, 4);
  1176. if (ret)
  1177. return ret;
  1178. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  1179. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1180. intel_ring_emit(ring, ring->outstanding_lazy_seqno);
  1181. intel_ring_emit(ring, MI_USER_INTERRUPT);
  1182. __intel_ring_advance(ring);
  1183. return 0;
  1184. }
  1185. static bool
  1186. gen6_ring_get_irq(struct intel_engine_cs *ring)
  1187. {
  1188. struct drm_device *dev = ring->dev;
  1189. struct drm_i915_private *dev_priv = dev->dev_private;
  1190. unsigned long flags;
  1191. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1192. return false;
  1193. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1194. if (ring->irq_refcount++ == 0) {
  1195. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1196. I915_WRITE_IMR(ring,
  1197. ~(ring->irq_enable_mask |
  1198. GT_PARITY_ERROR(dev)));
  1199. else
  1200. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1201. gen5_enable_gt_irq(dev_priv, ring->irq_enable_mask);
  1202. }
  1203. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1204. return true;
  1205. }
  1206. static void
  1207. gen6_ring_put_irq(struct intel_engine_cs *ring)
  1208. {
  1209. struct drm_device *dev = ring->dev;
  1210. struct drm_i915_private *dev_priv = dev->dev_private;
  1211. unsigned long flags;
  1212. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1213. if (--ring->irq_refcount == 0) {
  1214. if (HAS_L3_DPF(dev) && ring->id == RCS)
  1215. I915_WRITE_IMR(ring, ~GT_PARITY_ERROR(dev));
  1216. else
  1217. I915_WRITE_IMR(ring, ~0);
  1218. gen5_disable_gt_irq(dev_priv, ring->irq_enable_mask);
  1219. }
  1220. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1221. }
  1222. static bool
  1223. hsw_vebox_get_irq(struct intel_engine_cs *ring)
  1224. {
  1225. struct drm_device *dev = ring->dev;
  1226. struct drm_i915_private *dev_priv = dev->dev_private;
  1227. unsigned long flags;
  1228. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1229. return false;
  1230. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1231. if (ring->irq_refcount++ == 0) {
  1232. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1233. gen6_enable_pm_irq(dev_priv, ring->irq_enable_mask);
  1234. }
  1235. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1236. return true;
  1237. }
  1238. static void
  1239. hsw_vebox_put_irq(struct intel_engine_cs *ring)
  1240. {
  1241. struct drm_device *dev = ring->dev;
  1242. struct drm_i915_private *dev_priv = dev->dev_private;
  1243. unsigned long flags;
  1244. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1245. if (--ring->irq_refcount == 0) {
  1246. I915_WRITE_IMR(ring, ~0);
  1247. gen6_disable_pm_irq(dev_priv, ring->irq_enable_mask);
  1248. }
  1249. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1250. }
  1251. static bool
  1252. gen8_ring_get_irq(struct intel_engine_cs *ring)
  1253. {
  1254. struct drm_device *dev = ring->dev;
  1255. struct drm_i915_private *dev_priv = dev->dev_private;
  1256. unsigned long flags;
  1257. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  1258. return false;
  1259. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1260. if (ring->irq_refcount++ == 0) {
  1261. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1262. I915_WRITE_IMR(ring,
  1263. ~(ring->irq_enable_mask |
  1264. GT_RENDER_L3_PARITY_ERROR_INTERRUPT));
  1265. } else {
  1266. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  1267. }
  1268. POSTING_READ(RING_IMR(ring->mmio_base));
  1269. }
  1270. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1271. return true;
  1272. }
  1273. static void
  1274. gen8_ring_put_irq(struct intel_engine_cs *ring)
  1275. {
  1276. struct drm_device *dev = ring->dev;
  1277. struct drm_i915_private *dev_priv = dev->dev_private;
  1278. unsigned long flags;
  1279. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  1280. if (--ring->irq_refcount == 0) {
  1281. if (HAS_L3_DPF(dev) && ring->id == RCS) {
  1282. I915_WRITE_IMR(ring,
  1283. ~GT_RENDER_L3_PARITY_ERROR_INTERRUPT);
  1284. } else {
  1285. I915_WRITE_IMR(ring, ~0);
  1286. }
  1287. POSTING_READ(RING_IMR(ring->mmio_base));
  1288. }
  1289. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  1290. }
  1291. static int
  1292. i965_dispatch_execbuffer(struct intel_engine_cs *ring,
  1293. u64 offset, u32 length,
  1294. unsigned flags)
  1295. {
  1296. int ret;
  1297. ret = intel_ring_begin(ring, 2);
  1298. if (ret)
  1299. return ret;
  1300. intel_ring_emit(ring,
  1301. MI_BATCH_BUFFER_START |
  1302. MI_BATCH_GTT |
  1303. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1304. intel_ring_emit(ring, offset);
  1305. intel_ring_advance(ring);
  1306. return 0;
  1307. }
  1308. /* Just userspace ABI convention to limit the wa batch bo to a resonable size */
  1309. #define I830_BATCH_LIMIT (256*1024)
  1310. #define I830_TLB_ENTRIES (2)
  1311. #define I830_WA_SIZE max(I830_TLB_ENTRIES*4096, I830_BATCH_LIMIT)
  1312. static int
  1313. i830_dispatch_execbuffer(struct intel_engine_cs *ring,
  1314. u64 offset, u32 len,
  1315. unsigned flags)
  1316. {
  1317. u32 cs_offset = ring->scratch.gtt_offset;
  1318. int ret;
  1319. ret = intel_ring_begin(ring, 6);
  1320. if (ret)
  1321. return ret;
  1322. /* Evict the invalid PTE TLBs */
  1323. intel_ring_emit(ring, COLOR_BLT_CMD | BLT_WRITE_RGBA);
  1324. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_COLOR_COPY | 4096);
  1325. intel_ring_emit(ring, I830_TLB_ENTRIES << 16 | 4); /* load each page */
  1326. intel_ring_emit(ring, cs_offset);
  1327. intel_ring_emit(ring, 0xdeadbeef);
  1328. intel_ring_emit(ring, MI_NOOP);
  1329. intel_ring_advance(ring);
  1330. if ((flags & I915_DISPATCH_PINNED) == 0) {
  1331. if (len > I830_BATCH_LIMIT)
  1332. return -ENOSPC;
  1333. ret = intel_ring_begin(ring, 6 + 2);
  1334. if (ret)
  1335. return ret;
  1336. /* Blit the batch (which has now all relocs applied) to the
  1337. * stable batch scratch bo area (so that the CS never
  1338. * stumbles over its tlb invalidation bug) ...
  1339. */
  1340. intel_ring_emit(ring, SRC_COPY_BLT_CMD | BLT_WRITE_RGBA);
  1341. intel_ring_emit(ring, BLT_DEPTH_32 | BLT_ROP_SRC_COPY | 4096);
  1342. intel_ring_emit(ring, DIV_ROUND_UP(len, 4096) << 16 | 1024);
  1343. intel_ring_emit(ring, cs_offset);
  1344. intel_ring_emit(ring, 4096);
  1345. intel_ring_emit(ring, offset);
  1346. intel_ring_emit(ring, MI_FLUSH);
  1347. intel_ring_emit(ring, MI_NOOP);
  1348. intel_ring_advance(ring);
  1349. /* ... and execute it. */
  1350. offset = cs_offset;
  1351. }
  1352. ret = intel_ring_begin(ring, 4);
  1353. if (ret)
  1354. return ret;
  1355. intel_ring_emit(ring, MI_BATCH_BUFFER);
  1356. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1357. intel_ring_emit(ring, offset + len - 8);
  1358. intel_ring_emit(ring, MI_NOOP);
  1359. intel_ring_advance(ring);
  1360. return 0;
  1361. }
  1362. static int
  1363. i915_dispatch_execbuffer(struct intel_engine_cs *ring,
  1364. u64 offset, u32 len,
  1365. unsigned flags)
  1366. {
  1367. int ret;
  1368. ret = intel_ring_begin(ring, 2);
  1369. if (ret)
  1370. return ret;
  1371. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  1372. intel_ring_emit(ring, offset | (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE));
  1373. intel_ring_advance(ring);
  1374. return 0;
  1375. }
  1376. static void cleanup_status_page(struct intel_engine_cs *ring)
  1377. {
  1378. struct drm_i915_gem_object *obj;
  1379. obj = ring->status_page.obj;
  1380. if (obj == NULL)
  1381. return;
  1382. kunmap(sg_page(obj->pages->sgl));
  1383. i915_gem_object_ggtt_unpin(obj);
  1384. drm_gem_object_unreference(&obj->base);
  1385. ring->status_page.obj = NULL;
  1386. }
  1387. static int init_status_page(struct intel_engine_cs *ring)
  1388. {
  1389. struct drm_i915_gem_object *obj;
  1390. if ((obj = ring->status_page.obj) == NULL) {
  1391. unsigned flags;
  1392. int ret;
  1393. obj = i915_gem_alloc_object(ring->dev, 4096);
  1394. if (obj == NULL) {
  1395. DRM_ERROR("Failed to allocate status page\n");
  1396. return -ENOMEM;
  1397. }
  1398. ret = i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1399. if (ret)
  1400. goto err_unref;
  1401. flags = 0;
  1402. if (!HAS_LLC(ring->dev))
  1403. /* On g33, we cannot place HWS above 256MiB, so
  1404. * restrict its pinning to the low mappable arena.
  1405. * Though this restriction is not documented for
  1406. * gen4, gen5, or byt, they also behave similarly
  1407. * and hang if the HWS is placed at the top of the
  1408. * GTT. To generalise, it appears that all !llc
  1409. * platforms have issues with us placing the HWS
  1410. * above the mappable region (even though we never
  1411. * actualy map it).
  1412. */
  1413. flags |= PIN_MAPPABLE;
  1414. ret = i915_gem_obj_ggtt_pin(obj, 4096, flags);
  1415. if (ret) {
  1416. err_unref:
  1417. drm_gem_object_unreference(&obj->base);
  1418. return ret;
  1419. }
  1420. ring->status_page.obj = obj;
  1421. }
  1422. ring->status_page.gfx_addr = i915_gem_obj_ggtt_offset(obj);
  1423. ring->status_page.page_addr = kmap(sg_page(obj->pages->sgl));
  1424. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1425. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  1426. ring->name, ring->status_page.gfx_addr);
  1427. return 0;
  1428. }
  1429. static int init_phys_status_page(struct intel_engine_cs *ring)
  1430. {
  1431. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1432. if (!dev_priv->status_page_dmah) {
  1433. dev_priv->status_page_dmah =
  1434. drm_pci_alloc(ring->dev, PAGE_SIZE, PAGE_SIZE);
  1435. if (!dev_priv->status_page_dmah)
  1436. return -ENOMEM;
  1437. }
  1438. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1439. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1440. return 0;
  1441. }
  1442. void intel_destroy_ringbuffer_obj(struct intel_ringbuffer *ringbuf)
  1443. {
  1444. if (!ringbuf->obj)
  1445. return;
  1446. iounmap(ringbuf->virtual_start);
  1447. i915_gem_object_ggtt_unpin(ringbuf->obj);
  1448. drm_gem_object_unreference(&ringbuf->obj->base);
  1449. ringbuf->obj = NULL;
  1450. }
  1451. int intel_alloc_ringbuffer_obj(struct drm_device *dev,
  1452. struct intel_ringbuffer *ringbuf)
  1453. {
  1454. struct drm_i915_private *dev_priv = to_i915(dev);
  1455. struct drm_i915_gem_object *obj;
  1456. int ret;
  1457. if (ringbuf->obj)
  1458. return 0;
  1459. obj = NULL;
  1460. if (!HAS_LLC(dev))
  1461. obj = i915_gem_object_create_stolen(dev, ringbuf->size);
  1462. if (obj == NULL)
  1463. obj = i915_gem_alloc_object(dev, ringbuf->size);
  1464. if (obj == NULL)
  1465. return -ENOMEM;
  1466. /* mark ring buffers as read-only from GPU side by default */
  1467. obj->gt_ro = 1;
  1468. ret = i915_gem_obj_ggtt_pin(obj, PAGE_SIZE, PIN_MAPPABLE);
  1469. if (ret)
  1470. goto err_unref;
  1471. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  1472. if (ret)
  1473. goto err_unpin;
  1474. ringbuf->virtual_start =
  1475. ioremap_wc(dev_priv->gtt.mappable_base + i915_gem_obj_ggtt_offset(obj),
  1476. ringbuf->size);
  1477. if (ringbuf->virtual_start == NULL) {
  1478. ret = -EINVAL;
  1479. goto err_unpin;
  1480. }
  1481. ringbuf->obj = obj;
  1482. return 0;
  1483. err_unpin:
  1484. i915_gem_object_ggtt_unpin(obj);
  1485. err_unref:
  1486. drm_gem_object_unreference(&obj->base);
  1487. return ret;
  1488. }
  1489. static int intel_init_ring_buffer(struct drm_device *dev,
  1490. struct intel_engine_cs *ring)
  1491. {
  1492. struct intel_ringbuffer *ringbuf = ring->buffer;
  1493. int ret;
  1494. if (ringbuf == NULL) {
  1495. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  1496. if (!ringbuf)
  1497. return -ENOMEM;
  1498. ring->buffer = ringbuf;
  1499. }
  1500. ring->dev = dev;
  1501. INIT_LIST_HEAD(&ring->active_list);
  1502. INIT_LIST_HEAD(&ring->request_list);
  1503. INIT_LIST_HEAD(&ring->execlist_queue);
  1504. ringbuf->size = 32 * PAGE_SIZE;
  1505. ringbuf->ring = ring;
  1506. memset(ring->semaphore.sync_seqno, 0, sizeof(ring->semaphore.sync_seqno));
  1507. init_waitqueue_head(&ring->irq_queue);
  1508. if (I915_NEED_GFX_HWS(dev)) {
  1509. ret = init_status_page(ring);
  1510. if (ret)
  1511. goto error;
  1512. } else {
  1513. BUG_ON(ring->id != RCS);
  1514. ret = init_phys_status_page(ring);
  1515. if (ret)
  1516. goto error;
  1517. }
  1518. ret = intel_alloc_ringbuffer_obj(dev, ringbuf);
  1519. if (ret) {
  1520. DRM_ERROR("Failed to allocate ringbuffer %s: %d\n", ring->name, ret);
  1521. goto error;
  1522. }
  1523. /* Workaround an erratum on the i830 which causes a hang if
  1524. * the TAIL pointer points to within the last 2 cachelines
  1525. * of the buffer.
  1526. */
  1527. ringbuf->effective_size = ringbuf->size;
  1528. if (IS_I830(dev) || IS_845G(dev))
  1529. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  1530. ret = i915_cmd_parser_init_ring(ring);
  1531. if (ret)
  1532. goto error;
  1533. ret = ring->init(ring);
  1534. if (ret)
  1535. goto error;
  1536. return 0;
  1537. error:
  1538. kfree(ringbuf);
  1539. ring->buffer = NULL;
  1540. return ret;
  1541. }
  1542. void intel_cleanup_ring_buffer(struct intel_engine_cs *ring)
  1543. {
  1544. struct drm_i915_private *dev_priv = to_i915(ring->dev);
  1545. struct intel_ringbuffer *ringbuf = ring->buffer;
  1546. if (!intel_ring_initialized(ring))
  1547. return;
  1548. intel_stop_ring_buffer(ring);
  1549. WARN_ON(!IS_GEN2(ring->dev) && (I915_READ_MODE(ring) & MODE_IDLE) == 0);
  1550. intel_destroy_ringbuffer_obj(ringbuf);
  1551. ring->preallocated_lazy_request = NULL;
  1552. ring->outstanding_lazy_seqno = 0;
  1553. if (ring->cleanup)
  1554. ring->cleanup(ring);
  1555. cleanup_status_page(ring);
  1556. i915_cmd_parser_fini_ring(ring);
  1557. kfree(ringbuf);
  1558. ring->buffer = NULL;
  1559. }
  1560. static int intel_ring_wait_request(struct intel_engine_cs *ring, int n)
  1561. {
  1562. struct intel_ringbuffer *ringbuf = ring->buffer;
  1563. struct drm_i915_gem_request *request;
  1564. u32 seqno = 0;
  1565. int ret;
  1566. if (ringbuf->last_retired_head != -1) {
  1567. ringbuf->head = ringbuf->last_retired_head;
  1568. ringbuf->last_retired_head = -1;
  1569. ringbuf->space = intel_ring_space(ringbuf);
  1570. if (ringbuf->space >= n)
  1571. return 0;
  1572. }
  1573. list_for_each_entry(request, &ring->request_list, list) {
  1574. if (__intel_ring_space(request->tail, ringbuf->tail,
  1575. ringbuf->size) >= n) {
  1576. seqno = request->seqno;
  1577. break;
  1578. }
  1579. }
  1580. if (seqno == 0)
  1581. return -ENOSPC;
  1582. ret = i915_wait_seqno(ring, seqno);
  1583. if (ret)
  1584. return ret;
  1585. i915_gem_retire_requests_ring(ring);
  1586. ringbuf->head = ringbuf->last_retired_head;
  1587. ringbuf->last_retired_head = -1;
  1588. ringbuf->space = intel_ring_space(ringbuf);
  1589. return 0;
  1590. }
  1591. static int ring_wait_for_space(struct intel_engine_cs *ring, int n)
  1592. {
  1593. struct drm_device *dev = ring->dev;
  1594. struct drm_i915_private *dev_priv = dev->dev_private;
  1595. struct intel_ringbuffer *ringbuf = ring->buffer;
  1596. unsigned long end;
  1597. int ret;
  1598. ret = intel_ring_wait_request(ring, n);
  1599. if (ret != -ENOSPC)
  1600. return ret;
  1601. /* force the tail write in case we have been skipping them */
  1602. __intel_ring_advance(ring);
  1603. /* With GEM the hangcheck timer should kick us out of the loop,
  1604. * leaving it early runs the risk of corrupting GEM state (due
  1605. * to running on almost untested codepaths). But on resume
  1606. * timers don't work yet, so prevent a complete hang in that
  1607. * case by choosing an insanely large timeout. */
  1608. end = jiffies + 60 * HZ;
  1609. trace_i915_ring_wait_begin(ring);
  1610. do {
  1611. ringbuf->head = I915_READ_HEAD(ring);
  1612. ringbuf->space = intel_ring_space(ringbuf);
  1613. if (ringbuf->space >= n) {
  1614. ret = 0;
  1615. break;
  1616. }
  1617. if (!drm_core_check_feature(dev, DRIVER_MODESET) &&
  1618. dev->primary->master) {
  1619. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1620. if (master_priv->sarea_priv)
  1621. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1622. }
  1623. msleep(1);
  1624. if (dev_priv->mm.interruptible && signal_pending(current)) {
  1625. ret = -ERESTARTSYS;
  1626. break;
  1627. }
  1628. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1629. dev_priv->mm.interruptible);
  1630. if (ret)
  1631. break;
  1632. if (time_after(jiffies, end)) {
  1633. ret = -EBUSY;
  1634. break;
  1635. }
  1636. } while (1);
  1637. trace_i915_ring_wait_end(ring);
  1638. return ret;
  1639. }
  1640. static int intel_wrap_ring_buffer(struct intel_engine_cs *ring)
  1641. {
  1642. uint32_t __iomem *virt;
  1643. struct intel_ringbuffer *ringbuf = ring->buffer;
  1644. int rem = ringbuf->size - ringbuf->tail;
  1645. if (ringbuf->space < rem) {
  1646. int ret = ring_wait_for_space(ring, rem);
  1647. if (ret)
  1648. return ret;
  1649. }
  1650. virt = ringbuf->virtual_start + ringbuf->tail;
  1651. rem /= 4;
  1652. while (rem--)
  1653. iowrite32(MI_NOOP, virt++);
  1654. ringbuf->tail = 0;
  1655. ringbuf->space = intel_ring_space(ringbuf);
  1656. return 0;
  1657. }
  1658. int intel_ring_idle(struct intel_engine_cs *ring)
  1659. {
  1660. u32 seqno;
  1661. int ret;
  1662. /* We need to add any requests required to flush the objects and ring */
  1663. if (ring->outstanding_lazy_seqno) {
  1664. ret = i915_add_request(ring, NULL);
  1665. if (ret)
  1666. return ret;
  1667. }
  1668. /* Wait upon the last request to be completed */
  1669. if (list_empty(&ring->request_list))
  1670. return 0;
  1671. seqno = list_entry(ring->request_list.prev,
  1672. struct drm_i915_gem_request,
  1673. list)->seqno;
  1674. return i915_wait_seqno(ring, seqno);
  1675. }
  1676. static int
  1677. intel_ring_alloc_seqno(struct intel_engine_cs *ring)
  1678. {
  1679. if (ring->outstanding_lazy_seqno)
  1680. return 0;
  1681. if (ring->preallocated_lazy_request == NULL) {
  1682. struct drm_i915_gem_request *request;
  1683. request = kmalloc(sizeof(*request), GFP_KERNEL);
  1684. if (request == NULL)
  1685. return -ENOMEM;
  1686. ring->preallocated_lazy_request = request;
  1687. }
  1688. return i915_gem_get_seqno(ring->dev, &ring->outstanding_lazy_seqno);
  1689. }
  1690. static int __intel_ring_prepare(struct intel_engine_cs *ring,
  1691. int bytes)
  1692. {
  1693. struct intel_ringbuffer *ringbuf = ring->buffer;
  1694. int ret;
  1695. if (unlikely(ringbuf->tail + bytes > ringbuf->effective_size)) {
  1696. ret = intel_wrap_ring_buffer(ring);
  1697. if (unlikely(ret))
  1698. return ret;
  1699. }
  1700. if (unlikely(ringbuf->space < bytes)) {
  1701. ret = ring_wait_for_space(ring, bytes);
  1702. if (unlikely(ret))
  1703. return ret;
  1704. }
  1705. return 0;
  1706. }
  1707. int intel_ring_begin(struct intel_engine_cs *ring,
  1708. int num_dwords)
  1709. {
  1710. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1711. int ret;
  1712. ret = i915_gem_check_wedge(&dev_priv->gpu_error,
  1713. dev_priv->mm.interruptible);
  1714. if (ret)
  1715. return ret;
  1716. ret = __intel_ring_prepare(ring, num_dwords * sizeof(uint32_t));
  1717. if (ret)
  1718. return ret;
  1719. /* Preallocate the olr before touching the ring */
  1720. ret = intel_ring_alloc_seqno(ring);
  1721. if (ret)
  1722. return ret;
  1723. ring->buffer->space -= num_dwords * sizeof(uint32_t);
  1724. return 0;
  1725. }
  1726. /* Align the ring tail to a cacheline boundary */
  1727. int intel_ring_cacheline_align(struct intel_engine_cs *ring)
  1728. {
  1729. int num_dwords = (ring->buffer->tail & (CACHELINE_BYTES - 1)) / sizeof(uint32_t);
  1730. int ret;
  1731. if (num_dwords == 0)
  1732. return 0;
  1733. num_dwords = CACHELINE_BYTES / sizeof(uint32_t) - num_dwords;
  1734. ret = intel_ring_begin(ring, num_dwords);
  1735. if (ret)
  1736. return ret;
  1737. while (num_dwords--)
  1738. intel_ring_emit(ring, MI_NOOP);
  1739. intel_ring_advance(ring);
  1740. return 0;
  1741. }
  1742. void intel_ring_init_seqno(struct intel_engine_cs *ring, u32 seqno)
  1743. {
  1744. struct drm_device *dev = ring->dev;
  1745. struct drm_i915_private *dev_priv = dev->dev_private;
  1746. BUG_ON(ring->outstanding_lazy_seqno);
  1747. if (INTEL_INFO(dev)->gen == 6 || INTEL_INFO(dev)->gen == 7) {
  1748. I915_WRITE(RING_SYNC_0(ring->mmio_base), 0);
  1749. I915_WRITE(RING_SYNC_1(ring->mmio_base), 0);
  1750. if (HAS_VEBOX(dev))
  1751. I915_WRITE(RING_SYNC_2(ring->mmio_base), 0);
  1752. }
  1753. ring->set_seqno(ring, seqno);
  1754. ring->hangcheck.seqno = seqno;
  1755. }
  1756. static void gen6_bsd_ring_write_tail(struct intel_engine_cs *ring,
  1757. u32 value)
  1758. {
  1759. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1760. /* Every tail move must follow the sequence below */
  1761. /* Disable notification that the ring is IDLE. The GT
  1762. * will then assume that it is busy and bring it out of rc6.
  1763. */
  1764. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1765. _MASKED_BIT_ENABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1766. /* Clear the context id. Here be magic! */
  1767. I915_WRITE64(GEN6_BSD_RNCID, 0x0);
  1768. /* Wait for the ring not to be idle, i.e. for it to wake up. */
  1769. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1770. GEN6_BSD_SLEEP_INDICATOR) == 0,
  1771. 50))
  1772. DRM_ERROR("timed out waiting for the BSD ring to wake up\n");
  1773. /* Now that the ring is fully powered up, update the tail */
  1774. I915_WRITE_TAIL(ring, value);
  1775. POSTING_READ(RING_TAIL(ring->mmio_base));
  1776. /* Let the ring send IDLE messages to the GT again,
  1777. * and so let it sleep to conserve power when idle.
  1778. */
  1779. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1780. _MASKED_BIT_DISABLE(GEN6_BSD_SLEEP_MSG_DISABLE));
  1781. }
  1782. static int gen6_bsd_ring_flush(struct intel_engine_cs *ring,
  1783. u32 invalidate, u32 flush)
  1784. {
  1785. uint32_t cmd;
  1786. int ret;
  1787. ret = intel_ring_begin(ring, 4);
  1788. if (ret)
  1789. return ret;
  1790. cmd = MI_FLUSH_DW;
  1791. if (INTEL_INFO(ring->dev)->gen >= 8)
  1792. cmd += 1;
  1793. /*
  1794. * Bspec vol 1c.5 - video engine command streamer:
  1795. * "If ENABLED, all TLBs will be invalidated once the flush
  1796. * operation is complete. This bit is only valid when the
  1797. * Post-Sync Operation field is a value of 1h or 3h."
  1798. */
  1799. if (invalidate & I915_GEM_GPU_DOMAINS)
  1800. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD |
  1801. MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
  1802. intel_ring_emit(ring, cmd);
  1803. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1804. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1805. intel_ring_emit(ring, 0); /* upper addr */
  1806. intel_ring_emit(ring, 0); /* value */
  1807. } else {
  1808. intel_ring_emit(ring, 0);
  1809. intel_ring_emit(ring, MI_NOOP);
  1810. }
  1811. intel_ring_advance(ring);
  1812. return 0;
  1813. }
  1814. static int
  1815. gen8_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1816. u64 offset, u32 len,
  1817. unsigned flags)
  1818. {
  1819. bool ppgtt = USES_PPGTT(ring->dev) && !(flags & I915_DISPATCH_SECURE);
  1820. int ret;
  1821. ret = intel_ring_begin(ring, 4);
  1822. if (ret)
  1823. return ret;
  1824. /* FIXME(BDW): Address space and security selectors. */
  1825. intel_ring_emit(ring, MI_BATCH_BUFFER_START_GEN8 | (ppgtt<<8));
  1826. intel_ring_emit(ring, lower_32_bits(offset));
  1827. intel_ring_emit(ring, upper_32_bits(offset));
  1828. intel_ring_emit(ring, MI_NOOP);
  1829. intel_ring_advance(ring);
  1830. return 0;
  1831. }
  1832. static int
  1833. hsw_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1834. u64 offset, u32 len,
  1835. unsigned flags)
  1836. {
  1837. int ret;
  1838. ret = intel_ring_begin(ring, 2);
  1839. if (ret)
  1840. return ret;
  1841. intel_ring_emit(ring,
  1842. MI_BATCH_BUFFER_START |
  1843. (flags & I915_DISPATCH_SECURE ?
  1844. 0 : MI_BATCH_PPGTT_HSW | MI_BATCH_NON_SECURE_HSW));
  1845. /* bit0-7 is the length on GEN6+ */
  1846. intel_ring_emit(ring, offset);
  1847. intel_ring_advance(ring);
  1848. return 0;
  1849. }
  1850. static int
  1851. gen6_ring_dispatch_execbuffer(struct intel_engine_cs *ring,
  1852. u64 offset, u32 len,
  1853. unsigned flags)
  1854. {
  1855. int ret;
  1856. ret = intel_ring_begin(ring, 2);
  1857. if (ret)
  1858. return ret;
  1859. intel_ring_emit(ring,
  1860. MI_BATCH_BUFFER_START |
  1861. (flags & I915_DISPATCH_SECURE ? 0 : MI_BATCH_NON_SECURE_I965));
  1862. /* bit0-7 is the length on GEN6+ */
  1863. intel_ring_emit(ring, offset);
  1864. intel_ring_advance(ring);
  1865. return 0;
  1866. }
  1867. /* Blitter support (SandyBridge+) */
  1868. static int gen6_ring_flush(struct intel_engine_cs *ring,
  1869. u32 invalidate, u32 flush)
  1870. {
  1871. struct drm_device *dev = ring->dev;
  1872. struct drm_i915_private *dev_priv = dev->dev_private;
  1873. uint32_t cmd;
  1874. int ret;
  1875. ret = intel_ring_begin(ring, 4);
  1876. if (ret)
  1877. return ret;
  1878. cmd = MI_FLUSH_DW;
  1879. if (INTEL_INFO(ring->dev)->gen >= 8)
  1880. cmd += 1;
  1881. /*
  1882. * Bspec vol 1c.3 - blitter engine command streamer:
  1883. * "If ENABLED, all TLBs will be invalidated once the flush
  1884. * operation is complete. This bit is only valid when the
  1885. * Post-Sync Operation field is a value of 1h or 3h."
  1886. */
  1887. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1888. cmd |= MI_INVALIDATE_TLB | MI_FLUSH_DW_STORE_INDEX |
  1889. MI_FLUSH_DW_OP_STOREDW;
  1890. intel_ring_emit(ring, cmd);
  1891. intel_ring_emit(ring, I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT);
  1892. if (INTEL_INFO(ring->dev)->gen >= 8) {
  1893. intel_ring_emit(ring, 0); /* upper addr */
  1894. intel_ring_emit(ring, 0); /* value */
  1895. } else {
  1896. intel_ring_emit(ring, 0);
  1897. intel_ring_emit(ring, MI_NOOP);
  1898. }
  1899. intel_ring_advance(ring);
  1900. if (!invalidate && flush) {
  1901. if (IS_GEN7(dev))
  1902. return gen7_ring_fbc_flush(ring, FBC_REND_CACHE_CLEAN);
  1903. else if (IS_BROADWELL(dev))
  1904. dev_priv->fbc.need_sw_cache_clean = true;
  1905. }
  1906. return 0;
  1907. }
  1908. int intel_init_render_ring_buffer(struct drm_device *dev)
  1909. {
  1910. struct drm_i915_private *dev_priv = dev->dev_private;
  1911. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  1912. struct drm_i915_gem_object *obj;
  1913. int ret;
  1914. ring->name = "render ring";
  1915. ring->id = RCS;
  1916. ring->mmio_base = RENDER_RING_BASE;
  1917. if (INTEL_INFO(dev)->gen >= 8) {
  1918. if (i915_semaphore_is_enabled(dev)) {
  1919. obj = i915_gem_alloc_object(dev, 4096);
  1920. if (obj == NULL) {
  1921. DRM_ERROR("Failed to allocate semaphore bo. Disabling semaphores\n");
  1922. i915.semaphores = 0;
  1923. } else {
  1924. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  1925. ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_NONBLOCK);
  1926. if (ret != 0) {
  1927. drm_gem_object_unreference(&obj->base);
  1928. DRM_ERROR("Failed to pin semaphore bo. Disabling semaphores\n");
  1929. i915.semaphores = 0;
  1930. } else
  1931. dev_priv->semaphore_obj = obj;
  1932. }
  1933. }
  1934. ring->init_context = intel_ring_workarounds_emit;
  1935. ring->add_request = gen6_add_request;
  1936. ring->flush = gen8_render_ring_flush;
  1937. ring->irq_get = gen8_ring_get_irq;
  1938. ring->irq_put = gen8_ring_put_irq;
  1939. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1940. ring->get_seqno = gen6_ring_get_seqno;
  1941. ring->set_seqno = ring_set_seqno;
  1942. if (i915_semaphore_is_enabled(dev)) {
  1943. WARN_ON(!dev_priv->semaphore_obj);
  1944. ring->semaphore.sync_to = gen8_ring_sync;
  1945. ring->semaphore.signal = gen8_rcs_signal;
  1946. GEN8_RING_SEMAPHORE_INIT;
  1947. }
  1948. } else if (INTEL_INFO(dev)->gen >= 6) {
  1949. ring->add_request = gen6_add_request;
  1950. ring->flush = gen7_render_ring_flush;
  1951. if (INTEL_INFO(dev)->gen == 6)
  1952. ring->flush = gen6_render_ring_flush;
  1953. ring->irq_get = gen6_ring_get_irq;
  1954. ring->irq_put = gen6_ring_put_irq;
  1955. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT;
  1956. ring->get_seqno = gen6_ring_get_seqno;
  1957. ring->set_seqno = ring_set_seqno;
  1958. if (i915_semaphore_is_enabled(dev)) {
  1959. ring->semaphore.sync_to = gen6_ring_sync;
  1960. ring->semaphore.signal = gen6_signal;
  1961. /*
  1962. * The current semaphore is only applied on pre-gen8
  1963. * platform. And there is no VCS2 ring on the pre-gen8
  1964. * platform. So the semaphore between RCS and VCS2 is
  1965. * initialized as INVALID. Gen8 will initialize the
  1966. * sema between VCS2 and RCS later.
  1967. */
  1968. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_INVALID;
  1969. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_RV;
  1970. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_RB;
  1971. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_RVE;
  1972. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  1973. ring->semaphore.mbox.signal[RCS] = GEN6_NOSYNC;
  1974. ring->semaphore.mbox.signal[VCS] = GEN6_VRSYNC;
  1975. ring->semaphore.mbox.signal[BCS] = GEN6_BRSYNC;
  1976. ring->semaphore.mbox.signal[VECS] = GEN6_VERSYNC;
  1977. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  1978. }
  1979. } else if (IS_GEN5(dev)) {
  1980. ring->add_request = pc_render_add_request;
  1981. ring->flush = gen4_render_ring_flush;
  1982. ring->get_seqno = pc_render_get_seqno;
  1983. ring->set_seqno = pc_render_set_seqno;
  1984. ring->irq_get = gen5_ring_get_irq;
  1985. ring->irq_put = gen5_ring_put_irq;
  1986. ring->irq_enable_mask = GT_RENDER_USER_INTERRUPT |
  1987. GT_RENDER_PIPECTL_NOTIFY_INTERRUPT;
  1988. } else {
  1989. ring->add_request = i9xx_add_request;
  1990. if (INTEL_INFO(dev)->gen < 4)
  1991. ring->flush = gen2_render_ring_flush;
  1992. else
  1993. ring->flush = gen4_render_ring_flush;
  1994. ring->get_seqno = ring_get_seqno;
  1995. ring->set_seqno = ring_set_seqno;
  1996. if (IS_GEN2(dev)) {
  1997. ring->irq_get = i8xx_ring_get_irq;
  1998. ring->irq_put = i8xx_ring_put_irq;
  1999. } else {
  2000. ring->irq_get = i9xx_ring_get_irq;
  2001. ring->irq_put = i9xx_ring_put_irq;
  2002. }
  2003. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2004. }
  2005. ring->write_tail = ring_write_tail;
  2006. if (IS_HASWELL(dev))
  2007. ring->dispatch_execbuffer = hsw_ring_dispatch_execbuffer;
  2008. else if (IS_GEN8(dev))
  2009. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2010. else if (INTEL_INFO(dev)->gen >= 6)
  2011. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2012. else if (INTEL_INFO(dev)->gen >= 4)
  2013. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2014. else if (IS_I830(dev) || IS_845G(dev))
  2015. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2016. else
  2017. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2018. ring->init = init_render_ring;
  2019. ring->cleanup = render_ring_cleanup;
  2020. /* Workaround batchbuffer to combat CS tlb bug. */
  2021. if (HAS_BROKEN_CS_TLB(dev)) {
  2022. obj = i915_gem_alloc_object(dev, I830_WA_SIZE);
  2023. if (obj == NULL) {
  2024. DRM_ERROR("Failed to allocate batch bo\n");
  2025. return -ENOMEM;
  2026. }
  2027. ret = i915_gem_obj_ggtt_pin(obj, 0, 0);
  2028. if (ret != 0) {
  2029. drm_gem_object_unreference(&obj->base);
  2030. DRM_ERROR("Failed to ping batch bo\n");
  2031. return ret;
  2032. }
  2033. ring->scratch.obj = obj;
  2034. ring->scratch.gtt_offset = i915_gem_obj_ggtt_offset(obj);
  2035. }
  2036. return intel_init_ring_buffer(dev, ring);
  2037. }
  2038. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  2039. {
  2040. struct drm_i915_private *dev_priv = dev->dev_private;
  2041. struct intel_engine_cs *ring = &dev_priv->ring[RCS];
  2042. struct intel_ringbuffer *ringbuf = ring->buffer;
  2043. int ret;
  2044. if (ringbuf == NULL) {
  2045. ringbuf = kzalloc(sizeof(*ringbuf), GFP_KERNEL);
  2046. if (!ringbuf)
  2047. return -ENOMEM;
  2048. ring->buffer = ringbuf;
  2049. }
  2050. ring->name = "render ring";
  2051. ring->id = RCS;
  2052. ring->mmio_base = RENDER_RING_BASE;
  2053. if (INTEL_INFO(dev)->gen >= 6) {
  2054. /* non-kms not supported on gen6+ */
  2055. ret = -ENODEV;
  2056. goto err_ringbuf;
  2057. }
  2058. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  2059. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  2060. * the special gen5 functions. */
  2061. ring->add_request = i9xx_add_request;
  2062. if (INTEL_INFO(dev)->gen < 4)
  2063. ring->flush = gen2_render_ring_flush;
  2064. else
  2065. ring->flush = gen4_render_ring_flush;
  2066. ring->get_seqno = ring_get_seqno;
  2067. ring->set_seqno = ring_set_seqno;
  2068. if (IS_GEN2(dev)) {
  2069. ring->irq_get = i8xx_ring_get_irq;
  2070. ring->irq_put = i8xx_ring_put_irq;
  2071. } else {
  2072. ring->irq_get = i9xx_ring_get_irq;
  2073. ring->irq_put = i9xx_ring_put_irq;
  2074. }
  2075. ring->irq_enable_mask = I915_USER_INTERRUPT;
  2076. ring->write_tail = ring_write_tail;
  2077. if (INTEL_INFO(dev)->gen >= 4)
  2078. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2079. else if (IS_I830(dev) || IS_845G(dev))
  2080. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  2081. else
  2082. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  2083. ring->init = init_render_ring;
  2084. ring->cleanup = render_ring_cleanup;
  2085. ring->dev = dev;
  2086. INIT_LIST_HEAD(&ring->active_list);
  2087. INIT_LIST_HEAD(&ring->request_list);
  2088. ringbuf->size = size;
  2089. ringbuf->effective_size = ringbuf->size;
  2090. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  2091. ringbuf->effective_size -= 2 * CACHELINE_BYTES;
  2092. ringbuf->virtual_start = ioremap_wc(start, size);
  2093. if (ringbuf->virtual_start == NULL) {
  2094. DRM_ERROR("can not ioremap virtual address for"
  2095. " ring buffer\n");
  2096. ret = -ENOMEM;
  2097. goto err_ringbuf;
  2098. }
  2099. if (!I915_NEED_GFX_HWS(dev)) {
  2100. ret = init_phys_status_page(ring);
  2101. if (ret)
  2102. goto err_vstart;
  2103. }
  2104. return 0;
  2105. err_vstart:
  2106. iounmap(ringbuf->virtual_start);
  2107. err_ringbuf:
  2108. kfree(ringbuf);
  2109. ring->buffer = NULL;
  2110. return ret;
  2111. }
  2112. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  2113. {
  2114. struct drm_i915_private *dev_priv = dev->dev_private;
  2115. struct intel_engine_cs *ring = &dev_priv->ring[VCS];
  2116. ring->name = "bsd ring";
  2117. ring->id = VCS;
  2118. ring->write_tail = ring_write_tail;
  2119. if (INTEL_INFO(dev)->gen >= 6) {
  2120. ring->mmio_base = GEN6_BSD_RING_BASE;
  2121. /* gen6 bsd needs a special wa for tail updates */
  2122. if (IS_GEN6(dev))
  2123. ring->write_tail = gen6_bsd_ring_write_tail;
  2124. ring->flush = gen6_bsd_ring_flush;
  2125. ring->add_request = gen6_add_request;
  2126. ring->get_seqno = gen6_ring_get_seqno;
  2127. ring->set_seqno = ring_set_seqno;
  2128. if (INTEL_INFO(dev)->gen >= 8) {
  2129. ring->irq_enable_mask =
  2130. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT;
  2131. ring->irq_get = gen8_ring_get_irq;
  2132. ring->irq_put = gen8_ring_put_irq;
  2133. ring->dispatch_execbuffer =
  2134. gen8_ring_dispatch_execbuffer;
  2135. if (i915_semaphore_is_enabled(dev)) {
  2136. ring->semaphore.sync_to = gen8_ring_sync;
  2137. ring->semaphore.signal = gen8_xcs_signal;
  2138. GEN8_RING_SEMAPHORE_INIT;
  2139. }
  2140. } else {
  2141. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  2142. ring->irq_get = gen6_ring_get_irq;
  2143. ring->irq_put = gen6_ring_put_irq;
  2144. ring->dispatch_execbuffer =
  2145. gen6_ring_dispatch_execbuffer;
  2146. if (i915_semaphore_is_enabled(dev)) {
  2147. ring->semaphore.sync_to = gen6_ring_sync;
  2148. ring->semaphore.signal = gen6_signal;
  2149. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VR;
  2150. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_INVALID;
  2151. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VB;
  2152. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_VVE;
  2153. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2154. ring->semaphore.mbox.signal[RCS] = GEN6_RVSYNC;
  2155. ring->semaphore.mbox.signal[VCS] = GEN6_NOSYNC;
  2156. ring->semaphore.mbox.signal[BCS] = GEN6_BVSYNC;
  2157. ring->semaphore.mbox.signal[VECS] = GEN6_VEVSYNC;
  2158. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2159. }
  2160. }
  2161. } else {
  2162. ring->mmio_base = BSD_RING_BASE;
  2163. ring->flush = bsd_ring_flush;
  2164. ring->add_request = i9xx_add_request;
  2165. ring->get_seqno = ring_get_seqno;
  2166. ring->set_seqno = ring_set_seqno;
  2167. if (IS_GEN5(dev)) {
  2168. ring->irq_enable_mask = ILK_BSD_USER_INTERRUPT;
  2169. ring->irq_get = gen5_ring_get_irq;
  2170. ring->irq_put = gen5_ring_put_irq;
  2171. } else {
  2172. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  2173. ring->irq_get = i9xx_ring_get_irq;
  2174. ring->irq_put = i9xx_ring_put_irq;
  2175. }
  2176. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  2177. }
  2178. ring->init = init_ring_common;
  2179. return intel_init_ring_buffer(dev, ring);
  2180. }
  2181. /**
  2182. * Initialize the second BSD ring for Broadwell GT3.
  2183. * It is noted that this only exists on Broadwell GT3.
  2184. */
  2185. int intel_init_bsd2_ring_buffer(struct drm_device *dev)
  2186. {
  2187. struct drm_i915_private *dev_priv = dev->dev_private;
  2188. struct intel_engine_cs *ring = &dev_priv->ring[VCS2];
  2189. if ((INTEL_INFO(dev)->gen != 8)) {
  2190. DRM_ERROR("No dual-BSD ring on non-BDW machine\n");
  2191. return -EINVAL;
  2192. }
  2193. ring->name = "bsd2 ring";
  2194. ring->id = VCS2;
  2195. ring->write_tail = ring_write_tail;
  2196. ring->mmio_base = GEN8_BSD2_RING_BASE;
  2197. ring->flush = gen6_bsd_ring_flush;
  2198. ring->add_request = gen6_add_request;
  2199. ring->get_seqno = gen6_ring_get_seqno;
  2200. ring->set_seqno = ring_set_seqno;
  2201. ring->irq_enable_mask =
  2202. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT;
  2203. ring->irq_get = gen8_ring_get_irq;
  2204. ring->irq_put = gen8_ring_put_irq;
  2205. ring->dispatch_execbuffer =
  2206. gen8_ring_dispatch_execbuffer;
  2207. if (i915_semaphore_is_enabled(dev)) {
  2208. ring->semaphore.sync_to = gen8_ring_sync;
  2209. ring->semaphore.signal = gen8_xcs_signal;
  2210. GEN8_RING_SEMAPHORE_INIT;
  2211. }
  2212. ring->init = init_ring_common;
  2213. return intel_init_ring_buffer(dev, ring);
  2214. }
  2215. int intel_init_blt_ring_buffer(struct drm_device *dev)
  2216. {
  2217. struct drm_i915_private *dev_priv = dev->dev_private;
  2218. struct intel_engine_cs *ring = &dev_priv->ring[BCS];
  2219. ring->name = "blitter ring";
  2220. ring->id = BCS;
  2221. ring->mmio_base = BLT_RING_BASE;
  2222. ring->write_tail = ring_write_tail;
  2223. ring->flush = gen6_ring_flush;
  2224. ring->add_request = gen6_add_request;
  2225. ring->get_seqno = gen6_ring_get_seqno;
  2226. ring->set_seqno = ring_set_seqno;
  2227. if (INTEL_INFO(dev)->gen >= 8) {
  2228. ring->irq_enable_mask =
  2229. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT;
  2230. ring->irq_get = gen8_ring_get_irq;
  2231. ring->irq_put = gen8_ring_put_irq;
  2232. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2233. if (i915_semaphore_is_enabled(dev)) {
  2234. ring->semaphore.sync_to = gen8_ring_sync;
  2235. ring->semaphore.signal = gen8_xcs_signal;
  2236. GEN8_RING_SEMAPHORE_INIT;
  2237. }
  2238. } else {
  2239. ring->irq_enable_mask = GT_BLT_USER_INTERRUPT;
  2240. ring->irq_get = gen6_ring_get_irq;
  2241. ring->irq_put = gen6_ring_put_irq;
  2242. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2243. if (i915_semaphore_is_enabled(dev)) {
  2244. ring->semaphore.signal = gen6_signal;
  2245. ring->semaphore.sync_to = gen6_ring_sync;
  2246. /*
  2247. * The current semaphore is only applied on pre-gen8
  2248. * platform. And there is no VCS2 ring on the pre-gen8
  2249. * platform. So the semaphore between BCS and VCS2 is
  2250. * initialized as INVALID. Gen8 will initialize the
  2251. * sema between BCS and VCS2 later.
  2252. */
  2253. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_BR;
  2254. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_BV;
  2255. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_INVALID;
  2256. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_BVE;
  2257. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2258. ring->semaphore.mbox.signal[RCS] = GEN6_RBSYNC;
  2259. ring->semaphore.mbox.signal[VCS] = GEN6_VBSYNC;
  2260. ring->semaphore.mbox.signal[BCS] = GEN6_NOSYNC;
  2261. ring->semaphore.mbox.signal[VECS] = GEN6_VEBSYNC;
  2262. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2263. }
  2264. }
  2265. ring->init = init_ring_common;
  2266. return intel_init_ring_buffer(dev, ring);
  2267. }
  2268. int intel_init_vebox_ring_buffer(struct drm_device *dev)
  2269. {
  2270. struct drm_i915_private *dev_priv = dev->dev_private;
  2271. struct intel_engine_cs *ring = &dev_priv->ring[VECS];
  2272. ring->name = "video enhancement ring";
  2273. ring->id = VECS;
  2274. ring->mmio_base = VEBOX_RING_BASE;
  2275. ring->write_tail = ring_write_tail;
  2276. ring->flush = gen6_ring_flush;
  2277. ring->add_request = gen6_add_request;
  2278. ring->get_seqno = gen6_ring_get_seqno;
  2279. ring->set_seqno = ring_set_seqno;
  2280. if (INTEL_INFO(dev)->gen >= 8) {
  2281. ring->irq_enable_mask =
  2282. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT;
  2283. ring->irq_get = gen8_ring_get_irq;
  2284. ring->irq_put = gen8_ring_put_irq;
  2285. ring->dispatch_execbuffer = gen8_ring_dispatch_execbuffer;
  2286. if (i915_semaphore_is_enabled(dev)) {
  2287. ring->semaphore.sync_to = gen8_ring_sync;
  2288. ring->semaphore.signal = gen8_xcs_signal;
  2289. GEN8_RING_SEMAPHORE_INIT;
  2290. }
  2291. } else {
  2292. ring->irq_enable_mask = PM_VEBOX_USER_INTERRUPT;
  2293. ring->irq_get = hsw_vebox_get_irq;
  2294. ring->irq_put = hsw_vebox_put_irq;
  2295. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  2296. if (i915_semaphore_is_enabled(dev)) {
  2297. ring->semaphore.sync_to = gen6_ring_sync;
  2298. ring->semaphore.signal = gen6_signal;
  2299. ring->semaphore.mbox.wait[RCS] = MI_SEMAPHORE_SYNC_VER;
  2300. ring->semaphore.mbox.wait[VCS] = MI_SEMAPHORE_SYNC_VEV;
  2301. ring->semaphore.mbox.wait[BCS] = MI_SEMAPHORE_SYNC_VEB;
  2302. ring->semaphore.mbox.wait[VECS] = MI_SEMAPHORE_SYNC_INVALID;
  2303. ring->semaphore.mbox.wait[VCS2] = MI_SEMAPHORE_SYNC_INVALID;
  2304. ring->semaphore.mbox.signal[RCS] = GEN6_RVESYNC;
  2305. ring->semaphore.mbox.signal[VCS] = GEN6_VVESYNC;
  2306. ring->semaphore.mbox.signal[BCS] = GEN6_BVESYNC;
  2307. ring->semaphore.mbox.signal[VECS] = GEN6_NOSYNC;
  2308. ring->semaphore.mbox.signal[VCS2] = GEN6_NOSYNC;
  2309. }
  2310. }
  2311. ring->init = init_ring_common;
  2312. return intel_init_ring_buffer(dev, ring);
  2313. }
  2314. int
  2315. intel_ring_flush_all_caches(struct intel_engine_cs *ring)
  2316. {
  2317. int ret;
  2318. if (!ring->gpu_caches_dirty)
  2319. return 0;
  2320. ret = ring->flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2321. if (ret)
  2322. return ret;
  2323. trace_i915_gem_ring_flush(ring, 0, I915_GEM_GPU_DOMAINS);
  2324. ring->gpu_caches_dirty = false;
  2325. return 0;
  2326. }
  2327. int
  2328. intel_ring_invalidate_all_caches(struct intel_engine_cs *ring)
  2329. {
  2330. uint32_t flush_domains;
  2331. int ret;
  2332. flush_domains = 0;
  2333. if (ring->gpu_caches_dirty)
  2334. flush_domains = I915_GEM_GPU_DOMAINS;
  2335. ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2336. if (ret)
  2337. return ret;
  2338. trace_i915_gem_ring_flush(ring, I915_GEM_GPU_DOMAINS, flush_domains);
  2339. ring->gpu_caches_dirty = false;
  2340. return 0;
  2341. }
  2342. void
  2343. intel_stop_ring_buffer(struct intel_engine_cs *ring)
  2344. {
  2345. int ret;
  2346. if (!intel_ring_initialized(ring))
  2347. return;
  2348. ret = intel_ring_idle(ring);
  2349. if (ret && !i915_reset_in_progress(&to_i915(ring->dev)->gpu_error))
  2350. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  2351. ring->name, ret);
  2352. stop_ring(ring);
  2353. }