processor.h 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363
  1. /*
  2. * S390 version
  3. * Copyright IBM Corp. 1999
  4. * Author(s): Hartmut Penner (hp@de.ibm.com),
  5. * Martin Schwidefsky (schwidefsky@de.ibm.com)
  6. *
  7. * Derived from "include/asm-i386/processor.h"
  8. * Copyright (C) 1994, Linus Torvalds
  9. */
  10. #ifndef __ASM_S390_PROCESSOR_H
  11. #define __ASM_S390_PROCESSOR_H
  12. #include <linux/const.h>
  13. #define CIF_MCCK_PENDING 0 /* machine check handling is pending */
  14. #define CIF_ASCE 1 /* user asce needs fixup / uaccess */
  15. #define CIF_NOHZ_DELAY 2 /* delay HZ disable for a tick */
  16. #define CIF_FPU 3 /* restore FPU registers */
  17. #define CIF_IGNORE_IRQ 4 /* ignore interrupt (for udelay) */
  18. #define CIF_ENABLED_WAIT 5 /* in enabled wait state */
  19. #define _CIF_MCCK_PENDING _BITUL(CIF_MCCK_PENDING)
  20. #define _CIF_ASCE _BITUL(CIF_ASCE)
  21. #define _CIF_NOHZ_DELAY _BITUL(CIF_NOHZ_DELAY)
  22. #define _CIF_FPU _BITUL(CIF_FPU)
  23. #define _CIF_IGNORE_IRQ _BITUL(CIF_IGNORE_IRQ)
  24. #define _CIF_ENABLED_WAIT _BITUL(CIF_ENABLED_WAIT)
  25. #ifndef __ASSEMBLY__
  26. #include <linux/linkage.h>
  27. #include <linux/irqflags.h>
  28. #include <asm/cpu.h>
  29. #include <asm/page.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/setup.h>
  32. #include <asm/runtime_instr.h>
  33. #include <asm/fpu/types.h>
  34. #include <asm/fpu/internal.h>
  35. static inline void set_cpu_flag(int flag)
  36. {
  37. S390_lowcore.cpu_flags |= (1UL << flag);
  38. }
  39. static inline void clear_cpu_flag(int flag)
  40. {
  41. S390_lowcore.cpu_flags &= ~(1UL << flag);
  42. }
  43. static inline int test_cpu_flag(int flag)
  44. {
  45. return !!(S390_lowcore.cpu_flags & (1UL << flag));
  46. }
  47. /*
  48. * Test CIF flag of another CPU. The caller needs to ensure that
  49. * CPU hotplug can not happen, e.g. by disabling preemption.
  50. */
  51. static inline int test_cpu_flag_of(int flag, int cpu)
  52. {
  53. struct lowcore *lc = lowcore_ptr[cpu];
  54. return !!(lc->cpu_flags & (1UL << flag));
  55. }
  56. #define arch_needs_cpu() test_cpu_flag(CIF_NOHZ_DELAY)
  57. /*
  58. * Default implementation of macro that returns current
  59. * instruction pointer ("program counter").
  60. */
  61. #define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
  62. static inline void get_cpu_id(struct cpuid *ptr)
  63. {
  64. asm volatile("stidp %0" : "=Q" (*ptr));
  65. }
  66. void s390_adjust_jiffies(void);
  67. void s390_update_cpu_mhz(void);
  68. void cpu_detect_mhz_feature(void);
  69. extern const struct seq_operations cpuinfo_op;
  70. extern int sysctl_ieee_emulation_warnings;
  71. extern void execve_tail(void);
  72. /*
  73. * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
  74. */
  75. #define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
  76. #define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
  77. (1UL << 30) : (1UL << 41))
  78. #define TASK_SIZE TASK_SIZE_OF(current)
  79. #define TASK_MAX_SIZE (1UL << 53)
  80. #define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
  81. #define STACK_TOP_MAX (1UL << 42)
  82. #define HAVE_ARCH_PICK_MMAP_LAYOUT
  83. typedef struct {
  84. __u32 ar4;
  85. } mm_segment_t;
  86. /*
  87. * Thread structure
  88. */
  89. struct thread_struct {
  90. unsigned int acrs[NUM_ACRS];
  91. unsigned long ksp; /* kernel stack pointer */
  92. mm_segment_t mm_segment;
  93. unsigned long gmap_addr; /* address of last gmap fault. */
  94. unsigned int gmap_write_flag; /* gmap fault write indication */
  95. unsigned int gmap_int_code; /* int code of last gmap fault */
  96. unsigned int gmap_pfault; /* signal of a pending guest pfault */
  97. struct per_regs per_user; /* User specified PER registers */
  98. struct per_event per_event; /* Cause of the last PER trap */
  99. unsigned long per_flags; /* Flags to control debug behavior */
  100. /* pfault_wait is used to block the process on a pfault event */
  101. unsigned long pfault_wait;
  102. struct list_head list;
  103. /* cpu runtime instrumentation */
  104. struct runtime_instr_cb *ri_cb;
  105. unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
  106. /*
  107. * Warning: 'fpu' is dynamically-sized. It *MUST* be at
  108. * the end.
  109. */
  110. struct fpu fpu; /* FP and VX register save area */
  111. };
  112. /* Flag to disable transactions. */
  113. #define PER_FLAG_NO_TE 1UL
  114. /* Flag to enable random transaction aborts. */
  115. #define PER_FLAG_TE_ABORT_RAND 2UL
  116. /* Flag to specify random transaction abort mode:
  117. * - abort each transaction at a random instruction before TEND if set.
  118. * - abort random transactions at a random instruction if cleared.
  119. */
  120. #define PER_FLAG_TE_ABORT_RAND_TEND 4UL
  121. typedef struct thread_struct thread_struct;
  122. /*
  123. * Stack layout of a C stack frame.
  124. */
  125. #ifndef __PACK_STACK
  126. struct stack_frame {
  127. unsigned long back_chain;
  128. unsigned long empty1[5];
  129. unsigned long gprs[10];
  130. unsigned int empty2[8];
  131. };
  132. #else
  133. struct stack_frame {
  134. unsigned long empty1[5];
  135. unsigned int empty2[8];
  136. unsigned long gprs[10];
  137. unsigned long back_chain;
  138. };
  139. #endif
  140. #define ARCH_MIN_TASKALIGN 8
  141. #define INIT_THREAD { \
  142. .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
  143. .fpu.regs = (void *) init_task.thread.fpu.fprs, \
  144. }
  145. /*
  146. * Do necessary setup to start up a new thread.
  147. */
  148. #define start_thread(regs, new_psw, new_stackp) do { \
  149. regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
  150. regs->psw.addr = new_psw; \
  151. regs->gprs[15] = new_stackp; \
  152. execve_tail(); \
  153. } while (0)
  154. #define start_thread31(regs, new_psw, new_stackp) do { \
  155. regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
  156. regs->psw.addr = new_psw; \
  157. regs->gprs[15] = new_stackp; \
  158. crst_table_downgrade(current->mm); \
  159. execve_tail(); \
  160. } while (0)
  161. /* Forward declaration, a strange C thing */
  162. struct task_struct;
  163. struct mm_struct;
  164. struct seq_file;
  165. typedef int (*dump_trace_func_t)(void *data, unsigned long address);
  166. void dump_trace(dump_trace_func_t func, void *data,
  167. struct task_struct *task, unsigned long sp);
  168. void show_cacheinfo(struct seq_file *m);
  169. /* Free all resources held by a thread. */
  170. extern void release_thread(struct task_struct *);
  171. /*
  172. * Return saved PC of a blocked thread.
  173. */
  174. extern unsigned long thread_saved_pc(struct task_struct *t);
  175. unsigned long get_wchan(struct task_struct *p);
  176. #define task_pt_regs(tsk) ((struct pt_regs *) \
  177. (task_stack_page(tsk) + THREAD_SIZE) - 1)
  178. #define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
  179. #define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
  180. /* Has task runtime instrumentation enabled ? */
  181. #define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
  182. static inline unsigned long current_stack_pointer(void)
  183. {
  184. unsigned long sp;
  185. asm volatile("la %0,0(15)" : "=a" (sp));
  186. return sp;
  187. }
  188. static inline unsigned short stap(void)
  189. {
  190. unsigned short cpu_address;
  191. asm volatile("stap %0" : "=m" (cpu_address));
  192. return cpu_address;
  193. }
  194. /*
  195. * Give up the time slice of the virtual PU.
  196. */
  197. void cpu_relax(void);
  198. #define cpu_relax_lowlatency() barrier()
  199. #define ECAG_CACHE_ATTRIBUTE 0
  200. #define ECAG_CPU_ATTRIBUTE 1
  201. static inline unsigned long __ecag(unsigned int asi, unsigned char parm)
  202. {
  203. unsigned long val;
  204. asm volatile(".insn rsy,0xeb000000004c,%0,0,0(%1)" /* ecag */
  205. : "=d" (val) : "a" (asi << 8 | parm));
  206. return val;
  207. }
  208. static inline void psw_set_key(unsigned int key)
  209. {
  210. asm volatile("spka 0(%0)" : : "d" (key));
  211. }
  212. /*
  213. * Set PSW to specified value.
  214. */
  215. static inline void __load_psw(psw_t psw)
  216. {
  217. asm volatile("lpswe %0" : : "Q" (psw) : "cc");
  218. }
  219. /*
  220. * Set PSW mask to specified value, while leaving the
  221. * PSW addr pointing to the next instruction.
  222. */
  223. static inline void __load_psw_mask(unsigned long mask)
  224. {
  225. unsigned long addr;
  226. psw_t psw;
  227. psw.mask = mask;
  228. asm volatile(
  229. " larl %0,1f\n"
  230. " stg %0,%O1+8(%R1)\n"
  231. " lpswe %1\n"
  232. "1:"
  233. : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
  234. }
  235. /*
  236. * Extract current PSW mask
  237. */
  238. static inline unsigned long __extract_psw(void)
  239. {
  240. unsigned int reg1, reg2;
  241. asm volatile("epsw %0,%1" : "=d" (reg1), "=a" (reg2));
  242. return (((unsigned long) reg1) << 32) | ((unsigned long) reg2);
  243. }
  244. static inline void local_mcck_enable(void)
  245. {
  246. __load_psw_mask(__extract_psw() | PSW_MASK_MCHECK);
  247. }
  248. static inline void local_mcck_disable(void)
  249. {
  250. __load_psw_mask(__extract_psw() & ~PSW_MASK_MCHECK);
  251. }
  252. /*
  253. * Rewind PSW instruction address by specified number of bytes.
  254. */
  255. static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
  256. {
  257. unsigned long mask;
  258. mask = (psw.mask & PSW_MASK_EA) ? -1UL :
  259. (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
  260. (1UL << 24) - 1;
  261. return (psw.addr - ilc) & mask;
  262. }
  263. /*
  264. * Function to stop a processor until the next interrupt occurs
  265. */
  266. void enabled_wait(void);
  267. /*
  268. * Function to drop a processor into disabled wait state
  269. */
  270. static inline void __noreturn disabled_wait(unsigned long code)
  271. {
  272. psw_t psw;
  273. psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
  274. psw.addr = code;
  275. __load_psw(psw);
  276. while (1);
  277. }
  278. /*
  279. * Basic Machine Check/Program Check Handler.
  280. */
  281. extern void s390_base_mcck_handler(void);
  282. extern void s390_base_pgm_handler(void);
  283. extern void s390_base_ext_handler(void);
  284. extern void (*s390_base_mcck_handler_fn)(void);
  285. extern void (*s390_base_pgm_handler_fn)(void);
  286. extern void (*s390_base_ext_handler_fn)(void);
  287. #define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
  288. extern int memcpy_real(void *, void *, size_t);
  289. extern void memcpy_absolute(void *, void *, size_t);
  290. #define mem_assign_absolute(dest, val) { \
  291. __typeof__(dest) __tmp = (val); \
  292. \
  293. BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
  294. memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
  295. }
  296. #endif /* __ASSEMBLY__ */
  297. #endif /* __ASM_S390_PROCESSOR_H */