bcm_sf2.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/mii.h>
  19. #include <linux/of.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_address.h>
  22. #include <linux/of_net.h>
  23. #include <linux/of_mdio.h>
  24. #include <net/dsa.h>
  25. #include <linux/ethtool.h>
  26. #include <linux/if_bridge.h>
  27. #include <linux/brcmphy.h>
  28. #include <linux/etherdevice.h>
  29. #include <linux/platform_data/b53.h>
  30. #include "bcm_sf2.h"
  31. #include "bcm_sf2_regs.h"
  32. #include "b53/b53_priv.h"
  33. #include "b53/b53_regs.h"
  34. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  35. {
  36. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  37. unsigned int i;
  38. u32 reg, offset;
  39. if (priv->type == BCM7445_DEVICE_ID)
  40. offset = CORE_STS_OVERRIDE_IMP;
  41. else
  42. offset = CORE_STS_OVERRIDE_IMP2;
  43. /* Enable the port memories */
  44. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  45. reg &= ~P_TXQ_PSM_VDD(port);
  46. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  47. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  48. reg = core_readl(priv, CORE_IMP_CTL);
  49. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  50. reg &= ~(RX_DIS | TX_DIS);
  51. core_writel(priv, reg, CORE_IMP_CTL);
  52. /* Enable forwarding */
  53. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  54. /* Enable IMP port in dumb mode */
  55. reg = core_readl(priv, CORE_SWITCH_CTRL);
  56. reg |= MII_DUMB_FWDG_EN;
  57. core_writel(priv, reg, CORE_SWITCH_CTRL);
  58. /* Configure Traffic Class to QoS mapping, allow each priority to map
  59. * to a different queue number
  60. */
  61. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  62. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  63. reg |= i << (PRT_TO_QID_SHIFT * i);
  64. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  65. b53_brcm_hdr_setup(ds, port);
  66. /* Force link status for IMP port */
  67. reg = core_readl(priv, offset);
  68. reg |= (MII_SW_OR | LINK_STS);
  69. core_writel(priv, reg, offset);
  70. }
  71. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  72. {
  73. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  74. u32 reg;
  75. reg = reg_readl(priv, REG_SPHY_CNTRL);
  76. if (enable) {
  77. reg |= PHY_RESET;
  78. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  79. reg_writel(priv, reg, REG_SPHY_CNTRL);
  80. udelay(21);
  81. reg = reg_readl(priv, REG_SPHY_CNTRL);
  82. reg &= ~PHY_RESET;
  83. } else {
  84. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  85. reg_writel(priv, reg, REG_SPHY_CNTRL);
  86. mdelay(1);
  87. reg |= CK25_DIS;
  88. }
  89. reg_writel(priv, reg, REG_SPHY_CNTRL);
  90. /* Use PHY-driven LED signaling */
  91. if (!enable) {
  92. reg = reg_readl(priv, REG_LED_CNTRL(0));
  93. reg |= SPDLNK_SRC_SEL;
  94. reg_writel(priv, reg, REG_LED_CNTRL(0));
  95. }
  96. }
  97. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  98. int port)
  99. {
  100. unsigned int off;
  101. switch (port) {
  102. case 7:
  103. off = P7_IRQ_OFF;
  104. break;
  105. case 0:
  106. /* Port 0 interrupts are located on the first bank */
  107. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  108. return;
  109. default:
  110. off = P_IRQ_OFF(port);
  111. break;
  112. }
  113. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  114. }
  115. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  116. int port)
  117. {
  118. unsigned int off;
  119. switch (port) {
  120. case 7:
  121. off = P7_IRQ_OFF;
  122. break;
  123. case 0:
  124. /* Port 0 interrupts are located on the first bank */
  125. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  126. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  127. return;
  128. default:
  129. off = P_IRQ_OFF(port);
  130. break;
  131. }
  132. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  133. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  134. }
  135. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  136. struct phy_device *phy)
  137. {
  138. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  139. unsigned int i;
  140. u32 reg;
  141. /* Clear the memory power down */
  142. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  143. reg &= ~P_TXQ_PSM_VDD(port);
  144. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  145. /* Enable Broadcom tags for that port if requested */
  146. if (priv->brcm_tag_mask & BIT(port))
  147. b53_brcm_hdr_setup(ds, port);
  148. /* Configure Traffic Class to QoS mapping, allow each priority to map
  149. * to a different queue number
  150. */
  151. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  152. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  153. reg |= i << (PRT_TO_QID_SHIFT * i);
  154. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  155. /* Re-enable the GPHY and re-apply workarounds */
  156. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  157. bcm_sf2_gphy_enable_set(ds, true);
  158. if (phy) {
  159. /* if phy_stop() has been called before, phy
  160. * will be in halted state, and phy_start()
  161. * will call resume.
  162. *
  163. * the resume path does not configure back
  164. * autoneg settings, and since we hard reset
  165. * the phy manually here, we need to reset the
  166. * state machine also.
  167. */
  168. phy->state = PHY_READY;
  169. phy_init_hw(phy);
  170. }
  171. }
  172. /* Enable MoCA port interrupts to get notified */
  173. if (port == priv->moca_port)
  174. bcm_sf2_port_intr_enable(priv, port);
  175. /* Set per-queue pause threshold to 32 */
  176. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  177. /* Set ACB threshold to 24 */
  178. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  179. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  180. SF2_NUM_EGRESS_QUEUES + i));
  181. reg &= ~XOFF_THRESHOLD_MASK;
  182. reg |= 24;
  183. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  184. SF2_NUM_EGRESS_QUEUES + i));
  185. }
  186. return b53_enable_port(ds, port, phy);
  187. }
  188. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  189. struct phy_device *phy)
  190. {
  191. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  192. u32 off, reg;
  193. if (priv->wol_ports_mask & (1 << port))
  194. return;
  195. if (port == priv->moca_port)
  196. bcm_sf2_port_intr_disable(priv, port);
  197. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  198. bcm_sf2_gphy_enable_set(ds, false);
  199. if (dsa_is_cpu_port(ds, port))
  200. off = CORE_IMP_CTL;
  201. else
  202. off = CORE_G_PCTL_PORT(port);
  203. b53_disable_port(ds, port, phy);
  204. /* Power down the port memory */
  205. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  206. reg |= P_TXQ_PSM_VDD(port);
  207. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  208. }
  209. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  210. int regnum, u16 val)
  211. {
  212. int ret = 0;
  213. u32 reg;
  214. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  215. reg |= MDIO_MASTER_SEL;
  216. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  217. /* Page << 8 | offset */
  218. reg = 0x70;
  219. reg <<= 2;
  220. core_writel(priv, addr, reg);
  221. /* Page << 8 | offset */
  222. reg = 0x80 << 8 | regnum << 1;
  223. reg <<= 2;
  224. if (op)
  225. ret = core_readl(priv, reg);
  226. else
  227. core_writel(priv, val, reg);
  228. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  229. reg &= ~MDIO_MASTER_SEL;
  230. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  231. return ret & 0xffff;
  232. }
  233. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  234. {
  235. struct bcm_sf2_priv *priv = bus->priv;
  236. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  237. * them to our master MDIO bus controller
  238. */
  239. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  240. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  241. else
  242. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  243. }
  244. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  245. u16 val)
  246. {
  247. struct bcm_sf2_priv *priv = bus->priv;
  248. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  249. * send them to our master MDIO bus controller
  250. */
  251. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  252. bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  253. else
  254. mdiobus_write_nested(priv->master_mii_bus, addr, regnum, val);
  255. return 0;
  256. }
  257. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  258. {
  259. struct bcm_sf2_priv *priv = dev_id;
  260. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  261. ~priv->irq0_mask;
  262. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  263. return IRQ_HANDLED;
  264. }
  265. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  266. {
  267. struct bcm_sf2_priv *priv = dev_id;
  268. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  269. ~priv->irq1_mask;
  270. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  271. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF))
  272. priv->port_sts[7].link = 1;
  273. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF))
  274. priv->port_sts[7].link = 0;
  275. return IRQ_HANDLED;
  276. }
  277. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  278. {
  279. unsigned int timeout = 1000;
  280. u32 reg;
  281. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  282. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  283. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  284. do {
  285. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  286. if (!(reg & SOFTWARE_RESET))
  287. break;
  288. usleep_range(1000, 2000);
  289. } while (timeout-- > 0);
  290. if (timeout == 0)
  291. return -ETIMEDOUT;
  292. return 0;
  293. }
  294. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  295. {
  296. intrl2_0_mask_set(priv, 0xffffffff);
  297. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  298. intrl2_1_mask_set(priv, 0xffffffff);
  299. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  300. }
  301. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  302. struct device_node *dn)
  303. {
  304. struct device_node *port;
  305. int mode;
  306. unsigned int port_num;
  307. priv->moca_port = -1;
  308. for_each_available_child_of_node(dn, port) {
  309. if (of_property_read_u32(port, "reg", &port_num))
  310. continue;
  311. /* Internal PHYs get assigned a specific 'phy-mode' property
  312. * value: "internal" to help flag them before MDIO probing
  313. * has completed, since they might be turned off at that
  314. * time
  315. */
  316. mode = of_get_phy_mode(port);
  317. if (mode < 0)
  318. continue;
  319. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  320. priv->int_phy_mask |= 1 << port_num;
  321. if (mode == PHY_INTERFACE_MODE_MOCA)
  322. priv->moca_port = port_num;
  323. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  324. priv->brcm_tag_mask |= 1 << port_num;
  325. }
  326. }
  327. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  328. {
  329. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  330. struct device_node *dn;
  331. static int index;
  332. int err;
  333. /* Find our integrated MDIO bus node */
  334. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  335. priv->master_mii_bus = of_mdio_find_bus(dn);
  336. if (!priv->master_mii_bus)
  337. return -EPROBE_DEFER;
  338. get_device(&priv->master_mii_bus->dev);
  339. priv->master_mii_dn = dn;
  340. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  341. if (!priv->slave_mii_bus)
  342. return -ENOMEM;
  343. priv->slave_mii_bus->priv = priv;
  344. priv->slave_mii_bus->name = "sf2 slave mii";
  345. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  346. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  347. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  348. index++);
  349. priv->slave_mii_bus->dev.of_node = dn;
  350. /* Include the pseudo-PHY address to divert reads towards our
  351. * workaround. This is only required for 7445D0, since 7445E0
  352. * disconnects the internal switch pseudo-PHY such that we can use the
  353. * regular SWITCH_MDIO master controller instead.
  354. *
  355. * Here we flag the pseudo PHY as needing special treatment and would
  356. * otherwise make all other PHY read/writes go to the master MDIO bus
  357. * controller that comes with this switch backed by the "mdio-unimac"
  358. * driver.
  359. */
  360. if (of_machine_is_compatible("brcm,bcm7445d0"))
  361. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  362. else
  363. priv->indir_phy_mask = 0;
  364. ds->phys_mii_mask = priv->indir_phy_mask;
  365. ds->slave_mii_bus = priv->slave_mii_bus;
  366. priv->slave_mii_bus->parent = ds->dev->parent;
  367. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  368. if (dn)
  369. err = of_mdiobus_register(priv->slave_mii_bus, dn);
  370. else
  371. err = mdiobus_register(priv->slave_mii_bus);
  372. if (err)
  373. of_node_put(dn);
  374. return err;
  375. }
  376. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  377. {
  378. mdiobus_unregister(priv->slave_mii_bus);
  379. if (priv->master_mii_dn)
  380. of_node_put(priv->master_mii_dn);
  381. }
  382. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  383. {
  384. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  385. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  386. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  387. * the REG_PHY_REVISION register layout is.
  388. */
  389. return priv->hw_params.gphy_rev;
  390. }
  391. static void bcm_sf2_sw_adjust_link(struct dsa_switch *ds, int port,
  392. struct phy_device *phydev)
  393. {
  394. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  395. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  396. u32 id_mode_dis = 0, port_mode;
  397. const char *str = NULL;
  398. u32 reg, offset;
  399. if (priv->type == BCM7445_DEVICE_ID)
  400. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  401. else
  402. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  403. switch (phydev->interface) {
  404. case PHY_INTERFACE_MODE_RGMII:
  405. str = "RGMII (no delay)";
  406. id_mode_dis = 1;
  407. case PHY_INTERFACE_MODE_RGMII_TXID:
  408. if (!str)
  409. str = "RGMII (TX delay)";
  410. port_mode = EXT_GPHY;
  411. break;
  412. case PHY_INTERFACE_MODE_MII:
  413. str = "MII";
  414. port_mode = EXT_EPHY;
  415. break;
  416. case PHY_INTERFACE_MODE_REVMII:
  417. str = "Reverse MII";
  418. port_mode = EXT_REVMII;
  419. break;
  420. default:
  421. /* All other PHYs: internal and MoCA */
  422. goto force_link;
  423. }
  424. /* If the link is down, just disable the interface to conserve power */
  425. if (!phydev->link) {
  426. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  427. reg &= ~RGMII_MODE_EN;
  428. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  429. goto force_link;
  430. }
  431. /* Clear id_mode_dis bit, and the existing port mode, but
  432. * make sure we enable the RGMII block for data to pass
  433. */
  434. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  435. reg &= ~ID_MODE_DIS;
  436. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  437. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  438. reg |= port_mode | RGMII_MODE_EN;
  439. if (id_mode_dis)
  440. reg |= ID_MODE_DIS;
  441. if (phydev->pause) {
  442. if (phydev->asym_pause)
  443. reg |= TX_PAUSE_EN;
  444. reg |= RX_PAUSE_EN;
  445. }
  446. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  447. pr_info("Port %d configured for %s\n", port, str);
  448. force_link:
  449. /* Force link settings detected from the PHY */
  450. reg = SW_OVERRIDE;
  451. switch (phydev->speed) {
  452. case SPEED_1000:
  453. reg |= SPDSTS_1000 << SPEED_SHIFT;
  454. break;
  455. case SPEED_100:
  456. reg |= SPDSTS_100 << SPEED_SHIFT;
  457. break;
  458. }
  459. if (phydev->link)
  460. reg |= LINK_STS;
  461. if (phydev->duplex == DUPLEX_FULL)
  462. reg |= DUPLX_MODE;
  463. core_writel(priv, reg, offset);
  464. if (!phydev->is_pseudo_fixed_link)
  465. p->eee_enabled = b53_eee_init(ds, port, phydev);
  466. }
  467. static void bcm_sf2_sw_fixed_link_update(struct dsa_switch *ds, int port,
  468. struct fixed_phy_status *status)
  469. {
  470. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  471. u32 duplex, pause, offset;
  472. u32 reg;
  473. if (priv->type == BCM7445_DEVICE_ID)
  474. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  475. else
  476. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  477. duplex = core_readl(priv, CORE_DUPSTS);
  478. pause = core_readl(priv, CORE_PAUSESTS);
  479. status->link = 0;
  480. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  481. * which means that we need to force the link at the port override
  482. * level to get the data to flow. We do use what the interrupt handler
  483. * did determine before.
  484. *
  485. * For the other ports, we just force the link status, since this is
  486. * a fixed PHY device.
  487. */
  488. if (port == priv->moca_port) {
  489. status->link = priv->port_sts[port].link;
  490. /* For MoCA interfaces, also force a link down notification
  491. * since some version of the user-space daemon (mocad) use
  492. * cmd->autoneg to force the link, which messes up the PHY
  493. * state machine and make it go in PHY_FORCING state instead.
  494. */
  495. if (!status->link)
  496. netif_carrier_off(ds->ports[port].slave);
  497. status->duplex = 1;
  498. } else {
  499. status->link = 1;
  500. status->duplex = !!(duplex & (1 << port));
  501. }
  502. reg = core_readl(priv, offset);
  503. reg |= SW_OVERRIDE;
  504. if (status->link)
  505. reg |= LINK_STS;
  506. else
  507. reg &= ~LINK_STS;
  508. core_writel(priv, reg, offset);
  509. if ((pause & (1 << port)) &&
  510. (pause & (1 << (port + PAUSESTS_TX_PAUSE_SHIFT)))) {
  511. status->asym_pause = 1;
  512. status->pause = 1;
  513. }
  514. if (pause & (1 << port))
  515. status->pause = 1;
  516. }
  517. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  518. {
  519. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  520. u32 reg;
  521. /* Enable ACB globally */
  522. reg = acb_readl(priv, ACB_CONTROL);
  523. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  524. acb_writel(priv, reg, ACB_CONTROL);
  525. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  526. reg |= ACB_EN | ACB_ALGORITHM;
  527. acb_writel(priv, reg, ACB_CONTROL);
  528. }
  529. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  530. {
  531. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  532. unsigned int port;
  533. bcm_sf2_intr_disable(priv);
  534. /* Disable all ports physically present including the IMP
  535. * port, the other ones have already been disabled during
  536. * bcm_sf2_sw_setup
  537. */
  538. for (port = 0; port < DSA_MAX_PORTS; port++) {
  539. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  540. bcm_sf2_port_disable(ds, port, NULL);
  541. }
  542. return 0;
  543. }
  544. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  545. {
  546. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  547. unsigned int port;
  548. int ret;
  549. ret = bcm_sf2_sw_rst(priv);
  550. if (ret) {
  551. pr_err("%s: failed to software reset switch\n", __func__);
  552. return ret;
  553. }
  554. if (priv->hw_params.num_gphy == 1)
  555. bcm_sf2_gphy_enable_set(ds, true);
  556. for (port = 0; port < DSA_MAX_PORTS; port++) {
  557. if (dsa_is_user_port(ds, port))
  558. bcm_sf2_port_setup(ds, port, NULL);
  559. else if (dsa_is_cpu_port(ds, port))
  560. bcm_sf2_imp_setup(ds, port);
  561. }
  562. bcm_sf2_enable_acb(ds);
  563. return 0;
  564. }
  565. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  566. struct ethtool_wolinfo *wol)
  567. {
  568. struct net_device *p = ds->ports[port].cpu_dp->master;
  569. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  570. struct ethtool_wolinfo pwol;
  571. /* Get the parent device WoL settings */
  572. p->ethtool_ops->get_wol(p, &pwol);
  573. /* Advertise the parent device supported settings */
  574. wol->supported = pwol.supported;
  575. memset(&wol->sopass, 0, sizeof(wol->sopass));
  576. if (pwol.wolopts & WAKE_MAGICSECURE)
  577. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  578. if (priv->wol_ports_mask & (1 << port))
  579. wol->wolopts = pwol.wolopts;
  580. else
  581. wol->wolopts = 0;
  582. }
  583. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  584. struct ethtool_wolinfo *wol)
  585. {
  586. struct net_device *p = ds->ports[port].cpu_dp->master;
  587. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  588. s8 cpu_port = ds->ports[port].cpu_dp->index;
  589. struct ethtool_wolinfo pwol;
  590. p->ethtool_ops->get_wol(p, &pwol);
  591. if (wol->wolopts & ~pwol.supported)
  592. return -EINVAL;
  593. if (wol->wolopts)
  594. priv->wol_ports_mask |= (1 << port);
  595. else
  596. priv->wol_ports_mask &= ~(1 << port);
  597. /* If we have at least one port enabled, make sure the CPU port
  598. * is also enabled. If the CPU port is the last one enabled, we disable
  599. * it since this configuration does not make sense.
  600. */
  601. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  602. priv->wol_ports_mask |= (1 << cpu_port);
  603. else
  604. priv->wol_ports_mask &= ~(1 << cpu_port);
  605. return p->ethtool_ops->set_wol(p, wol);
  606. }
  607. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  608. {
  609. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  610. unsigned int port;
  611. /* Enable all valid ports and disable those unused */
  612. for (port = 0; port < priv->hw_params.num_ports; port++) {
  613. /* IMP port receives special treatment */
  614. if (dsa_is_user_port(ds, port))
  615. bcm_sf2_port_setup(ds, port, NULL);
  616. else if (dsa_is_cpu_port(ds, port))
  617. bcm_sf2_imp_setup(ds, port);
  618. else
  619. bcm_sf2_port_disable(ds, port, NULL);
  620. }
  621. b53_configure_vlan(ds);
  622. bcm_sf2_enable_acb(ds);
  623. return 0;
  624. }
  625. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  626. * register basis so we need to translate that into an address that the
  627. * bus-glue understands.
  628. */
  629. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  630. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  631. u8 *val)
  632. {
  633. struct bcm_sf2_priv *priv = dev->priv;
  634. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  635. return 0;
  636. }
  637. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  638. u16 *val)
  639. {
  640. struct bcm_sf2_priv *priv = dev->priv;
  641. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  642. return 0;
  643. }
  644. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  645. u32 *val)
  646. {
  647. struct bcm_sf2_priv *priv = dev->priv;
  648. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  649. return 0;
  650. }
  651. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  652. u64 *val)
  653. {
  654. struct bcm_sf2_priv *priv = dev->priv;
  655. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  656. return 0;
  657. }
  658. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  659. u8 value)
  660. {
  661. struct bcm_sf2_priv *priv = dev->priv;
  662. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  663. return 0;
  664. }
  665. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  666. u16 value)
  667. {
  668. struct bcm_sf2_priv *priv = dev->priv;
  669. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  670. return 0;
  671. }
  672. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  673. u32 value)
  674. {
  675. struct bcm_sf2_priv *priv = dev->priv;
  676. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  677. return 0;
  678. }
  679. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  680. u64 value)
  681. {
  682. struct bcm_sf2_priv *priv = dev->priv;
  683. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  684. return 0;
  685. }
  686. static const struct b53_io_ops bcm_sf2_io_ops = {
  687. .read8 = bcm_sf2_core_read8,
  688. .read16 = bcm_sf2_core_read16,
  689. .read32 = bcm_sf2_core_read32,
  690. .read48 = bcm_sf2_core_read64,
  691. .read64 = bcm_sf2_core_read64,
  692. .write8 = bcm_sf2_core_write8,
  693. .write16 = bcm_sf2_core_write16,
  694. .write32 = bcm_sf2_core_write32,
  695. .write48 = bcm_sf2_core_write64,
  696. .write64 = bcm_sf2_core_write64,
  697. };
  698. static const struct dsa_switch_ops bcm_sf2_ops = {
  699. .get_tag_protocol = b53_get_tag_protocol,
  700. .setup = bcm_sf2_sw_setup,
  701. .get_strings = b53_get_strings,
  702. .get_ethtool_stats = b53_get_ethtool_stats,
  703. .get_sset_count = b53_get_sset_count,
  704. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  705. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  706. .adjust_link = bcm_sf2_sw_adjust_link,
  707. .fixed_link_update = bcm_sf2_sw_fixed_link_update,
  708. .suspend = bcm_sf2_sw_suspend,
  709. .resume = bcm_sf2_sw_resume,
  710. .get_wol = bcm_sf2_sw_get_wol,
  711. .set_wol = bcm_sf2_sw_set_wol,
  712. .port_enable = bcm_sf2_port_setup,
  713. .port_disable = bcm_sf2_port_disable,
  714. .get_mac_eee = b53_get_mac_eee,
  715. .set_mac_eee = b53_set_mac_eee,
  716. .port_bridge_join = b53_br_join,
  717. .port_bridge_leave = b53_br_leave,
  718. .port_stp_state_set = b53_br_set_stp_state,
  719. .port_fast_age = b53_br_fast_age,
  720. .port_vlan_filtering = b53_vlan_filtering,
  721. .port_vlan_prepare = b53_vlan_prepare,
  722. .port_vlan_add = b53_vlan_add,
  723. .port_vlan_del = b53_vlan_del,
  724. .port_fdb_dump = b53_fdb_dump,
  725. .port_fdb_add = b53_fdb_add,
  726. .port_fdb_del = b53_fdb_del,
  727. .get_rxnfc = bcm_sf2_get_rxnfc,
  728. .set_rxnfc = bcm_sf2_set_rxnfc,
  729. .port_mirror_add = b53_mirror_add,
  730. .port_mirror_del = b53_mirror_del,
  731. };
  732. struct bcm_sf2_of_data {
  733. u32 type;
  734. const u16 *reg_offsets;
  735. unsigned int core_reg_align;
  736. unsigned int num_cfp_rules;
  737. };
  738. /* Register offsets for the SWITCH_REG_* block */
  739. static const u16 bcm_sf2_7445_reg_offsets[] = {
  740. [REG_SWITCH_CNTRL] = 0x00,
  741. [REG_SWITCH_STATUS] = 0x04,
  742. [REG_DIR_DATA_WRITE] = 0x08,
  743. [REG_DIR_DATA_READ] = 0x0C,
  744. [REG_SWITCH_REVISION] = 0x18,
  745. [REG_PHY_REVISION] = 0x1C,
  746. [REG_SPHY_CNTRL] = 0x2C,
  747. [REG_RGMII_0_CNTRL] = 0x34,
  748. [REG_RGMII_1_CNTRL] = 0x40,
  749. [REG_RGMII_2_CNTRL] = 0x4c,
  750. [REG_LED_0_CNTRL] = 0x90,
  751. [REG_LED_1_CNTRL] = 0x94,
  752. [REG_LED_2_CNTRL] = 0x98,
  753. };
  754. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  755. .type = BCM7445_DEVICE_ID,
  756. .core_reg_align = 0,
  757. .reg_offsets = bcm_sf2_7445_reg_offsets,
  758. .num_cfp_rules = 256,
  759. };
  760. static const u16 bcm_sf2_7278_reg_offsets[] = {
  761. [REG_SWITCH_CNTRL] = 0x00,
  762. [REG_SWITCH_STATUS] = 0x04,
  763. [REG_DIR_DATA_WRITE] = 0x08,
  764. [REG_DIR_DATA_READ] = 0x0c,
  765. [REG_SWITCH_REVISION] = 0x10,
  766. [REG_PHY_REVISION] = 0x14,
  767. [REG_SPHY_CNTRL] = 0x24,
  768. [REG_RGMII_0_CNTRL] = 0xe0,
  769. [REG_RGMII_1_CNTRL] = 0xec,
  770. [REG_RGMII_2_CNTRL] = 0xf8,
  771. [REG_LED_0_CNTRL] = 0x40,
  772. [REG_LED_1_CNTRL] = 0x4c,
  773. [REG_LED_2_CNTRL] = 0x58,
  774. };
  775. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  776. .type = BCM7278_DEVICE_ID,
  777. .core_reg_align = 1,
  778. .reg_offsets = bcm_sf2_7278_reg_offsets,
  779. .num_cfp_rules = 128,
  780. };
  781. static const struct of_device_id bcm_sf2_of_match[] = {
  782. { .compatible = "brcm,bcm7445-switch-v4.0",
  783. .data = &bcm_sf2_7445_data
  784. },
  785. { .compatible = "brcm,bcm7278-switch-v4.0",
  786. .data = &bcm_sf2_7278_data
  787. },
  788. { .compatible = "brcm,bcm7278-switch-v4.8",
  789. .data = &bcm_sf2_7278_data
  790. },
  791. { /* sentinel */ },
  792. };
  793. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  794. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  795. {
  796. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  797. struct device_node *dn = pdev->dev.of_node;
  798. const struct of_device_id *of_id = NULL;
  799. const struct bcm_sf2_of_data *data;
  800. struct b53_platform_data *pdata;
  801. struct dsa_switch_ops *ops;
  802. struct bcm_sf2_priv *priv;
  803. struct b53_device *dev;
  804. struct dsa_switch *ds;
  805. void __iomem **base;
  806. struct resource *r;
  807. unsigned int i;
  808. u32 reg, rev;
  809. int ret;
  810. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  811. if (!priv)
  812. return -ENOMEM;
  813. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  814. if (!ops)
  815. return -ENOMEM;
  816. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  817. if (!dev)
  818. return -ENOMEM;
  819. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  820. if (!pdata)
  821. return -ENOMEM;
  822. of_id = of_match_node(bcm_sf2_of_match, dn);
  823. if (!of_id || !of_id->data)
  824. return -EINVAL;
  825. data = of_id->data;
  826. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  827. priv->type = data->type;
  828. priv->reg_offsets = data->reg_offsets;
  829. priv->core_reg_align = data->core_reg_align;
  830. priv->num_cfp_rules = data->num_cfp_rules;
  831. /* Auto-detection using standard registers will not work, so
  832. * provide an indication of what kind of device we are for
  833. * b53_common to work with
  834. */
  835. pdata->chip_id = priv->type;
  836. dev->pdata = pdata;
  837. priv->dev = dev;
  838. ds = dev->ds;
  839. ds->ops = &bcm_sf2_ops;
  840. /* Advertise the 8 egress queues */
  841. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  842. dev_set_drvdata(&pdev->dev, priv);
  843. spin_lock_init(&priv->indir_lock);
  844. mutex_init(&priv->stats_mutex);
  845. mutex_init(&priv->cfp.lock);
  846. /* CFP rule #0 cannot be used for specific classifications, flag it as
  847. * permanently used
  848. */
  849. set_bit(0, priv->cfp.used);
  850. set_bit(0, priv->cfp.unique);
  851. bcm_sf2_identify_ports(priv, dn->child);
  852. priv->irq0 = irq_of_parse_and_map(dn, 0);
  853. priv->irq1 = irq_of_parse_and_map(dn, 1);
  854. base = &priv->core;
  855. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  856. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  857. *base = devm_ioremap_resource(&pdev->dev, r);
  858. if (IS_ERR(*base)) {
  859. pr_err("unable to find register: %s\n", reg_names[i]);
  860. return PTR_ERR(*base);
  861. }
  862. base++;
  863. }
  864. ret = bcm_sf2_sw_rst(priv);
  865. if (ret) {
  866. pr_err("unable to software reset switch: %d\n", ret);
  867. return ret;
  868. }
  869. ret = bcm_sf2_mdio_register(ds);
  870. if (ret) {
  871. pr_err("failed to register MDIO bus\n");
  872. return ret;
  873. }
  874. ret = bcm_sf2_cfp_rst(priv);
  875. if (ret) {
  876. pr_err("failed to reset CFP\n");
  877. goto out_mdio;
  878. }
  879. /* Disable all interrupts and request them */
  880. bcm_sf2_intr_disable(priv);
  881. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  882. "switch_0", priv);
  883. if (ret < 0) {
  884. pr_err("failed to request switch_0 IRQ\n");
  885. goto out_mdio;
  886. }
  887. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  888. "switch_1", priv);
  889. if (ret < 0) {
  890. pr_err("failed to request switch_1 IRQ\n");
  891. goto out_mdio;
  892. }
  893. /* Reset the MIB counters */
  894. reg = core_readl(priv, CORE_GMNCFGCFG);
  895. reg |= RST_MIB_CNT;
  896. core_writel(priv, reg, CORE_GMNCFGCFG);
  897. reg &= ~RST_MIB_CNT;
  898. core_writel(priv, reg, CORE_GMNCFGCFG);
  899. /* Get the maximum number of ports for this switch */
  900. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  901. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  902. priv->hw_params.num_ports = DSA_MAX_PORTS;
  903. /* Assume a single GPHY setup if we can't read that property */
  904. if (of_property_read_u32(dn, "brcm,num-gphy",
  905. &priv->hw_params.num_gphy))
  906. priv->hw_params.num_gphy = 1;
  907. rev = reg_readl(priv, REG_SWITCH_REVISION);
  908. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  909. SWITCH_TOP_REV_MASK;
  910. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  911. rev = reg_readl(priv, REG_PHY_REVISION);
  912. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  913. ret = b53_switch_register(dev);
  914. if (ret)
  915. goto out_mdio;
  916. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  917. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  918. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  919. priv->core, priv->irq0, priv->irq1);
  920. return 0;
  921. out_mdio:
  922. bcm_sf2_mdio_unregister(priv);
  923. return ret;
  924. }
  925. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  926. {
  927. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  928. /* Disable all ports and interrupts */
  929. priv->wol_ports_mask = 0;
  930. bcm_sf2_sw_suspend(priv->dev->ds);
  931. dsa_unregister_switch(priv->dev->ds);
  932. bcm_sf2_mdio_unregister(priv);
  933. return 0;
  934. }
  935. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  936. {
  937. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  938. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  939. * successful MDIO bus scan to occur. If we did turn off the GPHY
  940. * before (e.g: port_disable), this will also power it back on.
  941. *
  942. * Do not rely on kexec_in_progress, just power the PHY on.
  943. */
  944. if (priv->hw_params.num_gphy == 1)
  945. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  946. }
  947. #ifdef CONFIG_PM_SLEEP
  948. static int bcm_sf2_suspend(struct device *dev)
  949. {
  950. struct platform_device *pdev = to_platform_device(dev);
  951. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  952. return dsa_switch_suspend(priv->dev->ds);
  953. }
  954. static int bcm_sf2_resume(struct device *dev)
  955. {
  956. struct platform_device *pdev = to_platform_device(dev);
  957. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  958. return dsa_switch_resume(priv->dev->ds);
  959. }
  960. #endif /* CONFIG_PM_SLEEP */
  961. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  962. bcm_sf2_suspend, bcm_sf2_resume);
  963. static struct platform_driver bcm_sf2_driver = {
  964. .probe = bcm_sf2_sw_probe,
  965. .remove = bcm_sf2_sw_remove,
  966. .shutdown = bcm_sf2_sw_shutdown,
  967. .driver = {
  968. .name = "brcm-sf2",
  969. .of_match_table = bcm_sf2_of_match,
  970. .pm = &bcm_sf2_pm_ops,
  971. },
  972. };
  973. module_platform_driver(bcm_sf2_driver);
  974. MODULE_AUTHOR("Broadcom Corporation");
  975. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  976. MODULE_LICENSE("GPL");
  977. MODULE_ALIAS("platform:brcm-sf2");