rt2800lib.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186
  1. /*
  2. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  3. Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
  4. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  5. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  6. Based on the original rt2800pci.c and rt2800usb.c.
  7. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  8. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  9. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  10. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  11. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  12. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  13. <http://rt2x00.serialmonkey.com>
  14. This program is free software; you can redistribute it and/or modify
  15. it under the terms of the GNU General Public License as published by
  16. the Free Software Foundation; either version 2 of the License, or
  17. (at your option) any later version.
  18. This program is distributed in the hope that it will be useful,
  19. but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. GNU General Public License for more details.
  22. You should have received a copy of the GNU General Public License
  23. along with this program; if not, write to the
  24. Free Software Foundation, Inc.,
  25. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  26. */
  27. /*
  28. Module: rt2800lib
  29. Abstract: rt2800 generic device routines.
  30. */
  31. #include <linux/crc-ccitt.h>
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/slab.h>
  35. #include "rt2x00.h"
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. /*
  39. * Register access.
  40. * All access to the CSR registers will go through the methods
  41. * rt2800_register_read and rt2800_register_write.
  42. * BBP and RF register require indirect register access,
  43. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  44. * These indirect registers work with busy bits,
  45. * and we will try maximal REGISTER_BUSY_COUNT times to access
  46. * the register while taking a REGISTER_BUSY_DELAY us delay
  47. * between each attampt. When the busy bit is still set at that time,
  48. * the access attempt is considered to have failed,
  49. * and we will print an error.
  50. * The _lock versions must be used if you already hold the csr_mutex
  51. */
  52. #define WAIT_FOR_BBP(__dev, __reg) \
  53. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  54. #define WAIT_FOR_RFCSR(__dev, __reg) \
  55. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  56. #define WAIT_FOR_RF(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  58. #define WAIT_FOR_MCU(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  60. H2M_MAILBOX_CSR_OWNER, (__reg))
  61. static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
  62. {
  63. /* check for rt2872 on SoC */
  64. if (!rt2x00_is_soc(rt2x00dev) ||
  65. !rt2x00_rt(rt2x00dev, RT2872))
  66. return false;
  67. /* we know for sure that these rf chipsets are used on rt305x boards */
  68. if (rt2x00_rf(rt2x00dev, RF3020) ||
  69. rt2x00_rf(rt2x00dev, RF3021) ||
  70. rt2x00_rf(rt2x00dev, RF3022))
  71. return true;
  72. NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
  73. return false;
  74. }
  75. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  76. const unsigned int word, const u8 value)
  77. {
  78. u32 reg;
  79. mutex_lock(&rt2x00dev->csr_mutex);
  80. /*
  81. * Wait until the BBP becomes available, afterwards we
  82. * can safely write the new data into the register.
  83. */
  84. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  85. reg = 0;
  86. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  87. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  88. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  89. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  90. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  91. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  92. }
  93. mutex_unlock(&rt2x00dev->csr_mutex);
  94. }
  95. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  96. const unsigned int word, u8 *value)
  97. {
  98. u32 reg;
  99. mutex_lock(&rt2x00dev->csr_mutex);
  100. /*
  101. * Wait until the BBP becomes available, afterwards we
  102. * can safely write the read request into the register.
  103. * After the data has been written, we wait until hardware
  104. * returns the correct value, if at any time the register
  105. * doesn't become available in time, reg will be 0xffffffff
  106. * which means we return 0xff to the caller.
  107. */
  108. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  109. reg = 0;
  110. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  111. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  112. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  113. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  114. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  115. WAIT_FOR_BBP(rt2x00dev, &reg);
  116. }
  117. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  118. mutex_unlock(&rt2x00dev->csr_mutex);
  119. }
  120. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  121. const unsigned int word, const u8 value)
  122. {
  123. u32 reg;
  124. mutex_lock(&rt2x00dev->csr_mutex);
  125. /*
  126. * Wait until the RFCSR becomes available, afterwards we
  127. * can safely write the new data into the register.
  128. */
  129. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  130. reg = 0;
  131. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  132. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  133. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  134. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  135. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  136. }
  137. mutex_unlock(&rt2x00dev->csr_mutex);
  138. }
  139. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  140. const unsigned int word, u8 *value)
  141. {
  142. u32 reg;
  143. mutex_lock(&rt2x00dev->csr_mutex);
  144. /*
  145. * Wait until the RFCSR becomes available, afterwards we
  146. * can safely write the read request into the register.
  147. * After the data has been written, we wait until hardware
  148. * returns the correct value, if at any time the register
  149. * doesn't become available in time, reg will be 0xffffffff
  150. * which means we return 0xff to the caller.
  151. */
  152. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  153. reg = 0;
  154. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  155. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  156. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  157. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  158. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  159. }
  160. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  161. mutex_unlock(&rt2x00dev->csr_mutex);
  162. }
  163. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  164. const unsigned int word, const u32 value)
  165. {
  166. u32 reg;
  167. mutex_lock(&rt2x00dev->csr_mutex);
  168. /*
  169. * Wait until the RF becomes available, afterwards we
  170. * can safely write the new data into the register.
  171. */
  172. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  173. reg = 0;
  174. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  175. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  176. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  177. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  178. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  179. rt2x00_rf_write(rt2x00dev, word, value);
  180. }
  181. mutex_unlock(&rt2x00dev->csr_mutex);
  182. }
  183. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  184. const u8 command, const u8 token,
  185. const u8 arg0, const u8 arg1)
  186. {
  187. u32 reg;
  188. /*
  189. * SOC devices don't support MCU requests.
  190. */
  191. if (rt2x00_is_soc(rt2x00dev))
  192. return;
  193. mutex_lock(&rt2x00dev->csr_mutex);
  194. /*
  195. * Wait until the MCU becomes available, afterwards we
  196. * can safely write the new data into the register.
  197. */
  198. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  199. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  200. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  201. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  202. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  203. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  204. reg = 0;
  205. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  206. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  207. }
  208. mutex_unlock(&rt2x00dev->csr_mutex);
  209. }
  210. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  211. int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
  212. {
  213. unsigned int i;
  214. u32 reg;
  215. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  216. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  217. if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
  218. !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
  219. return 0;
  220. msleep(1);
  221. }
  222. ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
  223. return -EACCES;
  224. }
  225. EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
  226. static bool rt2800_check_firmware_crc(const u8 *data, const size_t len)
  227. {
  228. u16 fw_crc;
  229. u16 crc;
  230. /*
  231. * The last 2 bytes in the firmware array are the crc checksum itself,
  232. * this means that we should never pass those 2 bytes to the crc
  233. * algorithm.
  234. */
  235. fw_crc = (data[len - 2] << 8 | data[len - 1]);
  236. /*
  237. * Use the crc ccitt algorithm.
  238. * This will return the same value as the legacy driver which
  239. * used bit ordering reversion on the both the firmware bytes
  240. * before input input as well as on the final output.
  241. * Obviously using crc ccitt directly is much more efficient.
  242. */
  243. crc = crc_ccitt(~0, data, len - 2);
  244. /*
  245. * There is a small difference between the crc-itu-t + bitrev and
  246. * the crc-ccitt crc calculation. In the latter method the 2 bytes
  247. * will be swapped, use swab16 to convert the crc to the correct
  248. * value.
  249. */
  250. crc = swab16(crc);
  251. return fw_crc == crc;
  252. }
  253. int rt2800_check_firmware(struct rt2x00_dev *rt2x00dev,
  254. const u8 *data, const size_t len)
  255. {
  256. size_t offset = 0;
  257. size_t fw_len;
  258. bool multiple;
  259. /*
  260. * PCI(e) & SOC devices require firmware with a length
  261. * of 8kb. USB devices require firmware files with a length
  262. * of 4kb. Certain USB chipsets however require different firmware,
  263. * which Ralink only provides attached to the original firmware
  264. * file. Thus for USB devices, firmware files have a length
  265. * which is a multiple of 4kb.
  266. */
  267. if (rt2x00_is_usb(rt2x00dev)) {
  268. fw_len = 4096;
  269. multiple = true;
  270. } else {
  271. fw_len = 8192;
  272. multiple = true;
  273. }
  274. /*
  275. * Validate the firmware length
  276. */
  277. if (len != fw_len && (!multiple || (len % fw_len) != 0))
  278. return FW_BAD_LENGTH;
  279. /*
  280. * Check if the chipset requires one of the upper parts
  281. * of the firmware.
  282. */
  283. if (rt2x00_is_usb(rt2x00dev) &&
  284. !rt2x00_rt(rt2x00dev, RT2860) &&
  285. !rt2x00_rt(rt2x00dev, RT2872) &&
  286. !rt2x00_rt(rt2x00dev, RT3070) &&
  287. ((len / fw_len) == 1))
  288. return FW_BAD_VERSION;
  289. /*
  290. * 8kb firmware files must be checked as if it were
  291. * 2 separate firmware files.
  292. */
  293. while (offset < len) {
  294. if (!rt2800_check_firmware_crc(data + offset, fw_len))
  295. return FW_BAD_CRC;
  296. offset += fw_len;
  297. }
  298. return FW_OK;
  299. }
  300. EXPORT_SYMBOL_GPL(rt2800_check_firmware);
  301. int rt2800_load_firmware(struct rt2x00_dev *rt2x00dev,
  302. const u8 *data, const size_t len)
  303. {
  304. unsigned int i;
  305. u32 reg;
  306. /*
  307. * Wait for stable hardware.
  308. */
  309. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  310. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  311. if (reg && reg != ~0)
  312. break;
  313. msleep(1);
  314. }
  315. if (i == REGISTER_BUSY_COUNT) {
  316. ERROR(rt2x00dev, "Unstable hardware.\n");
  317. return -EBUSY;
  318. }
  319. if (rt2x00_is_pci(rt2x00dev))
  320. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000002);
  321. /*
  322. * Disable DMA, will be reenabled later when enabling
  323. * the radio.
  324. */
  325. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  326. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  327. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  328. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  329. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  330. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  331. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  332. /*
  333. * Write firmware to the device.
  334. */
  335. rt2800_drv_write_firmware(rt2x00dev, data, len);
  336. /*
  337. * Wait for device to stabilize.
  338. */
  339. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  340. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  341. if (rt2x00_get_field32(reg, PBF_SYS_CTRL_READY))
  342. break;
  343. msleep(1);
  344. }
  345. if (i == REGISTER_BUSY_COUNT) {
  346. ERROR(rt2x00dev, "PBF system register not ready.\n");
  347. return -EBUSY;
  348. }
  349. /*
  350. * Initialize firmware.
  351. */
  352. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  353. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  354. msleep(1);
  355. return 0;
  356. }
  357. EXPORT_SYMBOL_GPL(rt2800_load_firmware);
  358. void rt2800_write_tx_data(struct queue_entry *entry,
  359. struct txentry_desc *txdesc)
  360. {
  361. __le32 *txwi = rt2800_drv_get_txwi(entry);
  362. u32 word;
  363. /*
  364. * Initialize TX Info descriptor
  365. */
  366. rt2x00_desc_read(txwi, 0, &word);
  367. rt2x00_set_field32(&word, TXWI_W0_FRAG,
  368. test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
  369. rt2x00_set_field32(&word, TXWI_W0_MIMO_PS,
  370. test_bit(ENTRY_TXD_HT_MIMO_PS, &txdesc->flags));
  371. rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
  372. rt2x00_set_field32(&word, TXWI_W0_TS,
  373. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
  374. rt2x00_set_field32(&word, TXWI_W0_AMPDU,
  375. test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
  376. rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
  377. rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
  378. rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
  379. rt2x00_set_field32(&word, TXWI_W0_BW,
  380. test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
  381. rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
  382. test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
  383. rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
  384. rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
  385. rt2x00_desc_write(txwi, 0, word);
  386. rt2x00_desc_read(txwi, 1, &word);
  387. rt2x00_set_field32(&word, TXWI_W1_ACK,
  388. test_bit(ENTRY_TXD_ACK, &txdesc->flags));
  389. rt2x00_set_field32(&word, TXWI_W1_NSEQ,
  390. test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
  391. rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
  392. rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
  393. test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
  394. txdesc->key_idx : 0xff);
  395. rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
  396. txdesc->length);
  397. rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
  398. rt2x00_desc_write(txwi, 1, word);
  399. /*
  400. * Always write 0 to IV/EIV fields, hardware will insert the IV
  401. * from the IVEIV register when TXD_W3_WIV is set to 0.
  402. * When TXD_W3_WIV is set to 1 it will use the IV data
  403. * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
  404. * crypto entry in the registers should be used to encrypt the frame.
  405. */
  406. _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
  407. _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
  408. }
  409. EXPORT_SYMBOL_GPL(rt2800_write_tx_data);
  410. static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
  411. {
  412. int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
  413. int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
  414. int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
  415. u16 eeprom;
  416. u8 offset0;
  417. u8 offset1;
  418. u8 offset2;
  419. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  420. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
  421. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
  422. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
  423. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  424. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
  425. } else {
  426. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
  427. offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
  428. offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
  429. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  430. offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
  431. }
  432. /*
  433. * Convert the value from the descriptor into the RSSI value
  434. * If the value in the descriptor is 0, it is considered invalid
  435. * and the default (extremely low) rssi value is assumed
  436. */
  437. rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
  438. rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
  439. rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
  440. /*
  441. * mac80211 only accepts a single RSSI value. Calculating the
  442. * average doesn't deliver a fair answer either since -60:-60 would
  443. * be considered equally good as -50:-70 while the second is the one
  444. * which gives less energy...
  445. */
  446. rssi0 = max(rssi0, rssi1);
  447. return max(rssi0, rssi2);
  448. }
  449. void rt2800_process_rxwi(struct queue_entry *entry,
  450. struct rxdone_entry_desc *rxdesc)
  451. {
  452. __le32 *rxwi = (__le32 *) entry->skb->data;
  453. u32 word;
  454. rt2x00_desc_read(rxwi, 0, &word);
  455. rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
  456. rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
  457. rt2x00_desc_read(rxwi, 1, &word);
  458. if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
  459. rxdesc->flags |= RX_FLAG_SHORT_GI;
  460. if (rt2x00_get_field32(word, RXWI_W1_BW))
  461. rxdesc->flags |= RX_FLAG_40MHZ;
  462. /*
  463. * Detect RX rate, always use MCS as signal type.
  464. */
  465. rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
  466. rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
  467. rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
  468. /*
  469. * Mask of 0x8 bit to remove the short preamble flag.
  470. */
  471. if (rxdesc->rate_mode == RATE_MODE_CCK)
  472. rxdesc->signal &= ~0x8;
  473. rt2x00_desc_read(rxwi, 2, &word);
  474. /*
  475. * Convert descriptor AGC value to RSSI value.
  476. */
  477. rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
  478. /*
  479. * Remove RXWI descriptor from start of buffer.
  480. */
  481. skb_pull(entry->skb, RXWI_DESC_SIZE);
  482. }
  483. EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
  484. void rt2800_txdone(struct rt2x00_dev *rt2x00dev)
  485. {
  486. struct data_queue *queue;
  487. struct queue_entry *entry;
  488. __le32 *txwi;
  489. struct txdone_entry_desc txdesc;
  490. u32 word;
  491. u32 reg;
  492. int wcid, ack, pid, tx_wcid, tx_ack, tx_pid;
  493. u16 mcs, real_mcs;
  494. int i;
  495. /*
  496. * TX_STA_FIFO is a stack of X entries, hence read TX_STA_FIFO
  497. * at most X times and also stop processing once the TX_STA_FIFO_VALID
  498. * flag is not set anymore.
  499. *
  500. * The legacy drivers use X=TX_RING_SIZE but state in a comment
  501. * that the TX_STA_FIFO stack has a size of 16. We stick to our
  502. * tx ring size for now.
  503. */
  504. for (i = 0; i < TX_ENTRIES; i++) {
  505. rt2800_register_read(rt2x00dev, TX_STA_FIFO, &reg);
  506. if (!rt2x00_get_field32(reg, TX_STA_FIFO_VALID))
  507. break;
  508. wcid = rt2x00_get_field32(reg, TX_STA_FIFO_WCID);
  509. ack = rt2x00_get_field32(reg, TX_STA_FIFO_TX_ACK_REQUIRED);
  510. pid = rt2x00_get_field32(reg, TX_STA_FIFO_PID_TYPE);
  511. /*
  512. * Skip this entry when it contains an invalid
  513. * queue identication number.
  514. */
  515. if (pid <= 0 || pid > QID_RX)
  516. continue;
  517. queue = rt2x00queue_get_queue(rt2x00dev, pid - 1);
  518. if (unlikely(!queue))
  519. continue;
  520. /*
  521. * Inside each queue, we process each entry in a chronological
  522. * order. We first check that the queue is not empty.
  523. */
  524. entry = NULL;
  525. while (!rt2x00queue_empty(queue)) {
  526. entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
  527. if (!test_bit(ENTRY_DATA_IO_FAILED, &entry->flags))
  528. break;
  529. rt2x00lib_txdone_noinfo(entry, TXDONE_FAILURE);
  530. }
  531. if (!entry || rt2x00queue_empty(queue))
  532. break;
  533. /*
  534. * Check if we got a match by looking at WCID/ACK/PID
  535. * fields
  536. */
  537. txwi = rt2800_drv_get_txwi(entry);
  538. rt2x00_desc_read(txwi, 1, &word);
  539. tx_wcid = rt2x00_get_field32(word, TXWI_W1_WIRELESS_CLI_ID);
  540. tx_ack = rt2x00_get_field32(word, TXWI_W1_ACK);
  541. tx_pid = rt2x00_get_field32(word, TXWI_W1_PACKETID);
  542. if ((wcid != tx_wcid) || (ack != tx_ack) || (pid != tx_pid))
  543. WARNING(rt2x00dev, "invalid TX_STA_FIFO content");
  544. /*
  545. * Obtain the status about this packet.
  546. */
  547. txdesc.flags = 0;
  548. rt2x00_desc_read(txwi, 0, &word);
  549. mcs = rt2x00_get_field32(word, TXWI_W0_MCS);
  550. real_mcs = rt2x00_get_field32(reg, TX_STA_FIFO_MCS);
  551. /*
  552. * Ralink has a retry mechanism using a global fallback
  553. * table. We setup this fallback table to try the immediate
  554. * lower rate for all rates. In the TX_STA_FIFO, the MCS field
  555. * always contains the MCS used for the last transmission, be
  556. * it successful or not.
  557. */
  558. if (rt2x00_get_field32(reg, TX_STA_FIFO_TX_SUCCESS)) {
  559. /*
  560. * Transmission succeeded. The number of retries is
  561. * mcs - real_mcs
  562. */
  563. __set_bit(TXDONE_SUCCESS, &txdesc.flags);
  564. txdesc.retry = ((mcs > real_mcs) ? mcs - real_mcs : 0);
  565. } else {
  566. /*
  567. * Transmission failed. The number of retries is
  568. * always 7 in this case (for a total number of 8
  569. * frames sent).
  570. */
  571. __set_bit(TXDONE_FAILURE, &txdesc.flags);
  572. txdesc.retry = rt2x00dev->long_retry;
  573. }
  574. /*
  575. * the frame was retried at least once
  576. * -> hw used fallback rates
  577. */
  578. if (txdesc.retry)
  579. __set_bit(TXDONE_FALLBACK, &txdesc.flags);
  580. rt2x00lib_txdone(entry, &txdesc);
  581. }
  582. }
  583. EXPORT_SYMBOL_GPL(rt2800_txdone);
  584. void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
  585. {
  586. struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
  587. struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
  588. unsigned int beacon_base;
  589. u32 reg;
  590. /*
  591. * Disable beaconing while we are reloading the beacon data,
  592. * otherwise we might be sending out invalid data.
  593. */
  594. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  595. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  596. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  597. /*
  598. * Add space for the TXWI in front of the skb.
  599. */
  600. skb_push(entry->skb, TXWI_DESC_SIZE);
  601. memset(entry->skb, 0, TXWI_DESC_SIZE);
  602. /*
  603. * Register descriptor details in skb frame descriptor.
  604. */
  605. skbdesc->flags |= SKBDESC_DESC_IN_SKB;
  606. skbdesc->desc = entry->skb->data;
  607. skbdesc->desc_len = TXWI_DESC_SIZE;
  608. /*
  609. * Add the TXWI for the beacon to the skb.
  610. */
  611. rt2800_write_tx_data(entry, txdesc);
  612. /*
  613. * Dump beacon to userspace through debugfs.
  614. */
  615. rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
  616. /*
  617. * Write entire beacon with TXWI to register.
  618. */
  619. beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
  620. rt2800_register_multiwrite(rt2x00dev, beacon_base,
  621. entry->skb->data, entry->skb->len);
  622. /*
  623. * Enable beaconing again.
  624. */
  625. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  626. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
  627. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
  628. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  629. /*
  630. * Clean up beacon skb.
  631. */
  632. dev_kfree_skb_any(entry->skb);
  633. entry->skb = NULL;
  634. }
  635. EXPORT_SYMBOL_GPL(rt2800_write_beacon);
  636. static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
  637. unsigned int beacon_base)
  638. {
  639. int i;
  640. /*
  641. * For the Beacon base registers we only need to clear
  642. * the whole TXWI which (when set to 0) will invalidate
  643. * the entire beacon.
  644. */
  645. for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
  646. rt2800_register_write(rt2x00dev, beacon_base + i, 0);
  647. }
  648. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  649. const struct rt2x00debug rt2800_rt2x00debug = {
  650. .owner = THIS_MODULE,
  651. .csr = {
  652. .read = rt2800_register_read,
  653. .write = rt2800_register_write,
  654. .flags = RT2X00DEBUGFS_OFFSET,
  655. .word_base = CSR_REG_BASE,
  656. .word_size = sizeof(u32),
  657. .word_count = CSR_REG_SIZE / sizeof(u32),
  658. },
  659. .eeprom = {
  660. .read = rt2x00_eeprom_read,
  661. .write = rt2x00_eeprom_write,
  662. .word_base = EEPROM_BASE,
  663. .word_size = sizeof(u16),
  664. .word_count = EEPROM_SIZE / sizeof(u16),
  665. },
  666. .bbp = {
  667. .read = rt2800_bbp_read,
  668. .write = rt2800_bbp_write,
  669. .word_base = BBP_BASE,
  670. .word_size = sizeof(u8),
  671. .word_count = BBP_SIZE / sizeof(u8),
  672. },
  673. .rf = {
  674. .read = rt2x00_rf_read,
  675. .write = rt2800_rf_write,
  676. .word_base = RF_BASE,
  677. .word_size = sizeof(u32),
  678. .word_count = RF_SIZE / sizeof(u32),
  679. },
  680. };
  681. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  682. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  683. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  684. {
  685. u32 reg;
  686. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  687. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  688. }
  689. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  690. #ifdef CONFIG_RT2X00_LIB_LEDS
  691. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  692. enum led_brightness brightness)
  693. {
  694. struct rt2x00_led *led =
  695. container_of(led_cdev, struct rt2x00_led, led_dev);
  696. unsigned int enabled = brightness != LED_OFF;
  697. unsigned int bg_mode =
  698. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  699. unsigned int polarity =
  700. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  701. EEPROM_FREQ_LED_POLARITY);
  702. unsigned int ledmode =
  703. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  704. EEPROM_FREQ_LED_MODE);
  705. if (led->type == LED_TYPE_RADIO) {
  706. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  707. enabled ? 0x20 : 0);
  708. } else if (led->type == LED_TYPE_ASSOC) {
  709. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  710. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  711. } else if (led->type == LED_TYPE_QUALITY) {
  712. /*
  713. * The brightness is divided into 6 levels (0 - 5),
  714. * The specs tell us the following levels:
  715. * 0, 1 ,3, 7, 15, 31
  716. * to determine the level in a simple way we can simply
  717. * work with bitshifting:
  718. * (1 << level) - 1
  719. */
  720. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  721. (1 << brightness / (LED_FULL / 6)) - 1,
  722. polarity);
  723. }
  724. }
  725. static int rt2800_blink_set(struct led_classdev *led_cdev,
  726. unsigned long *delay_on, unsigned long *delay_off)
  727. {
  728. struct rt2x00_led *led =
  729. container_of(led_cdev, struct rt2x00_led, led_dev);
  730. u32 reg;
  731. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  732. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  733. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  734. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  735. return 0;
  736. }
  737. static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  738. struct rt2x00_led *led, enum led_type type)
  739. {
  740. led->rt2x00dev = rt2x00dev;
  741. led->type = type;
  742. led->led_dev.brightness_set = rt2800_brightness_set;
  743. led->led_dev.blink_set = rt2800_blink_set;
  744. led->flags = LED_INITIALIZED;
  745. }
  746. #endif /* CONFIG_RT2X00_LIB_LEDS */
  747. /*
  748. * Configuration handlers.
  749. */
  750. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  751. struct rt2x00lib_crypto *crypto,
  752. struct ieee80211_key_conf *key)
  753. {
  754. struct mac_wcid_entry wcid_entry;
  755. struct mac_iveiv_entry iveiv_entry;
  756. u32 offset;
  757. u32 reg;
  758. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  759. if (crypto->cmd == SET_KEY) {
  760. rt2800_register_read(rt2x00dev, offset, &reg);
  761. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  762. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  763. /*
  764. * Both the cipher as the BSS Idx numbers are split in a main
  765. * value of 3 bits, and a extended field for adding one additional
  766. * bit to the value.
  767. */
  768. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  769. (crypto->cipher & 0x7));
  770. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
  771. (crypto->cipher & 0x8) >> 3);
  772. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  773. (crypto->bssidx & 0x7));
  774. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
  775. (crypto->bssidx & 0x8) >> 3);
  776. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  777. rt2800_register_write(rt2x00dev, offset, reg);
  778. } else {
  779. rt2800_register_write(rt2x00dev, offset, 0);
  780. }
  781. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  782. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  783. if ((crypto->cipher == CIPHER_TKIP) ||
  784. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  785. (crypto->cipher == CIPHER_AES))
  786. iveiv_entry.iv[3] |= 0x20;
  787. iveiv_entry.iv[3] |= key->keyidx << 6;
  788. rt2800_register_multiwrite(rt2x00dev, offset,
  789. &iveiv_entry, sizeof(iveiv_entry));
  790. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  791. memset(&wcid_entry, 0, sizeof(wcid_entry));
  792. if (crypto->cmd == SET_KEY)
  793. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  794. rt2800_register_multiwrite(rt2x00dev, offset,
  795. &wcid_entry, sizeof(wcid_entry));
  796. }
  797. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  798. struct rt2x00lib_crypto *crypto,
  799. struct ieee80211_key_conf *key)
  800. {
  801. struct hw_key_entry key_entry;
  802. struct rt2x00_field32 field;
  803. u32 offset;
  804. u32 reg;
  805. if (crypto->cmd == SET_KEY) {
  806. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  807. memcpy(key_entry.key, crypto->key,
  808. sizeof(key_entry.key));
  809. memcpy(key_entry.tx_mic, crypto->tx_mic,
  810. sizeof(key_entry.tx_mic));
  811. memcpy(key_entry.rx_mic, crypto->rx_mic,
  812. sizeof(key_entry.rx_mic));
  813. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  814. rt2800_register_multiwrite(rt2x00dev, offset,
  815. &key_entry, sizeof(key_entry));
  816. }
  817. /*
  818. * The cipher types are stored over multiple registers
  819. * starting with SHARED_KEY_MODE_BASE each word will have
  820. * 32 bits and contains the cipher types for 2 bssidx each.
  821. * Using the correct defines correctly will cause overhead,
  822. * so just calculate the correct offset.
  823. */
  824. field.bit_offset = 4 * (key->hw_key_idx % 8);
  825. field.bit_mask = 0x7 << field.bit_offset;
  826. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  827. rt2800_register_read(rt2x00dev, offset, &reg);
  828. rt2x00_set_field32(&reg, field,
  829. (crypto->cmd == SET_KEY) * crypto->cipher);
  830. rt2800_register_write(rt2x00dev, offset, reg);
  831. /*
  832. * Update WCID information
  833. */
  834. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  835. return 0;
  836. }
  837. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  838. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  839. struct rt2x00lib_crypto *crypto,
  840. struct ieee80211_key_conf *key)
  841. {
  842. struct hw_key_entry key_entry;
  843. u32 offset;
  844. if (crypto->cmd == SET_KEY) {
  845. /*
  846. * 1 pairwise key is possible per AID, this means that the AID
  847. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  848. * last possible shared key entry.
  849. */
  850. if (crypto->aid > (256 - 32))
  851. return -ENOSPC;
  852. key->hw_key_idx = 32 + crypto->aid;
  853. memcpy(key_entry.key, crypto->key,
  854. sizeof(key_entry.key));
  855. memcpy(key_entry.tx_mic, crypto->tx_mic,
  856. sizeof(key_entry.tx_mic));
  857. memcpy(key_entry.rx_mic, crypto->rx_mic,
  858. sizeof(key_entry.rx_mic));
  859. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  860. rt2800_register_multiwrite(rt2x00dev, offset,
  861. &key_entry, sizeof(key_entry));
  862. }
  863. /*
  864. * Update WCID information
  865. */
  866. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  867. return 0;
  868. }
  869. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  870. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  871. const unsigned int filter_flags)
  872. {
  873. u32 reg;
  874. /*
  875. * Start configuration steps.
  876. * Note that the version error will always be dropped
  877. * and broadcast frames will always be accepted since
  878. * there is no filter for it at this time.
  879. */
  880. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  881. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  882. !(filter_flags & FIF_FCSFAIL));
  883. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  884. !(filter_flags & FIF_PLCPFAIL));
  885. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  886. !(filter_flags & FIF_PROMISC_IN_BSS));
  887. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  888. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  889. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  890. !(filter_flags & FIF_ALLMULTI));
  891. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  892. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  893. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  894. !(filter_flags & FIF_CONTROL));
  895. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  896. !(filter_flags & FIF_CONTROL));
  897. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  898. !(filter_flags & FIF_CONTROL));
  899. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  900. !(filter_flags & FIF_CONTROL));
  901. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  902. !(filter_flags & FIF_CONTROL));
  903. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  904. !(filter_flags & FIF_PSPOLL));
  905. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  906. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  907. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  908. !(filter_flags & FIF_CONTROL));
  909. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  910. }
  911. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  912. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  913. struct rt2x00intf_conf *conf, const unsigned int flags)
  914. {
  915. u32 reg;
  916. if (flags & CONFIG_UPDATE_TYPE) {
  917. /*
  918. * Clear current synchronisation setup.
  919. */
  920. rt2800_clear_beacon(rt2x00dev,
  921. HW_BEACON_OFFSET(intf->beacon->entry_idx));
  922. /*
  923. * Enable synchronisation.
  924. */
  925. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  926. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  927. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  928. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  929. (conf->sync == TSF_SYNC_ADHOC ||
  930. conf->sync == TSF_SYNC_AP_NONE));
  931. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  932. /*
  933. * Enable pre tbtt interrupt for beaconing modes
  934. */
  935. rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
  936. rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
  937. (conf->sync == TSF_SYNC_AP_NONE));
  938. rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
  939. }
  940. if (flags & CONFIG_UPDATE_MAC) {
  941. reg = le32_to_cpu(conf->mac[1]);
  942. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  943. conf->mac[1] = cpu_to_le32(reg);
  944. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  945. conf->mac, sizeof(conf->mac));
  946. }
  947. if (flags & CONFIG_UPDATE_BSSID) {
  948. reg = le32_to_cpu(conf->bssid[1]);
  949. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
  950. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
  951. conf->bssid[1] = cpu_to_le32(reg);
  952. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  953. conf->bssid, sizeof(conf->bssid));
  954. }
  955. }
  956. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  957. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  958. {
  959. u32 reg;
  960. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  961. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  962. !!erp->short_preamble);
  963. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  964. !!erp->short_preamble);
  965. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  966. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  967. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  968. erp->cts_protection ? 2 : 0);
  969. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  970. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  971. erp->basic_rates);
  972. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  973. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  974. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  975. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  976. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  977. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  978. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  979. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  980. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  981. erp->beacon_int * 16);
  982. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  983. }
  984. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  985. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  986. {
  987. u8 r1;
  988. u8 r3;
  989. rt2800_bbp_read(rt2x00dev, 1, &r1);
  990. rt2800_bbp_read(rt2x00dev, 3, &r3);
  991. /*
  992. * Configure the TX antenna.
  993. */
  994. switch ((int)ant->tx) {
  995. case 1:
  996. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  997. break;
  998. case 2:
  999. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  1000. break;
  1001. case 3:
  1002. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  1003. break;
  1004. }
  1005. /*
  1006. * Configure the RX antenna.
  1007. */
  1008. switch ((int)ant->rx) {
  1009. case 1:
  1010. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  1011. break;
  1012. case 2:
  1013. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  1014. break;
  1015. case 3:
  1016. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  1017. break;
  1018. }
  1019. rt2800_bbp_write(rt2x00dev, 3, r3);
  1020. rt2800_bbp_write(rt2x00dev, 1, r1);
  1021. }
  1022. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  1023. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  1024. struct rt2x00lib_conf *libconf)
  1025. {
  1026. u16 eeprom;
  1027. short lna_gain;
  1028. if (libconf->rf.channel <= 14) {
  1029. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1030. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  1031. } else if (libconf->rf.channel <= 64) {
  1032. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  1033. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  1034. } else if (libconf->rf.channel <= 128) {
  1035. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  1036. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  1037. } else {
  1038. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  1039. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  1040. }
  1041. rt2x00dev->lna_gain = lna_gain;
  1042. }
  1043. static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
  1044. struct ieee80211_conf *conf,
  1045. struct rf_channel *rf,
  1046. struct channel_info *info)
  1047. {
  1048. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  1049. if (rt2x00dev->default_ant.tx == 1)
  1050. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  1051. if (rt2x00dev->default_ant.rx == 1) {
  1052. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  1053. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1054. } else if (rt2x00dev->default_ant.rx == 2)
  1055. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  1056. if (rf->channel > 14) {
  1057. /*
  1058. * When TX power is below 0, we should increase it by 7 to
  1059. * make it a positive value (Minumum value is -7).
  1060. * However this means that values between 0 and 7 have
  1061. * double meaning, and we should set a 7DBm boost flag.
  1062. */
  1063. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  1064. (info->tx_power1 >= 0));
  1065. if (info->tx_power1 < 0)
  1066. info->tx_power1 += 7;
  1067. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  1068. TXPOWER_A_TO_DEV(info->tx_power1));
  1069. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  1070. (info->tx_power2 >= 0));
  1071. if (info->tx_power2 < 0)
  1072. info->tx_power2 += 7;
  1073. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  1074. TXPOWER_A_TO_DEV(info->tx_power2));
  1075. } else {
  1076. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  1077. TXPOWER_G_TO_DEV(info->tx_power1));
  1078. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  1079. TXPOWER_G_TO_DEV(info->tx_power2));
  1080. }
  1081. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  1082. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1083. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1084. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1085. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1086. udelay(200);
  1087. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1088. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1089. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  1090. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1091. udelay(200);
  1092. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  1093. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  1094. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  1095. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  1096. }
  1097. static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
  1098. struct ieee80211_conf *conf,
  1099. struct rf_channel *rf,
  1100. struct channel_info *info)
  1101. {
  1102. u8 rfcsr;
  1103. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  1104. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  1105. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  1106. rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
  1107. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  1108. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  1109. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  1110. TXPOWER_G_TO_DEV(info->tx_power1));
  1111. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  1112. rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
  1113. rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
  1114. TXPOWER_G_TO_DEV(info->tx_power2));
  1115. rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
  1116. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  1117. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  1118. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  1119. rt2800_rfcsr_write(rt2x00dev, 24,
  1120. rt2x00dev->calibration[conf_is_ht40(conf)]);
  1121. rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
  1122. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  1123. rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
  1124. }
  1125. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  1126. struct ieee80211_conf *conf,
  1127. struct rf_channel *rf,
  1128. struct channel_info *info)
  1129. {
  1130. u32 reg;
  1131. unsigned int tx_pin;
  1132. u8 bbp;
  1133. if (rt2x00_rf(rt2x00dev, RF2020) ||
  1134. rt2x00_rf(rt2x00dev, RF3020) ||
  1135. rt2x00_rf(rt2x00dev, RF3021) ||
  1136. rt2x00_rf(rt2x00dev, RF3022))
  1137. rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
  1138. else
  1139. rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
  1140. /*
  1141. * Change BBP settings
  1142. */
  1143. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  1144. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  1145. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  1146. rt2800_bbp_write(rt2x00dev, 86, 0);
  1147. if (rf->channel <= 14) {
  1148. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  1149. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1150. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1151. } else {
  1152. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  1153. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1154. }
  1155. } else {
  1156. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  1157. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  1158. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  1159. else
  1160. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  1161. }
  1162. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  1163. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
  1164. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  1165. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  1166. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  1167. tx_pin = 0;
  1168. /* Turn on unused PA or LNA when not using 1T or 1R */
  1169. if (rt2x00dev->default_ant.tx != 1) {
  1170. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  1171. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  1172. }
  1173. /* Turn on unused PA or LNA when not using 1T or 1R */
  1174. if (rt2x00dev->default_ant.rx != 1) {
  1175. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  1176. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  1177. }
  1178. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  1179. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  1180. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  1181. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  1182. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  1183. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  1184. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  1185. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1186. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  1187. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1188. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  1189. rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
  1190. rt2800_bbp_write(rt2x00dev, 3, bbp);
  1191. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1192. if (conf_is_ht40(conf)) {
  1193. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  1194. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1195. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  1196. } else {
  1197. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1198. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  1199. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  1200. }
  1201. }
  1202. msleep(1);
  1203. }
  1204. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  1205. const int max_txpower)
  1206. {
  1207. u8 txpower;
  1208. u8 max_value = (u8)max_txpower;
  1209. u16 eeprom;
  1210. int i;
  1211. u32 reg;
  1212. u8 r1;
  1213. u32 offset;
  1214. /*
  1215. * set to normal tx power mode: +/- 0dBm
  1216. */
  1217. rt2800_bbp_read(rt2x00dev, 1, &r1);
  1218. rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
  1219. rt2800_bbp_write(rt2x00dev, 1, r1);
  1220. /*
  1221. * The eeprom contains the tx power values for each rate. These
  1222. * values map to 100% tx power. Each 16bit word contains four tx
  1223. * power values and the order is the same as used in the TX_PWR_CFG
  1224. * registers.
  1225. */
  1226. offset = TX_PWR_CFG_0;
  1227. for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
  1228. /* just to be safe */
  1229. if (offset > TX_PWR_CFG_4)
  1230. break;
  1231. rt2800_register_read(rt2x00dev, offset, &reg);
  1232. /* read the next four txpower values */
  1233. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
  1234. &eeprom);
  1235. /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
  1236. * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
  1237. * TX_PWR_CFG_4: unknown */
  1238. txpower = rt2x00_get_field16(eeprom,
  1239. EEPROM_TXPOWER_BYRATE_RATE0);
  1240. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
  1241. min(txpower, max_value));
  1242. /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
  1243. * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
  1244. * TX_PWR_CFG_4: unknown */
  1245. txpower = rt2x00_get_field16(eeprom,
  1246. EEPROM_TXPOWER_BYRATE_RATE1);
  1247. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
  1248. min(txpower, max_value));
  1249. /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
  1250. * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
  1251. * TX_PWR_CFG_4: unknown */
  1252. txpower = rt2x00_get_field16(eeprom,
  1253. EEPROM_TXPOWER_BYRATE_RATE2);
  1254. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
  1255. min(txpower, max_value));
  1256. /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
  1257. * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
  1258. * TX_PWR_CFG_4: unknown */
  1259. txpower = rt2x00_get_field16(eeprom,
  1260. EEPROM_TXPOWER_BYRATE_RATE3);
  1261. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
  1262. min(txpower, max_value));
  1263. /* read the next four txpower values */
  1264. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
  1265. &eeprom);
  1266. /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
  1267. * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
  1268. * TX_PWR_CFG_4: unknown */
  1269. txpower = rt2x00_get_field16(eeprom,
  1270. EEPROM_TXPOWER_BYRATE_RATE0);
  1271. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
  1272. min(txpower, max_value));
  1273. /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
  1274. * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
  1275. * TX_PWR_CFG_4: unknown */
  1276. txpower = rt2x00_get_field16(eeprom,
  1277. EEPROM_TXPOWER_BYRATE_RATE1);
  1278. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
  1279. min(txpower, max_value));
  1280. /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
  1281. * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
  1282. * TX_PWR_CFG_4: unknown */
  1283. txpower = rt2x00_get_field16(eeprom,
  1284. EEPROM_TXPOWER_BYRATE_RATE2);
  1285. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
  1286. min(txpower, max_value));
  1287. /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
  1288. * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
  1289. * TX_PWR_CFG_4: unknown */
  1290. txpower = rt2x00_get_field16(eeprom,
  1291. EEPROM_TXPOWER_BYRATE_RATE3);
  1292. rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
  1293. min(txpower, max_value));
  1294. rt2800_register_write(rt2x00dev, offset, reg);
  1295. /* next TX_PWR_CFG register */
  1296. offset += 4;
  1297. }
  1298. }
  1299. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  1300. struct rt2x00lib_conf *libconf)
  1301. {
  1302. u32 reg;
  1303. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1304. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  1305. libconf->conf->short_frame_max_tx_count);
  1306. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  1307. libconf->conf->long_frame_max_tx_count);
  1308. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1309. }
  1310. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  1311. struct rt2x00lib_conf *libconf)
  1312. {
  1313. enum dev_state state =
  1314. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  1315. STATE_SLEEP : STATE_AWAKE;
  1316. u32 reg;
  1317. if (state == STATE_SLEEP) {
  1318. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  1319. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1320. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  1321. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  1322. libconf->conf->listen_interval - 1);
  1323. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  1324. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1325. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1326. } else {
  1327. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  1328. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  1329. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  1330. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  1331. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  1332. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  1333. }
  1334. }
  1335. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  1336. struct rt2x00lib_conf *libconf,
  1337. const unsigned int flags)
  1338. {
  1339. /* Always recalculate LNA gain before changing configuration */
  1340. rt2800_config_lna_gain(rt2x00dev, libconf);
  1341. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  1342. rt2800_config_channel(rt2x00dev, libconf->conf,
  1343. &libconf->rf, &libconf->channel);
  1344. if (flags & IEEE80211_CONF_CHANGE_POWER)
  1345. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  1346. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  1347. rt2800_config_retry_limit(rt2x00dev, libconf);
  1348. if (flags & IEEE80211_CONF_CHANGE_PS)
  1349. rt2800_config_ps(rt2x00dev, libconf);
  1350. }
  1351. EXPORT_SYMBOL_GPL(rt2800_config);
  1352. /*
  1353. * Link tuning
  1354. */
  1355. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1356. {
  1357. u32 reg;
  1358. /*
  1359. * Update FCS error count from register.
  1360. */
  1361. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1362. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  1363. }
  1364. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  1365. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  1366. {
  1367. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  1368. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1369. rt2x00_rt(rt2x00dev, RT3071) ||
  1370. rt2x00_rt(rt2x00dev, RT3090) ||
  1371. rt2x00_rt(rt2x00dev, RT3390))
  1372. return 0x1c + (2 * rt2x00dev->lna_gain);
  1373. else
  1374. return 0x2e + rt2x00dev->lna_gain;
  1375. }
  1376. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  1377. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  1378. else
  1379. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  1380. }
  1381. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  1382. struct link_qual *qual, u8 vgc_level)
  1383. {
  1384. if (qual->vgc_level != vgc_level) {
  1385. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  1386. qual->vgc_level = vgc_level;
  1387. qual->vgc_level_reg = vgc_level;
  1388. }
  1389. }
  1390. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  1391. {
  1392. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  1393. }
  1394. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  1395. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  1396. const u32 count)
  1397. {
  1398. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
  1399. return;
  1400. /*
  1401. * When RSSI is better then -80 increase VGC level with 0x10
  1402. */
  1403. rt2800_set_vgc(rt2x00dev, qual,
  1404. rt2800_get_default_vgc(rt2x00dev) +
  1405. ((qual->rssi > -80) * 0x10));
  1406. }
  1407. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  1408. /*
  1409. * Initialization functions.
  1410. */
  1411. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  1412. {
  1413. u32 reg;
  1414. u16 eeprom;
  1415. unsigned int i;
  1416. int ret;
  1417. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1418. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1419. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1420. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1421. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1422. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
  1423. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1424. ret = rt2800_drv_init_registers(rt2x00dev);
  1425. if (ret)
  1426. return ret;
  1427. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  1428. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  1429. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  1430. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  1431. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  1432. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  1433. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  1434. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  1435. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  1436. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  1437. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  1438. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  1439. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  1440. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  1441. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  1442. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  1443. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
  1444. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  1445. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  1446. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  1447. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  1448. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  1449. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  1450. rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
  1451. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  1452. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
  1453. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  1454. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  1455. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1456. rt2x00_rt(rt2x00dev, RT3090) ||
  1457. rt2x00_rt(rt2x00dev, RT3390)) {
  1458. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1459. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1460. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  1461. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  1462. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  1463. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1464. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  1465. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1466. 0x0000002c);
  1467. else
  1468. rt2800_register_write(rt2x00dev, TX_SW_CFG2,
  1469. 0x0000000f);
  1470. } else {
  1471. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1472. }
  1473. } else if (rt2x00_rt(rt2x00dev, RT3070)) {
  1474. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1475. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  1476. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1477. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
  1478. } else {
  1479. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1480. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  1481. }
  1482. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1483. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  1484. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  1485. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
  1486. } else {
  1487. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  1488. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  1489. }
  1490. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  1491. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  1492. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  1493. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  1494. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  1495. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1496. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1497. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1498. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1499. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1500. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1501. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1502. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
  1503. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1504. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1505. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1506. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1507. if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
  1508. rt2x00_rt(rt2x00dev, RT2883) ||
  1509. rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
  1510. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1511. else
  1512. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1513. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1514. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1515. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1516. rt2800_register_read(rt2x00dev, LED_CFG, &reg);
  1517. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
  1518. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
  1519. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  1520. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  1521. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
  1522. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  1523. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  1524. rt2800_register_write(rt2x00dev, LED_CFG, reg);
  1525. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1526. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  1527. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
  1528. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
  1529. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  1530. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  1531. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  1532. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  1533. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  1534. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1535. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1536. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
  1537. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1538. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1539. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
  1540. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1541. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1542. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1543. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1544. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
  1545. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1546. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1547. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1548. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1549. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1550. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1551. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1552. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1553. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
  1554. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1555. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1556. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
  1557. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1558. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1559. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1560. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1561. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1562. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1563. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1564. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1565. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
  1566. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1567. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1568. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1569. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1570. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1571. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1572. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1573. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1574. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1575. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1576. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1577. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
  1578. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1579. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1580. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1581. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
  1582. !rt2x00_is_usb(rt2x00dev));
  1583. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1584. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1585. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1586. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1587. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1588. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1589. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1590. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
  1591. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1592. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1593. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1594. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1595. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1596. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1597. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1598. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1599. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1600. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1601. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1602. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
  1603. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1604. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1605. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1606. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1607. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1608. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1609. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1610. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1611. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1612. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1613. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1614. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
  1615. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1616. if (rt2x00_is_usb(rt2x00dev)) {
  1617. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1618. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1619. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1620. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1621. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1622. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1623. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1624. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1625. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1626. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1627. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1628. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1629. }
  1630. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1631. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1632. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1633. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1634. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1635. IEEE80211_MAX_RTS_THRESHOLD);
  1636. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1637. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1638. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1639. /*
  1640. * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
  1641. * time should be set to 16. However, the original Ralink driver uses
  1642. * 16 for both and indeed using a value of 10 for CCK SIFS results in
  1643. * connection problems with 11g + CTS protection. Hence, use the same
  1644. * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
  1645. */
  1646. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  1647. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
  1648. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
  1649. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  1650. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
  1651. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  1652. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  1653. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1654. /*
  1655. * ASIC will keep garbage value after boot, clear encryption keys.
  1656. */
  1657. for (i = 0; i < 4; i++)
  1658. rt2800_register_write(rt2x00dev,
  1659. SHARED_KEY_MODE_ENTRY(i), 0);
  1660. for (i = 0; i < 256; i++) {
  1661. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1662. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1663. wcid, sizeof(wcid));
  1664. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1665. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1666. }
  1667. /*
  1668. * Clear all beacons
  1669. */
  1670. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
  1671. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
  1672. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
  1673. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
  1674. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
  1675. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
  1676. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
  1677. rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
  1678. if (rt2x00_is_usb(rt2x00dev)) {
  1679. rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
  1680. rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
  1681. rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
  1682. }
  1683. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1684. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1685. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1686. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1687. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1688. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1689. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1690. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1691. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1692. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1693. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1694. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1695. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1696. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1697. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1698. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1699. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1700. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1701. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1702. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1703. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1704. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1705. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1706. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1707. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1708. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1709. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1710. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1711. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1712. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1713. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1714. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1715. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1716. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1717. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1718. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1719. /*
  1720. * We must clear the error counters.
  1721. * These registers are cleared on read,
  1722. * so we may pass a useless variable to store the value.
  1723. */
  1724. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1725. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1726. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1727. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1728. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1729. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1730. /*
  1731. * Setup leadtime for pre tbtt interrupt to 6ms
  1732. */
  1733. rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
  1734. rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
  1735. rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
  1736. return 0;
  1737. }
  1738. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1739. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1740. {
  1741. unsigned int i;
  1742. u32 reg;
  1743. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1744. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1745. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1746. return 0;
  1747. udelay(REGISTER_BUSY_DELAY);
  1748. }
  1749. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1750. return -EACCES;
  1751. }
  1752. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1753. {
  1754. unsigned int i;
  1755. u8 value;
  1756. /*
  1757. * BBP was enabled after firmware was loaded,
  1758. * but we need to reactivate it now.
  1759. */
  1760. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1761. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1762. msleep(1);
  1763. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1764. rt2800_bbp_read(rt2x00dev, 0, &value);
  1765. if ((value != 0xff) && (value != 0x00))
  1766. return 0;
  1767. udelay(REGISTER_BUSY_DELAY);
  1768. }
  1769. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1770. return -EACCES;
  1771. }
  1772. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1773. {
  1774. unsigned int i;
  1775. u16 eeprom;
  1776. u8 reg_id;
  1777. u8 value;
  1778. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1779. rt2800_wait_bbp_ready(rt2x00dev)))
  1780. return -EACCES;
  1781. if (rt2800_is_305x_soc(rt2x00dev))
  1782. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1783. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1784. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1785. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
  1786. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1787. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1788. } else {
  1789. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1790. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1791. }
  1792. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1793. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1794. rt2x00_rt(rt2x00dev, RT3071) ||
  1795. rt2x00_rt(rt2x00dev, RT3090) ||
  1796. rt2x00_rt(rt2x00dev, RT3390)) {
  1797. rt2800_bbp_write(rt2x00dev, 79, 0x13);
  1798. rt2800_bbp_write(rt2x00dev, 80, 0x05);
  1799. rt2800_bbp_write(rt2x00dev, 81, 0x33);
  1800. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1801. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1802. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1803. } else {
  1804. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1805. }
  1806. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1807. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1808. if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
  1809. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1810. else
  1811. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1812. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1813. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1814. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1815. if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
  1816. rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
  1817. rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
  1818. rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
  1819. rt2800_is_305x_soc(rt2x00dev))
  1820. rt2800_bbp_write(rt2x00dev, 103, 0xc0);
  1821. else
  1822. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1823. if (rt2800_is_305x_soc(rt2x00dev))
  1824. rt2800_bbp_write(rt2x00dev, 105, 0x01);
  1825. else
  1826. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1827. rt2800_bbp_write(rt2x00dev, 106, 0x35);
  1828. if (rt2x00_rt(rt2x00dev, RT3071) ||
  1829. rt2x00_rt(rt2x00dev, RT3090) ||
  1830. rt2x00_rt(rt2x00dev, RT3390)) {
  1831. rt2800_bbp_read(rt2x00dev, 138, &value);
  1832. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1833. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  1834. value |= 0x20;
  1835. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  1836. value &= ~0x02;
  1837. rt2800_bbp_write(rt2x00dev, 138, value);
  1838. }
  1839. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1840. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1841. if (eeprom != 0xffff && eeprom != 0x0000) {
  1842. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1843. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1844. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1845. }
  1846. }
  1847. return 0;
  1848. }
  1849. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1850. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1851. bool bw40, u8 rfcsr24, u8 filter_target)
  1852. {
  1853. unsigned int i;
  1854. u8 bbp;
  1855. u8 rfcsr;
  1856. u8 passband;
  1857. u8 stopband;
  1858. u8 overtuned = 0;
  1859. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1860. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1861. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1862. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1863. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1864. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1865. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1866. /*
  1867. * Set power & frequency of passband test tone
  1868. */
  1869. rt2800_bbp_write(rt2x00dev, 24, 0);
  1870. for (i = 0; i < 100; i++) {
  1871. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1872. msleep(1);
  1873. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1874. if (passband)
  1875. break;
  1876. }
  1877. /*
  1878. * Set power & frequency of stopband test tone
  1879. */
  1880. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1881. for (i = 0; i < 100; i++) {
  1882. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1883. msleep(1);
  1884. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1885. if ((passband - stopband) <= filter_target) {
  1886. rfcsr24++;
  1887. overtuned += ((passband - stopband) == filter_target);
  1888. } else
  1889. break;
  1890. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1891. }
  1892. rfcsr24 -= !!overtuned;
  1893. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1894. return rfcsr24;
  1895. }
  1896. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1897. {
  1898. u8 rfcsr;
  1899. u8 bbp;
  1900. u32 reg;
  1901. u16 eeprom;
  1902. if (!rt2x00_rt(rt2x00dev, RT3070) &&
  1903. !rt2x00_rt(rt2x00dev, RT3071) &&
  1904. !rt2x00_rt(rt2x00dev, RT3090) &&
  1905. !rt2x00_rt(rt2x00dev, RT3390) &&
  1906. !rt2800_is_305x_soc(rt2x00dev))
  1907. return 0;
  1908. /*
  1909. * Init RF calibration.
  1910. */
  1911. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1912. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1913. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1914. msleep(1);
  1915. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1916. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1917. if (rt2x00_rt(rt2x00dev, RT3070) ||
  1918. rt2x00_rt(rt2x00dev, RT3071) ||
  1919. rt2x00_rt(rt2x00dev, RT3090)) {
  1920. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1921. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1922. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1923. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1924. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1925. rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
  1926. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1927. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1928. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1929. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1930. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1931. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1932. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1933. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1934. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1935. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1936. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1937. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1938. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1939. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  1940. rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
  1941. rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
  1942. rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
  1943. rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
  1944. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1945. rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
  1946. rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
  1947. rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
  1948. rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
  1949. rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
  1950. rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
  1951. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1952. rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
  1953. rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
  1954. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1955. rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
  1956. rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
  1957. rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
  1958. rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
  1959. rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
  1960. rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
  1961. rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
  1962. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1963. rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
  1964. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1965. rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
  1966. rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
  1967. rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
  1968. rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
  1969. rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
  1970. rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
  1971. rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
  1972. } else if (rt2800_is_305x_soc(rt2x00dev)) {
  1973. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1974. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1975. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1976. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1977. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1978. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1979. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1980. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1981. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1982. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1983. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1984. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1985. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1986. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1987. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1988. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1989. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1990. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1991. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1992. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1993. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1994. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1995. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1996. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1997. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1998. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1999. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  2000. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  2001. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  2002. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  2003. rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
  2004. rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
  2005. return 0;
  2006. }
  2007. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
  2008. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2009. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2010. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2011. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2012. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2013. rt2x00_rt(rt2x00dev, RT3090)) {
  2014. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  2015. rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
  2016. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  2017. rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
  2018. rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
  2019. rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
  2020. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2021. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
  2022. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2023. if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
  2024. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
  2025. else
  2026. rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
  2027. }
  2028. rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
  2029. } else if (rt2x00_rt(rt2x00dev, RT3390)) {
  2030. rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
  2031. rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
  2032. rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
  2033. }
  2034. /*
  2035. * Set RX Filter calibration for 20MHz and 40MHz
  2036. */
  2037. if (rt2x00_rt(rt2x00dev, RT3070)) {
  2038. rt2x00dev->calibration[0] =
  2039. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  2040. rt2x00dev->calibration[1] =
  2041. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  2042. } else if (rt2x00_rt(rt2x00dev, RT3071) ||
  2043. rt2x00_rt(rt2x00dev, RT3090) ||
  2044. rt2x00_rt(rt2x00dev, RT3390)) {
  2045. rt2x00dev->calibration[0] =
  2046. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
  2047. rt2x00dev->calibration[1] =
  2048. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
  2049. }
  2050. /*
  2051. * Set back to initial state
  2052. */
  2053. rt2800_bbp_write(rt2x00dev, 24, 0);
  2054. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  2055. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  2056. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  2057. /*
  2058. * set BBP back to BW20
  2059. */
  2060. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  2061. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  2062. rt2800_bbp_write(rt2x00dev, 4, bbp);
  2063. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2064. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2065. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2066. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
  2067. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  2068. rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
  2069. rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
  2070. rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
  2071. rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
  2072. rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
  2073. if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
  2074. rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
  2075. rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
  2076. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  2077. rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
  2078. }
  2079. rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
  2080. if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
  2081. rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
  2082. rt2x00_get_field16(eeprom,
  2083. EEPROM_TXMIXER_GAIN_BG_VAL));
  2084. rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
  2085. if (rt2x00_rt(rt2x00dev, RT3090)) {
  2086. rt2800_bbp_read(rt2x00dev, 138, &bbp);
  2087. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2088. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
  2089. rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
  2090. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
  2091. rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
  2092. rt2800_bbp_write(rt2x00dev, 138, bbp);
  2093. }
  2094. if (rt2x00_rt(rt2x00dev, RT3071) ||
  2095. rt2x00_rt(rt2x00dev, RT3090) ||
  2096. rt2x00_rt(rt2x00dev, RT3390)) {
  2097. rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
  2098. rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
  2099. rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
  2100. rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
  2101. rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
  2102. rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
  2103. rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
  2104. rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
  2105. rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
  2106. rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
  2107. rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
  2108. rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
  2109. rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
  2110. rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
  2111. rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
  2112. rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
  2113. }
  2114. if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
  2115. rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
  2116. if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
  2117. rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
  2118. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
  2119. else
  2120. rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
  2121. rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
  2122. rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
  2123. rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
  2124. rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
  2125. }
  2126. return 0;
  2127. }
  2128. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  2129. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  2130. {
  2131. u32 reg;
  2132. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  2133. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  2134. }
  2135. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  2136. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  2137. {
  2138. u32 reg;
  2139. mutex_lock(&rt2x00dev->csr_mutex);
  2140. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  2141. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  2142. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  2143. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  2144. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  2145. /* Wait until the EEPROM has been loaded */
  2146. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  2147. /* Apparently the data is read from end to start */
  2148. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  2149. (u32 *)&rt2x00dev->eeprom[i]);
  2150. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  2151. (u32 *)&rt2x00dev->eeprom[i + 2]);
  2152. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  2153. (u32 *)&rt2x00dev->eeprom[i + 4]);
  2154. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  2155. (u32 *)&rt2x00dev->eeprom[i + 6]);
  2156. mutex_unlock(&rt2x00dev->csr_mutex);
  2157. }
  2158. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  2159. {
  2160. unsigned int i;
  2161. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  2162. rt2800_efuse_read(rt2x00dev, i);
  2163. }
  2164. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  2165. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  2166. {
  2167. u16 word;
  2168. u8 *mac;
  2169. u8 default_lna_gain;
  2170. /*
  2171. * Start validation of the data that has been read.
  2172. */
  2173. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  2174. if (!is_valid_ether_addr(mac)) {
  2175. random_ether_addr(mac);
  2176. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  2177. }
  2178. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  2179. if (word == 0xffff) {
  2180. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2181. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  2182. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  2183. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2184. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  2185. } else if (rt2x00_rt(rt2x00dev, RT2860) ||
  2186. rt2x00_rt(rt2x00dev, RT2872)) {
  2187. /*
  2188. * There is a max of 2 RX streams for RT28x0 series
  2189. */
  2190. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  2191. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  2192. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  2193. }
  2194. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  2195. if (word == 0xffff) {
  2196. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  2197. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  2198. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  2199. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  2200. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  2201. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  2202. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  2203. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  2204. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  2205. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  2206. rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
  2207. rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
  2208. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  2209. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  2210. }
  2211. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  2212. if ((word & 0x00ff) == 0x00ff) {
  2213. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  2214. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2215. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  2216. }
  2217. if ((word & 0xff00) == 0xff00) {
  2218. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  2219. LED_MODE_TXRX_ACTIVITY);
  2220. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  2221. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  2222. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  2223. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  2224. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  2225. EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
  2226. }
  2227. /*
  2228. * During the LNA validation we are going to use
  2229. * lna0 as correct value. Note that EEPROM_LNA
  2230. * is never validated.
  2231. */
  2232. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  2233. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  2234. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  2235. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  2236. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  2237. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  2238. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  2239. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  2240. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  2241. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  2242. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  2243. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  2244. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  2245. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  2246. default_lna_gain);
  2247. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  2248. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  2249. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  2250. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  2251. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  2252. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  2253. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  2254. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  2255. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  2256. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  2257. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  2258. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  2259. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  2260. default_lna_gain);
  2261. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  2262. return 0;
  2263. }
  2264. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  2265. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  2266. {
  2267. u32 reg;
  2268. u16 value;
  2269. u16 eeprom;
  2270. /*
  2271. * Read EEPROM word for configuration.
  2272. */
  2273. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2274. /*
  2275. * Identify RF chipset.
  2276. */
  2277. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  2278. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  2279. rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
  2280. value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
  2281. if (!rt2x00_rt(rt2x00dev, RT2860) &&
  2282. !rt2x00_rt(rt2x00dev, RT2872) &&
  2283. !rt2x00_rt(rt2x00dev, RT2883) &&
  2284. !rt2x00_rt(rt2x00dev, RT3070) &&
  2285. !rt2x00_rt(rt2x00dev, RT3071) &&
  2286. !rt2x00_rt(rt2x00dev, RT3090) &&
  2287. !rt2x00_rt(rt2x00dev, RT3390) &&
  2288. !rt2x00_rt(rt2x00dev, RT3572)) {
  2289. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  2290. return -ENODEV;
  2291. }
  2292. if (!rt2x00_rf(rt2x00dev, RF2820) &&
  2293. !rt2x00_rf(rt2x00dev, RF2850) &&
  2294. !rt2x00_rf(rt2x00dev, RF2720) &&
  2295. !rt2x00_rf(rt2x00dev, RF2750) &&
  2296. !rt2x00_rf(rt2x00dev, RF3020) &&
  2297. !rt2x00_rf(rt2x00dev, RF2020) &&
  2298. !rt2x00_rf(rt2x00dev, RF3021) &&
  2299. !rt2x00_rf(rt2x00dev, RF3022) &&
  2300. !rt2x00_rf(rt2x00dev, RF3052)) {
  2301. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  2302. return -ENODEV;
  2303. }
  2304. /*
  2305. * Identify default antenna configuration.
  2306. */
  2307. rt2x00dev->default_ant.tx =
  2308. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  2309. rt2x00dev->default_ant.rx =
  2310. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  2311. /*
  2312. * Read frequency offset and RF programming sequence.
  2313. */
  2314. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  2315. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  2316. /*
  2317. * Read external LNA informations.
  2318. */
  2319. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  2320. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  2321. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  2322. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  2323. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  2324. /*
  2325. * Detect if this device has an hardware controlled radio.
  2326. */
  2327. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  2328. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  2329. /*
  2330. * Store led settings, for correct led behaviour.
  2331. */
  2332. #ifdef CONFIG_RT2X00_LIB_LEDS
  2333. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  2334. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  2335. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  2336. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  2337. #endif /* CONFIG_RT2X00_LIB_LEDS */
  2338. return 0;
  2339. }
  2340. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  2341. /*
  2342. * RF value list for rt28xx
  2343. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  2344. */
  2345. static const struct rf_channel rf_vals[] = {
  2346. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  2347. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  2348. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  2349. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  2350. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  2351. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  2352. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  2353. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  2354. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  2355. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  2356. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  2357. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  2358. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  2359. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  2360. /* 802.11 UNI / HyperLan 2 */
  2361. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  2362. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  2363. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  2364. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  2365. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  2366. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  2367. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  2368. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  2369. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  2370. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  2371. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  2372. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  2373. /* 802.11 HyperLan 2 */
  2374. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  2375. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  2376. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  2377. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  2378. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  2379. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  2380. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  2381. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  2382. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  2383. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  2384. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  2385. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  2386. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  2387. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  2388. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  2389. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  2390. /* 802.11 UNII */
  2391. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  2392. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  2393. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  2394. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  2395. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  2396. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  2397. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  2398. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  2399. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  2400. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  2401. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  2402. /* 802.11 Japan */
  2403. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  2404. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  2405. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  2406. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  2407. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  2408. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  2409. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  2410. };
  2411. /*
  2412. * RF value list for rt3xxx
  2413. * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
  2414. */
  2415. static const struct rf_channel rf_vals_3x[] = {
  2416. {1, 241, 2, 2 },
  2417. {2, 241, 2, 7 },
  2418. {3, 242, 2, 2 },
  2419. {4, 242, 2, 7 },
  2420. {5, 243, 2, 2 },
  2421. {6, 243, 2, 7 },
  2422. {7, 244, 2, 2 },
  2423. {8, 244, 2, 7 },
  2424. {9, 245, 2, 2 },
  2425. {10, 245, 2, 7 },
  2426. {11, 246, 2, 2 },
  2427. {12, 246, 2, 7 },
  2428. {13, 247, 2, 2 },
  2429. {14, 248, 2, 4 },
  2430. /* 802.11 UNI / HyperLan 2 */
  2431. {36, 0x56, 0, 4},
  2432. {38, 0x56, 0, 6},
  2433. {40, 0x56, 0, 8},
  2434. {44, 0x57, 0, 0},
  2435. {46, 0x57, 0, 2},
  2436. {48, 0x57, 0, 4},
  2437. {52, 0x57, 0, 8},
  2438. {54, 0x57, 0, 10},
  2439. {56, 0x58, 0, 0},
  2440. {60, 0x58, 0, 4},
  2441. {62, 0x58, 0, 6},
  2442. {64, 0x58, 0, 8},
  2443. /* 802.11 HyperLan 2 */
  2444. {100, 0x5b, 0, 8},
  2445. {102, 0x5b, 0, 10},
  2446. {104, 0x5c, 0, 0},
  2447. {108, 0x5c, 0, 4},
  2448. {110, 0x5c, 0, 6},
  2449. {112, 0x5c, 0, 8},
  2450. {116, 0x5d, 0, 0},
  2451. {118, 0x5d, 0, 2},
  2452. {120, 0x5d, 0, 4},
  2453. {124, 0x5d, 0, 8},
  2454. {126, 0x5d, 0, 10},
  2455. {128, 0x5e, 0, 0},
  2456. {132, 0x5e, 0, 4},
  2457. {134, 0x5e, 0, 6},
  2458. {136, 0x5e, 0, 8},
  2459. {140, 0x5f, 0, 0},
  2460. /* 802.11 UNII */
  2461. {149, 0x5f, 0, 9},
  2462. {151, 0x5f, 0, 11},
  2463. {153, 0x60, 0, 1},
  2464. {157, 0x60, 0, 5},
  2465. {159, 0x60, 0, 7},
  2466. {161, 0x60, 0, 9},
  2467. {165, 0x61, 0, 1},
  2468. {167, 0x61, 0, 3},
  2469. {169, 0x61, 0, 5},
  2470. {171, 0x61, 0, 7},
  2471. {173, 0x61, 0, 9},
  2472. };
  2473. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  2474. {
  2475. struct hw_mode_spec *spec = &rt2x00dev->spec;
  2476. struct channel_info *info;
  2477. char *tx_power1;
  2478. char *tx_power2;
  2479. unsigned int i;
  2480. u16 eeprom;
  2481. /*
  2482. * Disable powersaving as default on PCI devices.
  2483. */
  2484. if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
  2485. rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  2486. /*
  2487. * Initialize all hw fields.
  2488. */
  2489. rt2x00dev->hw->flags =
  2490. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2491. IEEE80211_HW_SIGNAL_DBM |
  2492. IEEE80211_HW_SUPPORTS_PS |
  2493. IEEE80211_HW_PS_NULLFUNC_STACK |
  2494. IEEE80211_HW_AMPDU_AGGREGATION;
  2495. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  2496. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  2497. rt2x00_eeprom_addr(rt2x00dev,
  2498. EEPROM_MAC_ADDR_0));
  2499. /*
  2500. * As rt2800 has a global fallback table we cannot specify
  2501. * more then one tx rate per frame but since the hw will
  2502. * try several rates (based on the fallback table) we should
  2503. * still initialize max_rates to the maximum number of rates
  2504. * we are going to try. Otherwise mac80211 will truncate our
  2505. * reported tx rates and the rc algortihm will end up with
  2506. * incorrect data.
  2507. */
  2508. rt2x00dev->hw->max_rates = 7;
  2509. rt2x00dev->hw->max_rate_tries = 1;
  2510. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  2511. /*
  2512. * Initialize hw_mode information.
  2513. */
  2514. spec->supported_bands = SUPPORT_BAND_2GHZ;
  2515. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  2516. if (rt2x00_rf(rt2x00dev, RF2820) ||
  2517. rt2x00_rf(rt2x00dev, RF2720)) {
  2518. spec->num_channels = 14;
  2519. spec->channels = rf_vals;
  2520. } else if (rt2x00_rf(rt2x00dev, RF2850) ||
  2521. rt2x00_rf(rt2x00dev, RF2750)) {
  2522. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2523. spec->num_channels = ARRAY_SIZE(rf_vals);
  2524. spec->channels = rf_vals;
  2525. } else if (rt2x00_rf(rt2x00dev, RF3020) ||
  2526. rt2x00_rf(rt2x00dev, RF2020) ||
  2527. rt2x00_rf(rt2x00dev, RF3021) ||
  2528. rt2x00_rf(rt2x00dev, RF3022)) {
  2529. spec->num_channels = 14;
  2530. spec->channels = rf_vals_3x;
  2531. } else if (rt2x00_rf(rt2x00dev, RF3052)) {
  2532. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  2533. spec->num_channels = ARRAY_SIZE(rf_vals_3x);
  2534. spec->channels = rf_vals_3x;
  2535. }
  2536. /*
  2537. * Initialize HT information.
  2538. */
  2539. if (!rt2x00_rf(rt2x00dev, RF2020))
  2540. spec->ht.ht_supported = true;
  2541. else
  2542. spec->ht.ht_supported = false;
  2543. spec->ht.cap =
  2544. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  2545. IEEE80211_HT_CAP_GRN_FLD |
  2546. IEEE80211_HT_CAP_SGI_20 |
  2547. IEEE80211_HT_CAP_SGI_40;
  2548. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
  2549. spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
  2550. spec->ht.cap |=
  2551. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
  2552. IEEE80211_HT_CAP_RX_STBC_SHIFT;
  2553. spec->ht.ampdu_factor = 3;
  2554. spec->ht.ampdu_density = 4;
  2555. spec->ht.mcs.tx_params =
  2556. IEEE80211_HT_MCS_TX_DEFINED |
  2557. IEEE80211_HT_MCS_TX_RX_DIFF |
  2558. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  2559. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  2560. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  2561. case 3:
  2562. spec->ht.mcs.rx_mask[2] = 0xff;
  2563. case 2:
  2564. spec->ht.mcs.rx_mask[1] = 0xff;
  2565. case 1:
  2566. spec->ht.mcs.rx_mask[0] = 0xff;
  2567. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  2568. break;
  2569. }
  2570. /*
  2571. * Create channel information array
  2572. */
  2573. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  2574. if (!info)
  2575. return -ENOMEM;
  2576. spec->channels_info = info;
  2577. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  2578. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  2579. for (i = 0; i < 14; i++) {
  2580. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  2581. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  2582. }
  2583. if (spec->num_channels > 14) {
  2584. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  2585. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  2586. for (i = 14; i < spec->num_channels; i++) {
  2587. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  2588. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  2589. }
  2590. }
  2591. return 0;
  2592. }
  2593. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  2594. /*
  2595. * IEEE80211 stack callback functions.
  2596. */
  2597. void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
  2598. u16 *iv16)
  2599. {
  2600. struct rt2x00_dev *rt2x00dev = hw->priv;
  2601. struct mac_iveiv_entry iveiv_entry;
  2602. u32 offset;
  2603. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  2604. rt2800_register_multiread(rt2x00dev, offset,
  2605. &iveiv_entry, sizeof(iveiv_entry));
  2606. memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
  2607. memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
  2608. }
  2609. EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
  2610. int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  2611. {
  2612. struct rt2x00_dev *rt2x00dev = hw->priv;
  2613. u32 reg;
  2614. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  2615. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  2616. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  2617. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  2618. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  2619. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  2620. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  2621. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  2622. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  2623. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  2624. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  2625. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  2626. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  2627. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  2628. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  2629. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  2630. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  2631. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  2632. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  2633. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  2634. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  2635. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  2636. return 0;
  2637. }
  2638. EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
  2639. int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  2640. const struct ieee80211_tx_queue_params *params)
  2641. {
  2642. struct rt2x00_dev *rt2x00dev = hw->priv;
  2643. struct data_queue *queue;
  2644. struct rt2x00_field32 field;
  2645. int retval;
  2646. u32 reg;
  2647. u32 offset;
  2648. /*
  2649. * First pass the configuration through rt2x00lib, that will
  2650. * update the queue settings and validate the input. After that
  2651. * we are free to update the registers based on the value
  2652. * in the queue parameter.
  2653. */
  2654. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  2655. if (retval)
  2656. return retval;
  2657. /*
  2658. * We only need to perform additional register initialization
  2659. * for WMM queues/
  2660. */
  2661. if (queue_idx >= 4)
  2662. return 0;
  2663. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  2664. /* Update WMM TXOP register */
  2665. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  2666. field.bit_offset = (queue_idx & 1) * 16;
  2667. field.bit_mask = 0xffff << field.bit_offset;
  2668. rt2800_register_read(rt2x00dev, offset, &reg);
  2669. rt2x00_set_field32(&reg, field, queue->txop);
  2670. rt2800_register_write(rt2x00dev, offset, reg);
  2671. /* Update WMM registers */
  2672. field.bit_offset = queue_idx * 4;
  2673. field.bit_mask = 0xf << field.bit_offset;
  2674. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  2675. rt2x00_set_field32(&reg, field, queue->aifs);
  2676. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  2677. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  2678. rt2x00_set_field32(&reg, field, queue->cw_min);
  2679. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  2680. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  2681. rt2x00_set_field32(&reg, field, queue->cw_max);
  2682. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  2683. /* Update EDCA registers */
  2684. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  2685. rt2800_register_read(rt2x00dev, offset, &reg);
  2686. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  2687. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  2688. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  2689. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  2690. rt2800_register_write(rt2x00dev, offset, reg);
  2691. return 0;
  2692. }
  2693. EXPORT_SYMBOL_GPL(rt2800_conf_tx);
  2694. u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  2695. {
  2696. struct rt2x00_dev *rt2x00dev = hw->priv;
  2697. u64 tsf;
  2698. u32 reg;
  2699. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  2700. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  2701. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  2702. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  2703. return tsf;
  2704. }
  2705. EXPORT_SYMBOL_GPL(rt2800_get_tsf);
  2706. int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2707. enum ieee80211_ampdu_mlme_action action,
  2708. struct ieee80211_sta *sta, u16 tid, u16 *ssn)
  2709. {
  2710. int ret = 0;
  2711. switch (action) {
  2712. case IEEE80211_AMPDU_RX_START:
  2713. case IEEE80211_AMPDU_RX_STOP:
  2714. /* we don't support RX aggregation yet */
  2715. ret = -ENOTSUPP;
  2716. break;
  2717. case IEEE80211_AMPDU_TX_START:
  2718. ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2719. break;
  2720. case IEEE80211_AMPDU_TX_STOP:
  2721. ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
  2722. break;
  2723. case IEEE80211_AMPDU_TX_OPERATIONAL:
  2724. break;
  2725. default:
  2726. WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
  2727. }
  2728. return ret;
  2729. }
  2730. EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
  2731. MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
  2732. MODULE_VERSION(DRV_VERSION);
  2733. MODULE_DESCRIPTION("Ralink RT2800 library");
  2734. MODULE_LICENSE("GPL");